blob: f252f605cc474c706c16f72ed0bb4096e1051d27 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000020}
21
Rafael Espindola32bd5f42006-10-17 18:04:53 +000022def op_addr_mode5 : Operand<iPTR> {
23 let PrintMethod = "printAddrMode5";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops ptr_rc, i32imm);
26}
27
Rafael Espindolaa4e64352006-07-11 11:36:48 +000028def memri : Operand<iPTR> {
29 let PrintMethod = "printMemRegImm";
30 let NumMIOperands = 2;
31 let MIOperandInfo = (ops i32imm, ptr_rc);
32}
33
Rafael Espindolaaefe1422006-07-10 01:41:35 +000034// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000035//Addressing Mode 1: data processing operands
Evan Chengaf9db752006-10-11 21:03:53 +000036def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
37 []>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000038
Rafael Espindola32bd5f42006-10-17 18:04:53 +000039//Addressing Mode 5: VFP load/store
40def addr_mode5 : ComplexPattern<iPTR, 2, "SelectAddrMode5", [], []>;
41
Rafael Espindolaa4e64352006-07-11 11:36:48 +000042//register plus/minus 12 bit offset
Evan Chengaf9db752006-10-11 21:03:53 +000043def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000044//register plus scaled register
Evan Chengaf9db752006-10-11 21:03:53 +000045//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046
47//===----------------------------------------------------------------------===//
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000048// Instruction Class Templates
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000049//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
51 let Namespace = "ARM";
52
53 dag OperandList = ops;
54 let AsmString = asmstr;
55 let Pattern = pattern;
56}
57
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000058class IntBinOp<string OpcStr, SDNode OpNode> :
59 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
60 !strconcat(OpcStr, " $dst, $a, $b"),
61 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
62
Rafael Espindolaa6f149d2006-10-16 18:32:36 +000063class FPBinOp<string OpcStr, SDNode OpNode> :
64 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
65 !strconcat(OpcStr, " $dst, $a, $b"),
66 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
67
Rafael Espindola27e469e2006-10-16 18:39:22 +000068class DFPBinOp<string OpcStr, SDNode OpNode> :
69 InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
70 !strconcat(OpcStr, " $dst, $a, $b"),
71 [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>;
72
Rafael Espindola90057aa2006-10-16 18:18:14 +000073class Addr1BinOp<string OpcStr, SDNode OpNode> :
74 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
75 !strconcat(OpcStr, " $dst, $a, $b"),
76 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
77
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000078//===----------------------------------------------------------------------===//
79// Instructions
80//===----------------------------------------------------------------------===//
81
Rafael Espindola687bc492006-08-24 13:45:55 +000082def brtarget : Operand<OtherVT>;
83
Rafael Espindola6f602de2006-08-24 16:13:15 +000084// Operand for printing out a condition code.
85let PrintMethod = "printCCOperand" in
86 def CCOp : Operand<i32>;
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000089def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
90 [SDNPHasChain, SDNPOutFlag]>;
91def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
92 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000093
Rafael Espindola84b19be2006-07-16 01:02:57 +000094def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
95def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
96 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000097def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
98 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000099
100def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000101def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000102
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000103def SDTarmfmstat : SDTypeProfile<0, 0, []>;
104def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
105
Rafael Espindola6f602de2006-08-24 16:13:15 +0000106def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000107def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
108
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000109def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
110def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000111
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000112def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000113def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000114def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000115def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000116def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000117def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000118def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000119def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000120
121def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +0000122def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
123 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000124
Rafael Espindolaa2845842006-10-05 16:48:49 +0000125def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
126def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
127
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000128def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
129 "!ADJCALLSTACKUP $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000130 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000131
132def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
133 "!ADJCALLSTACKDOWN $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000134 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135
Rafael Espindola35574632006-07-18 17:00:30 +0000136let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000137 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000138}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000139
Rafael Espindola0505be02006-10-16 21:10:32 +0000140let noResults = 1, Defs = [R0, R1, R2, R3, R14] in {
141 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", []>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000142}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000143
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000144def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000145 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000146 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147
Rafael Espindola82c678b2006-10-16 17:17:22 +0000148def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000149 "ldrb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000150 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
151
152def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000153 "ldrsb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000154 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
155
156def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000157 "ldrh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000158 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
159
160def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000161 "ldrsh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000162 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
163
Rafael Espindola46adf812006-08-08 20:35:03 +0000164def str : InstARM<(ops IntRegs:$src, memri:$addr),
165 "str $src, $addr",
166 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000167
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000168def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
169 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000170
Rafael Espindola90057aa2006-10-16 18:18:14 +0000171def ADD : Addr1BinOp<"add", add>;
172def ADCS : Addr1BinOp<"adcs", adde>;
173def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindolaecdb9f92006-10-09 17:18:28 +0000174
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000175// "LEA" forms of add
176def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
177 "add $dst, ${addr:arith}",
178 [(set IntRegs:$dst, iaddr:$addr)]>;
179
180
Rafael Espindola90057aa2006-10-16 18:18:14 +0000181def SUB : Addr1BinOp<"sub", sub>;
182def SBCS : Addr1BinOp<"sbcs", sube>;
183def SUBS : Addr1BinOp<"subs", subc>;
184def AND : Addr1BinOp<"and", and>;
185def EOR : Addr1BinOp<"eor", xor>;
186def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000187
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000188let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000189 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
190 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000191 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000192 [(set IntRegs:$dst, (armselect addr_mode1:$true,
193 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000194}
195
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000196def MUL : IntBinOp<"mul", mul>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000197
Rafael Espindolabec2e382006-10-16 16:33:29 +0000198let Defs = [R0] in {
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000199 def SMULL : IntBinOp<"smull r12,", mulhs>;
200 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000201}
202
Rafael Espindola6f602de2006-08-24 16:13:15 +0000203def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
204 "b$cc $dst",
205 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000206
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000207def b : InstARM<(ops brtarget:$dst),
208 "b $dst",
209 [(br bb:$dst)]>;
210
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000211def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000212 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000213 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000214
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000215// Floating Point Compare
Rafael Espindola42b62f32006-10-13 13:14:59 +0000216def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
217 "fcmps $a, $b",
218 [(armcmp FPRegs:$a, FPRegs:$b)]>;
219
Rafael Espindola42b62f32006-10-13 13:14:59 +0000220def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
221 "fcmpd $a, $b",
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000222 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
223
Rafael Espindola199dd672006-10-17 13:13:23 +0000224// Floating Point Copy
225def FCPYS : InstARM<(ops FPRegs:$dst, FPRegs:$src), "fcpys $dst, $src", []>;
226
227def FCPYD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), "fcpyd $dst, $src", []>;
228
Rafael Espindola27185192006-09-29 21:20:16 +0000229// Floating Point Conversion
230// We use bitconvert for moving the data between the register classes.
231// The format conversion is done with ARM specific nodes
232
233def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
234 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
235
236def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
237 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
238
Rafael Espindola9e071f02006-10-02 19:30:56 +0000239def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
240 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
241
Rafael Espindolaa2845842006-10-05 16:48:49 +0000242def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
243 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
244
Rafael Espindola27185192006-09-29 21:20:16 +0000245def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
246 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000247
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000248def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
249 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
250
Rafael Espindola9e071f02006-10-02 19:30:56 +0000251def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
252 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000253
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000254def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
255 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
256
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000257def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
258 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
259
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000260def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
261 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
262
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000263def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
264 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
265
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000266def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
267 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
268
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000269def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
270 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
271
272def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
273 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000274
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000275def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
276
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000277// Floating Point Arithmetic
Rafael Espindola27e469e2006-10-16 18:39:22 +0000278def FADDS : FPBinOp<"fadds", fadd>;
279def FADDD : DFPBinOp<"faddd", fadd>;
280def FSUBS : FPBinOp<"fsubs", fsub>;
281def FSUBD : DFPBinOp<"fsubd", fsub>;
Rafael Espindola667c3492006-10-10 19:35:01 +0000282
Rafael Espindola33d06bc2006-10-13 17:37:35 +0000283def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
284 "fnegs $dst, $src",
285 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
286
287def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
288 "fnegd $dst, $src",
289 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
290
Rafael Espindolac01c87c2006-10-17 20:33:13 +0000291def FABSS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
292 "fabss $dst, $src",
293 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
294
295def FABSD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
296 "fabsd $dst, $src",
297 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
298
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000299def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000300def FMULD : DFPBinOp<"fmuld", fmul>;
Rafael Espindolaa605be62006-10-16 21:50:04 +0000301def FDIVS : FPBinOp<"fdivs", fdiv>;
302def FDIVD : DFPBinOp<"fdivd", fdiv>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000303
304// Floating Point Load
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000305def FLDS : InstARM<(ops FPRegs:$dst, op_addr_mode5:$addr),
306 "flds $dst, $addr",
307 [(set FPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000308
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000309def FLDD : InstARM<(ops DFPRegs:$dst, op_addr_mode5:$addr),
310 "fldd $dst, $addr",
311 [(set DFPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola0505be02006-10-16 21:10:32 +0000312
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000313// Floating Point Store
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000314def FSTS : InstARM<(ops FPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola3f3a6f62006-10-17 18:29:14 +0000315 "fsts $src, $addr",
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000316 [(store FPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000317
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000318def FSTD : InstARM<(ops DFPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola3f3a6f62006-10-17 18:29:14 +0000319 "fstd $src, $addr",
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000320 [(store DFPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000321
Rafael Espindola0505be02006-10-16 21:10:32 +0000322def : Pat<(ARMcall tglobaladdr:$dst),
323 (bl tglobaladdr:$dst)>;
324
325def : Pat<(ARMcall texternalsym:$dst),
326 (bl texternalsym:$dst)>;