Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 9 | // |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 10 | // This file describes the Mips FPU instruction set. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 11 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 13 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 15 | // Floating Point Instructions |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 16 | // ------------------------ |
| 17 | // * 64bit fp: |
| 18 | // - 32 64-bit registers (default mode) |
| 19 | // - 16 even 32-bit registers (32-bit compatible mode) for |
| 20 | // single and double access. |
| 21 | // * 32bit fp: |
| 22 | // - 16 even 32-bit registers - single and double (aliased) |
| 23 | // - 32 32-bit registers (within single-only mode) |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 24 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 25 | |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 26 | // Floating Point Compare and Branch |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 27 | def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>, |
| 28 | SDTCisVT<1, OtherVT>]>; |
| 29 | def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>, |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 30 | SDTCisVT<2, i32>]>; |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 31 | def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 32 | SDTCisSameAs<1, 2>]>; |
Akira Hatanaka | 99a2e98 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 33 | def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, |
| 34 | SDTCisVT<1, i32>, |
| 35 | SDTCisSameAs<1, 2>]>; |
| 36 | def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, |
| 37 | SDTCisVT<1, f64>, |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 38 | SDTCisVT<2, i32>]>; |
Bruno Cardoso Lopes | d3bdf19 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 39 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 40 | def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>; |
| 41 | def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>; |
| 42 | def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 43 | def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond, |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 44 | [SDNPHasChain, SDNPOptInGlue]>; |
Akira Hatanaka | 99a2e98 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 45 | def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>; |
| 46 | def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64", |
| 47 | SDT_MipsExtractElementF64>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 48 | |
| 49 | // Operand for printing out a condition code. |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 50 | let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 51 | def condcode : Operand<i32>; |
| 52 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 53 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 54 | // Feature predicates. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 55 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 56 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 57 | def IsFP64bit : Predicate<"Subtarget.isFP64bit()">, |
| 58 | AssemblerPredicate<"FeatureFP64Bit">; |
| 59 | def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">, |
| 60 | AssemblerPredicate<"!FeatureFP64Bit">; |
| 61 | def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">, |
| 62 | AssemblerPredicate<"FeatureSingleFloat">; |
| 63 | def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">, |
| 64 | AssemblerPredicate<"!FeatureSingleFloat">; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 65 | |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 66 | // FP immediate patterns. |
| 67 | def fpimm0 : PatLeaf<(fpimm), [{ |
| 68 | return N->isExactlyValue(+0.0); |
| 69 | }]>; |
| 70 | |
| 71 | def fpimm0neg : PatLeaf<(fpimm), [{ |
| 72 | return N->isExactlyValue(-0.0); |
| 73 | }]>; |
| 74 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 75 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 76 | // Instruction Class Templates |
| 77 | // |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 78 | // A set of multiclasses is used to address the register usage. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 79 | // |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 80 | // S32 - single precision in 16 32bit even fp registers |
Bruno Cardoso Lopes | bdfbb74 | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 81 | // single precision in 32 32bit fp registers in SingleOnly mode |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 82 | // S64 - single precision in 32 64bit fp registers (In64BitMode) |
Bruno Cardoso Lopes | bdfbb74 | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 83 | // D32 - double precision in 16 32bit even fp registers |
| 84 | // D64 - double precision in 32 64bit fp registers (In64BitMode) |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 85 | // |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 86 | // Only S32 and D32 are supported right now. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 87 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 88 | |
Akira Hatanaka | 1acb7df | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 89 | // FP load. |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 90 | let DecoderMethod = "DecodeFMem" in { |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 91 | class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 92 | FMem<op, (outs RC:$ft), (ins MemOpnd:$addr), |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 93 | !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load_a addr:$addr))], |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 94 | IILoad>; |
Akira Hatanaka | 1acb7df | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 95 | |
| 96 | // FP store. |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 97 | class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>: |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 98 | FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr), |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 99 | !strconcat(opstr, "\t$ft, $addr"), [(store_a RC:$ft, addr:$addr)], |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 100 | IIStore>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 101 | } |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 102 | // FP indexed load. |
| 103 | class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC, |
| 104 | RegisterClass PRC, PatFrag FOp>: |
| 105 | FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index), |
| 106 | !strconcat(opstr, "\t$fd, $index($base)"), |
| 107 | [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> { |
| 108 | let fs = 0; |
| 109 | } |
| 110 | |
| 111 | // FP indexed store. |
| 112 | class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC, |
| 113 | RegisterClass PRC, PatFrag FOp>: |
| 114 | FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index), |
| 115 | !strconcat(opstr, "\t$fs, $index($base)"), |
| 116 | [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> { |
| 117 | let fd = 0; |
| 118 | } |
| 119 | |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 120 | // Instructions that convert an FP value to 32-bit fixed point. |
| 121 | multiclass FFR1_W_M<bits<6> funct, string opstr> { |
| 122 | def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>; |
| 123 | def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 124 | Requires<[NotFP64bit, HasStandardEncoding]>; |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 125 | def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 126 | Requires<[IsFP64bit, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 127 | let DecoderNamespace = "Mips64"; |
| 128 | } |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 129 | } |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 130 | |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 131 | // Instructions that convert an FP value to 64-bit fixed point. |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 132 | let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64" in |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 133 | multiclass FFR1_L_M<bits<6> funct, string opstr> { |
| 134 | def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>; |
| 135 | def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 136 | } |
| 137 | |
Akira Hatanaka | bfca079 | 2011-10-08 03:29:22 +0000 | [diff] [blame] | 138 | // FP-to-FP conversion instructions. |
| 139 | multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> { |
| 140 | def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>; |
| 141 | def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 142 | Requires<[NotFP64bit, HasStandardEncoding]>; |
Akira Hatanaka | bfca079 | 2011-10-08 03:29:22 +0000 | [diff] [blame] | 143 | def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 144 | Requires<[IsFP64bit, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 145 | let DecoderNamespace = "Mips64"; |
| 146 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Akira Hatanaka | c9289f6 | 2011-10-08 03:38:41 +0000 | [diff] [blame] | 149 | multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> { |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 150 | let isCommutable = isComm in { |
Akira Hatanaka | c9289f6 | 2011-10-08 03:38:41 +0000 | [diff] [blame] | 151 | def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>; |
| 152 | def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 153 | Requires<[NotFP64bit, HasStandardEncoding]>; |
Akira Hatanaka | c9289f6 | 2011-10-08 03:38:41 +0000 | [diff] [blame] | 154 | def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 155 | Requires<[IsFP64bit, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 156 | let DecoderNamespace = "Mips64"; |
Jakob Stoklund Olesen | 5cd4ee7 | 2011-09-28 23:59:28 +0000 | [diff] [blame] | 157 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 158 | } |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 159 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 160 | |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 161 | // FP madd/msub/nmadd/nmsub instruction classes. |
| 162 | class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr, |
| 163 | SDNode OpNode, RegisterClass RC> : |
| 164 | FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), |
| 165 | !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"), |
| 166 | [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>; |
| 167 | |
| 168 | class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr, |
| 169 | SDNode OpNode, RegisterClass RC> : |
| 170 | FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft), |
| 171 | !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"), |
| 172 | [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>; |
| 173 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 174 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 175 | // Floating Point Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 176 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 177 | defm ROUND_W : FFR1_W_M<0xc, "round">; |
| 178 | defm ROUND_L : FFR1_L_M<0x8, "round">; |
| 179 | defm TRUNC_W : FFR1_W_M<0xd, "trunc">; |
| 180 | defm TRUNC_L : FFR1_L_M<0x9, "trunc">; |
| 181 | defm CEIL_W : FFR1_W_M<0xe, "ceil">; |
| 182 | defm CEIL_L : FFR1_L_M<0xa, "ceil">; |
| 183 | defm FLOOR_W : FFR1_W_M<0xf, "floor">; |
| 184 | defm FLOOR_L : FFR1_L_M<0xb, "floor">; |
| 185 | defm CVT_W : FFR1_W_M<0x24, "cvt">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 186 | //defm CVT_L : FFR1_L_M<0x25, "cvt">; |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 187 | |
| 188 | def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 189 | def CVT_L_S : FFR1<0x25, 16, "cvt", "l.s", FGR64, FGR32>; |
| 190 | def CVT_L_D64: FFR1<0x25, 17, "cvt", "l.d", FGR64, FGR64>; |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 191 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 192 | let Predicates = [NotFP64bit, HasStandardEncoding] in { |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 193 | def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>; |
| 194 | def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>; |
| 195 | def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>; |
| 196 | } |
| 197 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 198 | let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64" in { |
Akira Hatanaka | a8de1c1 | 2011-10-08 03:19:38 +0000 | [diff] [blame] | 199 | def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>; |
| 200 | def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>; |
| 201 | def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>; |
| 202 | def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>; |
| 203 | def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>; |
| 204 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 205 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 206 | let Predicates = [NoNaNsFPMath, HasStandardEncoding] in { |
Akira Hatanaka | 1cc6333 | 2012-04-11 22:59:08 +0000 | [diff] [blame] | 207 | defm FABS : FFR1P_M<0x5, "abs", fabs>; |
| 208 | defm FNEG : FFR1P_M<0x7, "neg", fneg>; |
| 209 | } |
Akira Hatanaka | bfca079 | 2011-10-08 03:29:22 +0000 | [diff] [blame] | 210 | defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 211 | |
| 212 | // The odd-numbered registers are only referenced when doing loads, |
| 213 | // stores, and moves between floating-point and integer registers. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 214 | // When defining instructions, we reference all 32-bit registers, |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 215 | // regardless of register aliasing. |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 216 | |
| 217 | class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>: |
| 218 | FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> { |
| 219 | bits<5> rt; |
| 220 | let ft = rt; |
| 221 | let fd = 0; |
| 222 | } |
| 223 | |
| 224 | /// Move Control Registers From/To CPU Registers |
| 225 | def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs), |
Akira Hatanaka | ffe9a71 | 2011-06-07 18:16:51 +0000 | [diff] [blame] | 226 | "cfc1\t$rt, $fs", []>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 227 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 228 | def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt), |
| 229 | "ctc1\t$rt, $fs", []>; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 230 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 231 | def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs), |
Akira Hatanaka | 8eea461 | 2011-09-27 22:01:01 +0000 | [diff] [blame] | 232 | "mfc1\t$rt, $fs", |
| 233 | [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 234 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 235 | def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt), |
Akira Hatanaka | 8eea461 | 2011-09-27 22:01:01 +0000 | [diff] [blame] | 236 | "mtc1\t$rt, $fs", |
| 237 | [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 238 | |
Akira Hatanaka | e7126eb | 2011-11-07 21:32:58 +0000 | [diff] [blame] | 239 | def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs), |
| 240 | "dmfc1\t$rt, $fs", |
| 241 | [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>; |
| 242 | |
| 243 | def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt), |
| 244 | "dmtc1\t$rt, $fs", |
| 245 | [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>; |
| 246 | |
Akira Hatanaka | 4391bb7 | 2011-10-08 03:50:18 +0000 | [diff] [blame] | 247 | def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>; |
| 248 | def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 249 | Requires<[NotFP64bit, HasStandardEncoding]>; |
Akira Hatanaka | 4391bb7 | 2011-10-08 03:50:18 +0000 | [diff] [blame] | 250 | def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>, |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 251 | Requires<[IsFP64bit, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 252 | let DecoderNamespace = "Mips64"; |
| 253 | } |
Bruno Cardoso Lopes | 5e19460 | 2010-01-30 18:29:19 +0000 | [diff] [blame] | 254 | |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 255 | /// Floating Point Memory Instructions |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 256 | let Predicates = [IsN64, HasStandardEncoding], DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 257 | def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>; |
| 258 | def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 259 | def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> { |
| 260 | let isCodeGenOnly =1; |
| 261 | } |
| 262 | def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> { |
| 263 | let isCodeGenOnly =1; |
| 264 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 265 | } |
| 266 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 267 | let Predicates = [NotN64, HasStandardEncoding] in { |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 268 | def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>; |
| 269 | def SWC1 : FPStore<0x39, "swc1", FGR32, mem>; |
Akira Hatanaka | b90113a | 2012-02-27 19:09:08 +0000 | [diff] [blame] | 270 | } |
| 271 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 272 | let Predicates = [NotN64, HasMips64, HasStandardEncoding], |
| 273 | DecoderNamespace = "Mips64" in { |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 274 | def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>; |
| 275 | def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>; |
Akira Hatanaka | b90113a | 2012-02-27 19:09:08 +0000 | [diff] [blame] | 276 | } |
| 277 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 278 | let Predicates = [NotN64, NotMips64, HasStandardEncoding] in { |
Akira Hatanaka | 3d14b9e | 2012-02-27 19:17:53 +0000 | [diff] [blame] | 279 | def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>; |
| 280 | def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>; |
Akira Hatanaka | 1acb7df | 2011-10-11 01:12:52 +0000 | [diff] [blame] | 281 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 282 | |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 283 | // Indexed loads and stores. |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 284 | let Predicates = [HasMips32r2Or64, HasStandardEncoding] in { |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 285 | def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load_a>; |
| 286 | def LUXC1 : FPIdxLoad<0x5, "luxc1", FGR32, CPURegs, load_u>; |
| 287 | def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store_a>; |
| 288 | def SUXC1 : FPIdxStore<0xd, "suxc1", FGR32, CPURegs, store_u>; |
| 289 | } |
| 290 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 291 | let Predicates = [HasMips32r2, NotMips64, HasStandardEncoding] in { |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 292 | def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load_a>; |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 293 | def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store_a>; |
| 294 | } |
| 295 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 296 | let Predicates = [HasMips64, NotN64, HasStandardEncoding], DecoderNamespace="Mips64" in { |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 297 | def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load_a>; |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 298 | def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store_a>; |
| 299 | } |
| 300 | |
| 301 | // n64 |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 302 | let Predicates = [IsN64, HasStandardEncoding], isCodeGenOnly=1 in { |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 303 | def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load_a>; |
| 304 | def LUXC1_P8 : FPIdxLoad<0x5, "luxc1", FGR32, CPU64Regs, load_u>; |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 305 | def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load_a>; |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 306 | def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store_a>; |
| 307 | def SUXC1_P8 : FPIdxStore<0xd, "suxc1", FGR32, CPU64Regs, store_u>; |
| 308 | def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store_a>; |
| 309 | } |
| 310 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 311 | /// Floating-point Aritmetic |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 312 | defm FADD : FFR2P_M<0x00, "add", fadd, 1>; |
Akira Hatanaka | c9289f6 | 2011-10-08 03:38:41 +0000 | [diff] [blame] | 313 | defm FDIV : FFR2P_M<0x03, "div", fdiv>; |
| 314 | defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>; |
| 315 | defm FSUB : FFR2P_M<0x01, "sub", fsub>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 316 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 317 | let Predicates = [HasMips32r2, HasStandardEncoding] in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 318 | def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>; |
| 319 | def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>; |
| 320 | } |
| 321 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 322 | let Predicates = [HasMips32r2, NoNaNsFPMath, HasStandardEncoding] in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 323 | def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>; |
| 324 | def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>; |
| 325 | } |
| 326 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 327 | let Predicates = [HasMips32r2, NotFP64bit, HasStandardEncoding] in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 328 | def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>; |
| 329 | def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>; |
| 330 | } |
| 331 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 332 | let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStandardEncoding] in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 333 | def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>; |
| 334 | def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>; |
| 335 | } |
| 336 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 337 | let Predicates = [HasMips32r2, IsFP64bit, HasStandardEncoding], isCodeGenOnly=1 in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 338 | def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>; |
| 339 | def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>; |
| 340 | } |
| 341 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 342 | let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStandardEncoding], |
| 343 | isCodeGenOnly=1 in { |
Akira Hatanaka | e4ea241 | 2012-02-25 00:21:52 +0000 | [diff] [blame] | 344 | def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>; |
| 345 | def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>; |
| 346 | } |
| 347 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 348 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 349 | // Floating Point Branch Codes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 350 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 351 | // Mips branch codes. These correspond to condcode in MipsInstrInfo.h. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 352 | // They must be kept in synch. |
| 353 | def MIPS_BRANCH_F : PatLeaf<(i32 0)>; |
| 354 | def MIPS_BRANCH_T : PatLeaf<(i32 1)>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 355 | |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 356 | /// Floating Point Branch of False/True (Likely) |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 357 | let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 358 | class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> : |
| 359 | FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"), |
| 360 | [(MipsFPBrcond op, bb:$dst)]> { |
| 361 | let Inst{20-18} = 0; |
| 362 | let Inst{17} = nd; |
| 363 | let Inst{16} = tf; |
| 364 | } |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 365 | |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 366 | let DecoderMethod = "DecodeBC1" in { |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 367 | def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">; |
| 368 | def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 369 | } |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 370 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 371 | // Floating Point Flag Conditions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 372 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 373 | // Mips condition codes. They must correspond to condcode in MipsInstrInfo.h. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 374 | // They must be kept in synch. |
| 375 | def MIPS_FCOND_F : PatLeaf<(i32 0)>; |
| 376 | def MIPS_FCOND_UN : PatLeaf<(i32 1)>; |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 377 | def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 378 | def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>; |
| 379 | def MIPS_FCOND_OLT : PatLeaf<(i32 4)>; |
| 380 | def MIPS_FCOND_ULT : PatLeaf<(i32 5)>; |
| 381 | def MIPS_FCOND_OLE : PatLeaf<(i32 6)>; |
| 382 | def MIPS_FCOND_ULE : PatLeaf<(i32 7)>; |
| 383 | def MIPS_FCOND_SF : PatLeaf<(i32 8)>; |
| 384 | def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>; |
| 385 | def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>; |
| 386 | def MIPS_FCOND_NGL : PatLeaf<(i32 11)>; |
| 387 | def MIPS_FCOND_LT : PatLeaf<(i32 12)>; |
| 388 | def MIPS_FCOND_NGE : PatLeaf<(i32 13)>; |
| 389 | def MIPS_FCOND_LE : PatLeaf<(i32 14)>; |
| 390 | def MIPS_FCOND_NGT : PatLeaf<(i32 15)>; |
| 391 | |
Akira Hatanaka | c370619 | 2011-11-07 21:37:33 +0000 | [diff] [blame] | 392 | class FCMP<bits<5> fmt, RegisterClass RC, string typestr> : |
| 393 | FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc), |
| 394 | !strconcat("c.$cc.", typestr, "\t$fs, $ft"), |
| 395 | [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>; |
| 396 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 397 | /// Floating Point Compare |
Akira Hatanaka | 8ddf653 | 2011-09-09 20:45:50 +0000 | [diff] [blame] | 398 | let Defs=[FCR31] in { |
Akira Hatanaka | c370619 | 2011-11-07 21:37:33 +0000 | [diff] [blame] | 399 | def FCMP_S32 : FCMP<0x10, FGR32, "s">; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 400 | def FCMP_D32 : FCMP<0x11, AFGR64, "d">, |
| 401 | Requires<[NotFP64bit, HasStandardEncoding]>; |
| 402 | def FCMP_D64 : FCMP<0x11, FGR64, "d">, |
| 403 | Requires<[IsFP64bit, HasStandardEncoding]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 404 | let DecoderNamespace = "Mips64"; |
| 405 | } |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 406 | } |
| 407 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 408 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 409 | // Floating Point Pseudo-Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 410 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 411 | def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src), |
| 412 | "# MOVCCRToCCR", []>; |
Bruno Cardoso Lopes | d3bdf19 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 413 | |
Akira Hatanaka | 99a2e98 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 414 | // This pseudo instr gets expanded into 2 mtc1 instrs after register |
| 415 | // allocation. |
| 416 | def BuildPairF64 : |
| 417 | MipsPseudo<(outs AFGR64:$dst), |
| 418 | (ins CPURegs:$lo, CPURegs:$hi), "", |
| 419 | [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>; |
| 420 | |
| 421 | // This pseudo instr gets expanded into 2 mfc1 instrs after register |
| 422 | // allocation. |
| 423 | // if n is 0, lower part of src is extracted. |
| 424 | // if n is 1, higher part of src is extracted. |
| 425 | def ExtractElementF64 : |
| 426 | MipsPseudo<(outs CPURegs:$dst), |
| 427 | (ins AFGR64:$src, i32imm:$n), "", |
| 428 | [(set CPURegs:$dst, |
| 429 | (MipsExtractElementF64 AFGR64:$src, imm:$n))]>; |
| 430 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 431 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 7b76da1 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 432 | // Floating Point Patterns |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 433 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 434 | def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>; |
| 435 | def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>; |
Bruno Cardoso Lopes | 7030ae7 | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 436 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 437 | def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>; |
| 438 | def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>; |
Bruno Cardoso Lopes | 7030ae7 | 2008-07-30 19:00:31 +0000 | [diff] [blame] | 439 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 440 | let Predicates = [NotFP64bit, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 441 | def : MipsPat<(f64 (sint_to_fp CPURegs:$src)), |
| 442 | (CVT_D32_W (MTC1 CPURegs:$src))>; |
| 443 | def : MipsPat<(i32 (fp_to_sint AFGR64:$src)), |
| 444 | (MFC1 (TRUNC_W_D32 AFGR64:$src))>; |
| 445 | def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>; |
| 446 | def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>; |
Bruno Cardoso Lopes | d3bdf19 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 447 | } |
| 448 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 449 | let Predicates = [IsFP64bit, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 450 | def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>; |
| 451 | def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>; |
Akira Hatanaka | 4cae74b | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 452 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 453 | def : MipsPat<(f64 (sint_to_fp CPURegs:$src)), |
| 454 | (CVT_D64_W (MTC1 CPURegs:$src))>; |
| 455 | def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)), |
| 456 | (CVT_S_L (DMTC1 CPU64Regs:$src))>; |
| 457 | def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)), |
| 458 | (CVT_D64_L (DMTC1 CPU64Regs:$src))>; |
Akira Hatanaka | 4cae74b | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 459 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 460 | def : MipsPat<(i32 (fp_to_sint FGR64:$src)), |
| 461 | (MFC1 (TRUNC_W_D64 FGR64:$src))>; |
| 462 | def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>; |
| 463 | def : MipsPat<(i64 (fp_to_sint FGR64:$src)), |
| 464 | (DMFC1 (TRUNC_L_D64 FGR64:$src))>; |
Akira Hatanaka | 4cae74b | 2011-11-07 21:38:58 +0000 | [diff] [blame] | 465 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 466 | def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>; |
| 467 | def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>; |
Akira Hatanaka | e318677 | 2012-02-16 17:48:20 +0000 | [diff] [blame] | 468 | } |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 469 | |
| 470 | // Patterns for unaligned floating point loads and stores. |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 471 | let Predicates = [HasMips32r2Or64, NotN64, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 472 | def : MipsPat<(f32 (load_u CPURegs:$addr)), (LUXC1 CPURegs:$addr, ZERO)>; |
| 473 | def : MipsPat<(store_u FGR32:$src, CPURegs:$addr), |
| 474 | (SUXC1 FGR32:$src, CPURegs:$addr, ZERO)>; |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 477 | let Predicates = [IsN64, HasStandardEncoding] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 478 | def : MipsPat<(f32 (load_u CPU64Regs:$addr)), |
| 479 | (LUXC1_P8 CPU64Regs:$addr, ZERO_64)>; |
| 480 | def : MipsPat<(store_u FGR32:$src, CPU64Regs:$addr), |
| 481 | (SUXC1_P8 FGR32:$src, CPU64Regs:$addr, ZERO_64)>; |
Akira Hatanaka | dfa27ae | 2012-03-01 22:12:30 +0000 | [diff] [blame] | 482 | } |