blob: b6ba68fff0e2dfd5279f58bddfd5182744dfb734 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner6367cfc2010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner6367cfc2010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
17
18let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
27 Requires<[In32BitMode]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000032 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
33 Requires<[In64BitMode]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
36def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
37 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick922d3142012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000039
40
41
42//===----------------------------------------------------------------------===//
43// Fixed-Register Multiplication and Division Instructions.
44//
45
46// Extra precision multiplication
47
48// AL is really implied by AX, but the registers in Defs must match the
49// SDNode results (i8, i32).
50let Defs = [AL,EFLAGS,AX], Uses = [AL] in
51def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
52 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
53 // This probably ought to be moved to a def : Pat<> if the
54 // syntax can be accepted.
55 [(set AL, (mul AL, GR8:$src)),
Preston Gurdf08c7ab2012-04-09 15:32:22 +000056 (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*GR8
Chris Lattner6367cfc2010-10-05 16:39:12 +000057
58let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
59def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
60 "mul{w}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000061 [], IIC_MUL16_REG>, OpSize; // AX,DX = AX*GR16
Chris Lattner6367cfc2010-10-05 16:39:12 +000062
63let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
64def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Chris Lattnerb20e0b12010-12-05 07:30:36 +000065 "mul{l}\t$src", // EAX,EDX = EAX*GR32
Andrew Trick922d3142012-02-01 23:20:51 +000066 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
67 IIC_MUL32_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000068let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
69def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Chris Lattnerb20e0b12010-12-05 07:30:36 +000070 "mul{q}\t$src", // RAX,RDX = RAX*GR64
Andrew Trick922d3142012-02-01 23:20:51 +000071 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
72 IIC_MUL64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +000073
74let Defs = [AL,EFLAGS,AX], Uses = [AL] in
75def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
76 "mul{b}\t$src",
77 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
78 // This probably ought to be moved to a def : Pat<> if the
79 // syntax can be accepted.
80 [(set AL, (mul AL, (loadi8 addr:$src))),
Andrew Trick922d3142012-02-01 23:20:51 +000081 (implicit EFLAGS)], IIC_MUL8>; // AL,AH = AL*[mem8]
Chris Lattner6367cfc2010-10-05 16:39:12 +000082
83let mayLoad = 1, neverHasSideEffects = 1 in {
84let Defs = [AX,DX,EFLAGS], Uses = [AX] in
85def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
86 "mul{w}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000087 [], IIC_MUL16_MEM>, OpSize; // AX,DX = AX*[mem16]
Chris Lattner6367cfc2010-10-05 16:39:12 +000088
89let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
90def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
91 "mul{l}\t$src",
Andrew Trick922d3142012-02-01 23:20:51 +000092 [], IIC_MUL32_MEM>; // EAX,EDX = EAX*[mem32]
Craig Topper272895f2011-10-22 23:13:53 +000093let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000094def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +000095 "mul{q}\t$src", [], IIC_MUL64>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +000096}
97
98let neverHasSideEffects = 1 in {
99let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000100def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [],
101 IIC_IMUL8>; // AL,AH = AL*GR8
Chris Lattner6367cfc2010-10-05 16:39:12 +0000102let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000103def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [],
104 IIC_IMUL16_RR>, OpSize; // AX,DX = AX*GR16
Chris Lattner6367cfc2010-10-05 16:39:12 +0000105let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000106def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [],
107 IIC_IMUL32_RR>; // EAX,EDX = EAX*GR32
Craig Topper272895f2011-10-22 23:13:53 +0000108let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000109def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [],
110 IIC_IMUL64_RR>; // RAX,RDX = RAX*GR64
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000111
Chris Lattner6367cfc2010-10-05 16:39:12 +0000112let mayLoad = 1 in {
113let Defs = [AL,EFLAGS,AX], Uses = [AL] in
114def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000115 "imul{b}\t$src", [], IIC_IMUL8>; // AL,AH = AL*[mem8]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000116let Defs = [AX,DX,EFLAGS], Uses = [AX] in
117def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000118 "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize;
119 // AX,DX = AX*[mem16]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000120let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
121def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000122 "imul{l}\t$src", [], IIC_IMUL32_MEM>; // EAX,EDX = EAX*[mem32]
Craig Topper272895f2011-10-22 23:13:53 +0000123let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000124def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000125 "imul{q}\t$src", [], IIC_IMUL64>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000126}
127} // neverHasSideEffects
128
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000129
130let Defs = [EFLAGS] in {
131let Constraints = "$src1 = $dst" in {
132
133let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
134// Register-Register Signed Integer Multiply
135def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
136 "imul{w}\t{$src2, $dst|$dst, $src2}",
137 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000138 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
139 TB, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000140def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
141 "imul{l}\t{$src2, $dst|$dst, $src2}",
142 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000143 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
144 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000145def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
146 (ins GR64:$src1, GR64:$src2),
147 "imul{q}\t{$src2, $dst|$dst, $src2}",
148 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000149 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
150 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000151}
152
153// Register-Memory Signed Integer Multiply
154def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
155 (ins GR16:$src1, i16mem:$src2),
156 "imul{w}\t{$src2, $dst|$dst, $src2}",
157 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000158 (X86smul_flag GR16:$src1, (load addr:$src2)))],
159 IIC_IMUL16_RM>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000160 TB, OpSize;
161def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
162 (ins GR32:$src1, i32mem:$src2),
163 "imul{l}\t{$src2, $dst|$dst, $src2}",
164 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000165 (X86smul_flag GR32:$src1, (load addr:$src2)))],
166 IIC_IMUL32_RM>,
167 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000168def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
169 (ins GR64:$src1, i64mem:$src2),
170 "imul{q}\t{$src2, $dst|$dst, $src2}",
171 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000172 (X86smul_flag GR64:$src1, (load addr:$src2)))],
173 IIC_IMUL64_RM>,
174 TB;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000175} // Constraints = "$src1 = $dst"
176
177} // Defs = [EFLAGS]
178
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000179// Surprisingly enough, these are not two address instructions!
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000180let Defs = [EFLAGS] in {
181// Register-Integer Signed Integer Multiply
182def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
183 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
184 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
185 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000186 (X86smul_flag GR16:$src1, imm:$src2))],
187 IIC_IMUL16_RRI>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000188def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
189 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
190 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
191 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000192 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
193 IIC_IMUL16_RRI>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000194 OpSize;
195def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
196 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
197 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
198 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000199 (X86smul_flag GR32:$src1, imm:$src2))],
200 IIC_IMUL32_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000201def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
202 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
203 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
204 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000205 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
206 IIC_IMUL32_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000207def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
208 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
209 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
210 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000211 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
212 IIC_IMUL64_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000213def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
214 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
215 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
216 [(set GR64:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000217 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
218 IIC_IMUL64_RRI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000219
220
221// Memory-Integer Signed Integer Multiply
222def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
223 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
224 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
225 [(set GR16:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000226 (X86smul_flag (load addr:$src1), imm:$src2))],
227 IIC_IMUL16_RMI>,
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000228 OpSize;
229def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
230 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
231 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 [(set GR16:$dst, EFLAGS,
233 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000234 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
235 OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000236def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
237 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
238 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 [(set GR32:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +0000240 (X86smul_flag (load addr:$src1), imm:$src2))],
241 IIC_IMUL32_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000242def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
243 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
244 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
245 [(set GR32:$dst, EFLAGS,
246 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000247 i32immSExt8:$src2))],
248 IIC_IMUL32_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000249def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
250 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
251 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 [(set GR64:$dst, EFLAGS,
253 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000254 i64immSExt32:$src2))],
255 IIC_IMUL64_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000256def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
257 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
258 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
259 [(set GR64:$dst, EFLAGS,
260 (X86smul_flag (load addr:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000261 i64immSExt8:$src2))],
262 IIC_IMUL64_RMI>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000263} // Defs = [EFLAGS]
264
265
266
267
Chris Lattner6367cfc2010-10-05 16:39:12 +0000268// unsigned division/remainder
269let Defs = [AL,EFLAGS,AX], Uses = [AX] in
270def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000271 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000272let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
273def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000274 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000275let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
276def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick922d3142012-02-01 23:20:51 +0000277 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000278// RDX:RAX/r64 = RAX,RDX
279let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
280def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000281 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000282
Chris Lattner6367cfc2010-10-05 16:39:12 +0000283let mayLoad = 1 in {
284let Defs = [AL,EFLAGS,AX], Uses = [AX] in
285def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000286 "div{b}\t$src", [], IIC_DIV8_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000287let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
288def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000289 "div{w}\t$src", [], IIC_DIV16>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000290let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000291def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000292 "div{l}\t$src", [], IIC_DIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000293// RDX:RAX/[mem64] = RAX,RDX
294let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
295def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000296 "div{q}\t$src", [], IIC_DIV64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000297}
298
299// Signed division/remainder.
300let Defs = [AL,EFLAGS,AX], Uses = [AX] in
301def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000302 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000303let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
304def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000305 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000306let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
307def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Andrew Trick922d3142012-02-01 23:20:51 +0000308 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000309// RDX:RAX/r64 = RAX,RDX
310let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
311def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000312 "idiv{q}\t$src", [], IIC_IDIV64>;
Craig Topper272895f2011-10-22 23:13:53 +0000313
314let mayLoad = 1 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000315let Defs = [AL,EFLAGS,AX], Uses = [AX] in
316def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Andrew Trick922d3142012-02-01 23:20:51 +0000317 "idiv{b}\t$src", [], IIC_IDIV8>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000318let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
319def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Andrew Trick922d3142012-02-01 23:20:51 +0000320 "idiv{w}\t$src", [], IIC_IDIV16>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000321let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000322def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000323 "idiv{l}\t$src", [], IIC_IDIV32>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000324let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
325def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000326 "idiv{q}\t$src", [], IIC_IDIV64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000327}
328
329//===----------------------------------------------------------------------===//
330// Two address Instructions.
331//
Chris Lattner6367cfc2010-10-05 16:39:12 +0000332
333// unary instructions
334let CodeSize = 2 in {
335let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000336let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000337def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
338 "neg{b}\t$dst",
339 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000340 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000341def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
342 "neg{w}\t$dst",
343 [(set GR16:$dst, (ineg GR16:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000344 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000345def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
346 "neg{l}\t$dst",
347 [(set GR32:$dst, (ineg GR32:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000348 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000349def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
350 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick922d3142012-02-01 23:20:51 +0000351 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000352} // Constraints = "$src1 = $dst"
353
354def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
355 "neg{b}\t$dst",
356 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000357 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000358def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
359 "neg{w}\t$dst",
360 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000361 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000362def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
363 "neg{l}\t$dst",
364 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000365 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000366def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
367 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000368 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000369} // Defs = [EFLAGS]
370
Chris Lattnerc7d46552010-10-05 16:52:25 +0000371
Chris Lattner508fc472010-10-05 21:09:45 +0000372// Note: NOT does not set EFLAGS!
Chris Lattnerc7d46552010-10-05 16:52:25 +0000373
374let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000375// Match xor -1 to not. Favors these over a move imm + xor to save code size.
376let AddedComplexity = 15 in {
377def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
378 "not{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000379 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000380def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
381 "not{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000382 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000383def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
384 "not{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000385 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000386def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000387 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000388}
Chris Lattnerc7d46552010-10-05 16:52:25 +0000389} // Constraints = "$src1 = $dst"
390
391def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
392 "not{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000393 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000394def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
395 "not{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000396 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
397 OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000398def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
399 "not{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000400 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000401def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000402 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000403} // CodeSize
404
405// TODO: inc/dec is slow for P4, but fast for Pentium-M.
406let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000407let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000408let CodeSize = 2 in
409def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
410 "inc{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000411 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
412 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000413
414let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
415def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
416 "inc{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000417 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000418 OpSize, Requires<[In32BitMode]>;
419def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
420 "inc{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000421 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
422 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000423 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000424def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000425 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
426 IIC_UNARY_REG>;
Chris Lattner10701922010-10-05 20:35:37 +0000427} // isConvertibleToThreeAddress = 1, CodeSize = 1
428
429
430// In 64-bit mode, single byte INC and DEC cannot be encoded.
431let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
432// Can transform into LEA.
433def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
434 "inc{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000435 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
436 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000437 OpSize, Requires<[In64BitMode]>;
438def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
439 "inc{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000440 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
441 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000442 Requires<[In64BitMode]>;
443def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
444 "dec{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000445 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
446 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000447 OpSize, Requires<[In64BitMode]>;
448def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
449 "dec{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000450 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
451 IIC_UNARY_REG>,
Chris Lattner10701922010-10-05 20:35:37 +0000452 Requires<[In64BitMode]>;
453} // isConvertibleToThreeAddress = 1, CodeSize = 2
454
Chris Lattnerc7d46552010-10-05 16:52:25 +0000455} // Constraints = "$src1 = $dst"
456
457let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000458 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
459 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000460 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000461 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
462 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000463 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000464 OpSize, Requires<[In32BitMode]>;
465 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
466 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000467 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000468 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000469 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
470 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000471 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner10701922010-10-05 20:35:37 +0000472
473// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
474// how to unfold them.
475// FIXME: What is this for??
476def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
477 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000478 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000479 OpSize, Requires<[In64BitMode]>;
480def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
481 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000482 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000483 Requires<[In64BitMode]>;
484def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
485 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000486 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000487 OpSize, Requires<[In64BitMode]>;
488def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
489 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000490 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner10701922010-10-05 20:35:37 +0000491 Requires<[In64BitMode]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000492} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000493
Chris Lattnerc7d46552010-10-05 16:52:25 +0000494let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000495let CodeSize = 2 in
496def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
497 "dec{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000498 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
499 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000500let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
501def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
502 "dec{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000503 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
504 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000505 OpSize, Requires<[In32BitMode]>;
506def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
507 "dec{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000508 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
509 IIC_UNARY_REG>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000510 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000511def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000512 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
513 IIC_UNARY_REG>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000514} // CodeSize = 2
Chris Lattnerc7d46552010-10-05 16:52:25 +0000515} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000516
Chris Lattnerc7d46552010-10-05 16:52:25 +0000517
518let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000519 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
520 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000521 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000522 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
523 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000524 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000525 OpSize, Requires<[In32BitMode]>;
526 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
527 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000528 (implicit EFLAGS)], IIC_UNARY_MEM>,
Chris Lattner6367cfc2010-10-05 16:39:12 +0000529 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000530 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
531 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000532 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000533} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000534} // Defs = [EFLAGS]
535
Chris Lattner44402c02010-10-06 05:20:57 +0000536
Chris Lattner417b5432010-10-06 00:45:24 +0000537/// X86TypeInfo - This is a bunch of information that describes relevant X86
538/// information about value types. For example, it can tell you what the
539/// register class and preferred load to use.
540class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000541 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
542 Operand immoperand, SDPatternOperator immoperator,
543 Operand imm8operand, SDPatternOperator imm8operator,
Chris Lattner08808f92010-10-06 05:28:38 +0000544 bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> {
Chris Lattner417b5432010-10-06 00:45:24 +0000545 /// VT - This is the value type itself.
546 ValueType VT = vt;
547
548 /// InstrSuffix - This is the suffix used on instructions with this type. For
549 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
550 string InstrSuffix = instrsuffix;
551
552 /// RegClass - This is the register class associated with this type. For
553 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
554 RegisterClass RegClass = regclass;
555
556 /// LoadNode - This is the load node associated with this type. For
557 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
558 PatFrag LoadNode = loadnode;
559
560 /// MemOperand - This is the memory operand associated with this type. For
561 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
562 X86MemOperand MemOperand = memoperand;
Chris Lattner44402c02010-10-06 05:20:57 +0000563
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000564 /// ImmEncoding - This is the encoding of an immediate of this type. For
565 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
566 /// since the immediate fields of i64 instructions is a 32-bit sign extended
567 /// value.
568 ImmType ImmEncoding = immkind;
569
570 /// ImmOperand - This is the operand kind of an immediate of this type. For
571 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
572 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
573 /// extended value.
574 Operand ImmOperand = immoperand;
575
Chris Lattner78266112010-10-07 00:01:39 +0000576 /// ImmOperator - This is the operator that should be used to match an
577 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
578 SDPatternOperator ImmOperator = immoperator;
579
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000580 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
581 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
582 /// only used for instructions that have a sign-extended imm8 field form.
583 Operand Imm8Operand = imm8operand;
584
585 /// Imm8Operator - This is the operator that should be used to match an 8-bit
586 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
587 SDPatternOperator Imm8Operator = imm8operator;
588
Chris Lattner08808f92010-10-06 05:28:38 +0000589 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
590 /// opposed to even) opcode. Operations on i8 are usually even, operations on
591 /// other datatypes are odd.
592 bit HasOddOpcode = hasOddOpcode;
593
Chris Lattner44402c02010-10-06 05:20:57 +0000594 /// HasOpSizePrefix - This bit is set to true if the instruction should have
595 /// the 0x66 operand size prefix. This is set for i16 types.
596 bit HasOpSizePrefix = hasOpSizePrefix;
597
598 /// HasREX_WPrefix - This bit is set to true if the instruction should have
599 /// the 0x40 REX prefix. This is set for i64 types.
600 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner417b5432010-10-06 00:45:24 +0000601}
Chris Lattnere00047c2010-10-05 23:32:05 +0000602
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000603def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
604
605
606def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem ,
607 Imm8 , i8imm , imm, i8imm , invalid_node,
608 0, 0, 0>;
609def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
610 Imm16, i16imm, imm, i16i8imm, i16immSExt8,
611 1, 1, 0>;
612def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
613 Imm32, i32imm, imm, i32i8imm, i32immSExt8,
614 1, 0, 0>;
615def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
616 Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
617 1, 0, 1>;
Chris Lattner44402c02010-10-06 05:20:57 +0000618
619/// ITy - This instruction base class takes the type info for the instruction.
620/// Using this, it:
621/// 1. Concatenates together the instruction mnemonic with the appropriate
622/// suffix letter, a tab, and the arguments.
623/// 2. Infers whether the instruction should have a 0x66 prefix byte.
624/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattner08808f92010-10-06 05:28:38 +0000625/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
626/// or 1 (for i16,i32,i64 operations).
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000627class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick922d3142012-02-01 23:20:51 +0000628 string mnemonic, string args, list<dag> pattern,
629 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattner08808f92010-10-06 05:28:38 +0000630 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
631 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
632 f, outs, ins,
Andrew Trick922d3142012-02-01 23:20:51 +0000633 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
634 itin> {
Chris Lattner44402c02010-10-06 05:20:57 +0000635
636 // Infer instruction prefixes from type info.
637 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
638 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
639}
Chris Lattner417b5432010-10-06 00:45:24 +0000640
Chris Lattner9e940002010-10-07 20:14:23 +0000641// BinOpRR - Instructions like "add reg, reg, reg".
642class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000643 dag outlist, list<dag> pattern, InstrItinClass itin,
644 Format f = MRMDestReg>
Chris Lattner9649e9a2010-10-07 21:31:03 +0000645 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000646 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000647 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>;
Chris Lattner9e940002010-10-07 20:14:23 +0000648
Chris Lattnera3208e12010-10-07 20:01:55 +0000649// BinOpRR_R - Instructions like "add reg, reg, reg", where the pattern has
650// just a regclass (no eflags) as a result.
651class BinOpRR_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
652 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000653 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000654 [(set typeinfo.RegClass:$dst,
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000655 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
656 IIC_BIN_NONMEM>;
Chris Lattnera3208e12010-10-07 20:01:55 +0000657
Chris Lattner00e94ba2010-10-07 20:56:25 +0000658// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
659// just a EFLAGS as a result.
660class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000661 SDPatternOperator opnode, Format f = MRMDestReg>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000662 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
663 [(set EFLAGS,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000664 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000665 IIC_BIN_NONMEM, f>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000666
Chris Lattnera3208e12010-10-07 20:01:55 +0000667// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
668// both a regclass and EFLAGS as a result.
669class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
670 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000671 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000672 [(set typeinfo.RegClass:$dst, EFLAGS,
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000673 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
674 IIC_BIN_NONMEM>;
Chris Lattnere00047c2010-10-05 23:32:05 +0000675
Chris Lattner5b856542010-12-20 00:59:46 +0000676// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
677// both a regclass and EFLAGS as a result, and has EFLAGS as input.
678class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
679 SDNode opnode>
680 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
681 [(set typeinfo.RegClass:$dst, EFLAGS,
682 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000683 EFLAGS))], IIC_BIN_NONMEM>;
Chris Lattner5b856542010-12-20 00:59:46 +0000684
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000685// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Chris Lattner3ab0b592010-10-06 05:35:22 +0000686class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
687 : ITy<opcode, MRMSrcReg, typeinfo,
688 (outs typeinfo.RegClass:$dst),
689 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000690 mnemonic, "{$src2, $dst|$dst, $src2}", [], IIC_BIN_NONMEM> {
Chris Lattner3ab0b592010-10-06 05:35:22 +0000691 // The disassembler should know about this, but not the asmparser.
692 let isCodeGenOnly = 1;
693}
Chris Lattnerff27af22010-10-06 00:30:49 +0000694
Craig Topper03819792011-09-11 21:41:45 +0000695// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
696class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
697 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
698 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000699 mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM> {
Craig Topper03819792011-09-11 21:41:45 +0000700 // The disassembler should know about this, but not the asmparser.
701 let isCodeGenOnly = 1;
702}
703
Chris Lattner9e940002010-10-07 20:14:23 +0000704// BinOpRM - Instructions like "add reg, reg, [mem]".
705class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000706 dag outlist, list<dag> pattern>
707 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattnera3208e12010-10-07 20:01:55 +0000708 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000709 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM>;
Chris Lattner9e940002010-10-07 20:14:23 +0000710
711// BinOpRM_R - Instructions like "add reg, reg, [mem]".
712class BinOpRM_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
713 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000714 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000715 [(set typeinfo.RegClass:$dst,
Chris Lattnera3208e12010-10-07 20:01:55 +0000716 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
717
Chris Lattner00e94ba2010-10-07 20:56:25 +0000718// BinOpRM_F - Instructions like "cmp reg, [mem]".
719class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000720 SDPatternOperator opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000721 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
722 [(set EFLAGS,
723 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
724
Chris Lattnera3208e12010-10-07 20:01:55 +0000725// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
726class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnera2b8b162010-10-07 20:06:24 +0000727 SDNode opnode>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000728 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000729 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000730 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnerff27af22010-10-06 00:30:49 +0000731
Chris Lattner5b856542010-12-20 00:59:46 +0000732// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
733class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
734 SDNode opnode>
735 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
736 [(set typeinfo.RegClass:$dst, EFLAGS,
737 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
738 EFLAGS))]>;
739
Chris Lattner9e940002010-10-07 20:14:23 +0000740// BinOpRI - Instructions like "add reg, reg, imm".
741class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000742 Format f, dag outlist, list<dag> pattern>
743 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000744 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000745 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM> {
Chris Lattner9e940002010-10-07 20:14:23 +0000746 let ImmT = typeinfo.ImmEncoding;
747}
748
Chris Lattnera3208e12010-10-07 20:01:55 +0000749// BinOpRI_R - Instructions like "add reg, reg, imm".
750class BinOpRI_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
751 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000752 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000753 [(set typeinfo.RegClass:$dst,
754 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattnera3208e12010-10-07 20:01:55 +0000755
Chris Lattner00e94ba2010-10-07 20:56:25 +0000756// BinOpRI_F - Instructions like "cmp reg, imm".
757class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000758 SDPatternOperator opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000759 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
760 [(set EFLAGS,
761 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
762
Chris Lattnera3208e12010-10-07 20:01:55 +0000763// BinOpRI_RF - Instructions like "add reg, reg, imm".
764class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
765 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000766 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
767 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner9e940002010-10-07 20:14:23 +0000768 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner5b856542010-12-20 00:59:46 +0000769// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
770class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
771 SDNode opnode, Format f>
772 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
773 [(set typeinfo.RegClass:$dst, EFLAGS,
774 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
775 EFLAGS))]>;
776
Chris Lattner9e940002010-10-07 20:14:23 +0000777// BinOpRI8 - Instructions like "add reg, reg, imm8".
778class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000779 Format f, dag outlist, list<dag> pattern>
780 : ITy<opcode, f, typeinfo, outlist,
Chris Lattner9e940002010-10-07 20:14:23 +0000781 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Preston Gurdf08c7ab2012-04-09 15:32:22 +0000782 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, IIC_BIN_NONMEM> {
Chris Lattner9e940002010-10-07 20:14:23 +0000783 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000784}
Chris Lattnerff27af22010-10-06 00:30:49 +0000785
Chris Lattnera3208e12010-10-07 20:01:55 +0000786// BinOpRI8_R - Instructions like "add reg, reg, imm8".
787class BinOpRI8_R<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
788 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000789 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000790 [(set typeinfo.RegClass:$dst,
791 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000792
793// BinOpRI8_F - Instructions like "cmp reg, imm8".
794class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
795 SDNode opnode, Format f>
796 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
797 [(set EFLAGS,
798 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner3ab0b592010-10-06 05:35:22 +0000799
Chris Lattnera3208e12010-10-07 20:01:55 +0000800// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
801class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
802 SDNode opnode, Format f>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000803 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattner9e940002010-10-07 20:14:23 +0000804 [(set typeinfo.RegClass:$dst, EFLAGS,
805 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000806
Chris Lattner5b856542010-12-20 00:59:46 +0000807// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
808class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
809 SDNode opnode, Format f>
810 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
811 [(set typeinfo.RegClass:$dst, EFLAGS,
812 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
813 EFLAGS))]>;
814
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000815// BinOpMR - Instructions like "add [mem], reg".
816class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000817 list<dag> pattern>
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000818 : ITy<opcode, MRMDestMem, typeinfo,
819 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000820 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000821
822// BinOpMR_RMW - Instructions like "add [mem], reg".
823class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
824 SDNode opnode>
825 : BinOpMR<opcode, mnemonic, typeinfo,
826 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
827 (implicit EFLAGS)]>;
828
Chris Lattner5b856542010-12-20 00:59:46 +0000829// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
830class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
831 SDNode opnode>
832 : BinOpMR<opcode, mnemonic, typeinfo,
833 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
834 addr:$dst),
835 (implicit EFLAGS)]>;
836
Chris Lattner00e94ba2010-10-07 20:56:25 +0000837// BinOpMR_F - Instructions like "cmp [mem], reg".
838class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
839 SDNode opnode>
840 : BinOpMR<opcode, mnemonic, typeinfo,
841 [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>;
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000842
843// BinOpMI - Instructions like "add [mem], imm".
Chris Lattnera2b8b162010-10-07 20:06:24 +0000844class BinOpMI<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000845 Format f, list<dag> pattern, bits<8> opcode = 0x80>
846 : ITy<opcode, f, typeinfo,
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000847 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000848 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000849 let ImmT = typeinfo.ImmEncoding;
850}
851
Chris Lattner00e94ba2010-10-07 20:56:25 +0000852// BinOpMI_RMW - Instructions like "add [mem], imm".
853class BinOpMI_RMW<string mnemonic, X86TypeInfo typeinfo,
854 SDNode opnode, Format f>
855 : BinOpMI<mnemonic, typeinfo, f,
856 [(store (opnode (typeinfo.VT (load addr:$dst)),
857 typeinfo.ImmOperator:$src), addr:$dst),
858 (implicit EFLAGS)]>;
Chris Lattner5b856542010-12-20 00:59:46 +0000859// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
860class BinOpMI_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
861 SDNode opnode, Format f>
862 : BinOpMI<mnemonic, typeinfo, f,
863 [(store (opnode (typeinfo.VT (load addr:$dst)),
864 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
865 (implicit EFLAGS)]>;
866
Chris Lattner00e94ba2010-10-07 20:56:25 +0000867// BinOpMI_F - Instructions like "cmp [mem], imm".
868class BinOpMI_F<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9649e9a2010-10-07 21:31:03 +0000869 SDPatternOperator opnode, Format f, bits<8> opcode = 0x80>
Chris Lattner00e94ba2010-10-07 20:56:25 +0000870 : BinOpMI<mnemonic, typeinfo, f,
871 [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)),
Chris Lattner9649e9a2010-10-07 21:31:03 +0000872 typeinfo.ImmOperator:$src))],
873 opcode>;
Chris Lattner00e94ba2010-10-07 20:56:25 +0000874
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000875// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattnera2b8b162010-10-07 20:06:24 +0000876class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Chris Lattner00e94ba2010-10-07 20:56:25 +0000877 Format f, list<dag> pattern>
Chris Lattnera2b8b162010-10-07 20:06:24 +0000878 : ITy<0x82, f, typeinfo,
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000879 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Andrew Trick922d3142012-02-01 23:20:51 +0000880 mnemonic, "{$src, $dst|$dst, $src}", pattern, IIC_BIN_MEM> {
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000881 let ImmT = Imm8; // Always 8-bit immediate.
882}
883
Chris Lattner00e94ba2010-10-07 20:56:25 +0000884// BinOpMI8_RMW - Instructions like "add [mem], imm8".
885class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
886 SDNode opnode, Format f>
887 : BinOpMI8<mnemonic, typeinfo, f,
888 [(store (opnode (load addr:$dst),
889 typeinfo.Imm8Operator:$src), addr:$dst),
890 (implicit EFLAGS)]>;
891
Chris Lattner5b856542010-12-20 00:59:46 +0000892// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
893class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
894 SDNode opnode, Format f>
895 : BinOpMI8<mnemonic, typeinfo, f,
896 [(store (opnode (load addr:$dst),
897 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
898 (implicit EFLAGS)]>;
899
Chris Lattner00e94ba2010-10-07 20:56:25 +0000900// BinOpMI8_F - Instructions like "cmp [mem], imm8".
901class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
902 SDNode opnode, Format f>
903 : BinOpMI8<mnemonic, typeinfo, f,
904 [(set EFLAGS, (opnode (load addr:$dst),
905 typeinfo.Imm8Operator:$src))]>;
906
Chris Lattner511c6862010-10-07 00:43:39 +0000907// BinOpAI - Instructions like "add %eax, %eax, imm".
908class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper82f131a2011-10-02 21:08:12 +0000909 Register areg, string operands>
Chris Lattner511c6862010-10-07 00:43:39 +0000910 : ITy<opcode, RawFrm, typeinfo,
911 (outs), (ins typeinfo.ImmOperand:$src),
Craig Topper82f131a2011-10-02 21:08:12 +0000912 mnemonic, operands, []> {
Chris Lattner511c6862010-10-07 00:43:39 +0000913 let ImmT = typeinfo.ImmEncoding;
914 let Uses = [areg];
915 let Defs = [areg];
916}
Chris Lattner3ab0b592010-10-06 05:35:22 +0000917
Chris Lattnera3208e12010-10-07 20:01:55 +0000918/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
919/// defined with "(set GPR:$dst, EFLAGS, (...".
920///
921/// It would be nice to get rid of the second and third argument here, but
922/// tblgen can't handle dependent type references aggressively enough: PR8330
923multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
924 string mnemonic, Format RegMRM, Format MemMRM,
925 SDNode opnodeflag, SDNode opnode,
926 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner4b181c82010-10-07 01:10:20 +0000927 let Defs = [EFLAGS] in {
928 let Constraints = "$src1 = $dst" in {
Chris Lattnerb0468102010-10-07 01:37:01 +0000929 let isCommutable = CommutableRR,
930 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnera3208e12010-10-07 20:01:55 +0000931 def #NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
932 def #NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
933 def #NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
934 def #NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000935 } // isCommutable
936
937 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
938 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
939 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
940 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
941
Chris Lattnera3208e12010-10-07 20:01:55 +0000942 def #NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
943 def #NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
944 def #NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
945 def #NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000946
Chris Lattnerb0468102010-10-07 01:37:01 +0000947 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +0000948 // NOTE: These are order specific, we want the ri8 forms to be listed
949 // first so that they are slightly preferred to the ri forms.
950 def #NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
951 def #NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
952 def #NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
953
Chris Lattnera3208e12010-10-07 20:01:55 +0000954 def #NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
955 def #NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
956 def #NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
957 def #NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattnerb0468102010-10-07 01:37:01 +0000958 }
Chris Lattner4b181c82010-10-07 01:10:20 +0000959 } // Constraints = "$src1 = $dst"
960
Chris Lattner00e94ba2010-10-07 20:56:25 +0000961 def #NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
962 def #NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
963 def #NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
964 def #NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000965
Chris Lattnerd0435292010-10-08 05:12:14 +0000966 // NOTE: These are order specific, we want the mi8 forms to be listed
967 // first so that they are slightly preferred to the mi forms.
968 def #NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
969 def #NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
970 def #NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
971
Chris Lattner00e94ba2010-10-07 20:56:25 +0000972 def #NAME#8mi : BinOpMI_RMW<mnemonic, Xi8 , opnode, MemMRM>;
973 def #NAME#16mi : BinOpMI_RMW<mnemonic, Xi16, opnode, MemMRM>;
974 def #NAME#32mi : BinOpMI_RMW<mnemonic, Xi32, opnode, MemMRM>;
975 def #NAME#64mi32 : BinOpMI_RMW<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattner4b181c82010-10-07 01:10:20 +0000976
Craig Topper82f131a2011-10-02 21:08:12 +0000977 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
978 "{$src, %al|AL, $src}">;
979 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
980 "{$src, %ax|AX, $src}">;
981 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
982 "{$src, %eax|EAX, $src}">;
983 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
984 "{$src, %rax|RAX, $src}">;
Chris Lattner4b181c82010-10-07 01:10:20 +0000985 }
986}
987
Chris Lattner5b856542010-12-20 00:59:46 +0000988/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
989/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
990/// SBB.
Chris Lattnera3208e12010-10-07 20:01:55 +0000991///
Chris Lattner5b856542010-12-20 00:59:46 +0000992/// It would be nice to get rid of the second and third argument here, but
993/// tblgen can't handle dependent type references aggressively enough: PR8330
994multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
995 string mnemonic, Format RegMRM, Format MemMRM,
996 SDNode opnode, bit CommutableRR,
997 bit ConvertibleToThreeAddress> {
Chris Lattnera3208e12010-10-07 20:01:55 +0000998 let Defs = [EFLAGS] in {
999 let Constraints = "$src1 = $dst" in {
1000 let isCommutable = CommutableRR,
1001 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner5b856542010-12-20 00:59:46 +00001002 def #NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
1003 def #NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1004 def #NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1005 def #NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001006 } // isCommutable
Chris Lattner6367cfc2010-10-05 16:39:12 +00001007
Chris Lattnera3208e12010-10-07 20:01:55 +00001008 def #NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>;
1009 def #NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>;
1010 def #NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>;
1011 def #NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>;
1012
Chris Lattner5b856542010-12-20 00:59:46 +00001013 def #NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1014 def #NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1015 def #NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1016 def #NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001017
1018 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +00001019 // NOTE: These are order specific, we want the ri8 forms to be listed
1020 // first so that they are slightly preferred to the ri forms.
Chris Lattner5b856542010-12-20 00:59:46 +00001021 def #NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1022 def #NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1023 def #NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerd0435292010-10-08 05:12:14 +00001024
Chris Lattner5b856542010-12-20 00:59:46 +00001025 def #NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1026 def #NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1027 def #NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1028 def #NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001029 }
1030 } // Constraints = "$src1 = $dst"
1031
Chris Lattner5b856542010-12-20 00:59:46 +00001032 def #NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1033 def #NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1034 def #NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1035 def #NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001036
Chris Lattnerd0435292010-10-08 05:12:14 +00001037 // NOTE: These are order specific, we want the mi8 forms to be listed
1038 // first so that they are slightly preferred to the mi forms.
Chris Lattner5b856542010-12-20 00:59:46 +00001039 def #NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1040 def #NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1041 def #NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattnerd0435292010-10-08 05:12:14 +00001042
Chris Lattner5b856542010-12-20 00:59:46 +00001043 def #NAME#8mi : BinOpMI_RMW_FF<mnemonic, Xi8 , opnode, MemMRM>;
1044 def #NAME#16mi : BinOpMI_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1045 def #NAME#32mi : BinOpMI_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
1046 def #NAME#64mi32 : BinOpMI_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Chris Lattnera3208e12010-10-07 20:01:55 +00001047
Craig Topper82f131a2011-10-02 21:08:12 +00001048 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1049 "{$src, %al|AL, $src}">;
1050 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1051 "{$src, %ax|AX, $src}">;
1052 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1053 "{$src, %eax|EAX, $src}">;
1054 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
1055 "{$src, %rax|RAX, $src}">;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001056 }
1057}
1058
1059/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1060/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1061/// to factor this with the other ArithBinOp_*.
1062///
1063multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1064 string mnemonic, Format RegMRM, Format MemMRM,
1065 SDNode opnode,
1066 bit CommutableRR, bit ConvertibleToThreeAddress> {
1067 let Defs = [EFLAGS] in {
1068 let isCommutable = CommutableRR,
1069 isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1070 def #NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1071 def #NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1072 def #NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1073 def #NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1074 } // isCommutable
1075
Craig Topper03819792011-09-11 21:41:45 +00001076 def #NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>;
1077 def #NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>;
1078 def #NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>;
1079 def #NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001080
1081 def #NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1082 def #NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1083 def #NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1084 def #NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
1085
1086 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattnerd0435292010-10-08 05:12:14 +00001087 // NOTE: These are order specific, we want the ri8 forms to be listed
1088 // first so that they are slightly preferred to the ri forms.
1089 def #NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1090 def #NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1091 def #NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
1092
Chris Lattner00e94ba2010-10-07 20:56:25 +00001093 def #NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1094 def #NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1095 def #NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1096 def #NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner00e94ba2010-10-07 20:56:25 +00001097 }
1098
1099 def #NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1100 def #NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1101 def #NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1102 def #NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
1103
Chris Lattnerd0435292010-10-08 05:12:14 +00001104 // NOTE: These are order specific, we want the mi8 forms to be listed
1105 // first so that they are slightly preferred to the mi forms.
1106 def #NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1107 def #NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
1108 def #NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
1109
Chris Lattner00e94ba2010-10-07 20:56:25 +00001110 def #NAME#8mi : BinOpMI_F<mnemonic, Xi8 , opnode, MemMRM>;
1111 def #NAME#16mi : BinOpMI_F<mnemonic, Xi16, opnode, MemMRM>;
1112 def #NAME#32mi : BinOpMI_F<mnemonic, Xi32, opnode, MemMRM>;
1113 def #NAME#64mi32 : BinOpMI_F<mnemonic, Xi64, opnode, MemMRM>;
1114
Craig Topper82f131a2011-10-02 21:08:12 +00001115 def #NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
1116 "{$src, %al|AL, $src}">;
1117 def #NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
1118 "{$src, %ax|AX, $src}">;
1119 def #NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
1120 "{$src, %eax|EAX, $src}">;
1121 def #NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
1122 "{$src, %rax|RAX, $src}">;
Chris Lattnera3208e12010-10-07 20:01:55 +00001123 }
1124}
1125
1126
1127defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1128 X86and_flag, and, 1, 0>;
1129defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1130 X86or_flag, or, 1, 0>;
1131defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1132 X86xor_flag, xor, 1, 0>;
1133defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1134 X86add_flag, add, 1, 1>;
1135defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1136 X86sub_flag, sub, 0, 0>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001137
1138// Arithmetic.
Chris Lattner6367cfc2010-10-05 16:39:12 +00001139let Uses = [EFLAGS] in {
Chris Lattner5b856542010-12-20 00:59:46 +00001140 defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1141 1, 0>;
1142 defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1143 0, 0>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001144}
1145
Manman Ren2af66dc2012-07-06 17:36:20 +00001146let isCompare = 1 in {
Chris Lattner00e94ba2010-10-07 20:56:25 +00001147defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Ren2af66dc2012-07-06 17:36:20 +00001148}
Chris Lattner9649e9a2010-10-07 21:31:03 +00001149
1150
1151//===----------------------------------------------------------------------===//
1152// Semantically, test instructions are similar like AND, except they don't
1153// generate a result. From an encoding perspective, they are very different:
1154// they don't have all the usual imm8 and REV forms, and are encoded into a
1155// different space.
1156def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1157 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1158
Manman Ren62a89f52012-07-18 21:40:01 +00001159let isCompare = 1, Defs = [EFLAGS] in {
Chris Lattner9649e9a2010-10-07 21:31:03 +00001160 let isCommutable = 1 in {
1161 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat, MRMSrcReg>;
1162 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat, MRMSrcReg>;
1163 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat, MRMSrcReg>;
1164 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat, MRMSrcReg>;
1165 } // isCommutable
1166
1167 def TEST8rm : BinOpRM_F<0x84, "test", Xi8 , X86testpat>;
1168 def TEST16rm : BinOpRM_F<0x84, "test", Xi16, X86testpat>;
1169 def TEST32rm : BinOpRM_F<0x84, "test", Xi32, X86testpat>;
1170 def TEST64rm : BinOpRM_F<0x84, "test", Xi64, X86testpat>;
1171
1172 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1173 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1174 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
1175 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
1176
1177 def TEST8mi : BinOpMI_F<"test", Xi8 , X86testpat, MRM0m, 0xF6>;
1178 def TEST16mi : BinOpMI_F<"test", Xi16, X86testpat, MRM0m, 0xF6>;
1179 def TEST32mi : BinOpMI_F<"test", Xi32, X86testpat, MRM0m, 0xF6>;
1180 def TEST64mi32 : BinOpMI_F<"test", Xi64, X86testpat, MRM0m, 0xF6>;
1181
Craig Topper82f131a2011-10-02 21:08:12 +00001182 def TEST8i8 : BinOpAI<0xA8, "test", Xi8 , AL,
1183 "{$src, %al|AL, $src}">;
1184 def TEST16i16 : BinOpAI<0xA8, "test", Xi16, AX,
1185 "{$src, %ax|AX, $src}">;
1186 def TEST32i32 : BinOpAI<0xA8, "test", Xi32, EAX,
1187 "{$src, %eax|EAX, $src}">;
1188 def TEST64i32 : BinOpAI<0xA8, "test", Xi64, RAX,
1189 "{$src, %rax|RAX, $src}">;
Jakob Stoklund Olesened744822011-10-08 18:28:28 +00001190
1191 // When testing the result of EXTRACT_SUBREG sub_8bit_hi, make sure the
1192 // register class is constrained to GR8_NOREX.
1193 let isPseudo = 1 in
1194 def TEST8ri_NOREX : I<0, Pseudo, (outs), (ins GR8_NOREX:$src, i8imm:$mask),
Andrew Trick922d3142012-02-01 23:20:51 +00001195 "", [], IIC_BIN_NONMEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001196}
Chris Lattner9649e9a2010-10-07 21:31:03 +00001197
Craig Topper54a11172011-10-14 07:06:56 +00001198//===----------------------------------------------------------------------===//
1199// ANDN Instruction
1200//
1201multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1202 PatFrag ld_frag> {
1203 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1204 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Andrew Trick922d3142012-02-01 23:20:51 +00001205 [(set RC:$dst, EFLAGS, (X86andn_flag RC:$src1, RC:$src2))],
1206 IIC_BIN_NONMEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001207 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1208 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1209 [(set RC:$dst, EFLAGS,
Andrew Trick922d3142012-02-01 23:20:51 +00001210 (X86andn_flag RC:$src1, (ld_frag addr:$src2)))], IIC_BIN_MEM>;
Craig Topper54a11172011-10-14 07:06:56 +00001211}
1212
1213let Predicates = [HasBMI], Defs = [EFLAGS] in {
1214 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8, VEX_4V;
1215 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8, VEX_4V, VEX_W;
1216}
Craig Topper4fea38f2011-10-23 00:33:32 +00001217
1218//===----------------------------------------------------------------------===//
1219// MULX Instruction
1220//
1221multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> {
1222let neverHasSideEffects = 1 in {
1223 let isCommutable = 1 in
1224 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1225 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Preston Gurdf08c7ab2012-04-09 15:32:22 +00001226 [], IIC_MUL8>, T8XD, VEX_4V;
Craig Topper4fea38f2011-10-23 00:33:32 +00001227
1228 let mayLoad = 1 in
1229 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1230 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Preston Gurdf08c7ab2012-04-09 15:32:22 +00001231 [], IIC_MUL8>, T8XD, VEX_4V;
Craig Topper4fea38f2011-10-23 00:33:32 +00001232}
1233}
1234
1235let Predicates = [HasBMI2] in {
1236 let Uses = [EDX] in
1237 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>;
1238 let Uses = [RDX] in
1239 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W;
1240}