blob: 7fb78f57b9e995ac438fad6d32cf66cfe4fdfbe0 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
John Criswell856ba762003-10-21 15:17:13 +00007//
8//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +00009//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Chengaed7c722005-12-17 01:24:02 +000016//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
Evan Chenge3413162006-01-09 18:33:28 +000020def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
Evan Cheng71fb9ad2006-01-26 00:29:36 +000024def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
Evan Chengaed7c722005-12-17 01:24:02 +000025
Evan Chenge5f62042007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng0488db92007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Evan Chengaed7c722005-12-17 01:24:02 +000029
Dan Gohman076aee32009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Chenge5f62042007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng0488db92007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Evan Chengaed7c722005-12-17 01:24:02 +000040
Evan Chenge5f62042007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng0488db92007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Evan Chengd5781fc2005-12-21 20:21:51 +000044
Andrew Lenharth26ed8692008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth26ed8692008-03-01 21:52:34 +000048
Dale Johannesen48c1bc22008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattner447ff682008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Evan Cheng898101c2005-12-19 23:12:38 +000052
Sean Callanan1c97ceb2009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Evan Chenge3413162006-01-09 18:33:28 +000056
Dan Gohmand35121a2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Evan Chenge3413162006-01-09 18:33:28 +000058
Evan Cheng67f92a72006-01-11 22:15:48 +000059def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
Evan Chenge3413162006-01-09 18:33:28 +000061def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
Evan Chengd90eb7f2006-01-05 00:27:02 +000062
Evan Cheng71fb8342006-02-25 10:02:21 +000063def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindola2ee3db32009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000066
Rafael Espindola094fad32009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000068
Anton Korobeynikov2365f512007-07-14 14:06:15 +000069def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng18efe262007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Evan Chenge3413162006-01-09 18:33:28 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
Evan Chengb077b842005-12-21 02:39:21 +000077
Evan Chenge5f62042007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Evan Chengb077b842005-12-21 02:39:21 +000079
Dan Gohmanc7a37d42008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Chenge5f62042007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Evan Chenge3413162006-01-09 18:33:28 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng0488db92007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Chenge5f62042007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Evan Chengb077b842005-12-21 02:39:21 +000086
Andrew Lenharth26ed8692008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen880ae362008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Evan Chenge3413162006-01-09 18:33:28 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
Evan Chengb077b842005-12-21 02:39:21 +0000116
Evan Chenge3413162006-01-09 18:33:28 +0000117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000119 [SDNPHasChain, SDNPOutFlag]>;
Evan Chenge3413162006-01-09 18:33:28 +0000120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chengb077b842005-12-21 02:39:21 +0000123
Evan Chenge3413162006-01-09 18:33:28 +0000124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
Evan Chengaed7c722005-12-17 01:24:02 +0000126
Evan Chengfb914c42006-05-20 01:40:16 +0000127def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
Evan Chengfea89c12006-04-27 08:40:39 +0000128 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
129
Evan Cheng67f92a72006-01-11 22:15:48 +0000130def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000131 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Evan Cheng67f92a72006-01-11 22:15:48 +0000132def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000133 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
134 SDNPMayLoad]>;
Evan Cheng67f92a72006-01-11 22:15:48 +0000135
Evan Chenge3413162006-01-09 18:33:28 +0000136def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerba7e7562008-01-10 07:59:24 +0000137 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Evan Chengd90eb7f2006-01-05 00:27:02 +0000138
Evan Cheng0085a282006-11-30 21:55:46 +0000139def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
140def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
Evan Cheng71fb8342006-02-25 10:02:21 +0000141
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000142def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000143 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola094fad32009-04-08 21:14:34 +0000144def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
145 SDT_X86SegmentBaseAddress, []>;
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000146
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000147def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
148 [SDNPHasChain]>;
149
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000150def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
151 [SDNPHasChain, SDNPOptInFlag]>;
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000152
Dan Gohman076aee32009-03-04 19:44:21 +0000153def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
154def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
155def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
156def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
157def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
158def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000159
Evan Cheng73f24c92009-03-30 21:36:47 +0000160def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
161
Evan Chengaed7c722005-12-17 01:24:02 +0000162//===----------------------------------------------------------------------===//
163// X86 Operand Definitions.
164//
165
Chris Lattner7680e732009-06-20 19:34:09 +0000166def i32imm_pcrel : Operand<i32> {
167 let PrintMethod = "print_pcrel_imm";
168}
169
Dan Gohmana4714e02009-07-30 01:56:29 +0000170// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
171// the index operand of an address, to conform to x86 encoding restrictions.
172def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner7680e732009-06-20 19:34:09 +0000173
Chris Lattner66fa1dc2004-08-11 02:25:00 +0000174// *mem - Operand definitions for the funky X86 addressing mode operands.
175//
Evan Chengaf78ef52006-05-17 21:21:41 +0000176class X86MemOperand<string printMethod> : Operand<iPTR> {
Nate Begeman391c5d22005-11-30 18:54:35 +0000177 let PrintMethod = printMethod;
Dan Gohmana4714e02009-07-30 01:56:29 +0000178 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Chris Lattner66fa1dc2004-08-11 02:25:00 +0000179}
Nate Begeman391c5d22005-11-30 18:54:35 +0000180
Chris Lattner45432512005-12-17 19:47:05 +0000181def i8mem : X86MemOperand<"printi8mem">;
182def i16mem : X86MemOperand<"printi16mem">;
183def i32mem : X86MemOperand<"printi32mem">;
184def i64mem : X86MemOperand<"printi64mem">;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000185def i128mem : X86MemOperand<"printi128mem">;
David Greenef0c3d022009-06-30 19:24:59 +0000186def i256mem : X86MemOperand<"printi256mem">;
Chris Lattner45432512005-12-17 19:47:05 +0000187def f32mem : X86MemOperand<"printf32mem">;
188def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000189def f80mem : X86MemOperand<"printf80mem">;
Evan Cheng223547a2006-01-31 22:28:30 +0000190def f128mem : X86MemOperand<"printf128mem">;
David Greenef0c3d022009-06-30 19:24:59 +0000191def f256mem : X86MemOperand<"printf256mem">;
Nate Begeman391c5d22005-11-30 18:54:35 +0000192
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000193// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
194// plain GR64, so that it doesn't potentially require a REX prefix.
195def i8mem_NOREX : Operand<i64> {
196 let PrintMethod = "printi8mem";
Dan Gohmana4714e02009-07-30 01:56:29 +0000197 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000198}
199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200def lea32mem : Operand<i32> {
Rafael Espindola094fad32009-04-08 21:14:34 +0000201 let PrintMethod = "printlea32mem";
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
203}
204
Nate Begeman16b04f32005-07-15 00:38:55 +0000205def SSECC : Operand<i8> {
206 let PrintMethod = "printSSECC";
207}
Chris Lattner66fa1dc2004-08-11 02:25:00 +0000208
Evan Cheng7ccced62006-02-18 00:15:05 +0000209def piclabel: Operand<i32> {
210 let PrintMethod = "printPICLabel";
211}
212
Chris Lattnerf124d5e2005-11-18 01:04:42 +0000213// A couple of more descriptive operand definitions.
214// 16-bits but only 8 bits are significant.
215def i16i8imm : Operand<i16>;
216// 32-bits but only 8 bits are significant.
217def i32i8imm : Operand<i32>;
218
Chris Lattner7680e732009-06-20 19:34:09 +0000219// Branch targets have OtherVT type and print as pc-relative values.
220def brtarget : Operand<OtherVT> {
221 let PrintMethod = "print_pcrel_imm";
222}
Evan Chengd35b8c12005-12-04 08:19:43 +0000223
Evan Cheng77159e32009-07-21 06:00:18 +0000224def brtarget8 : Operand<OtherVT> {
225 let PrintMethod = "print_pcrel_imm";
226}
227
Evan Chengaed7c722005-12-17 01:24:02 +0000228//===----------------------------------------------------------------------===//
229// X86 Complex Pattern Definitions.
230//
231
Evan Chengec693f72005-12-08 02:01:35 +0000232// Define X86 specific addressing mode.
Rafael Espindola094fad32009-04-08 21:14:34 +0000233def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000234def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohmana98634b2009-08-02 16:09:17 +0000235 [add, sub, mul, X86mul_imm, shl, or, frameindex],
236 []>;
Chris Lattner5c0b16d2009-06-20 20:38:48 +0000237def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
238 [tglobaltlsaddr], []>;
Evan Chengec693f72005-12-08 02:01:35 +0000239
Evan Chengaed7c722005-12-17 01:24:02 +0000240//===----------------------------------------------------------------------===//
Evan Chengbbc8ddb2005-12-20 22:59:51 +0000241// X86 Instruction Predicate Definitions.
Evan Cheng28b514392006-12-05 19:50:18 +0000242def HasMMX : Predicate<"Subtarget->hasMMX()">;
243def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
244def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
245def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000246def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begeman63ec90a2008-02-03 07:18:54 +0000247def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
248def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene343dadb2009-06-26 22:46:54 +0000249def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
250def HasAVX : Predicate<"Subtarget->hasAVX()">;
251def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
252def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000253def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
254def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Evan Cheng28b514392006-12-05 19:50:18 +0000255def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
256def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000257def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
258def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Evan Cheng28b514392006-12-05 19:50:18 +0000259def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
260def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
261def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Chengb7a75a52008-09-26 23:41:32 +0000262def OptForSpeed : Predicate<"!OptForSize">;
Evan Chengccb69762009-01-02 05:35:45 +0000263def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Chengd7f666a2009-05-20 04:53:57 +0000264def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Evan Chengbbc8ddb2005-12-20 22:59:51 +0000265
266//===----------------------------------------------------------------------===//
Evan Chengc64a1a92007-07-31 08:04:03 +0000267// X86 Instruction Format Definitions.
Evan Chengaed7c722005-12-17 01:24:02 +0000268//
269
Evan Chengc64a1a92007-07-31 08:04:03 +0000270include "X86InstrFormats.td"
Chris Lattner1cca5e32003-08-03 21:54:21 +0000271
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000272//===----------------------------------------------------------------------===//
Chris Lattnerf124d5e2005-11-18 01:04:42 +0000273// Pattern fragments...
274//
Evan Chengd9558e02006-01-06 00:43:03 +0000275
276// X86 specific condition code. These correspond to CondCode in
Nate Begeman9a225302007-05-06 04:00:55 +0000277// X86InstrInfo.h. They must be kept in synch.
Dan Gohman653456c2009-01-07 00:15:08 +0000278def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
279def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
280def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
281def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
282def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
283def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
284def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
285def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
286def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
287def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Evan Chengd9558e02006-01-06 00:43:03 +0000288def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman653456c2009-01-07 00:15:08 +0000289def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Evan Chengd9558e02006-01-06 00:43:03 +0000290def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman653456c2009-01-07 00:15:08 +0000291def X86_COND_O : PatLeaf<(i8 13)>;
292def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
293def X86_COND_S : PatLeaf<(i8 15)>;
Evan Chengd9558e02006-01-06 00:43:03 +0000294
Evan Cheng9b6b6422005-12-13 00:14:11 +0000295def i16immSExt8 : PatLeaf<(i16 imm), [{
296 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
Evan Chengb3558542005-12-13 00:01:09 +0000297 // sign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000298 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Chris Lattnerf124d5e2005-11-18 01:04:42 +0000299}]>;
300
Evan Cheng9b6b6422005-12-13 00:14:11 +0000301def i32immSExt8 : PatLeaf<(i32 imm), [{
302 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
Evan Chengb3558542005-12-13 00:01:09 +0000303 // sign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000304 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Evan Chengb3558542005-12-13 00:01:09 +0000305}]>;
306
Evan Cheng605c4152005-12-13 01:57:51 +0000307// Helper fragments for loads.
Evan Chengb6564432008-05-13 18:59:59 +0000308// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
309// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman33586292008-10-15 06:50:19 +0000310def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman67ca6be2008-08-20 15:24:22 +0000311 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattnerc2406f22009-04-10 00:16:23 +0000312 if (const Value *Src = LD->getSrcValue())
313 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000314 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000315 return false;
Dan Gohman67ca6be2008-08-20 15:24:22 +0000316 ISD::LoadExtType ExtType = LD->getExtensionType();
317 if (ExtType == ISD::NON_EXTLOAD)
318 return true;
319 if (ExtType == ISD::EXTLOAD)
320 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Chengfa7fd332008-05-13 00:54:02 +0000321 return false;
322}]>;
323
Dan Gohman33586292008-10-15 06:50:19 +0000324def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Chengca57f782008-09-24 23:27:55 +0000325 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattnerc2406f22009-04-10 00:16:23 +0000326 if (const Value *Src = LD->getSrcValue())
327 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000328 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000329 return false;
Evan Chengca57f782008-09-24 23:27:55 +0000330 ISD::LoadExtType ExtType = LD->getExtensionType();
331 if (ExtType == ISD::EXTLOAD)
332 return LD->getAlignment() >= 2 && !LD->isVolatile();
333 return false;
334}]>;
335
Dan Gohman33586292008-10-15 06:50:19 +0000336def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman67ca6be2008-08-20 15:24:22 +0000337 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattnerc2406f22009-04-10 00:16:23 +0000338 if (const Value *Src = LD->getSrcValue())
339 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000340 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000341 return false;
Dan Gohman67ca6be2008-08-20 15:24:22 +0000342 ISD::LoadExtType ExtType = LD->getExtensionType();
343 if (ExtType == ISD::NON_EXTLOAD)
344 return true;
345 if (ExtType == ISD::EXTLOAD)
346 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Chengfa7fd332008-05-13 00:54:02 +0000347 return false;
348}]>;
349
Dan Gohman33586292008-10-15 06:50:19 +0000350def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Chengd47e0b62008-09-29 17:26:18 +0000351 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattnerc2406f22009-04-10 00:16:23 +0000352 if (const Value *Src = LD->getSrcValue())
353 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000354 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000355 return false;
Evan Chengd47e0b62008-09-29 17:26:18 +0000356 if (LD->isVolatile())
357 return false;
Evan Chengd47e0b62008-09-29 17:26:18 +0000358 ISD::LoadExtType ExtType = LD->getExtensionType();
359 if (ExtType == ISD::NON_EXTLOAD)
360 return true;
361 if (ExtType == ISD::EXTLOAD)
362 return LD->getAlignment() >= 4;
363 return false;
364}]>;
365
Nate Begeman51a04372009-01-26 01:24:32 +0000366def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattnerc2406f22009-04-10 00:16:23 +0000367 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
368 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
369 return PT->getAddressSpace() == 256;
Nate Begeman51a04372009-01-26 01:24:32 +0000370 return false;
371}]>;
372
Chris Lattner1777d0c2009-05-05 18:52:19 +0000373def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
374 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
375 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
376 return PT->getAddressSpace() == 257;
377 return false;
378}]>;
379
Chris Lattnerc2406f22009-04-10 00:16:23 +0000380def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
381 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
382 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000383 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000384 return false;
385 return true;
386}]>;
387def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
388 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
389 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000390 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000391 return false;
392 return true;
393}]>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000394
Chris Lattnerc2406f22009-04-10 00:16:23 +0000395def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
396 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
397 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000398 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000399 return false;
400 return true;
401}]>;
402def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
403 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
404 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000405 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000406 return false;
407 return true;
408}]>;
409def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
410 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
411 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wanga7e01d72009-04-27 07:22:10 +0000412 if (PT->getAddressSpace() > 255)
Chris Lattnerc2406f22009-04-10 00:16:23 +0000413 return false;
414 return true;
415}]>;
Evan Cheng7a7e8372005-12-14 02:22:27 +0000416
Evan Cheng466685d2006-10-09 20:57:25 +0000417def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
418def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
419def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
Evan Cheng7a7e8372005-12-14 02:22:27 +0000420
Evan Cheng466685d2006-10-09 20:57:25 +0000421def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
422def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
423def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
424def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
425def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
426def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
Evan Cheng7a7e8372005-12-14 02:22:27 +0000427
Evan Cheng466685d2006-10-09 20:57:25 +0000428def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
429def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
430def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
431def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
432def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
433def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
Evan Cheng747a90d2006-02-21 02:24:38 +0000434
Chris Lattnerce2bcc82008-02-19 17:37:35 +0000435
436// An 'and' node with a single use.
437def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng07b7ea12008-03-04 00:40:35 +0000438 return N->hasOneUse();
Chris Lattnerce2bcc82008-02-19 17:37:35 +0000439}]>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000440// An 'srl' node with a single use.
441def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
442 return N->hasOneUse();
443}]>;
444// An 'trunc' node with a single use.
445def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
446 return N->hasOneUse();
447}]>;
Chris Lattnerce2bcc82008-02-19 17:37:35 +0000448
Dan Gohman74feef22008-10-17 01:23:35 +0000449// 'shld' and 'shrd' instruction patterns. Note that even though these have
450// the srl and shl in their patterns, the C++ code must still check for them,
451// because predicates are tested before children nodes are explored.
452
453def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
454 (or (srl node:$src1, node:$amt1),
455 (shl node:$src2, node:$amt2)), [{
456 assert(N->getOpcode() == ISD::OR);
457 return N->getOperand(0).getOpcode() == ISD::SRL &&
458 N->getOperand(1).getOpcode() == ISD::SHL &&
459 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
460 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
461 N->getOperand(0).getConstantOperandVal(1) ==
462 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
463}]>;
464
465def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
466 (or (shl node:$src1, node:$amt1),
467 (srl node:$src2, node:$amt2)), [{
468 assert(N->getOpcode() == ISD::OR);
469 return N->getOperand(0).getOpcode() == ISD::SHL &&
470 N->getOperand(1).getOpcode() == ISD::SRL &&
471 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
472 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
473 N->getOperand(0).getConstantOperandVal(1) ==
474 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
475}]>;
476
Chris Lattnerf124d5e2005-11-18 01:04:42 +0000477//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000478// Instruction list...
479//
480
Chris Lattnerf18c0742006-10-12 17:42:56 +0000481// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
482// a stack adjustment and the codegen must know that they may modify the stack
483// pointer before prolog-epilog rewriting occurs.
Chris Lattner447ff682008-03-11 03:23:40 +0000484// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
485// sub / add which can clobber EFLAGS.
Evan Cheng8decf6b2007-09-28 01:19:48 +0000486let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman6d4b0522008-10-01 18:28:06 +0000487def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
488 "#ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000489 [(X86callseq_start timm:$amt)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000490 Requires<[In32BitMode]>;
491def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
492 "#ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000493 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000494 Requires<[In32BitMode]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Cheng4a460802006-01-11 00:33:36 +0000496
497// Nop
Sean Callanan74e52102009-07-23 23:39:34 +0000498let neverHasSideEffects = 1 in {
Chris Lattnerba7e7562008-01-10 07:59:24 +0000499 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callanan74e52102009-07-23 23:39:34 +0000500 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
501 "nopl\t$zero", []>, TB;
502}
Evan Cheng4a460802006-01-11 00:33:36 +0000503
Evan Cheng0475ab52008-01-05 00:41:47 +0000504// PIC base
Dan Gohman2662d552008-10-01 04:14:30 +0000505let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerba7e7562008-01-10 07:59:24 +0000506 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman4d47b9b2009-04-27 15:13:28 +0000507 "call\t$label\n\t"
508 "pop{l}\t$reg", []>;
Evan Cheng8f7f7122006-05-05 05:40:20 +0000509
Chris Lattner1cca5e32003-08-03 21:54:21 +0000510//===----------------------------------------------------------------------===//
511// Control Flow Instructions...
512//
513
Chris Lattner1be48112005-05-13 17:56:48 +0000514// Return instructions.
Evan Cheng2b4ea792005-12-26 09:11:45 +0000515let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattner447ff682008-03-11 03:23:40 +0000516 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohmane4c67cd2008-05-31 02:11:25 +0000517 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattner447ff682008-03-11 03:23:40 +0000518 "ret",
Dan Gohmane4c67cd2008-05-31 02:11:25 +0000519 [(X86retflag 0)]>;
Chris Lattner447ff682008-03-11 03:23:40 +0000520 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
521 "ret\t$amt",
Evan Chenge3413162006-01-09 18:33:28 +0000522 [(X86retflag imm:$amt)]>;
Evan Cheng171049d2005-12-23 22:14:32 +0000523}
Chris Lattner1cca5e32003-08-03 21:54:21 +0000524
525// All branches are RawFrm, Void, Branch, and Terminators
Evan Chengffbacca2007-07-21 00:34:19 +0000526let isBranch = 1, isTerminator = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000527 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
528 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000529
Sean Callanan52925882009-07-22 01:05:20 +0000530let isBranch = 1, isBarrier = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000531 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callanan52925882009-07-22 01:05:20 +0000532 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
533}
Evan Cheng898101c2005-12-19 23:12:38 +0000534
Owen Anderson20ab2902007-11-12 07:39:39 +0000535// Indirect branches
536let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000537 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Evan Cheng069287d2006-05-16 07:21:53 +0000538 [(brind GR32:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000539 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000540 [(brind (loadi32 addr:$dst))]>;
Nate Begeman37efe672006-04-22 18:53:45 +0000541}
542
543// Conditional branches
Evan Cheng0488db92007-09-25 01:57:46 +0000544let Uses = [EFLAGS] in {
Evan Cheng77159e32009-07-21 06:00:18 +0000545// Short conditional jumps
546def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
547def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
548def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
549def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
550def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
551def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
552def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
553def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
554def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
555def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
556def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
557def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
558def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
559def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
560def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
561def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
562
563def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
564
Dan Gohmanb1576f52007-07-31 20:11:57 +0000565def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000566 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000567def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000568 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000569def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000570 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000571def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000572 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000573def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000574 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000575def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000576 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Evan Cheng898101c2005-12-19 23:12:38 +0000577
Dan Gohmanb1576f52007-07-31 20:11:57 +0000578def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000579 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000580def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000581 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000582def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000583 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000584def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000585 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Evan Cheng898101c2005-12-19 23:12:38 +0000586
Dan Gohmanb1576f52007-07-31 20:11:57 +0000587def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000588 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000589def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000590 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000591def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000592 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000593def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000594 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000595def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000596 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000597def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +0000598 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng0488db92007-09-25 01:57:46 +0000599} // Uses = [EFLAGS]
Chris Lattner1cca5e32003-08-03 21:54:21 +0000600
601//===----------------------------------------------------------------------===//
602// Call Instructions...
603//
Evan Chengffbacca2007-07-21 00:34:19 +0000604let isCall = 1 in
Dan Gohman6d4b0522008-10-01 18:28:06 +0000605 // All calls clobber the non-callee saved registers. ESP is marked as
606 // a use to prevent stack-pointer assignments that appear immediately
607 // before calls from potentially appearing dead. Uses for argument
608 // registers are added manually.
Nate Begemanf63be7d2005-07-06 18:59:04 +0000609 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
Bill Wendling3f3a17d2007-04-25 21:31:48 +0000610 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng109a5622008-10-17 21:02:22 +0000611 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
612 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman2662d552008-10-01 04:14:30 +0000613 Uses = [ESP] in {
Chris Lattner7680e732009-06-20 19:34:09 +0000614 def CALLpcrel32 : Ii32<0xE8, RawFrm,
615 (outs), (ins i32imm_pcrel:$dst,variable_ops),
616 "call\t$dst", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000617 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000618 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000619 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanb4106172008-05-29 21:50:34 +0000620 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000621 }
622
Chris Lattner1e9448b2005-05-15 03:10:37 +0000623// Tail call stuff.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000624
Chris Lattner447ff682008-03-11 03:23:40 +0000625def TAILCALL : I<0, Pseudo, (outs), (ins),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000626 "#TAILCALL",
627 []>;
628
Evan Chengffbacca2007-07-21 00:34:19 +0000629let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000630def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000631 "#TC_RETURN $dst $offset",
632 []>;
633
634let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer4fe30732008-03-19 16:39:45 +0000635def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000636 "#TC_RETURN $dst $offset",
637 []>;
638
639let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000640
Chris Lattner7680e732009-06-20 19:34:09 +0000641 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Evan Chengf10c17f2006-09-22 21:43:59 +0000642 []>;
Evan Chengffbacca2007-07-21 00:34:19 +0000643let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000644 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
645 []>;
Evan Chengffbacca2007-07-21 00:34:19 +0000646let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000647 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000648 "jmp\t{*}$dst # TAILCALL", []>;
Chris Lattner1e9448b2005-05-15 03:10:37 +0000649
Chris Lattner1cca5e32003-08-03 21:54:21 +0000650//===----------------------------------------------------------------------===//
651// Miscellaneous Instructions...
652//
Chris Lattnerba7e7562008-01-10 07:59:24 +0000653let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Chris Lattner30bf2d82004-08-10 20:17:41 +0000654def LEAVE : I<0xC9, RawFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000655 (outs), (ins), "leave", []>;
656
Chris Lattnerba7e7562008-01-10 07:59:24 +0000657let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
658let mayLoad = 1 in
Evan Cheng2f245ba2007-09-26 01:29:06 +0000659def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000660
Chris Lattnerba7e7562008-01-10 07:59:24 +0000661let mayStore = 1 in
Evan Cheng2f245ba2007-09-26 01:29:06 +0000662def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000663}
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000664
Bill Wendling453eb262009-06-15 19:39:04 +0000665let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
666def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000667 "push{l}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000668def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000669 "push{l}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000670def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000671 "push{l}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000672}
673
Chris Lattnerba7e7562008-01-10 07:59:24 +0000674let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengbf4f89d2007-09-26 21:28:00 +0000675def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000676let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengbf4f89d2007-09-26 21:28:00 +0000677def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Cheng2f245ba2007-09-26 01:29:06 +0000678
Evan Cheng069287d2006-05-16 07:21:53 +0000679let isTwoAddress = 1 in // GR32 = bswap GR32
Chris Lattner30bf2d82004-08-10 20:17:41 +0000680 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000681 (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000682 "bswap{l}\t$dst",
Evan Cheng069287d2006-05-16 07:21:53 +0000683 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000684
Chris Lattner1cca5e32003-08-03 21:54:21 +0000685
Evan Cheng18efe262007-12-14 02:13:44 +0000686// Bit scan instructions.
687let Defs = [EFLAGS] in {
Evan Chengfd9e4732007-12-14 18:49:43 +0000688def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000689 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000690 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000691def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000692 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000693 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
694 (implicit EFLAGS)]>, TB;
Evan Chengfd9e4732007-12-14 18:49:43 +0000695def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000696 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000697 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000698def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000699 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000700 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
701 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000702
Evan Chengfd9e4732007-12-14 18:49:43 +0000703def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000704 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000705 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000706def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000707 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000708 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
709 (implicit EFLAGS)]>, TB;
Evan Chengfd9e4732007-12-14 18:49:43 +0000710def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000711 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000712 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000713def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000714 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng152804e2007-12-14 08:30:15 +0000715 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
716 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000717} // Defs = [EFLAGS]
718
Chris Lattnerba7e7562008-01-10 07:59:24 +0000719let neverHasSideEffects = 1 in
Chris Lattner3a173df2004-10-03 20:35:00 +0000720def LEA16r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000721 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000722 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Chenge771ebd2008-03-27 01:41:09 +0000723let isReMaterializable = 1 in
Chris Lattner3a173df2004-10-03 20:35:00 +0000724def LEA32r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000725 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000726 "lea{l}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000727 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000728
Evan Cheng071a2792007-09-11 19:55:27 +0000729let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000730def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng071a2792007-09-11 19:55:27 +0000731 [(X86rep_movs i8)]>, REP;
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng071a2792007-09-11 19:55:27 +0000733 [(X86rep_movs i16)]>, REP, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng071a2792007-09-11 19:55:27 +0000735 [(X86rep_movs i32)]>, REP;
736}
Chris Lattner915e5e52004-02-12 17:53:22 +0000737
Evan Cheng071a2792007-09-11 19:55:27 +0000738let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000739def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng071a2792007-09-11 19:55:27 +0000740 [(X86rep_stos i8)]>, REP;
741let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000742def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng071a2792007-09-11 19:55:27 +0000743 [(X86rep_stos i16)]>, REP, OpSize;
744let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000745def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng071a2792007-09-11 19:55:27 +0000746 [(X86rep_stos i32)]>, REP;
Chris Lattner30bf2d82004-08-10 20:17:41 +0000747
Evan Cheng071a2792007-09-11 19:55:27 +0000748let Defs = [RAX, RDX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng071a2792007-09-11 19:55:27 +0000750 TB;
Chris Lattnerb89abef2004-02-14 04:45:37 +0000751
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000752let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattnerda68d302008-01-15 21:58:22 +0000753def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000754}
755
Chris Lattner1cca5e32003-08-03 21:54:21 +0000756//===----------------------------------------------------------------------===//
John Criswell4ffff9e2004-04-08 20:31:47 +0000757// Input/Output Instructions...
758//
Evan Cheng071a2792007-09-11 19:55:27 +0000759let Defs = [AL], Uses = [DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000760def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000761 "in{b}\t{%dx, %al|%AL, %DX}", []>;
762let Defs = [AX], Uses = [DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000763def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000764 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
765let Defs = [EAX], Uses = [DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000766def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000767 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000768
Evan Cheng071a2792007-09-11 19:55:27 +0000769let Defs = [AL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000770def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000771 "in{b}\t{$port, %al|%AL, $port}", []>;
772let Defs = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000773def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000774 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
775let Defs = [EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000777 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Chris Lattner440bbc22004-04-13 17:19:31 +0000778
Evan Cheng071a2792007-09-11 19:55:27 +0000779let Uses = [DX, AL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000781 "out{b}\t{%al, %dx|%DX, %AL}", []>;
782let Uses = [DX, AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000783def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000784 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
785let Uses = [DX, EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000786def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000787 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Chris Lattnerffff7082004-08-01 07:44:35 +0000788
Evan Cheng071a2792007-09-11 19:55:27 +0000789let Uses = [AL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000790def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000791 "out{b}\t{%al, $port|$port, %AL}", []>;
792let Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000793def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000794 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
795let Uses = [EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng071a2792007-09-11 19:55:27 +0000797 "out{l}\t{%eax, $port|$port, %EAX}", []>;
John Criswell4ffff9e2004-04-08 20:31:47 +0000798
799//===----------------------------------------------------------------------===//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000800// Move Instructions...
801//
Chris Lattnerba7e7562008-01-10 07:59:24 +0000802let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000803def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000804 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000806 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000808 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000809}
Evan Cheng359e9372008-06-18 08:13:07 +0000810let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000811def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000812 "mov{b}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000813 [(set GR8:$dst, imm:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000814def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000815 "mov{w}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000816 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000817def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000818 "mov{l}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000819 [(set GR32:$dst, imm:$src)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000820}
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000822 "mov{b}\t{$src, $dst|$dst, $src}",
Evan Chengb51a0592005-12-10 00:48:20 +0000823 [(store (i8 imm:$src), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000825 "mov{w}\t{$src, $dst|$dst, $src}",
Evan Chengb51a0592005-12-10 00:48:20 +0000826 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000827def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000828 "mov{l}\t{$src, $dst|$dst, $src}",
Evan Chengb51a0592005-12-10 00:48:20 +0000829 [(store (i32 imm:$src), addr:$dst)]>;
Chris Lattner1cca5e32003-08-03 21:54:21 +0000830
Dan Gohman15511cf2008-12-03 18:15:48 +0000831let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000833 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattnerc2406f22009-04-10 00:16:23 +0000834 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000836 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattnerc2406f22009-04-10 00:16:23 +0000837 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000839 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattnerc2406f22009-04-10 00:16:23 +0000840 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000841}
Chris Lattner1cca5e32003-08-03 21:54:21 +0000842
Evan Cheng64d80e32007-07-19 01:14:50 +0000843def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000844 "mov{b}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000845 [(store GR8:$src, addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000846def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000847 "mov{w}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000848 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000850 "mov{l}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000851 [(store GR32:$src, addr:$dst)]>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000852
Dan Gohman4af325d2009-04-27 16:41:36 +0000853// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
854// that they can be used for copying and storing h registers, which can't be
855// encoded when a REX prefix is present.
Dan Gohman6d9305c2009-04-15 00:04:23 +0000856let neverHasSideEffects = 1 in
Dan Gohmandf7dfc72009-04-15 19:48:57 +0000857def MOV8rr_NOREX : I<0x88, MRMDestReg,
858 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman6d9305c2009-04-15 00:04:23 +0000859 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Cheng8c147402009-04-30 00:58:57 +0000860let mayStore = 1 in
Dan Gohman6d9305c2009-04-15 00:04:23 +0000861def MOV8mr_NOREX : I<0x88, MRMDestMem,
862 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
863 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Cheng8c147402009-04-30 00:58:57 +0000864let mayLoad = 1,
865 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman4af325d2009-04-27 16:41:36 +0000866def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
867 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
868 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000869
Chris Lattner1cca5e32003-08-03 21:54:21 +0000870//===----------------------------------------------------------------------===//
871// Fixed-Register Multiplication and Division Instructions...
872//
Chris Lattner1cca5e32003-08-03 21:54:21 +0000873
Chris Lattnerc8f45872003-08-04 04:59:56 +0000874// Extra precision multiplication
Evan Cheng24f2ea32007-09-14 21:48:26 +0000875let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000876def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Evan Chengcf74a7c2006-01-15 10:05:20 +0000877 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
878 // This probably ought to be moved to a def : Pat<> if the
879 // syntax can be accepted.
Bill Wendlingd350e022008-12-12 21:15:41 +0000880 [(set AL, (mul AL, GR8:$src)),
881 (implicit EFLAGS)]>; // AL,AH = AL*GR8
882
Chris Lattnera731c9f2008-01-11 07:18:17 +0000883let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingd350e022008-12-12 21:15:41 +0000884def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
885 "mul{w}\t$src",
886 []>, OpSize; // AX,DX = AX*GR16
887
Chris Lattnera731c9f2008-01-11 07:18:17 +0000888let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingd350e022008-12-12 21:15:41 +0000889def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
890 "mul{l}\t$src",
891 []>; // EAX,EDX = EAX*GR32
892
Evan Cheng24f2ea32007-09-14 21:48:26 +0000893let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000894def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000895 "mul{b}\t$src",
Evan Chengcf74a7c2006-01-15 10:05:20 +0000896 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
897 // This probably ought to be moved to a def : Pat<> if the
898 // syntax can be accepted.
Bill Wendlingd350e022008-12-12 21:15:41 +0000899 [(set AL, (mul AL, (loadi8 addr:$src))),
900 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
901
Chris Lattnerba7e7562008-01-10 07:59:24 +0000902let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000903let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingd350e022008-12-12 21:15:41 +0000905 "mul{w}\t$src",
906 []>, OpSize; // AX,DX = AX*[mem16]
907
Evan Cheng24f2ea32007-09-14 21:48:26 +0000908let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000909def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingd350e022008-12-12 21:15:41 +0000910 "mul{l}\t$src",
911 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerba7e7562008-01-10 07:59:24 +0000912}
Chris Lattner1cca5e32003-08-03 21:54:21 +0000913
Chris Lattnerba7e7562008-01-10 07:59:24 +0000914let neverHasSideEffects = 1 in {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000915let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng071a2792007-09-11 19:55:27 +0000916def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
917 // AL,AH = AL*GR8
Evan Cheng24f2ea32007-09-14 21:48:26 +0000918let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000919def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng071a2792007-09-11 19:55:27 +0000920 OpSize; // AX,DX = AX*GR16
Evan Cheng24f2ea32007-09-14 21:48:26 +0000921let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng071a2792007-09-11 19:55:27 +0000922def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
923 // EAX,EDX = EAX*GR32
Chris Lattnerba7e7562008-01-10 07:59:24 +0000924let mayLoad = 1 in {
Evan Cheng24f2ea32007-09-14 21:48:26 +0000925let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000926def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000927 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng24f2ea32007-09-14 21:48:26 +0000928let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000930 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
931let Defs = [EAX,EDX], Uses = [EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000933 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerba7e7562008-01-10 07:59:24 +0000934}
Dan Gohmanc99da132008-11-18 21:29:14 +0000935} // neverHasSideEffects
Chris Lattner1e6a7152005-04-06 04:19:22 +0000936
Chris Lattnerc8f45872003-08-04 04:59:56 +0000937// unsigned division/remainder
Dale Johannesen2cb48ea2008-10-07 18:54:28 +0000938let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000939def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng071a2792007-09-11 19:55:27 +0000940 "div{b}\t$src", []>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000941let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000942def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng071a2792007-09-11 19:55:27 +0000943 "div{w}\t$src", []>, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000944let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000945def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng071a2792007-09-11 19:55:27 +0000946 "div{l}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000947let mayLoad = 1 in {
Dale Johannesen2cb48ea2008-10-07 18:54:28 +0000948let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000949def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng071a2792007-09-11 19:55:27 +0000950 "div{b}\t$src", []>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000951let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000952def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng071a2792007-09-11 19:55:27 +0000953 "div{w}\t$src", []>, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000954let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng071a2792007-09-11 19:55:27 +0000956 "div{l}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000957}
Chris Lattner1cca5e32003-08-03 21:54:21 +0000958
Chris Lattnerfc752712004-08-01 09:52:59 +0000959// Signed division/remainder.
Dale Johannesen2cb48ea2008-10-07 18:54:28 +0000960let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng071a2792007-09-11 19:55:27 +0000962 "idiv{b}\t$src", []>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000963let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng071a2792007-09-11 19:55:27 +0000965 "idiv{w}\t$src", []>, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000966let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng071a2792007-09-11 19:55:27 +0000968 "idiv{l}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000969let mayLoad = 1, mayLoad = 1 in {
Dale Johannesen2cb48ea2008-10-07 18:54:28 +0000970let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng071a2792007-09-11 19:55:27 +0000972 "idiv{b}\t$src", []>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000973let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000974def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng071a2792007-09-11 19:55:27 +0000975 "idiv{w}\t$src", []>, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000976let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng071a2792007-09-11 19:55:27 +0000978 "idiv{l}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000979}
Chris Lattner1cca5e32003-08-03 21:54:21 +0000980
Chris Lattner1cca5e32003-08-03 21:54:21 +0000981//===----------------------------------------------------------------------===//
Chris Lattnerba7e7562008-01-10 07:59:24 +0000982// Two address Instructions.
Chris Lattner1cca5e32003-08-03 21:54:21 +0000983//
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000984let isTwoAddress = 1 in {
Chris Lattner1cca5e32003-08-03 21:54:21 +0000985
Alkis Evlogimenosa3f66842004-03-12 17:59:56 +0000986// Conditional moves
Evan Cheng0488db92007-09-25 01:57:46 +0000987let Uses = [EFLAGS] in {
Evan Cheng7ad42d92007-10-05 23:13:21 +0000988let isCommutable = 1 in {
Evan Cheng069287d2006-05-16 07:21:53 +0000989def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +0000990 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000991 "cmovb\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +0000992 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000993 X86_COND_B, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +0000994 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +0000995def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +0000996 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000997 "cmovb\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +0000998 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000999 X86_COND_B, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001000 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001001def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001002 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001003 "cmovae\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001004 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001005 X86_COND_AE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001006 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001007def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001008 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001009 "cmovae\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001010 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001011 X86_COND_AE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001012 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001013def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001014 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001015 "cmove\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001016 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001017 X86_COND_E, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001018 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001019def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001020 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001021 "cmove\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001022 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001023 X86_COND_E, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001024 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001025def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001026 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001027 "cmovne\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001028 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001029 X86_COND_NE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001030 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001031def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001032 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001033 "cmovne\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001034 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001035 X86_COND_NE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001036 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001037def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001038 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001039 "cmovbe\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001040 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001041 X86_COND_BE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001042 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001043def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001044 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001045 "cmovbe\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001046 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001047 X86_COND_BE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001048 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001049def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001050 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001051 "cmova\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001052 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001053 X86_COND_A, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001054 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001055def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001056 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001057 "cmova\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001058 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001059 X86_COND_A, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001060 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001061def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001062 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001063 "cmovl\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001064 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001065 X86_COND_L, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001066 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001067def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001068 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001069 "cmovl\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001070 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001071 X86_COND_L, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001072 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001073def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001074 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001075 "cmovge\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001076 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001077 X86_COND_GE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001078 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001079def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001080 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001081 "cmovge\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001082 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001083 X86_COND_GE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001084 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001085def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001086 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001087 "cmovle\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001088 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001089 X86_COND_LE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001090 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001091def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001092 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001093 "cmovle\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001094 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001095 X86_COND_LE, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001096 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001097def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001098 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001099 "cmovg\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001100 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001101 X86_COND_G, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001102 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001103def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001104 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001105 "cmovg\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001106 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001107 X86_COND_G, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001108 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001109def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001110 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001111 "cmovs\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001112 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001113 X86_COND_S, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001114 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001115def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001116 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001117 "cmovs\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001118 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001119 X86_COND_S, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001120 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001121def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001122 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001123 "cmovns\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001124 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001125 X86_COND_NS, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001126 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001127def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001128 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001129 "cmovns\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001130 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001131 X86_COND_NS, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001132 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001133def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001134 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001135 "cmovp\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001136 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001137 X86_COND_P, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001138 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001139def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001140 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001141 "cmovp\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001142 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001143 X86_COND_P, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001144 TB;
Evan Cheng069287d2006-05-16 07:21:53 +00001145def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Cheng64d80e32007-07-19 01:14:50 +00001146 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001147 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001148 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001149 X86_COND_NP, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001150 TB, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00001151def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Cheng64d80e32007-07-19 01:14:50 +00001152 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001153 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001154 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001155 X86_COND_NP, EFLAGS))]>,
Evan Cheng71fb9ad2006-01-26 00:29:36 +00001156 TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001157def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1158 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1159 "cmovo\t{$src2, $dst|$dst, $src2}",
1160 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1161 X86_COND_O, EFLAGS))]>,
1162 TB, OpSize;
1163def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1164 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1165 "cmovo\t{$src2, $dst|$dst, $src2}",
1166 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1167 X86_COND_O, EFLAGS))]>,
Evan Cheng0488db92007-09-25 01:57:46 +00001168 TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001169def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1170 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1171 "cmovno\t{$src2, $dst|$dst, $src2}",
1172 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1173 X86_COND_NO, EFLAGS))]>,
1174 TB, OpSize;
1175def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1176 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1177 "cmovno\t{$src2, $dst|$dst, $src2}",
1178 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1179 X86_COND_NO, EFLAGS))]>,
1180 TB;
1181} // isCommutable = 1
Evan Cheng7ad42d92007-10-05 23:13:21 +00001182
1183def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1184 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1185 "cmovb\t{$src2, $dst|$dst, $src2}",
1186 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1187 X86_COND_B, EFLAGS))]>,
1188 TB, OpSize;
1189def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1190 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1191 "cmovb\t{$src2, $dst|$dst, $src2}",
1192 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1193 X86_COND_B, EFLAGS))]>,
1194 TB;
1195def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1196 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1197 "cmovae\t{$src2, $dst|$dst, $src2}",
1198 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1199 X86_COND_AE, EFLAGS))]>,
1200 TB, OpSize;
1201def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1202 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1203 "cmovae\t{$src2, $dst|$dst, $src2}",
1204 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1205 X86_COND_AE, EFLAGS))]>,
1206 TB;
1207def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1208 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1209 "cmove\t{$src2, $dst|$dst, $src2}",
1210 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1211 X86_COND_E, EFLAGS))]>,
1212 TB, OpSize;
1213def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1214 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1215 "cmove\t{$src2, $dst|$dst, $src2}",
1216 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1217 X86_COND_E, EFLAGS))]>,
1218 TB;
1219def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1220 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1221 "cmovne\t{$src2, $dst|$dst, $src2}",
1222 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1223 X86_COND_NE, EFLAGS))]>,
1224 TB, OpSize;
1225def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1226 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1227 "cmovne\t{$src2, $dst|$dst, $src2}",
1228 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1229 X86_COND_NE, EFLAGS))]>,
1230 TB;
1231def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1232 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1233 "cmovbe\t{$src2, $dst|$dst, $src2}",
1234 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1235 X86_COND_BE, EFLAGS))]>,
1236 TB, OpSize;
1237def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1238 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1239 "cmovbe\t{$src2, $dst|$dst, $src2}",
1240 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1241 X86_COND_BE, EFLAGS))]>,
1242 TB;
1243def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1244 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1245 "cmova\t{$src2, $dst|$dst, $src2}",
1246 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1247 X86_COND_A, EFLAGS))]>,
1248 TB, OpSize;
1249def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1250 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1251 "cmova\t{$src2, $dst|$dst, $src2}",
1252 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1253 X86_COND_A, EFLAGS))]>,
1254 TB;
1255def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1256 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1257 "cmovl\t{$src2, $dst|$dst, $src2}",
1258 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1259 X86_COND_L, EFLAGS))]>,
1260 TB, OpSize;
1261def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1262 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1263 "cmovl\t{$src2, $dst|$dst, $src2}",
1264 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1265 X86_COND_L, EFLAGS))]>,
1266 TB;
1267def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1268 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1269 "cmovge\t{$src2, $dst|$dst, $src2}",
1270 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1271 X86_COND_GE, EFLAGS))]>,
1272 TB, OpSize;
1273def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1274 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1275 "cmovge\t{$src2, $dst|$dst, $src2}",
1276 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1277 X86_COND_GE, EFLAGS))]>,
1278 TB;
1279def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1280 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1281 "cmovle\t{$src2, $dst|$dst, $src2}",
1282 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1283 X86_COND_LE, EFLAGS))]>,
1284 TB, OpSize;
1285def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1286 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1287 "cmovle\t{$src2, $dst|$dst, $src2}",
1288 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1289 X86_COND_LE, EFLAGS))]>,
1290 TB;
1291def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1292 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1293 "cmovg\t{$src2, $dst|$dst, $src2}",
1294 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1295 X86_COND_G, EFLAGS))]>,
1296 TB, OpSize;
1297def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1298 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1299 "cmovg\t{$src2, $dst|$dst, $src2}",
1300 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1301 X86_COND_G, EFLAGS))]>,
1302 TB;
1303def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1304 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1305 "cmovs\t{$src2, $dst|$dst, $src2}",
1306 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1307 X86_COND_S, EFLAGS))]>,
1308 TB, OpSize;
1309def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1310 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1311 "cmovs\t{$src2, $dst|$dst, $src2}",
1312 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1313 X86_COND_S, EFLAGS))]>,
1314 TB;
1315def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1316 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1317 "cmovns\t{$src2, $dst|$dst, $src2}",
1318 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1319 X86_COND_NS, EFLAGS))]>,
1320 TB, OpSize;
1321def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1322 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1323 "cmovns\t{$src2, $dst|$dst, $src2}",
1324 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1325 X86_COND_NS, EFLAGS))]>,
1326 TB;
1327def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1328 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1329 "cmovp\t{$src2, $dst|$dst, $src2}",
1330 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1331 X86_COND_P, EFLAGS))]>,
1332 TB, OpSize;
1333def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1334 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1335 "cmovp\t{$src2, $dst|$dst, $src2}",
1336 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1337 X86_COND_P, EFLAGS))]>,
1338 TB;
1339def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1340 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1341 "cmovnp\t{$src2, $dst|$dst, $src2}",
1342 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1343 X86_COND_NP, EFLAGS))]>,
1344 TB, OpSize;
Dan Gohman305fceb2009-01-07 00:35:10 +00001345def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1346 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1347 "cmovnp\t{$src2, $dst|$dst, $src2}",
1348 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1349 X86_COND_NP, EFLAGS))]>,
1350 TB;
1351def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1352 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1353 "cmovo\t{$src2, $dst|$dst, $src2}",
1354 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1355 X86_COND_O, EFLAGS))]>,
1356 TB, OpSize;
1357def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1358 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1359 "cmovo\t{$src2, $dst|$dst, $src2}",
1360 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1361 X86_COND_O, EFLAGS))]>,
1362 TB;
1363def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1364 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1365 "cmovno\t{$src2, $dst|$dst, $src2}",
1366 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1367 X86_COND_NO, EFLAGS))]>,
1368 TB, OpSize;
1369def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1370 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1371 "cmovno\t{$src2, $dst|$dst, $src2}",
1372 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1373 X86_COND_NO, EFLAGS))]>,
1374 TB;
Evan Cheng0488db92007-09-25 01:57:46 +00001375} // Uses = [EFLAGS]
1376
1377
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001378// unary instructions
Evan Cheng1693e482006-07-19 00:27:29 +00001379let CodeSize = 2 in {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001380let Defs = [EFLAGS] in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001381def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001382 [(set GR8:$dst, (ineg GR8:$src)),
1383 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001384def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001385 [(set GR16:$dst, (ineg GR16:$src)),
1386 (implicit EFLAGS)]>, OpSize;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001387def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001388 [(set GR32:$dst, (ineg GR32:$src)),
1389 (implicit EFLAGS)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001390let isTwoAddress = 0 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001391 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001392 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1393 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001394 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001395 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1396 (implicit EFLAGS)]>, OpSize;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001397 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001398 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1399 (implicit EFLAGS)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001400}
Evan Cheng24f2ea32007-09-14 21:48:26 +00001401} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001402
Evan Chengaaf414c2009-01-21 02:09:05 +00001403// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1404let AddedComplexity = 15 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001405def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Evan Cheng069287d2006-05-16 07:21:53 +00001406 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001407def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Evan Cheng069287d2006-05-16 07:21:53 +00001408 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001409def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Evan Cheng069287d2006-05-16 07:21:53 +00001410 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengaaf414c2009-01-21 02:09:05 +00001411}
Chris Lattner57a02302004-08-11 04:31:00 +00001412let isTwoAddress = 0 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001413 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Evan Cheng605c4152005-12-13 01:57:51 +00001414 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001415 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Evan Cheng605c4152005-12-13 01:57:51 +00001416 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001417 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Evan Cheng605c4152005-12-13 01:57:51 +00001418 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001419}
Evan Cheng1693e482006-07-19 00:27:29 +00001420} // CodeSize
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001421
Evan Chengb51a0592005-12-10 00:48:20 +00001422// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng24f2ea32007-09-14 21:48:26 +00001423let Defs = [EFLAGS] in {
Evan Cheng1693e482006-07-19 00:27:29 +00001424let CodeSize = 2 in
Dan Gohmanb1576f52007-07-31 20:11:57 +00001425def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001426 [(set GR8:$dst, (add GR8:$src, 1)),
1427 (implicit EFLAGS)]>;
Evan Cheng1693e482006-07-19 00:27:29 +00001428let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohmanb1576f52007-07-31 20:11:57 +00001429def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001430 [(set GR16:$dst, (add GR16:$src, 1)),
1431 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001432 OpSize, Requires<[In32BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001433def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001434 [(set GR32:$dst, (add GR32:$src, 1)),
1435 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001436}
Evan Cheng1693e482006-07-19 00:27:29 +00001437let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001438 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001439 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1440 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001441 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001442 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1443 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +00001444 OpSize, Requires<[In32BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001445 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001446 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1447 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +00001448 Requires<[In32BitMode]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001449}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001450
Evan Cheng1693e482006-07-19 00:27:29 +00001451let CodeSize = 2 in
Dan Gohmanb1576f52007-07-31 20:11:57 +00001452def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001453 [(set GR8:$dst, (add GR8:$src, -1)),
1454 (implicit EFLAGS)]>;
Evan Cheng1693e482006-07-19 00:27:29 +00001455let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohmanb1576f52007-07-31 20:11:57 +00001456def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001457 [(set GR16:$dst, (add GR16:$src, -1)),
1458 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001459 OpSize, Requires<[In32BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001460def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001461 [(set GR32:$dst, (add GR32:$src, -1)),
1462 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001463}
Chris Lattner57a02302004-08-11 04:31:00 +00001464
Evan Cheng1693e482006-07-19 00:27:29 +00001465let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +00001466 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001467 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1468 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001469 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001470 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1471 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +00001472 OpSize, Requires<[In32BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001473 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001474 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1475 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +00001476 Requires<[In32BitMode]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001477}
Evan Cheng24f2ea32007-09-14 21:48:26 +00001478} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001479
1480// Logical operators...
Evan Cheng24f2ea32007-09-14 21:48:26 +00001481let Defs = [EFLAGS] in {
Chris Lattnercc65bee2005-01-02 02:35:46 +00001482let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
Chris Lattner3a173df2004-10-03 20:35:00 +00001483def AND8rr : I<0x20, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001484 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001485 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001486 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1487 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001488def AND16rr : I<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001489 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001490 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001491 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1492 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001493def AND32rr : I<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001494 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001495 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001496 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1497 (implicit EFLAGS)]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001498}
Chris Lattner57a02302004-08-11 04:31:00 +00001499
Chris Lattner3a173df2004-10-03 20:35:00 +00001500def AND8rm : I<0x22, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001501 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001502 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc2406f22009-04-10 00:16:23 +00001503 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman09a2609e2009-03-03 19:53:46 +00001504 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001505def AND16rm : I<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001506 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001507 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc2406f22009-04-10 00:16:23 +00001508 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman09a2609e2009-03-03 19:53:46 +00001509 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001510def AND32rm : I<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001511 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001512 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc2406f22009-04-10 00:16:23 +00001513 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman09a2609e2009-03-03 19:53:46 +00001514 (implicit EFLAGS)]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001515
Chris Lattner3a173df2004-10-03 20:35:00 +00001516def AND8ri : Ii8<0x80, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001517 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001518 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001519 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1520 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001521def AND16ri : Ii16<0x81, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001522 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001523 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001524 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1525 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001526def AND32ri : Ii32<0x81, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001527 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001528 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001529 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1530 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001531def AND16ri8 : Ii8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001532 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001533 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001534 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1535 (implicit EFLAGS)]>,
Evan Cheng9b6b6422005-12-13 00:14:11 +00001536 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001537def AND32ri8 : Ii8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001538 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001539 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001540 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1541 (implicit EFLAGS)]>;
Chris Lattnerf29ed092004-08-11 05:07:25 +00001542
1543let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001544 def AND8mr : I<0x20, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001545 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001546 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001547 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1548 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001549 def AND16mr : I<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001550 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001551 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001552 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1553 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001554 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001555 def AND32mr : I<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001556 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001557 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001558 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1559 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001560 def AND8mi : Ii8<0x80, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001561 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001562 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001563 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1564 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001565 def AND16mi : Ii16<0x81, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001566 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001567 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001568 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1569 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001570 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001571 def AND32mi : Ii32<0x81, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001572 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001573 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001574 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1575 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001576 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001577 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001578 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001579 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1580 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001581 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001582 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001583 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001584 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001585 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1586 (implicit EFLAGS)]>;
Chris Lattnerf29ed092004-08-11 05:07:25 +00001587}
1588
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001589
Chris Lattnercc65bee2005-01-02 02:35:46 +00001590let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Cheng64d80e32007-07-19 01:14:50 +00001591def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001592 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001593 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1594 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001595def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001596 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001597 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1598 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001599def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001600 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001601 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1602 (implicit EFLAGS)]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001603}
Evan Cheng64d80e32007-07-19 01:14:50 +00001604def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001605 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001606 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1607 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001608def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001609 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001610 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1611 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001612def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001613 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001614 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1615 (implicit EFLAGS)]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001616
Evan Cheng64d80e32007-07-19 01:14:50 +00001617def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001618 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001619 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1620 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001621def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001622 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001623 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1624 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001625def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001626 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001627 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1628 (implicit EFLAGS)]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001629
Evan Cheng64d80e32007-07-19 01:14:50 +00001630def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001631 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001632 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1633 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001634def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001635 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001636 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1637 (implicit EFLAGS)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001638let isTwoAddress = 0 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001639 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001640 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001641 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1642 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001643 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001644 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001645 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1646 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001647 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001648 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001649 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1650 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001651 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001652 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001653 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1654 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001655 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001656 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001657 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1658 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001659 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001660 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001661 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001662 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1663 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001664 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001665 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001666 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1667 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001668 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001669 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001670 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001671 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1672 (implicit EFLAGS)]>;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001673} // isTwoAddress = 0
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001674
1675
Evan Cheng359e9372008-06-18 08:13:07 +00001676let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001677 def XOR8rr : I<0x30, MRMDestReg,
1678 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1679 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001680 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1681 (implicit EFLAGS)]>;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001682 def XOR16rr : I<0x31, MRMDestReg,
1683 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1684 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001685 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1686 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001687 def XOR32rr : I<0x31, MRMDestReg,
1688 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1689 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001690 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1691 (implicit EFLAGS)]>;
Evan Cheng359e9372008-06-18 08:13:07 +00001692} // isCommutable = 1
Chris Lattnercc65bee2005-01-02 02:35:46 +00001693
Chris Lattner3a173df2004-10-03 20:35:00 +00001694def XOR8rm : I<0x32, MRMSrcMem ,
Evan Cheng64d80e32007-07-19 01:14:50 +00001695 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001696 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001697 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1698 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001699def XOR16rm : I<0x33, MRMSrcMem ,
Evan Cheng64d80e32007-07-19 01:14:50 +00001700 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001701 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001702 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1703 (implicit EFLAGS)]>,
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001704 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001705def XOR32rm : I<0x33, MRMSrcMem ,
Evan Cheng64d80e32007-07-19 01:14:50 +00001706 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001707 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001708 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1709 (implicit EFLAGS)]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001710
Bill Wendling75cf88f2008-05-29 03:46:36 +00001711def XOR8ri : Ii8<0x80, MRM6r,
1712 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1713 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001714 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1715 (implicit EFLAGS)]>;
Bill Wendling75cf88f2008-05-29 03:46:36 +00001716def XOR16ri : Ii16<0x81, MRM6r,
1717 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1718 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001719 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1720 (implicit EFLAGS)]>, OpSize;
Bill Wendling75cf88f2008-05-29 03:46:36 +00001721def XOR32ri : Ii32<0x81, MRM6r,
1722 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1723 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001724 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1725 (implicit EFLAGS)]>;
Bill Wendling75cf88f2008-05-29 03:46:36 +00001726def XOR16ri8 : Ii8<0x83, MRM6r,
1727 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1728 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001729 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1730 (implicit EFLAGS)]>,
Bill Wendling75cf88f2008-05-29 03:46:36 +00001731 OpSize;
1732def XOR32ri8 : Ii8<0x83, MRM6r,
1733 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1734 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001735 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1736 (implicit EFLAGS)]>;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001737
Chris Lattner57a02302004-08-11 04:31:00 +00001738let isTwoAddress = 0 in {
Chris Lattner3a173df2004-10-03 20:35:00 +00001739 def XOR8mr : I<0x30, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001740 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001741 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001742 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1743 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001744 def XOR16mr : I<0x31, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001745 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001746 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001747 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1748 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001749 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001750 def XOR32mr : I<0x31, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001751 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001752 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001753 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1754 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001755 def XOR8mi : Ii8<0x80, MRM6m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001756 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001757 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001758 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1759 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001760 def XOR16mi : Ii16<0x81, MRM6m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001761 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001762 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001763 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1764 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001765 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001766 def XOR32mi : Ii32<0x81, MRM6m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001767 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001768 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001769 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1770 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00001771 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001772 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001773 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001774 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1775 (implicit EFLAGS)]>,
Evan Cheng0ef3a772005-12-13 01:41:36 +00001776 OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00001777 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001778 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001779 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001780 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1781 (implicit EFLAGS)]>;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001782} // isTwoAddress = 0
Evan Cheng24f2ea32007-09-14 21:48:26 +00001783} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001784
1785// Shift instructions
Evan Cheng24f2ea32007-09-14 21:48:26 +00001786let Defs = [EFLAGS] in {
Evan Cheng071a2792007-09-11 19:55:27 +00001787let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001788def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001789 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001790 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001791def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001792 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001793 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001794def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001795 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001796 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001797} // Uses = [CL]
Chris Lattnercc65bee2005-01-02 02:35:46 +00001798
Evan Cheng64d80e32007-07-19 01:14:50 +00001799def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001800 "shl{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001801 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00001802let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Cheng64d80e32007-07-19 01:14:50 +00001803def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001804 "shl{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001805 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001806def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001807 "shl{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001808 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf9b3f372008-01-11 18:00:50 +00001809// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1810// cheaper.
Bill Wendlingbd0879d2008-05-29 01:02:09 +00001811} // isConvertibleToThreeAddress = 1
Evan Cheng09c54572006-06-29 00:36:51 +00001812
Chris Lattnerf29ed092004-08-11 05:07:25 +00001813let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00001814 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001815 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001816 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001817 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001818 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001819 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001820 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001821 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001822 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001823 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1824 }
Evan Cheng64d80e32007-07-19 01:14:50 +00001825 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001826 "shl{b}\t{$src, $dst|$dst, $src}",
Evan Cheng763b0292005-12-13 02:34:51 +00001827 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001828 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 "shl{w}\t{$src, $dst|$dst, $src}",
Evan Cheng763b0292005-12-13 02:34:51 +00001830 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1831 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001832 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001833 "shl{l}\t{$src, $dst|$dst, $src}",
Evan Cheng763b0292005-12-13 02:34:51 +00001834 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng09c54572006-06-29 00:36:51 +00001835
1836 // Shift by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00001837 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001838 "shl{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001839 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001840 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001841 "shl{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001842 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1843 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001844 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001845 "shl{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001846 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
Chris Lattnerf29ed092004-08-11 05:07:25 +00001847}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001848
Evan Cheng071a2792007-09-11 19:55:27 +00001849let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001850def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001851 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001852 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001853def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001854 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001855 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001856def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001857 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001858 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1859}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001860
Evan Cheng64d80e32007-07-19 01:14:50 +00001861def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001862 "shr{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001863 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001864def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001865 "shr{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001866 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001867def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001868 "shr{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001869 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf29ed092004-08-11 05:07:25 +00001870
Evan Cheng09c54572006-06-29 00:36:51 +00001871// Shift by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00001872def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001873 "shr{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001874 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001875def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001876 "shr{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001877 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001878def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001879 "shr{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001880 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1881
Chris Lattner57a02302004-08-11 04:31:00 +00001882let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00001883 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001884 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001885 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001886 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001887 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001888 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001889 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng071a2792007-09-11 19:55:27 +00001890 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001891 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001892 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001893 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1894 }
Evan Cheng64d80e32007-07-19 01:14:50 +00001895 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001896 "shr{b}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001897 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001898 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001899 "shr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001900 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1901 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001902 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001903 "shr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001904 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng09c54572006-06-29 00:36:51 +00001905
1906 // Shift by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00001907 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001908 "shr{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001909 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001910 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001911 "shr{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001912 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001913 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001914 "shr{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001915 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00001916}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001917
Evan Cheng071a2792007-09-11 19:55:27 +00001918let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001919def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001920 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001921 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001922def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001923 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001924 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001925def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001926 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001927 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1928}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001929
Evan Cheng64d80e32007-07-19 01:14:50 +00001930def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001931 "sar{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001932 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001933def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001934 "sar{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001935 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
Chris Lattner3d36a9f2005-12-05 02:40:25 +00001936 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001937def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001938 "sar{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001939 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
Evan Cheng09c54572006-06-29 00:36:51 +00001940
1941// Shift by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00001942def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001943 "sar{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001944 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001945def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001946 "sar{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001947 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001948def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001949 "sar{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001950 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1951
Chris Lattnerf29ed092004-08-11 05:07:25 +00001952let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00001953 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001954 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001955 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001956 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001957 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001958 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001959 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001960 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001961 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001962 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1963 }
Evan Cheng64d80e32007-07-19 01:14:50 +00001964 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001965 "sar{b}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001966 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001967 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001968 "sar{w}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001969 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1970 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001971 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001972 "sar{l}\t{$src, $dst|$dst, $src}",
Evan Cheng85dd8892005-12-13 07:24:22 +00001973 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng09c54572006-06-29 00:36:51 +00001974
1975 // Shift by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00001976 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001977 "sar{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001978 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001979 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001980 "sar{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001981 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1982 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001983 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001984 "sar{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00001985 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
Chris Lattnerf29ed092004-08-11 05:07:25 +00001986}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00001987
Chris Lattner40ff6332005-01-19 07:50:03 +00001988// Rotate instructions
1989// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng071a2792007-09-11 19:55:27 +00001990let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001991def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001992 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001993 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001994def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001995 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001996 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00001997def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00001998 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001999 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2000}
Chris Lattner40ff6332005-01-19 07:50:03 +00002001
Evan Cheng64d80e32007-07-19 01:14:50 +00002002def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002003 "rol{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002004 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002005def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002006 "rol{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002007 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002008def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002009 "rol{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002010 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattner40ff6332005-01-19 07:50:03 +00002011
Evan Cheng09c54572006-06-29 00:36:51 +00002012// Rotate by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00002013def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002014 "rol{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002015 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002016def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002017 "rol{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002018 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002019def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002020 "rol{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002021 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2022
Chris Lattner40ff6332005-01-19 07:50:03 +00002023let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00002024 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002025 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002026 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002027 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002028 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002029 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002030 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002031 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002032 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002033 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2034 }
Evan Cheng64d80e32007-07-19 01:14:50 +00002035 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002036 "rol{b}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002037 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002038 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002039 "rol{w}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002040 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2041 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002042 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002043 "rol{l}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002044 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng09c54572006-06-29 00:36:51 +00002045
2046 // Rotate by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00002047 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002048 "rol{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002049 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002050 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002051 "rol{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002052 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2053 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002054 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002055 "rol{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002056 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
Chris Lattner40ff6332005-01-19 07:50:03 +00002057}
2058
Evan Cheng071a2792007-09-11 19:55:27 +00002059let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002060def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002061 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002062 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002063def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002064 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002065 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002066def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002067 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002068 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2069}
Chris Lattner40ff6332005-01-19 07:50:03 +00002070
Evan Cheng64d80e32007-07-19 01:14:50 +00002071def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002072 "ror{b}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002073 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002074def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002075 "ror{w}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002076 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002077def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002078 "ror{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002079 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
Evan Cheng09c54572006-06-29 00:36:51 +00002080
2081// Rotate by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00002082def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002083 "ror{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002084 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002085def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002086 "ror{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002087 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002088def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002089 "ror{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002090 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2091
Chris Lattner40ff6332005-01-19 07:50:03 +00002092let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00002093 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002094 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002095 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002096 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002097 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002098 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002099 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002100 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002101 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002102 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2103 }
Evan Cheng64d80e32007-07-19 01:14:50 +00002104 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002105 "ror{b}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002106 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002107 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002108 "ror{w}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002109 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2110 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002111 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002112 "ror{l}\t{$src, $dst|$dst, $src}",
Evan Chengeb422a72006-01-11 23:20:05 +00002113 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng09c54572006-06-29 00:36:51 +00002114
2115 // Rotate by 1
Evan Cheng64d80e32007-07-19 01:14:50 +00002116 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002117 "ror{b}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002118 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002119 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002120 "ror{w}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002121 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2122 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002123 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002124 "ror{l}\t$dst",
Evan Cheng09c54572006-06-29 00:36:51 +00002125 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
Chris Lattner40ff6332005-01-19 07:50:03 +00002126}
2127
2128
2129
2130// Double shift instructions (generalizations of rotate)
Evan Cheng071a2792007-09-11 19:55:27 +00002131let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002132def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002133 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002134 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00002135def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002136 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00002137 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00002138def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002139 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002140 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng071a2792007-09-11 19:55:27 +00002141 TB, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002142def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002143 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002144 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng071a2792007-09-11 19:55:27 +00002145 TB, OpSize;
2146}
Chris Lattner41e431b2005-01-19 07:11:01 +00002147
2148let isCommutable = 1 in { // These instructions commute to each other.
Chris Lattner3a173df2004-10-03 20:35:00 +00002149def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002150 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002151 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002152 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002153 (i8 imm:$src3)))]>,
2154 TB;
Chris Lattner3a173df2004-10-03 20:35:00 +00002155def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002156 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002157 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002158 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002159 (i8 imm:$src3)))]>,
2160 TB;
Chris Lattner0df53d22005-01-19 07:31:24 +00002161def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002162 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002163 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002164 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002165 (i8 imm:$src3)))]>,
Chris Lattner0df53d22005-01-19 07:31:24 +00002166 TB, OpSize;
2167def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002168 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002169 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002170 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002171 (i8 imm:$src3)))]>,
Chris Lattner0df53d22005-01-19 07:31:24 +00002172 TB, OpSize;
Chris Lattner41e431b2005-01-19 07:11:01 +00002173}
Chris Lattner0e967d42004-08-01 08:13:11 +00002174
Chris Lattner57a02302004-08-11 04:31:00 +00002175let isTwoAddress = 0 in {
Evan Cheng071a2792007-09-11 19:55:27 +00002176 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002177 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002178 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002179 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng071a2792007-09-11 19:55:27 +00002180 addr:$dst)]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00002181 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002182 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002183 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng071a2792007-09-11 19:55:27 +00002184 addr:$dst)]>, TB;
2185 }
Chris Lattner3a173df2004-10-03 20:35:00 +00002186 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002187 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002188 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002189 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002190 (i8 imm:$src3)), addr:$dst)]>,
Chris Lattnerf124d5e2005-11-18 01:04:42 +00002191 TB;
Chris Lattner3a173df2004-10-03 20:35:00 +00002192 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002193 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002194 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002195 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002196 (i8 imm:$src3)), addr:$dst)]>,
Chris Lattnerf124d5e2005-11-18 01:04:42 +00002197 TB;
Chris Lattner0df53d22005-01-19 07:31:24 +00002198
Evan Cheng071a2792007-09-11 19:55:27 +00002199 let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002200 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002201 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002202 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng071a2792007-09-11 19:55:27 +00002203 addr:$dst)]>, TB, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002204 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedmanaace4b12009-06-19 04:48:38 +00002205 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng069287d2006-05-16 07:21:53 +00002206 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng071a2792007-09-11 19:55:27 +00002207 addr:$dst)]>, TB, OpSize;
2208 }
Chris Lattner0df53d22005-01-19 07:31:24 +00002209 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002210 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002211 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002212 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002213 (i8 imm:$src3)), addr:$dst)]>,
Chris Lattner0df53d22005-01-19 07:31:24 +00002214 TB, OpSize;
2215 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002216 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002217 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng069287d2006-05-16 07:21:53 +00002218 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
Evan Chenge3413162006-01-09 18:33:28 +00002219 (i8 imm:$src3)), addr:$dst)]>,
Chris Lattner0df53d22005-01-19 07:31:24 +00002220 TB, OpSize;
Chris Lattner57a02302004-08-11 04:31:00 +00002221}
Evan Cheng24f2ea32007-09-14 21:48:26 +00002222} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002223
2224
Chris Lattnercc65bee2005-01-02 02:35:46 +00002225// Arithmetic.
Evan Cheng24f2ea32007-09-14 21:48:26 +00002226let Defs = [EFLAGS] in {
Chris Lattnercc65bee2005-01-02 02:35:46 +00002227let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002228// Register-Register Addition
2229def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2230 (ins GR8 :$src1, GR8 :$src2),
2231 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002232 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002233 (implicit EFLAGS)]>;
2234
Chris Lattnercc65bee2005-01-02 02:35:46 +00002235let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002236// Register-Register Addition
Evan Cheng071a2792007-09-11 19:55:27 +00002237def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2238 (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002239 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002240 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2241 (implicit EFLAGS)]>, OpSize;
Evan Cheng071a2792007-09-11 19:55:27 +00002242def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2243 (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002244 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002245 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2246 (implicit EFLAGS)]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00002247} // end isConvertibleToThreeAddress
2248} // end isCommutable
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002249
2250// Register-Memory Addition
Evan Cheng071a2792007-09-11 19:55:27 +00002251def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2252 (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002253 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002254 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2255 (implicit EFLAGS)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002256def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2257 (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002258 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002259 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2260 (implicit EFLAGS)]>, OpSize;
Evan Cheng071a2792007-09-11 19:55:27 +00002261def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2262 (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002263 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002264 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2265 (implicit EFLAGS)]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00002266
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002267// Register-Integer Addition
2268def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2269 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002270 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2271 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002272
Chris Lattnercc65bee2005-01-02 02:35:46 +00002273let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002274// Register-Integer Addition
Evan Cheng071a2792007-09-11 19:55:27 +00002275def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2276 (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002277 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002278 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2279 (implicit EFLAGS)]>, OpSize;
Evan Cheng071a2792007-09-11 19:55:27 +00002280def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2281 (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002282 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002283 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2284 (implicit EFLAGS)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002285def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2286 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002287 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002288 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2289 (implicit EFLAGS)]>, OpSize;
Evan Cheng071a2792007-09-11 19:55:27 +00002290def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2291 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002292 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002293 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2294 (implicit EFLAGS)]>;
Evan Cheng09e3c802006-05-19 18:40:54 +00002295}
Chris Lattner57a02302004-08-11 04:31:00 +00002296
2297let isTwoAddress = 0 in {
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002298 // Memory-Register Addition
Bill Wendlingd350e022008-12-12 21:15:41 +00002299 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002300 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002301 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2302 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002303 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002304 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002305 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2306 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002307 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002308 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002309 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2310 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002311 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002312 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002313 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2314 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002315 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002316 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002317 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2318 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002319 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002320 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002321 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2322 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002323 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002324 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002325 [(store (add (load addr:$dst), i16immSExt8:$src2),
2326 addr:$dst),
2327 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002328 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002329 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002330 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002331 addr:$dst),
2332 (implicit EFLAGS)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00002333}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002334
Evan Cheng3154cb62007-10-05 17:59:57 +00002335let Uses = [EFLAGS] in {
Chris Lattner10197ff2005-01-03 01:27:59 +00002336let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen874ae252009-06-02 03:12:52 +00002337def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002338 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002339 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002340def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2341 (ins GR16:$src1, GR16:$src2),
2342 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002343 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002344def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2345 (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002346 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002347 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Chris Lattner10197ff2005-01-03 01:27:59 +00002348}
Dale Johannesenca11dae2009-05-18 17:44:15 +00002349def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2350 (ins GR8:$src1, i8mem:$src2),
2351 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002352 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002353def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2354 (ins GR16:$src1, i16mem:$src2),
2355 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002356 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen94c9cd12009-05-18 21:41:59 +00002357 OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002358def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2359 (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002360 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002361 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2362def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002363 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002364 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002365def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2366 (ins GR16:$src1, i16imm:$src2),
2367 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002368 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002369def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2370 (ins GR16:$src1, i16i8imm:$src2),
2371 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002372 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2373 OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002374def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2375 (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002376 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002377 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002378def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2379 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002380 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002381 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner57a02302004-08-11 04:31:00 +00002382
2383let isTwoAddress = 0 in {
Dale Johannesen874ae252009-06-02 03:12:52 +00002384 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002385 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002386 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2387 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002388 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002389 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2390 OpSize;
2391 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002392 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002393 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2394 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002395 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002396 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2397 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002398 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002399 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2400 OpSize;
2401 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesenca11dae2009-05-18 17:44:15 +00002402 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002403 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2404 OpSize;
2405 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002406 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002407 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2408 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002409 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002410 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2411}
Evan Cheng3154cb62007-10-05 17:59:57 +00002412} // Uses = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002413
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002414// Register-Register Subtraction
2415def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2416 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002417 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2418 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002419def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2420 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002421 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2422 (implicit EFLAGS)]>, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002423def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2424 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002425 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2426 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002427
2428// Register-Memory Subtraction
2429def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2430 (ins GR8 :$src1, i8mem :$src2),
2431 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002432 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2433 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002434def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2435 (ins GR16:$src1, i16mem:$src2),
2436 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002437 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2438 (implicit EFLAGS)]>, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002439def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2440 (ins GR32:$src1, i32mem:$src2),
2441 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002442 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2443 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002444
2445// Register-Integer Subtraction
2446def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2447 (ins GR8:$src1, i8imm:$src2),
2448 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002449 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2450 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002451def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2452 (ins GR16:$src1, i16imm:$src2),
2453 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002454 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2455 (implicit EFLAGS)]>, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002456def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2457 (ins GR32:$src1, i32imm:$src2),
2458 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002459 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2460 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002461def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2462 (ins GR16:$src1, i16i8imm:$src2),
2463 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002464 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2465 (implicit EFLAGS)]>, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002466def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2467 (ins GR32:$src1, i32i8imm:$src2),
2468 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002469 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2470 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002471
Chris Lattner57a02302004-08-11 04:31:00 +00002472let isTwoAddress = 0 in {
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002473 // Memory-Register Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +00002474 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002475 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002476 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2477 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002478 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002479 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002480 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2481 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002482 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002483 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002484 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2485 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002486
2487 // Memory-Integer Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +00002488 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002489 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002490 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2491 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002492 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002493 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002494 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2495 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002496 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002497 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002498 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2499 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002500 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002501 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002502 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002503 addr:$dst),
2504 (implicit EFLAGS)]>, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002505 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002506 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002507 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002508 addr:$dst),
2509 (implicit EFLAGS)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00002510}
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002511
Evan Cheng3154cb62007-10-05 17:59:57 +00002512let Uses = [EFLAGS] in {
Dale Johannesenca11dae2009-05-18 17:44:15 +00002513def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2514 (ins GR8:$src1, GR8:$src2),
2515 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002516 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002517def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2518 (ins GR16:$src1, GR16:$src2),
2519 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002520 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002521def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2522 (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002523 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002524 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Chris Lattnerd93d3b02004-10-06 04:01:02 +00002525
Chris Lattner57a02302004-08-11 04:31:00 +00002526let isTwoAddress = 0 in {
Dale Johannesenca11dae2009-05-18 17:44:15 +00002527 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2528 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002529 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002530 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2531 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002532 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen94c9cd12009-05-18 21:41:59 +00002533 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002534 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002535 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002536 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002537 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002538 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002539 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002540 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2541 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002542 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen94c9cd12009-05-18 21:41:59 +00002543 OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002544 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2545 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002546 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen94c9cd12009-05-18 21:41:59 +00002547 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002548 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002549 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002550 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002551 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002552 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002553 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Chris Lattner57a02302004-08-11 04:31:00 +00002554}
Dale Johannesenca11dae2009-05-18 17:44:15 +00002555def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2556 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002557 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002558def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2559 (ins GR16:$src1, i16mem:$src2),
2560 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002561 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen94c9cd12009-05-18 21:41:59 +00002562 OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002563def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2564 (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002565 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002566 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002567def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2568 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002569 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002570def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2571 (ins GR16:$src1, i16imm:$src2),
2572 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002573 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002574def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2575 (ins GR16:$src1, i16i8imm:$src2),
2576 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002577 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2578 OpSize;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002579def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2580 (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002581 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002582 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00002583def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2584 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002585 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +00002586 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng3154cb62007-10-05 17:59:57 +00002587} // Uses = [EFLAGS]
Evan Cheng24f2ea32007-09-14 21:48:26 +00002588} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002589
Evan Cheng24f2ea32007-09-14 21:48:26 +00002590let Defs = [EFLAGS] in {
Chris Lattner10197ff2005-01-03 01:27:59 +00002591let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingd350e022008-12-12 21:15:41 +00002592// Register-Register Signed Integer Multiply
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002593def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002594 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002595 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2596 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002597def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002598 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002599 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2600 (implicit EFLAGS)]>, TB;
Chris Lattner10197ff2005-01-03 01:27:59 +00002601}
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002602
Bill Wendlingd350e022008-12-12 21:15:41 +00002603// Register-Memory Signed Integer Multiply
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002604def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2605 (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002606 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002607 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2608 (implicit EFLAGS)]>, TB, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002609def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002610 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002611 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2612 (implicit EFLAGS)]>, TB;
Evan Cheng24f2ea32007-09-14 21:48:26 +00002613} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002614} // end Two Address instructions
2615
Chris Lattnerf5d3a832004-08-11 05:31:07 +00002616// Suprisingly enough, these are not two address instructions!
Evan Cheng24f2ea32007-09-14 21:48:26 +00002617let Defs = [EFLAGS] in {
Bill Wendlingd350e022008-12-12 21:15:41 +00002618// Register-Integer Signed Integer Multiply
Evan Cheng069287d2006-05-16 07:21:53 +00002619def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Cheng64d80e32007-07-19 01:14:50 +00002620 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002621 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002622 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2623 (implicit EFLAGS)]>, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00002624def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Cheng64d80e32007-07-19 01:14:50 +00002625 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002626 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002627 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2628 (implicit EFLAGS)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002629def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Cheng64d80e32007-07-19 01:14:50 +00002630 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002631 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002632 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2633 (implicit EFLAGS)]>, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00002634def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Cheng64d80e32007-07-19 01:14:50 +00002635 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002636 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002637 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2638 (implicit EFLAGS)]>;
Chris Lattnerf5d3a832004-08-11 05:31:07 +00002639
Bill Wendlingd350e022008-12-12 21:15:41 +00002640// Memory-Integer Signed Integer Multiply
Evan Cheng069287d2006-05-16 07:21:53 +00002641def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Cheng64d80e32007-07-19 01:14:50 +00002642 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002643 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002644 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2645 (implicit EFLAGS)]>, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00002646def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Cheng64d80e32007-07-19 01:14:50 +00002647 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002648 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +00002649 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2650 (implicit EFLAGS)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002651def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +00002652 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002653 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002654 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingd350e022008-12-12 21:15:41 +00002655 i16immSExt8:$src2)),
2656 (implicit EFLAGS)]>, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00002657def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +00002658 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002659 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +00002660 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingd350e022008-12-12 21:15:41 +00002661 i32immSExt8:$src2)),
2662 (implicit EFLAGS)]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +00002663} // Defs = [EFLAGS]
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002664
2665//===----------------------------------------------------------------------===//
2666// Test instructions are just like AND, except they don't generate a result.
Chris Lattner3a173df2004-10-03 20:35:00 +00002667//
Evan Cheng0488db92007-09-25 01:57:46 +00002668let Defs = [EFLAGS] in {
Chris Lattnercc65bee2005-01-02 02:35:46 +00002669let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Cheng64d80e32007-07-19 01:14:50 +00002670def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002671 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002672 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002673 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002674def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002675 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002676 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002677 (implicit EFLAGS)]>,
2678 OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002679def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002680 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002681 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002682 (implicit EFLAGS)]>;
Chris Lattnercc65bee2005-01-02 02:35:46 +00002683}
Evan Cheng734503b2006-09-11 02:19:56 +00002684
Evan Cheng64d80e32007-07-19 01:14:50 +00002685def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002686 "test{b}\t{$src2, $src1|$src1, $src2}",
2687 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2688 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002689def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002690 "test{w}\t{$src2, $src1|$src1, $src2}",
2691 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2692 (implicit EFLAGS)]>, OpSize;
Evan Cheng64d80e32007-07-19 01:14:50 +00002693def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +00002694 "test{l}\t{$src2, $src1|$src1, $src2}",
2695 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2696 (implicit EFLAGS)]>;
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002697
Evan Cheng069287d2006-05-16 07:21:53 +00002698def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Cheng64d80e32007-07-19 01:14:50 +00002699 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002700 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002701 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002702 (implicit EFLAGS)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002703def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Cheng64d80e32007-07-19 01:14:50 +00002704 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002705 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002706 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002707 (implicit EFLAGS)]>, OpSize;
Evan Cheng069287d2006-05-16 07:21:53 +00002708def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Cheng64d80e32007-07-19 01:14:50 +00002709 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002710 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerce2bcc82008-02-19 17:37:35 +00002711 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Chenge5f62042007-09-29 00:00:36 +00002712 (implicit EFLAGS)]>;
Evan Cheng734503b2006-09-11 02:19:56 +00002713
Evan Chenge5f62042007-09-29 00:00:36 +00002714def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Cheng64d80e32007-07-19 01:14:50 +00002715 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002716 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002717 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2718 (implicit EFLAGS)]>;
2719def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Cheng64d80e32007-07-19 01:14:50 +00002720 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002721 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002722 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2723 (implicit EFLAGS)]>, OpSize;
2724def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Cheng64d80e32007-07-19 01:14:50 +00002725 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002726 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002727 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng0488db92007-09-25 01:57:46 +00002728 (implicit EFLAGS)]>;
2729} // Defs = [EFLAGS]
2730
2731
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002732// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerba7e7562008-01-10 07:59:24 +00002733let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng071a2792007-09-11 19:55:27 +00002734def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerba7e7562008-01-10 07:59:24 +00002735let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng071a2792007-09-11 19:55:27 +00002736def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +00002737
Evan Cheng0488db92007-09-25 01:57:46 +00002738let Uses = [EFLAGS] in {
Chris Lattner3a173df2004-10-03 20:35:00 +00002739def SETEr : I<0x94, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002740 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002741 "sete\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002742 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002743 TB; // GR8 = ==
Chris Lattner3a173df2004-10-03 20:35:00 +00002744def SETEm : I<0x94, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002745 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002746 "sete\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002747 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002748 TB; // [mem8] = ==
Bill Wendling9f248742008-12-02 00:07:05 +00002749
Chris Lattner3a173df2004-10-03 20:35:00 +00002750def SETNEr : I<0x95, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002751 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002752 "setne\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002753 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002754 TB; // GR8 = !=
Chris Lattner3a173df2004-10-03 20:35:00 +00002755def SETNEm : I<0x95, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002756 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002757 "setne\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002758 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002759 TB; // [mem8] = !=
Bill Wendling9f248742008-12-02 00:07:05 +00002760
Evan Chengd5781fc2005-12-21 20:21:51 +00002761def SETLr : I<0x9C, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002762 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002763 "setl\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002764 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002765 TB; // GR8 = < signed
Evan Chengd5781fc2005-12-21 20:21:51 +00002766def SETLm : I<0x9C, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002767 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002768 "setl\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002769 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002770 TB; // [mem8] = < signed
Bill Wendling9f248742008-12-02 00:07:05 +00002771
Evan Chengd5781fc2005-12-21 20:21:51 +00002772def SETGEr : I<0x9D, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002773 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002774 "setge\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002775 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002776 TB; // GR8 = >= signed
Evan Chengd5781fc2005-12-21 20:21:51 +00002777def SETGEm : I<0x9D, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002778 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002779 "setge\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002780 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002781 TB; // [mem8] = >= signed
Bill Wendling9f248742008-12-02 00:07:05 +00002782
Evan Chengd5781fc2005-12-21 20:21:51 +00002783def SETLEr : I<0x9E, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002784 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002785 "setle\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002786 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002787 TB; // GR8 = <= signed
Evan Chengd5781fc2005-12-21 20:21:51 +00002788def SETLEm : I<0x9E, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002789 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002790 "setle\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002791 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002792 TB; // [mem8] = <= signed
Bill Wendling9f248742008-12-02 00:07:05 +00002793
Evan Chengd5781fc2005-12-21 20:21:51 +00002794def SETGr : I<0x9F, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002795 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002796 "setg\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002797 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002798 TB; // GR8 = > signed
Evan Chengd5781fc2005-12-21 20:21:51 +00002799def SETGm : I<0x9F, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002800 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002801 "setg\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002802 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002803 TB; // [mem8] = > signed
2804
2805def SETBr : I<0x92, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002806 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002807 "setb\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002808 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002809 TB; // GR8 = < unsign
Evan Chengd5781fc2005-12-21 20:21:51 +00002810def SETBm : I<0x92, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002811 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002812 "setb\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002813 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002814 TB; // [mem8] = < unsign
Bill Wendling9f248742008-12-02 00:07:05 +00002815
Evan Chengd5781fc2005-12-21 20:21:51 +00002816def SETAEr : I<0x93, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002817 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002818 "setae\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002819 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002820 TB; // GR8 = >= unsign
Evan Chengd5781fc2005-12-21 20:21:51 +00002821def SETAEm : I<0x93, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002822 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002823 "setae\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002824 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002825 TB; // [mem8] = >= unsign
Bill Wendling9f248742008-12-02 00:07:05 +00002826
Chris Lattner3a173df2004-10-03 20:35:00 +00002827def SETBEr : I<0x96, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002828 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002829 "setbe\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002830 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002831 TB; // GR8 = <= unsign
Chris Lattner3a173df2004-10-03 20:35:00 +00002832def SETBEm : I<0x96, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002833 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002834 "setbe\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002835 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002836 TB; // [mem8] = <= unsign
Bill Wendling9f248742008-12-02 00:07:05 +00002837
Chris Lattner3a173df2004-10-03 20:35:00 +00002838def SETAr : I<0x97, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002839 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002840 "seta\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002841 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002842 TB; // GR8 = > signed
Chris Lattner3a173df2004-10-03 20:35:00 +00002843def SETAm : I<0x97, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002844 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002845 "seta\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002846 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Evan Chengd5781fc2005-12-21 20:21:51 +00002847 TB; // [mem8] = > signed
Evan Chengd9558e02006-01-06 00:43:03 +00002848
Chris Lattner3a173df2004-10-03 20:35:00 +00002849def SETSr : I<0x98, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002850 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002851 "sets\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002852 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002853 TB; // GR8 = <sign bit>
Chris Lattner3a173df2004-10-03 20:35:00 +00002854def SETSm : I<0x98, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002855 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002856 "sets\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002857 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Evan Chengd9558e02006-01-06 00:43:03 +00002858 TB; // [mem8] = <sign bit>
Chris Lattner3a173df2004-10-03 20:35:00 +00002859def SETNSr : I<0x99, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002860 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002861 "setns\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002862 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002863 TB; // GR8 = !<sign bit>
Chris Lattner3a173df2004-10-03 20:35:00 +00002864def SETNSm : I<0x99, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002865 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002866 "setns\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002867 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Evan Chengd9558e02006-01-06 00:43:03 +00002868 TB; // [mem8] = !<sign bit>
Bill Wendling9f248742008-12-02 00:07:05 +00002869
Chris Lattner3a173df2004-10-03 20:35:00 +00002870def SETPr : I<0x9A, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002871 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002872 "setp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002873 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002874 TB; // GR8 = parity
Chris Lattner3a173df2004-10-03 20:35:00 +00002875def SETPm : I<0x9A, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002876 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002877 "setp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002878 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Evan Chengd9558e02006-01-06 00:43:03 +00002879 TB; // [mem8] = parity
Chris Lattnercc65bee2005-01-02 02:35:46 +00002880def SETNPr : I<0x9B, MRM0r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002881 (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002882 "setnp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002883 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Evan Cheng069287d2006-05-16 07:21:53 +00002884 TB; // GR8 = not parity
Chris Lattnercc65bee2005-01-02 02:35:46 +00002885def SETNPm : I<0x9B, MRM0m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002886 (outs), (ins i8mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002887 "setnp\t$dst",
Evan Chenge5f62042007-09-29 00:00:36 +00002888 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Evan Chengd9558e02006-01-06 00:43:03 +00002889 TB; // [mem8] = not parity
Bill Wendling9f248742008-12-02 00:07:05 +00002890
2891def SETOr : I<0x90, MRM0r,
2892 (outs GR8 :$dst), (ins),
2893 "seto\t$dst",
2894 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2895 TB; // GR8 = overflow
2896def SETOm : I<0x90, MRM0m,
2897 (outs), (ins i8mem:$dst),
2898 "seto\t$dst",
2899 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2900 TB; // [mem8] = overflow
2901def SETNOr : I<0x91, MRM0r,
2902 (outs GR8 :$dst), (ins),
2903 "setno\t$dst",
2904 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2905 TB; // GR8 = not overflow
2906def SETNOm : I<0x91, MRM0m,
2907 (outs), (ins i8mem:$dst),
2908 "setno\t$dst",
2909 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2910 TB; // [mem8] = not overflow
Evan Cheng0488db92007-09-25 01:57:46 +00002911} // Uses = [EFLAGS]
2912
Chris Lattner1cca5e32003-08-03 21:54:21 +00002913
2914// Integer comparisons
Evan Cheng24f2ea32007-09-14 21:48:26 +00002915let Defs = [EFLAGS] in {
Chris Lattner3a173df2004-10-03 20:35:00 +00002916def CMP8rr : I<0x38, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002917 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002918 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002919 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002920def CMP16rr : I<0x39, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002921 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002922 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002923 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00002924def CMP32rr : I<0x39, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002925 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002926 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002927 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002928def CMP8mr : I<0x38, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002929 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002930 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002931 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2932 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002933def CMP16mr : I<0x39, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002934 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002935 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002936 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2937 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00002938def CMP32mr : I<0x39, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002939 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002940 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002941 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2942 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002943def CMP8rm : I<0x3A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002944 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002945 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002946 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2947 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002948def CMP16rm : I<0x3B, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002949 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002950 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002951 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2952 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00002953def CMP32rm : I<0x3B, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002954 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002955 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002956 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2957 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002958def CMP8ri : Ii8<0x80, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002959 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002960 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002961 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002962def CMP16ri : Ii16<0x81, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002963 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002964 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002965 [(X86cmp GR16:$src1, imm:$src2),
2966 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00002967def CMP32ri : Ii32<0x81, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002968 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002969 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002970 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002971def CMP8mi : Ii8 <0x80, MRM7m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002972 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002973 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002974 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2975 (implicit EFLAGS)]>;
Chris Lattner3a173df2004-10-03 20:35:00 +00002976def CMP16mi : Ii16<0x81, MRM7m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002977 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002978 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002979 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2980 (implicit EFLAGS)]>, OpSize;
Chris Lattner3a173df2004-10-03 20:35:00 +00002981def CMP32mi : Ii32<0x81, MRM7m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002982 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002983 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002984 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2985 (implicit EFLAGS)]>;
Chris Lattner29b4dd02006-03-23 16:13:50 +00002986def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002987 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002988 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002989 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2990 (implicit EFLAGS)]>, OpSize;
Chris Lattner29b4dd02006-03-23 16:13:50 +00002991def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002992 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002993 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002994 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2995 (implicit EFLAGS)]>, OpSize;
Chris Lattner29b4dd02006-03-23 16:13:50 +00002996def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Cheng64d80e32007-07-19 01:14:50 +00002997 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002998 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00002999 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3000 (implicit EFLAGS)]>;
Chris Lattner29b4dd02006-03-23 16:13:50 +00003001def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00003002 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003003 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00003004 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00003005 (implicit EFLAGS)]>;
3006} // Defs = [EFLAGS]
3007
Dan Gohmanc7a37d42008-12-23 22:45:23 +00003008// Bit tests.
Dan Gohmanc7a37d42008-12-23 22:45:23 +00003009// TODO: BTC, BTR, and BTS
3010let Defs = [EFLAGS] in {
Dan Gohman0c89b7e2009-01-13 20:32:45 +00003011def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohmanc7a37d42008-12-23 22:45:23 +00003012 "bt{w}\t{$src2, $src1|$src1, $src2}",
3013 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00003014 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohman0c89b7e2009-01-13 20:32:45 +00003015def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohmanc7a37d42008-12-23 22:45:23 +00003016 "bt{l}\t{$src2, $src1|$src1, $src2}",
3017 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00003018 (implicit EFLAGS)]>, TB;
Dan Gohmanf31408d2009-01-13 23:23:30 +00003019
3020// Unlike with the register+register form, the memory+register form of the
3021// bt instruction does not ignore the high bits of the index. From ISel's
3022// perspective, this is pretty bizarre. Disable these instructions for now.
3023//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3024// "bt{w}\t{$src2, $src1|$src1, $src2}",
3025// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3026// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3027//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3028// "bt{l}\t{$src2, $src1|$src1, $src2}",
3029// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3030// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman4afe15b2009-01-13 20:33:23 +00003031
3032def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3033 "bt{w}\t{$src2, $src1|$src1, $src2}",
3034 [(X86bt GR16:$src1, i16immSExt8:$src2),
3035 (implicit EFLAGS)]>, OpSize, TB;
3036def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3037 "bt{l}\t{$src2, $src1|$src1, $src2}",
3038 [(X86bt GR32:$src1, i32immSExt8:$src2),
3039 (implicit EFLAGS)]>, TB;
3040// Note that these instructions don't need FastBTMem because that
3041// only applies when the other operand is in a register. When it's
3042// an immediate, bt is still fast.
3043def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3044 "bt{w}\t{$src2, $src1|$src1, $src2}",
3045 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3046 (implicit EFLAGS)]>, OpSize, TB;
3047def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3048 "bt{l}\t{$src2, $src1|$src1, $src2}",
3049 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3050 (implicit EFLAGS)]>, TB;
Dan Gohmanc7a37d42008-12-23 22:45:23 +00003051} // Defs = [EFLAGS]
3052
Chris Lattner1cca5e32003-08-03 21:54:21 +00003053// Sign/Zero extenders
Dan Gohman11ba3b12008-07-30 18:09:17 +00003054// Use movsbl intead of movsbw; we don't care about the high 16 bits
3055// of the register here. This has a smaller encoding and avoids a
3056// partial-register update.
Evan Cheng64d80e32007-07-19 01:14:50 +00003057def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman11ba3b12008-07-30 18:09:17 +00003058 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3059 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003060def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman11ba3b12008-07-30 18:09:17 +00003061 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3062 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003063def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003064 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003065 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003066def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003067 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003068 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003069def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003070 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003071 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003072def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003073 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003074 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
Alkis Evlogimenosa7be9822004-02-17 09:14:23 +00003075
Dan Gohman11ba3b12008-07-30 18:09:17 +00003076// Use movzbl intead of movzbw; we don't care about the high 16 bits
3077// of the register here. This has a smaller encoding and avoids a
3078// partial-register update.
Evan Cheng64d80e32007-07-19 01:14:50 +00003079def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman11ba3b12008-07-30 18:09:17 +00003080 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3081 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003082def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman11ba3b12008-07-30 18:09:17 +00003083 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3084 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003085def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003086 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003087 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003088def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003089 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003090 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003091def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003092 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003093 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00003094def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003095 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00003096 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
Evan Cheng7a7e8372005-12-14 02:22:27 +00003097
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003098// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3099// except that they use GR32_NOREX for the output operand register class
3100// instead of GR32. This allows them to operate on h registers on x86-64.
3101def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3102 (outs GR32_NOREX:$dst), (ins GR8:$src),
3103 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3104 []>, TB;
Dan Gohman78e04d42009-04-30 03:11:48 +00003105let mayLoad = 1 in
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003106def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3107 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3108 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3109 []>, TB;
3110
Chris Lattnerba7e7562008-01-10 07:59:24 +00003111let neverHasSideEffects = 1 in {
3112 let Defs = [AX], Uses = [AL] in
3113 def CBW : I<0x98, RawFrm, (outs), (ins),
3114 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3115 let Defs = [EAX], Uses = [AX] in
3116 def CWDE : I<0x98, RawFrm, (outs), (ins),
3117 "{cwtl|cwde}", []>; // EAX = signext(AX)
Evan Chengf91c1012006-05-31 22:05:11 +00003118
Chris Lattnerba7e7562008-01-10 07:59:24 +00003119 let Defs = [AX,DX], Uses = [AX] in
3120 def CWD : I<0x99, RawFrm, (outs), (ins),
3121 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3122 let Defs = [EAX,EDX], Uses = [EAX] in
3123 def CDQ : I<0x99, RawFrm, (outs), (ins),
3124 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3125}
Evan Cheng747a90d2006-02-21 02:24:38 +00003126
Evan Cheng747a90d2006-02-21 02:24:38 +00003127//===----------------------------------------------------------------------===//
3128// Alias Instructions
3129//===----------------------------------------------------------------------===//
3130
3131// Alias instructions that map movr0 to xor.
3132// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingbd0879d2008-05-29 01:02:09 +00003133let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003134def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003135 "xor{b}\t$dst, $dst",
Evan Cheng069287d2006-05-16 07:21:53 +00003136 [(set GR8:$dst, 0)]>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00003137// Use xorl instead of xorw since we don't care about the high 16 bits,
3138// it's smaller, and it avoids a partial-register update.
Evan Cheng64d80e32007-07-19 01:14:50 +00003139def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman11ba3b12008-07-30 18:09:17 +00003140 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3141 [(set GR16:$dst, 0)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003142def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003143 "xor{l}\t$dst, $dst",
Evan Cheng069287d2006-05-16 07:21:53 +00003144 [(set GR32:$dst, 0)]>;
Dan Gohman1ab79892007-09-07 21:32:51 +00003145}
Evan Cheng747a90d2006-02-21 02:24:38 +00003146
Evan Cheng510e4782006-01-09 23:10:28 +00003147//===----------------------------------------------------------------------===//
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003148// Thread Local Storage Instructions
3149//
3150
Rafael Espindola15f1b662009-04-24 12:59:40 +00003151// All calls clobber the non-callee saved registers. ESP is marked as
3152// a use to prevent stack-pointer assignments that appear immediately
3153// before calls from potentially appearing dead.
3154let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3155 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3156 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3157 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattner5c0b16d2009-06-20 20:38:48 +00003158 Uses = [ESP] in
3159def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3160 "leal\t$sym, %eax; "
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003161 "call\t___tls_get_addr@PLT",
Chris Lattner5c0b16d2009-06-20 20:38:48 +00003162 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00003163 Requires<[In32BitMode]>;
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003164
Nate Begeman51a04372009-01-26 01:24:32 +00003165let AddedComplexity = 5 in
3166def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3167 "movl\t%gs:$src, $dst",
3168 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3169
Chris Lattner1777d0c2009-05-05 18:52:19 +00003170let AddedComplexity = 5 in
3171def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3172 "movl\t%fs:$src, $dst",
3173 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3174
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003175//===----------------------------------------------------------------------===//
Evan Cheng3c992d22006-03-07 02:02:57 +00003176// DWARF Pseudo Instructions
3177//
3178
Evan Cheng64d80e32007-07-19 01:14:50 +00003179def DWARF_LOC : I<0, Pseudo, (outs),
3180 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner226b6082009-07-10 22:34:11 +00003181 ".loc\t$file $line $col",
Evan Cheng3c992d22006-03-07 02:02:57 +00003182 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3183 (i32 imm:$file))]>;
3184
Evan Cheng3c992d22006-03-07 02:02:57 +00003185//===----------------------------------------------------------------------===//
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003186// EH Pseudo Instructions
3187//
3188let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Chengffbacca2007-07-21 00:34:19 +00003189 hasCtrlDep = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003190def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003191 "ret\t#eh_return, addr: $addr",
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003192 [(X86ehret GR32:$addr)]>;
3193
3194}
3195
3196//===----------------------------------------------------------------------===//
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003197// Atomic support
3198//
Andrew Lenharthea7da502008-03-01 13:37:02 +00003199
Evan Chengbb6939d2008-04-19 01:20:30 +00003200// Atomic swap. These are just normal xchg instructions. But since a memory
3201// operand is referenced, the atomicity is ensured.
Dan Gohman165660e2008-08-06 15:52:50 +00003202let Constraints = "$val = $dst" in {
Evan Chengbb6939d2008-04-19 01:20:30 +00003203def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3204 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3205 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3206def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3207 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3208 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3209 OpSize;
3210def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3211 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3212 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3213}
3214
Evan Cheng7e032802008-04-18 20:55:36 +00003215// Atomic compare and swap.
Andrew Lenharth26ed8692008-03-01 21:52:34 +00003216let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Cheng7e032802008-04-18 20:55:36 +00003217def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003218 "lock\n\t"
3219 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng32967d22008-03-04 03:20:06 +00003220 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharthea7da502008-03-01 13:37:02 +00003221}
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003222let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovf88a6fa2008-07-22 16:22:48 +00003223def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003224 "lock\n\t"
3225 "cmpxchg8b\t$ptr",
Andrew Lenharthd19189e2008-03-05 01:15:49 +00003226 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3227}
Andrew Lenharth26ed8692008-03-01 21:52:34 +00003228
3229let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Cheng7e032802008-04-18 20:55:36 +00003230def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003231 "lock\n\t"
3232 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng32967d22008-03-04 03:20:06 +00003233 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharthea7da502008-03-01 13:37:02 +00003234}
Andrew Lenharth26ed8692008-03-01 21:52:34 +00003235let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Cheng7e032802008-04-18 20:55:36 +00003236def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003237 "lock\n\t"
3238 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng32967d22008-03-04 03:20:06 +00003239 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharthea7da502008-03-01 13:37:02 +00003240}
3241
Evan Cheng7e032802008-04-18 20:55:36 +00003242// Atomic exchange and add
3243let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3244def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003245 "lock\n\t"
3246 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang28873102008-06-25 08:15:39 +00003247 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Cheng7e032802008-04-18 20:55:36 +00003248 TB, LOCK;
3249def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003250 "lock\n\t"
3251 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang28873102008-06-25 08:15:39 +00003252 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Cheng7e032802008-04-18 20:55:36 +00003253 TB, OpSize, LOCK;
3254def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00003255 "lock\n\t"
3256 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang28873102008-06-25 08:15:39 +00003257 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Cheng7e032802008-04-18 20:55:36 +00003258 TB, LOCK;
Andrew Lenharthea7da502008-03-01 13:37:02 +00003259}
3260
Evan Cheng37b73872009-07-30 08:33:02 +00003261// Optimized codegen when the non-memory output is not used.
3262// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3263def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3264 "lock\n\t"
3265 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3266def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3267 "lock\n\t"
3268 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3269def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3270 "lock\n\t"
3271 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3272def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3273 "lock\n\t"
3274 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3275def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3276 "lock\n\t"
3277 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3278def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3279 "lock\n\t"
3280 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3281def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3282 "lock\n\t"
3283 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3284def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3285 "lock\n\t"
3286 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3287
3288def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3289 "lock\n\t"
3290 "inc{b}\t$dst", []>, LOCK;
3291def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3292 "lock\n\t"
3293 "inc{w}\t$dst", []>, OpSize, LOCK;
3294def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3295 "lock\n\t"
3296 "inc{l}\t$dst", []>, LOCK;
3297
3298def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3299 "lock\n\t"
3300 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3301def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3302 "lock\n\t"
3303 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3304def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3305 "lock\n\t"
3306 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3307def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3308 "lock\n\t"
3309 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3310def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3311 "lock\n\t"
3312 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3313def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3314 "lock\n\t"
3315 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3316def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3317 "lock\n\t"
3318 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3319def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3320 "lock\n\t"
3321 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3322
3323def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3324 "lock\n\t"
3325 "dec{b}\t$dst", []>, LOCK;
3326def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3327 "lock\n\t"
3328 "dec{w}\t$dst", []>, OpSize, LOCK;
3329def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3330 "lock\n\t"
3331 "dec{l}\t$dst", []>, LOCK;
3332
Mon P Wang28873102008-06-25 08:15:39 +00003333// Atomic exchange, and, or, xor
Mon P Wang63307c32008-05-05 19:05:59 +00003334let Constraints = "$val = $dst", Defs = [EFLAGS],
3335 usesCustomDAGSchedInserter = 1 in {
Dan Gohman9499b712008-05-12 20:22:45 +00003336def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003337 "#ATOMAND32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003338 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003339def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003340 "#ATOMOR32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003341 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003342def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003343 "#ATOMXOR32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003344 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharth507a58a2008-06-14 05:48:15 +00003345def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003346 "#ATOMNAND32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003347 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003348def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003349 "#ATOMMIN32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003350 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003351def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003352 "#ATOMMAX32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003353 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003354def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003355 "#ATOMUMIN32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003356 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman9499b712008-05-12 20:22:45 +00003357def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003358 "#ATOMUMAX32 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003359 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003360
3361def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003362 "#ATOMAND16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003363 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003364def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003365 "#ATOMOR16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003366 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003367def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003368 "#ATOMXOR16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003369 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003370def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003371 "#ATOMNAND16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003372 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003373def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003374 "#ATOMMIN16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003375 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003376def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003377 "#ATOMMAX16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003378 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003379def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003380 "#ATOMUMIN16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003381 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003382def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003383 "#ATOMUMAX16 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003384 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003385
3386def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003387 "#ATOMAND8 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003388 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003389def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003390 "#ATOMOR8 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003391 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003392def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003393 "#ATOMXOR8 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003394 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesen140be2d2008-08-19 18:47:28 +00003395def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003396 "#ATOMNAND8 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00003397 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang63307c32008-05-05 19:05:59 +00003398}
3399
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003400let Constraints = "$val1 = $dst1, $val2 = $dst2",
3401 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3402 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00003403 mayLoad = 1, mayStore = 1,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003404 usesCustomDAGSchedInserter = 1 in {
3405def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3406 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003407 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003408def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3409 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003410 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003411def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3412 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003413 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003414def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3415 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003416 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003417def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3418 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003419 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003420def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3421 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003422 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen880ae362008-10-03 22:25:52 +00003423def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3424 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00003425 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00003426}
3427
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003428//===----------------------------------------------------------------------===//
Evan Cheng510e4782006-01-09 23:10:28 +00003429// Non-Instruction Patterns
3430//===----------------------------------------------------------------------===//
3431
Bill Wendling056292f2008-09-16 21:48:12 +00003432// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Evan Cheng71fb8342006-02-25 10:02:21 +00003433def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
Nate Begeman37efe672006-04-22 18:53:45 +00003434def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begeman6795ebb2008-04-12 00:47:57 +00003435def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Evan Cheng71fb8342006-02-25 10:02:21 +00003436def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3437def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3438
Evan Cheng069287d2006-05-16 07:21:53 +00003439def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3440 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3441def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3442 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3443def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3444 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3445def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3446 (ADD32ri GR32:$src1, texternalsym:$src2)>;
Evan Cheng71fb8342006-02-25 10:02:21 +00003447
Evan Chengfc8feb12006-05-19 07:30:36 +00003448def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
Evan Cheng71fb8342006-02-25 10:02:21 +00003449 (MOV32mi addr:$dst, tglobaladdr:$src)>;
Evan Chengfc8feb12006-05-19 07:30:36 +00003450def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
Evan Cheng71fb8342006-02-25 10:02:21 +00003451 (MOV32mi addr:$dst, texternalsym:$src)>;
3452
Evan Cheng510e4782006-01-09 23:10:28 +00003453// Calls
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003454// tailcall stuff
Evan Cheng069287d2006-05-16 07:21:53 +00003455def : Pat<(X86tailcall GR32:$dst),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003456 (TAILCALL)>;
Evan Chengfea89c12006-04-27 08:40:39 +00003457
Evan Cheng25ab6902006-09-08 06:48:29 +00003458def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003459 (TAILCALL)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00003460def : Pat<(X86tailcall (i32 texternalsym:$dst)),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003461 (TAILCALL)>;
3462
3463def : Pat<(X86tcret GR32:$dst, imm:$off),
3464 (TCRETURNri GR32:$dst, imm:$off)>;
3465
3466def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3467 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3468
3469def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3470 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Evan Chengfea89c12006-04-27 08:40:39 +00003471
Dan Gohmancadb2262009-08-02 16:10:01 +00003472// Normal calls, with various flavors of addresses.
Evan Cheng25ab6902006-09-08 06:48:29 +00003473def : Pat<(X86call (i32 tglobaladdr:$dst)),
Evan Cheng510e4782006-01-09 23:10:28 +00003474 (CALLpcrel32 tglobaladdr:$dst)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00003475def : Pat<(X86call (i32 texternalsym:$dst)),
Evan Cheng8700e142006-01-11 06:09:51 +00003476 (CALLpcrel32 texternalsym:$dst)>;
Evan Chengd7f666a2009-05-20 04:53:57 +00003477def : Pat<(X86call (i32 imm:$dst)),
3478 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Evan Cheng510e4782006-01-09 23:10:28 +00003479
3480// X86 specific add which produces a flag.
Evan Cheng069287d2006-05-16 07:21:53 +00003481def : Pat<(addc GR32:$src1, GR32:$src2),
3482 (ADD32rr GR32:$src1, GR32:$src2)>;
3483def : Pat<(addc GR32:$src1, (load addr:$src2)),
3484 (ADD32rm GR32:$src1, addr:$src2)>;
3485def : Pat<(addc GR32:$src1, imm:$src2),
3486 (ADD32ri GR32:$src1, imm:$src2)>;
3487def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3488 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
Evan Cheng510e4782006-01-09 23:10:28 +00003489
Evan Cheng069287d2006-05-16 07:21:53 +00003490def : Pat<(subc GR32:$src1, GR32:$src2),
3491 (SUB32rr GR32:$src1, GR32:$src2)>;
3492def : Pat<(subc GR32:$src1, (load addr:$src2)),
3493 (SUB32rm GR32:$src1, addr:$src2)>;
3494def : Pat<(subc GR32:$src1, imm:$src2),
3495 (SUB32ri GR32:$src1, imm:$src2)>;
3496def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3497 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
Evan Cheng510e4782006-01-09 23:10:28 +00003498
Chris Lattnerffc0b262006-09-07 20:33:45 +00003499// Comparisons.
3500
3501// TEST R,R is smaller than CMP R,0
Evan Chenge5f62042007-09-29 00:00:36 +00003502def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Chris Lattnerffc0b262006-09-07 20:33:45 +00003503 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Chenge5f62042007-09-29 00:00:36 +00003504def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Chris Lattnerffc0b262006-09-07 20:33:45 +00003505 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Chenge5f62042007-09-29 00:00:36 +00003506def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Chris Lattnerffc0b262006-09-07 20:33:45 +00003507 (TEST32rr GR32:$src1, GR32:$src1)>;
3508
Dan Gohmanfbb74862009-01-07 01:00:24 +00003509// Conditional moves with folded loads with operands swapped and conditions
3510// inverted.
3511def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3512 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3513def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3514 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3515def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3516 (CMOVB16rm GR16:$src2, addr:$src1)>;
3517def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3518 (CMOVB32rm GR32:$src2, addr:$src1)>;
3519def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3520 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3521def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3522 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3523def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3524 (CMOVE16rm GR16:$src2, addr:$src1)>;
3525def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3526 (CMOVE32rm GR32:$src2, addr:$src1)>;
3527def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3528 (CMOVA16rm GR16:$src2, addr:$src1)>;
3529def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3530 (CMOVA32rm GR32:$src2, addr:$src1)>;
3531def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3532 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3533def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3534 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3535def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3536 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3537def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3538 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3539def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3540 (CMOVL16rm GR16:$src2, addr:$src1)>;
3541def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3542 (CMOVL32rm GR32:$src2, addr:$src1)>;
3543def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3544 (CMOVG16rm GR16:$src2, addr:$src1)>;
3545def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3546 (CMOVG32rm GR32:$src2, addr:$src1)>;
3547def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3548 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3549def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3550 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3551def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3552 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3553def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3554 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3555def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3556 (CMOVP16rm GR16:$src2, addr:$src1)>;
3557def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3558 (CMOVP32rm GR32:$src2, addr:$src1)>;
3559def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3560 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3561def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3562 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3563def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3564 (CMOVS16rm GR16:$src2, addr:$src1)>;
3565def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3566 (CMOVS32rm GR32:$src2, addr:$src1)>;
3567def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3568 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3569def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3570 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3571def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3572 (CMOVO16rm GR16:$src2, addr:$src1)>;
3573def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3574 (CMOVO32rm GR32:$src2, addr:$src1)>;
3575
Duncan Sandsf9c98e62008-01-23 20:39:46 +00003576// zextload bool -> zextload byte
Evan Chenge5d93432006-01-17 07:02:46 +00003577def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Evan Cheng510e4782006-01-09 23:10:28 +00003578def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3579def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3580
3581// extload bool -> extload byte
Evan Cheng47137242006-05-05 08:23:07 +00003582def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendling449416d2008-08-22 20:51:05 +00003583def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3584 Requires<[In32BitMode]>;
Evan Cheng47137242006-05-05 08:23:07 +00003585def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendling449416d2008-08-22 20:51:05 +00003586def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3587 Requires<[In32BitMode]>;
Evan Cheng47137242006-05-05 08:23:07 +00003588def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3589def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
Evan Cheng510e4782006-01-09 23:10:28 +00003590
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003591// anyext
Bill Wendling449416d2008-08-22 20:51:05 +00003592def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3593 Requires<[In32BitMode]>;
3594def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3595 Requires<[In32BitMode]>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003596def : Pat<(i32 (anyext GR16:$src)),
3597 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Evan Cheng510e4782006-01-09 23:10:28 +00003598
Evan Cheng1314b002007-12-13 00:43:27 +00003599// (and (i32 load), 255) -> (zextload i8)
Evan Chengd47e0b62008-09-29 17:26:18 +00003600def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3601 (MOVZX32rm8 addr:$src)>;
3602def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3603 (MOVZX32rm16 addr:$src)>;
Evan Cheng1314b002007-12-13 00:43:27 +00003604
Evan Chengcfa260b2006-01-06 02:31:59 +00003605//===----------------------------------------------------------------------===//
3606// Some peepholes
3607//===----------------------------------------------------------------------===//
3608
Dan Gohman63f97202008-10-17 01:33:43 +00003609// Odd encoding trick: -128 fits into an 8-bit immediate field while
3610// +128 doesn't, so in this special case use a sub instead of an add.
3611def : Pat<(add GR16:$src1, 128),
3612 (SUB16ri8 GR16:$src1, -128)>;
3613def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3614 (SUB16mi8 addr:$dst, -128)>;
3615def : Pat<(add GR32:$src1, 128),
3616 (SUB32ri8 GR32:$src1, -128)>;
3617def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3618 (SUB32mi8 addr:$dst, -128)>;
3619
Dan Gohman11ba3b12008-07-30 18:09:17 +00003620// r & (2^16-1) ==> movz
3621def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003622 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman8a1510d2008-08-06 18:27:21 +00003623// r & (2^8-1) ==> movz
3624def : Pat<(and GR32:$src1, 0xff),
Dan Gohman62417622009-04-27 16:33:14 +00003625 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003626 x86_subreg_8bit))>,
Dan Gohman8a1510d2008-08-06 18:27:21 +00003627 Requires<[In32BitMode]>;
3628// r & (2^8-1) ==> movz
3629def : Pat<(and GR16:$src1, 0xff),
Dan Gohman62417622009-04-27 16:33:14 +00003630 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003631 x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003632 Requires<[In32BitMode]>;
3633
3634// sext_inreg patterns
3635def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003636 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003637def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman62417622009-04-27 16:33:14 +00003638 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003639 x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003640 Requires<[In32BitMode]>;
3641def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman62417622009-04-27 16:33:14 +00003642 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003643 x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003644 Requires<[In32BitMode]>;
3645
3646// trunc patterns
3647def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003648 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003649def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman62417622009-04-27 16:33:14 +00003650 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003651 x86_subreg_8bit)>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00003652 Requires<[In32BitMode]>;
3653def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman62417622009-04-27 16:33:14 +00003654 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003655 x86_subreg_8bit)>,
3656 Requires<[In32BitMode]>;
3657
3658// h-register tricks
3659def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman62417622009-04-27 16:33:14 +00003660 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003661 x86_subreg_8bit_hi)>,
3662 Requires<[In32BitMode]>;
3663def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman62417622009-04-27 16:33:14 +00003664 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003665 x86_subreg_8bit_hi)>,
3666 Requires<[In32BitMode]>;
3667def : Pat<(srl_su GR16:$src, (i8 8)),
3668 (EXTRACT_SUBREG
3669 (MOVZX32rr8
Dan Gohman62417622009-04-27 16:33:14 +00003670 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003671 x86_subreg_8bit_hi)),
3672 x86_subreg_16bit)>,
3673 Requires<[In32BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00003674def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3675 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3676 x86_subreg_8bit_hi))>,
3677 Requires<[In32BitMode]>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003678def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman62417622009-04-27 16:33:14 +00003679 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00003680 x86_subreg_8bit_hi))>,
Dan Gohman8a1510d2008-08-06 18:27:21 +00003681 Requires<[In32BitMode]>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00003682
Evan Chengcfa260b2006-01-06 02:31:59 +00003683// (shl x, 1) ==> (add x, x)
Evan Cheng069287d2006-05-16 07:21:53 +00003684def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3685def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3686def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
Evan Cheng68b951a2006-01-19 01:56:29 +00003687
Evan Chengeb9f8922008-08-30 02:03:58 +00003688// (shl x (and y, 31)) ==> (shl x, y)
3689def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3690 (SHL8rCL GR8:$src1)>;
3691def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3692 (SHL16rCL GR16:$src1)>;
3693def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3694 (SHL32rCL GR32:$src1)>;
3695def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3696 (SHL8mCL addr:$dst)>;
3697def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHL16mCL addr:$dst)>;
3699def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3700 (SHL32mCL addr:$dst)>;
3701
3702def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3703 (SHR8rCL GR8:$src1)>;
3704def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3705 (SHR16rCL GR16:$src1)>;
3706def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3707 (SHR32rCL GR32:$src1)>;
3708def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SHR8mCL addr:$dst)>;
3710def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SHR16mCL addr:$dst)>;
3712def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3713 (SHR32mCL addr:$dst)>;
3714
3715def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3716 (SAR8rCL GR8:$src1)>;
3717def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3718 (SAR16rCL GR16:$src1)>;
3719def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3720 (SAR32rCL GR32:$src1)>;
3721def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3722 (SAR8mCL addr:$dst)>;
3723def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3724 (SAR16mCL addr:$dst)>;
3725def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3726 (SAR32mCL addr:$dst)>;
3727
Evan Cheng956044c2006-01-19 23:26:24 +00003728// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
Evan Cheng069287d2006-05-16 07:21:53 +00003729def : Pat<(or (srl GR32:$src1, CL:$amt),
3730 (shl GR32:$src2, (sub 32, CL:$amt))),
3731 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
Evan Cheng68b951a2006-01-19 01:56:29 +00003732
Evan Cheng21d54432006-01-20 01:13:30 +00003733def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
Evan Cheng069287d2006-05-16 07:21:53 +00003734 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3735 (SHRD32mrCL addr:$dst, GR32:$src2)>;
Evan Cheng21d54432006-01-20 01:13:30 +00003736
Dan Gohman74feef22008-10-17 01:23:35 +00003737def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3738 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3739 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3740
3741def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3742 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3743 addr:$dst),
3744 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3745
3746def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3747 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3748
3749def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3750 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3751 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3752
Evan Cheng956044c2006-01-19 23:26:24 +00003753// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
Evan Cheng069287d2006-05-16 07:21:53 +00003754def : Pat<(or (shl GR32:$src1, CL:$amt),
3755 (srl GR32:$src2, (sub 32, CL:$amt))),
3756 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
Evan Cheng956044c2006-01-19 23:26:24 +00003757
Evan Cheng21d54432006-01-20 01:13:30 +00003758def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
Evan Cheng069287d2006-05-16 07:21:53 +00003759 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3760 (SHLD32mrCL addr:$dst, GR32:$src2)>;
Evan Cheng21d54432006-01-20 01:13:30 +00003761
Dan Gohman74feef22008-10-17 01:23:35 +00003762def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3763 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3764 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3765
3766def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3767 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3768 addr:$dst),
3769 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3770
3771def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3772 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3773
3774def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3775 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3776 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3777
Evan Cheng956044c2006-01-19 23:26:24 +00003778// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
Evan Cheng069287d2006-05-16 07:21:53 +00003779def : Pat<(or (srl GR16:$src1, CL:$amt),
3780 (shl GR16:$src2, (sub 16, CL:$amt))),
3781 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
Evan Cheng956044c2006-01-19 23:26:24 +00003782
Evan Cheng21d54432006-01-20 01:13:30 +00003783def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
Evan Cheng069287d2006-05-16 07:21:53 +00003784 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3785 (SHRD16mrCL addr:$dst, GR16:$src2)>;
Evan Cheng21d54432006-01-20 01:13:30 +00003786
Dan Gohman74feef22008-10-17 01:23:35 +00003787def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3788 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3789 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3790
3791def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3792 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3793 addr:$dst),
3794 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3795
3796def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3797 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3798
3799def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3800 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3801 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3802
Evan Cheng956044c2006-01-19 23:26:24 +00003803// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
Evan Cheng069287d2006-05-16 07:21:53 +00003804def : Pat<(or (shl GR16:$src1, CL:$amt),
3805 (srl GR16:$src2, (sub 16, CL:$amt))),
3806 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
Evan Cheng21d54432006-01-20 01:13:30 +00003807
3808def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
Evan Cheng069287d2006-05-16 07:21:53 +00003809 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3810 (SHLD16mrCL addr:$dst, GR16:$src2)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00003811
Dan Gohman74feef22008-10-17 01:23:35 +00003812def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3813 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3814 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3815
3816def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3817 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3818 addr:$dst),
3819 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3820
3821def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3822 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3823
3824def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3825 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3826 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3827
Evan Cheng4e4c71e2006-02-21 20:00:20 +00003828//===----------------------------------------------------------------------===//
Dan Gohman076aee32009-03-04 19:44:21 +00003829// EFLAGS-defining Patterns
Bill Wendlingd350e022008-12-12 21:15:41 +00003830//===----------------------------------------------------------------------===//
3831
Dan Gohman076aee32009-03-04 19:44:21 +00003832// Register-Register Addition with EFLAGS result
3833def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003834 (implicit EFLAGS)),
3835 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003836def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003837 (implicit EFLAGS)),
3838 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003839def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003840 (implicit EFLAGS)),
3841 (ADD32rr GR32:$src1, GR32:$src2)>;
3842
Dan Gohman076aee32009-03-04 19:44:21 +00003843// Register-Memory Addition with EFLAGS result
3844def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003845 (implicit EFLAGS)),
3846 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003847def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003848 (implicit EFLAGS)),
3849 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003850def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003851 (implicit EFLAGS)),
3852 (ADD32rm GR32:$src1, addr:$src2)>;
3853
Dan Gohman076aee32009-03-04 19:44:21 +00003854// Register-Integer Addition with EFLAGS result
3855def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003856 (implicit EFLAGS)),
3857 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003858def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003859 (implicit EFLAGS)),
3860 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003861def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003862 (implicit EFLAGS)),
3863 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003864def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003865 (implicit EFLAGS)),
3866 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003867def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003868 (implicit EFLAGS)),
3869 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3870
Dan Gohman076aee32009-03-04 19:44:21 +00003871// Memory-Register Addition with EFLAGS result
3872def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003873 addr:$dst),
3874 (implicit EFLAGS)),
3875 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003876def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003877 addr:$dst),
3878 (implicit EFLAGS)),
3879 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003880def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003881 addr:$dst),
3882 (implicit EFLAGS)),
3883 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesenca11dae2009-05-18 17:44:15 +00003884
3885// Memory-Integer Addition with EFLAGS result
Dan Gohman076aee32009-03-04 19:44:21 +00003886def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003887 addr:$dst),
3888 (implicit EFLAGS)),
3889 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003890def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003891 addr:$dst),
3892 (implicit EFLAGS)),
3893 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003894def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003895 addr:$dst),
3896 (implicit EFLAGS)),
3897 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003898def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003899 addr:$dst),
3900 (implicit EFLAGS)),
3901 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003902def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003903 addr:$dst),
3904 (implicit EFLAGS)),
3905 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3906
Dan Gohman076aee32009-03-04 19:44:21 +00003907// Register-Register Subtraction with EFLAGS result
3908def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003909 (implicit EFLAGS)),
3910 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003911def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003912 (implicit EFLAGS)),
3913 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003914def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003915 (implicit EFLAGS)),
3916 (SUB32rr GR32:$src1, GR32:$src2)>;
3917
Dan Gohman076aee32009-03-04 19:44:21 +00003918// Register-Memory Subtraction with EFLAGS result
3919def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003920 (implicit EFLAGS)),
3921 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003922def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003923 (implicit EFLAGS)),
3924 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003925def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003926 (implicit EFLAGS)),
3927 (SUB32rm GR32:$src1, addr:$src2)>;
3928
Dan Gohman076aee32009-03-04 19:44:21 +00003929// Register-Integer Subtraction with EFLAGS result
3930def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003931 (implicit EFLAGS)),
3932 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003933def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003934 (implicit EFLAGS)),
3935 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003936def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003937 (implicit EFLAGS)),
3938 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003939def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003940 (implicit EFLAGS)),
3941 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003942def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003943 (implicit EFLAGS)),
3944 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3945
Dan Gohman076aee32009-03-04 19:44:21 +00003946// Memory-Register Subtraction with EFLAGS result
3947def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003948 addr:$dst),
3949 (implicit EFLAGS)),
3950 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003951def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003952 addr:$dst),
3953 (implicit EFLAGS)),
3954 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003955def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003956 addr:$dst),
3957 (implicit EFLAGS)),
3958 (SUB32mr addr:$dst, GR32:$src2)>;
3959
Dan Gohman076aee32009-03-04 19:44:21 +00003960// Memory-Integer Subtraction with EFLAGS result
3961def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003962 addr:$dst),
3963 (implicit EFLAGS)),
3964 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003965def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003966 addr:$dst),
3967 (implicit EFLAGS)),
3968 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003969def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003970 addr:$dst),
3971 (implicit EFLAGS)),
3972 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003973def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003974 addr:$dst),
3975 (implicit EFLAGS)),
3976 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003977def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003978 addr:$dst),
3979 (implicit EFLAGS)),
3980 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3981
3982
Dan Gohman076aee32009-03-04 19:44:21 +00003983// Register-Register Signed Integer Multiply with EFLAGS result
3984def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003985 (implicit EFLAGS)),
3986 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003987def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00003988 (implicit EFLAGS)),
3989 (IMUL32rr GR32:$src1, GR32:$src2)>;
3990
Dan Gohman076aee32009-03-04 19:44:21 +00003991// Register-Memory Signed Integer Multiply with EFLAGS result
3992def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003993 (implicit EFLAGS)),
3994 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00003995def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00003996 (implicit EFLAGS)),
3997 (IMUL32rm GR32:$src1, addr:$src2)>;
3998
Dan Gohman076aee32009-03-04 19:44:21 +00003999// Register-Integer Signed Integer Multiply with EFLAGS result
4000def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004001 (implicit EFLAGS)),
4002 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004003def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004004 (implicit EFLAGS)),
4005 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004006def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004007 (implicit EFLAGS)),
4008 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004009def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004010 (implicit EFLAGS)),
4011 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4012
Dan Gohman076aee32009-03-04 19:44:21 +00004013// Memory-Integer Signed Integer Multiply with EFLAGS result
4014def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004015 (implicit EFLAGS)),
4016 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004017def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004018 (implicit EFLAGS)),
4019 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004020def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004021 (implicit EFLAGS)),
4022 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00004023def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00004024 (implicit EFLAGS)),
4025 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4026
Dan Gohman076aee32009-03-04 19:44:21 +00004027// Optimize multiply by 2 with EFLAGS result.
Evan Cheng6a86bd72009-01-27 03:30:42 +00004028let AddedComplexity = 2 in {
Dan Gohman076aee32009-03-04 19:44:21 +00004029def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng6a86bd72009-01-27 03:30:42 +00004030 (implicit EFLAGS)),
4031 (ADD16rr GR16:$src1, GR16:$src1)>;
4032
Dan Gohman076aee32009-03-04 19:44:21 +00004033def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng6a86bd72009-01-27 03:30:42 +00004034 (implicit EFLAGS)),
4035 (ADD32rr GR32:$src1, GR32:$src1)>;
4036}
4037
Dan Gohman076aee32009-03-04 19:44:21 +00004038// INC and DEC with EFLAGS result. Note that these do not set CF.
4039def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4040 (INC8r GR8:$src)>;
4041def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4042 (implicit EFLAGS)),
4043 (INC8m addr:$dst)>;
4044def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4045 (DEC8r GR8:$src)>;
4046def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4047 (implicit EFLAGS)),
4048 (DEC8m addr:$dst)>;
4049
4050def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004051 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004052def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4053 (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004054 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004055def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004056 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004057def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4058 (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004059 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004060
4061def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004062 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004063def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4064 (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004065 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004066def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004067 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004068def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4069 (implicit EFLAGS)),
Dan Gohman1f4af262009-03-05 21:32:23 +00004070 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman076aee32009-03-04 19:44:21 +00004071
Bill Wendlingd350e022008-12-12 21:15:41 +00004072//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00004073// Floating Point Stack Support
4074//===----------------------------------------------------------------------===//
4075
4076include "X86InstrFPStack.td"
4077
4078//===----------------------------------------------------------------------===//
Evan Chengc64a1a92007-07-31 08:04:03 +00004079// X86-64 Support
4080//===----------------------------------------------------------------------===//
4081
Chris Lattner36fe6d22008-01-10 05:50:42 +00004082include "X86Instr64bit.td"
Evan Chengc64a1a92007-07-31 08:04:03 +00004083
4084//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00004085// XMM Floating point support (requires SSE / SSE2)
4086//===----------------------------------------------------------------------===//
4087
4088include "X86InstrSSE.td"
Evan Cheng80f54042008-04-25 18:19:54 +00004089
4090//===----------------------------------------------------------------------===//
4091// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4092//===----------------------------------------------------------------------===//
4093
4094include "X86InstrMMX.td"