blob: 75cf82c301e8c4533f9cae3d65bd87ad9c819d91 [file] [log] [blame]
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001//===- PPCInstrAltivec.td - The PowerPC Altivec Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattnerddb739e2006-04-06 17:23:16 +000018/// VPKUHUM_shuffle_mask/VPKUWUM_shuffle_mask - Return true if this is a valid
19/// shuffle mask for the VPKUHUM or VPKUWUM instructions.
20def VPKUHUM_shuffle_mask : PatLeaf<(build_vector), [{
21 return PPC::isVPKUHUMShuffleMask(N);
22}]>;
23def VPKUWUM_shuffle_mask : PatLeaf<(build_vector), [{
24 return PPC::isVPKUWUMShuffleMask(N);
25}]>;
26
Chris Lattner7ff7e672006-04-04 17:25:31 +000027// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
28def VSPLTB_get_imm : SDNodeXForm<build_vector, [{
29 return getI32Imm(PPC::getVSPLTImmediate(N, 1));
Chris Lattnerb22a04d2006-03-25 07:51:43 +000030}]>;
Chris Lattner7ff7e672006-04-04 17:25:31 +000031def VSPLTB_shuffle_mask : PatLeaf<(build_vector), [{
32 return PPC::isSplatShuffleMask(N, 1);
33}], VSPLTB_get_imm>;
34def VSPLTH_get_imm : SDNodeXForm<build_vector, [{
35 return getI32Imm(PPC::getVSPLTImmediate(N, 2));
36}]>;
37def VSPLTH_shuffle_mask : PatLeaf<(build_vector), [{
38 return PPC::isSplatShuffleMask(N, 2);
39}], VSPLTH_get_imm>;
40def VSPLTW_get_imm : SDNodeXForm<build_vector, [{
41 return getI32Imm(PPC::getVSPLTImmediate(N, 4));
42}]>;
43def VSPLTW_shuffle_mask : PatLeaf<(build_vector), [{
44 return PPC::isSplatShuffleMask(N, 4);
45}], VSPLTW_get_imm>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +000046
Chris Lattnerb22a04d2006-03-25 07:51:43 +000047
48// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
49def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
50 char Val;
51 PPC::isVecSplatImm(N, 1, &Val);
52 return getI32Imm(Val);
53}]>;
54def vecspltisb : PatLeaf<(build_vector), [{
55 return PPC::isVecSplatImm(N, 1);
56}], VSPLTISB_get_imm>;
57
58// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
59def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
60 char Val;
61 PPC::isVecSplatImm(N, 2, &Val);
62 return getI32Imm(Val);
63}]>;
64def vecspltish : PatLeaf<(build_vector), [{
65 return PPC::isVecSplatImm(N, 2);
66}], VSPLTISH_get_imm>;
67
68// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
69def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
70 char Val;
71 PPC::isVecSplatImm(N, 4, &Val);
72 return getI32Imm(Val);
73}]>;
74def vecspltisw : PatLeaf<(build_vector), [{
75 return PPC::isVecSplatImm(N, 4);
76}], VSPLTISW_get_imm>;
77
Chris Lattnerb22a04d2006-03-25 07:51:43 +000078//===----------------------------------------------------------------------===//
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000079// Helpers for defining instructions that directly correspond to intrinsics.
80
Chris Lattner8768bf62006-03-30 23:39:06 +000081// VA1a_Int - A VAForm_1a intrinsic definition.
Chris Lattnerb5c4d172006-03-31 21:57:36 +000082class VA1a_Int<bits<6> xo, string opc, Intrinsic IntID>
83 : VAForm_1a<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
84 !strconcat(opc, " $vD, $vA, $vB, $vC"), VecFP,
Chris Lattner8768bf62006-03-30 23:39:06 +000085 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB, VRRC:$vC))]>;
86
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000087// VX1_Int - A VXForm_1 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000088class VX1_Int<bits<11> xo, string opc, Intrinsic IntID>
89 : VXForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
90 !strconcat(opc, " $vD, $vA, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000091 [(set VRRC:$vD, (IntID VRRC:$vA, VRRC:$vB))]>;
92
93// VX2_Int - A VXForm_2 intrinsic definition.
Chris Lattner6cea8142006-03-31 22:34:05 +000094class VX2_Int<bits<11> xo, string opc, Intrinsic IntID>
95 : VXForm_2<xo, (ops VRRC:$vD, VRRC:$vB),
96 !strconcat(opc, " $vD, $vB"), VecFP,
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +000097 [(set VRRC:$vD, (IntID VRRC:$vB))]>;
98
99//===----------------------------------------------------------------------===//
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000100// Instruction Definitions.
101
102def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
103 [(set VRRC:$rD, (v4f32 (undef)))]>;
104
Chris Lattnerd8242b42006-04-05 22:27:14 +0000105let noResults = 1 in {
106def DSS : DSS_Form<822, (ops u5imm:$A, u5imm:$STRM,u5imm:$ZERO1,u5imm:$ZERO2),
107 "dss $STRM, $A", LdStGeneral /*FIXME*/, []>;
108def DST : DSS_Form<342, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
109 "dst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
110def DSTST : DSS_Form<374, (ops u5imm:$T, u5imm:$STRM, GPRC:$rA, GPRC:$rB),
111 "dstst $rA, $rB, $STRM, $T", LdStGeneral /*FIXME*/, []>;
112}
113
Chris Lattner4d9100d2006-04-05 00:03:57 +0000114def MFVSCR : VXForm_4<1540, (ops VRRC:$vD),
115 "mfvcr $vD", LdStGeneral,
116 [(set VRRC:$vD, (int_ppc_altivec_mfvscr))]>;
117def MTVSCR : VXForm_5<1604, (ops VRRC:$vB),
118 "mtvcr $vB", LdStGeneral,
119 [(int_ppc_altivec_mtvscr VRRC:$vB)]>;
120
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000121let isLoad = 1, PPC970_Unit = 2 in { // Loads.
122def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
123 "lvebx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000124 [(set VRRC:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000125def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000126 "lvehx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000127 [(set VRRC:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000128def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000129 "lvewx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000130 [(set VRRC:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Chris Lattnere7d959c2006-03-26 00:41:48 +0000131def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000132 "lvx $vD, $src", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000133 [(set VRRC:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
134def LVXL : XForm_1<31, 359, (ops VRRC:$vD, memrr:$src),
135 "lvxl $vD, $src", LdStGeneral,
136 [(set VRRC:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000137}
138
Chris Lattner30a6aba2006-03-30 23:07:36 +0000139def LVSL : XForm_1<31, 6, (ops VRRC:$vD, memrr:$src),
140 "lvsl $vD, $src", LdStGeneral,
141 [(set VRRC:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
142 PPC970_Unit_LSU;
143def LVSR : XForm_1<31, 38, (ops VRRC:$vD, memrr:$src),
Chris Lattner99bdc652006-04-05 20:15:25 +0000144 "lvsr $vD, $src", LdStGeneral,
Chris Lattner30a6aba2006-03-30 23:07:36 +0000145 [(set VRRC:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
146 PPC970_Unit_LSU;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000147
148let isStore = 1, noResults = 1, PPC970_Unit = 2 in { // Stores.
Chris Lattner48b61a72006-03-28 00:40:33 +0000149def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, memrr:$dst),
150 "stvebx $rS, $dst", LdStGeneral,
151 [(int_ppc_altivec_stvebx VRRC:$rS, xoaddr:$dst)]>;
152def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, memrr:$dst),
153 "stvehx $rS, $dst", LdStGeneral,
154 [(int_ppc_altivec_stvehx VRRC:$rS, xoaddr:$dst)]>;
155def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, memrr:$dst),
156 "stvewx $rS, $dst", LdStGeneral,
157 [(int_ppc_altivec_stvewx VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000158def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
159 "stvx $rS, $dst", LdStGeneral,
Chris Lattnerecc219b2006-03-28 02:29:37 +0000160 [(int_ppc_altivec_stvx VRRC:$rS, xoaddr:$dst)]>;
161def STVXL : XForm_8<31, 487, (ops VRRC:$rS, memrr:$dst),
162 "stvxl $rS, $dst", LdStGeneral,
163 [(int_ppc_altivec_stvxl VRRC:$rS, xoaddr:$dst)]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000164}
165
166let PPC970_Unit = 5 in { // VALU Operations.
167// VA-Form instructions. 3-input AltiVec ops.
168def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
169 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
170 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
171 VRRC:$vB))]>,
172 Requires<[FPContractions]>;
173def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
174 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
175 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
176 VRRC:$vB)))]>,
177 Requires<[FPContractions]>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000178
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000179def VMHADDSHS : VA1a_Int<32, "vmhaddshs", int_ppc_altivec_vmhaddshs>;
180def VMHRADDSHS : VA1a_Int<33, "vmhraddshs", int_ppc_altivec_vmhraddshs>;
Chris Lattner0d2cf6b2006-04-05 00:49:48 +0000181def VMLADDUHM : VA1a_Int<34, "vmladduhm", int_ppc_altivec_vmladduhm>;
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000182def VPERM : VA1a_Int<43, "vperm", int_ppc_altivec_vperm>;
183def VSEL : VA1a_Int<42, "vsel", int_ppc_altivec_vsel>;
Chris Lattnera9cb4412006-03-31 20:00:35 +0000184
Chris Lattnere7d959c2006-03-26 00:41:48 +0000185def VSLDOI : VAForm_2<44, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, u5imm:$SH),
186 "vsldoi $vD, $vA, $vB, $SH", VecFP,
187 [(set VRRC:$vD,
188 (int_ppc_altivec_vsldoi VRRC:$vA, VRRC:$vB,
189 imm:$SH))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000190
191// VX-Form instructions. AltiVec arithmetic ops.
192def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
193 "vaddfp $vD, $vA, $vB", VecFP,
194 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000195
196def VADDUBM : VXForm_1<0, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
197 "vaddubm $vD, $vA, $vB", VecGeneral,
198 [(set VRRC:$vD, (add (v16i8 VRRC:$vA), VRRC:$vB))]>;
199def VADDUHM : VXForm_1<64, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
200 "vadduhm $vD, $vA, $vB", VecGeneral,
201 [(set VRRC:$vD, (add (v8i16 VRRC:$vA), VRRC:$vB))]>;
202def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
203 "vadduwm $vD, $vA, $vB", VecGeneral,
204 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
205
Chris Lattner348ba3f2006-03-31 22:41:56 +0000206def VADDCUW : VX1_Int<384, "vaddcuw", int_ppc_altivec_vaddcuw>;
207def VADDSBS : VX1_Int<768, "vaddsbs", int_ppc_altivec_vaddsbs>;
208def VADDSHS : VX1_Int<832, "vaddshs", int_ppc_altivec_vaddshs>;
209def VADDSWS : VX1_Int<896, "vaddsws", int_ppc_altivec_vaddsws>;
210def VADDUBS : VX1_Int<512, "vaddubs", int_ppc_altivec_vaddubs>;
211def VADDUHS : VX1_Int<576, "vadduhs", int_ppc_altivec_vadduhs>;
212def VADDUWS : VX1_Int<640, "vadduws", int_ppc_altivec_vadduws>;
Chris Lattner5d729072006-03-26 02:39:02 +0000213
Chris Lattner348ba3f2006-03-31 22:41:56 +0000214
Chris Lattner2430a5f2006-03-25 22:16:05 +0000215def VAND : VXForm_1<1028, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
216 "vand $vD, $vA, $vB", VecFP,
217 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), VRRC:$vB))]>;
218def VANDC : VXForm_1<1092, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
219 "vandc $vD, $vA, $vB", VecFP,
Chris Lattneraf9136b2006-03-25 23:10:40 +0000220 [(set VRRC:$vD, (and (v4i32 VRRC:$vA), (vnot VRRC:$vB)))]>;
Chris Lattner2430a5f2006-03-25 22:16:05 +0000221
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000222def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
223 "vcfsx $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000224 [(set VRRC:$vD,
225 (int_ppc_altivec_vcfsx VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000226def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
227 "vcfux $vD, $vB, $UIMM", VecFP,
Chris Lattner984f38b2006-03-25 08:01:02 +0000228 [(set VRRC:$vD,
229 (int_ppc_altivec_vcfux VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000230def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
231 "vctsxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000232 [(set VRRC:$vD,
233 (int_ppc_altivec_vctsxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000234def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
235 "vctuxs $vD, $vB, $UIMM", VecFP,
Chris Lattnera046d4a2006-04-04 23:25:02 +0000236 [(set VRRC:$vD,
237 (int_ppc_altivec_vctuxs VRRC:$vB, imm:$UIMM))]>;
Chris Lattner348ba3f2006-03-31 22:41:56 +0000238def VEXPTEFP : VX2_Int<394, "vexptefp", int_ppc_altivec_vexptefp>;
239def VLOGEFP : VX2_Int<458, "vlogefp", int_ppc_altivec_vlogefp>;
240
Chris Lattner3f0b7ff2006-04-04 23:14:00 +0000241def VAVGSB : VX1_Int<1282, "vavgsb", int_ppc_altivec_vavgsb>;
242def VAVGSH : VX1_Int<1346, "vavgsh", int_ppc_altivec_vavgsh>;
243def VAVGSW : VX1_Int<1410, "vavgsw", int_ppc_altivec_vavgsw>;
244def VAVGUB : VX1_Int<1026, "vavgub", int_ppc_altivec_vavgub>;
245def VAVGUH : VX1_Int<1090, "vavguh", int_ppc_altivec_vavguh>;
246def VAVGUW : VX1_Int<1154, "vavguw", int_ppc_altivec_vavguw>;
247
Chris Lattnerc461a512006-04-03 15:58:28 +0000248def VMAXFP : VX1_Int<1034, "vmaxfp", int_ppc_altivec_vmaxfp>;
249def VMAXSB : VX1_Int< 258, "vmaxsb", int_ppc_altivec_vmaxsb>;
250def VMAXSH : VX1_Int< 322, "vmaxsh", int_ppc_altivec_vmaxsh>;
251def VMAXSW : VX1_Int< 386, "vmaxsw", int_ppc_altivec_vmaxsw>;
252def VMAXUB : VX1_Int< 2, "vmaxub", int_ppc_altivec_vmaxub>;
253def VMAXUH : VX1_Int< 66, "vmaxuh", int_ppc_altivec_vmaxuh>;
254def VMAXUW : VX1_Int< 130, "vmaxuw", int_ppc_altivec_vmaxuw>;
255def VMINFP : VX1_Int<1098, "vminfp", int_ppc_altivec_vminfp>;
256def VMINSB : VX1_Int< 770, "vminsb", int_ppc_altivec_vminsb>;
257def VMINSH : VX1_Int< 834, "vminsh", int_ppc_altivec_vminsh>;
258def VMINSW : VX1_Int< 896, "vminsw", int_ppc_altivec_vminsw>;
259def VMINUB : VX1_Int< 514, "vminub", int_ppc_altivec_vminub>;
260def VMINUH : VX1_Int< 578, "vminuh", int_ppc_altivec_vminuh>;
261def VMINUW : VX1_Int< 642, "vminuw", int_ppc_altivec_vminuw>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000262
Chris Lattner72e241c2006-04-04 23:43:56 +0000263def VMRGHB : VX1_Int<12 , "vmrghb", int_ppc_altivec_vmrghb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000264def VMRGHH : VX1_Int<76 , "vmrghh", int_ppc_altivec_vmrghh>;
265def VMRGHW : VX1_Int<140, "vmrghw", int_ppc_altivec_vmrghw>;
Chris Lattner72e241c2006-04-04 23:43:56 +0000266def VMRGLB : VX1_Int<268, "vmrglb", int_ppc_altivec_vmrglb>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000267def VMRGLH : VX1_Int<332, "vmrglh", int_ppc_altivec_vmrglh>;
268def VMRGLW : VX1_Int<396, "vmrglw", int_ppc_altivec_vmrglw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000269
Chris Lattnerb5c4d172006-03-31 21:57:36 +0000270def VMSUMMBM : VA1a_Int<37, "vmsummbm", int_ppc_altivec_vmsummbm>;
271def VMSUMSHM : VA1a_Int<40, "vmsumshm", int_ppc_altivec_vmsumshm>;
272def VMSUMSHS : VA1a_Int<41, "vmsumshs", int_ppc_altivec_vmsumshs>;
273def VMSUMUBM : VA1a_Int<36, "vmsumubm", int_ppc_altivec_vmsumubm>;
274def VMSUMUHM : VA1a_Int<38, "vmsumuhm", int_ppc_altivec_vmsumuhm>;
275def VMSUMUHS : VA1a_Int<39, "vmsumuhs", int_ppc_altivec_vmsumuhs>;
Chris Lattner8768bf62006-03-30 23:39:06 +0000276
Chris Lattner6cea8142006-03-31 22:34:05 +0000277def VMULESB : VX1_Int<776, "vmulesb", int_ppc_altivec_vmulesb>;
278def VMULESH : VX1_Int<840, "vmulesh", int_ppc_altivec_vmulesh>;
279def VMULEUB : VX1_Int<520, "vmuleub", int_ppc_altivec_vmuleub>;
280def VMULEUH : VX1_Int<584, "vmuleuh", int_ppc_altivec_vmuleuh>;
281def VMULOSB : VX1_Int<264, "vmulosb", int_ppc_altivec_vmulosb>;
282def VMULOSH : VX1_Int<328, "vmulosh", int_ppc_altivec_vmulosh>;
283def VMULOUB : VX1_Int< 8, "vmuloub", int_ppc_altivec_vmuloub>;
284def VMULOUH : VX1_Int< 72, "vmulouh", int_ppc_altivec_vmulouh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000285
Chris Lattner6cea8142006-03-31 22:34:05 +0000286def VREFP : VX2_Int<266, "vrefp", int_ppc_altivec_vrefp>;
287def VRFIM : VX2_Int<714, "vrfim", int_ppc_altivec_vrfim>;
288def VRFIN : VX2_Int<522, "vrfin", int_ppc_altivec_vrfin>;
289def VRFIP : VX2_Int<650, "vrfip", int_ppc_altivec_vrfip>;
290def VRFIZ : VX2_Int<586, "vrfiz", int_ppc_altivec_vrfiz>;
291def VRSQRTEFP : VX2_Int<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000292
Chris Lattner6cea8142006-03-31 22:34:05 +0000293def VSUBCUW : VX1_Int<74, "vsubcuw", int_ppc_altivec_vsubcuw>;
Chris Lattner3c4f4e9f2006-03-30 23:21:27 +0000294
295def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
296 "vsubfp $vD, $vA, $vB", VecGeneral,
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000297 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner5d729072006-03-26 02:39:02 +0000298def VSUBUBM : VXForm_1<1024, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
299 "vsububm $vD, $vA, $vB", VecGeneral,
300 [(set VRRC:$vD, (sub (v16i8 VRRC:$vA), VRRC:$vB))]>;
301def VSUBUHM : VXForm_1<1088, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
302 "vsubuhm $vD, $vA, $vB", VecGeneral,
303 [(set VRRC:$vD, (sub (v8i16 VRRC:$vA), VRRC:$vB))]>;
304def VSUBUWM : VXForm_1<1152, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
305 "vsubuwm $vD, $vA, $vB", VecGeneral,
306 [(set VRRC:$vD, (sub (v4i32 VRRC:$vA), VRRC:$vB))]>;
307
Chris Lattner6cea8142006-03-31 22:34:05 +0000308def VSUBSBS : VX1_Int<1792, "vsubsbs" , int_ppc_altivec_vsubsbs>;
309def VSUBSHS : VX1_Int<1856, "vsubshs" , int_ppc_altivec_vsubshs>;
310def VSUBSWS : VX1_Int<1920, "vsubsws" , int_ppc_altivec_vsubsws>;
311def VSUBUBS : VX1_Int<1536, "vsububs" , int_ppc_altivec_vsububs>;
312def VSUBUHS : VX1_Int<1600, "vsubuhs" , int_ppc_altivec_vsubuhs>;
313def VSUBUWS : VX1_Int<1664, "vsubuws" , int_ppc_altivec_vsubuws>;
314def VSUMSWS : VX1_Int<1928, "vsumsws" , int_ppc_altivec_vsumsws>;
315def VSUM2SWS: VX1_Int<1672, "vsum2sws", int_ppc_altivec_vsum2sws>;
316def VSUM4SBS: VX1_Int<1672, "vsum4sbs", int_ppc_altivec_vsum4sbs>;
317def VSUM4SHS: VX1_Int<1608, "vsum4shs", int_ppc_altivec_vsum4shs>;
318def VSUM4UBS: VX1_Int<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000319
Chris Lattner2430a5f2006-03-25 22:16:05 +0000320def VNOR : VXForm_1<1284, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
321 "vnor $vD, $vA, $vB", VecFP,
Chris Lattner6509ae82006-03-25 23:05:29 +0000322 [(set VRRC:$vD, (vnot (or (v4i32 VRRC:$vA), VRRC:$vB)))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000323def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
324 "vor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000325 [(set VRRC:$vD, (or (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000326def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
327 "vxor $vD, $vA, $vB", VecFP,
Chris Lattner2430a5f2006-03-25 22:16:05 +0000328 [(set VRRC:$vD, (xor (v4i32 VRRC:$vA), VRRC:$vB))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000329
Chris Lattner6cea8142006-03-31 22:34:05 +0000330def VRLB : VX1_Int< 4, "vrlb", int_ppc_altivec_vrlb>;
331def VRLH : VX1_Int< 68, "vrlh", int_ppc_altivec_vrlh>;
332def VRLW : VX1_Int< 132, "vrlw", int_ppc_altivec_vrlw>;
Chris Lattner3827f712006-04-05 01:16:22 +0000333
334def VSL : VX1_Int< 452, "vsl" , int_ppc_altivec_vsl >;
Chris Lattner6cea8142006-03-31 22:34:05 +0000335def VSLO : VX1_Int<1036, "vslo", int_ppc_altivec_vslo>;
336def VSLB : VX1_Int< 260, "vslb", int_ppc_altivec_vslb>;
337def VSLH : VX1_Int< 324, "vslh", int_ppc_altivec_vslh>;
338def VSLW : VX1_Int< 388, "vslw", int_ppc_altivec_vslw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000339
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000340def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
341 "vspltb $vD, $vB, $UIMM", VecPerm,
Chris Lattner684ad772006-04-04 00:05:13 +0000342 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
Chris Lattner7ff7e672006-04-04 17:25:31 +0000343 VSPLTB_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000344def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
345 "vsplth $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000346 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
347 VSPLTH_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000348def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
349 "vspltw $vD, $vB, $UIMM", VecPerm,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000350 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vB), (undef),
351 VSPLTW_shuffle_mask:$UIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000352
Chris Lattner6cea8142006-03-31 22:34:05 +0000353def VSR : VX1_Int< 708, "vsr" , int_ppc_altivec_vsr>;
354def VSRO : VX1_Int<1100, "vsro" , int_ppc_altivec_vsro>;
355def VSRAB : VX1_Int< 772, "vsrab", int_ppc_altivec_vsrab>;
356def VSRAH : VX1_Int< 836, "vsrah", int_ppc_altivec_vsrah>;
357def VSRAW : VX1_Int< 900, "vsraw", int_ppc_altivec_vsraw>;
358def VSRB : VX1_Int< 516, "vsrb" , int_ppc_altivec_vsrb>;
359def VSRH : VX1_Int< 580, "vsrh" , int_ppc_altivec_vsrh>;
360def VSRW : VX1_Int< 644, "vsrw" , int_ppc_altivec_vsrw>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000361
362
Chris Lattnereeaf72a2006-03-27 03:28:57 +0000363def VSPLTISB : VXForm_3<780, (ops VRRC:$vD, s5imm:$SIMM),
364 "vspltisb $vD, $SIMM", VecPerm,
365 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
366def VSPLTISH : VXForm_3<844, (ops VRRC:$vD, s5imm:$SIMM),
367 "vspltish $vD, $SIMM", VecPerm,
368 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
369def VSPLTISW : VXForm_3<908, (ops VRRC:$vD, s5imm:$SIMM),
370 "vspltisw $vD, $SIMM", VecPerm,
371 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000372
Chris Lattner30a6aba2006-03-30 23:07:36 +0000373// Vector Pack.
Chris Lattner6cea8142006-03-31 22:34:05 +0000374def VPKPX : VX1_Int<782, "vpkpx", int_ppc_altivec_vpkpx>;
375def VPKSHSS : VX1_Int<398, "vpkshss", int_ppc_altivec_vpkshss>;
376def VPKSHUS : VX1_Int<270, "vpkshus", int_ppc_altivec_vpkshus>;
377def VPKSWSS : VX1_Int<462, "vpkswss", int_ppc_altivec_vpkswss>;
378def VPKSWUS : VX1_Int<334, "vpkswus", int_ppc_altivec_vpkswus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000379def VPKUHUM : VXForm_1<14, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
380 "vpkuhum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000381 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
382 VRRC:$vB, VPKUHUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000383def VPKUHUS : VX1_Int<142, "vpkuhus", int_ppc_altivec_vpkuhus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000384def VPKUWUM : VXForm_1<78, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
385 "vpkuwum $vD, $vA, $vB", VecFP,
Chris Lattnerddb739e2006-04-06 17:23:16 +0000386 [(set VRRC:$vD, (vector_shuffle (v16i8 VRRC:$vA),
387 VRRC:$vB, VPKUWUM_shuffle_mask))]>;
Chris Lattner6cea8142006-03-31 22:34:05 +0000388def VPKUWUS : VX1_Int<206, "vpkuwus", int_ppc_altivec_vpkuwus>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000389
390// Vector Unpack.
Chris Lattner348ba3f2006-03-31 22:41:56 +0000391def VUPKHPX : VX2_Int<846, "vupkhpx", int_ppc_altivec_vupkhpx>;
392def VUPKHSB : VX2_Int<526, "vupkhsb", int_ppc_altivec_vupkhsb>;
393def VUPKHSH : VX2_Int<590, "vupkhsh", int_ppc_altivec_vupkhsh>;
394def VUPKLPX : VX2_Int<974, "vupklpx", int_ppc_altivec_vupklpx>;
395def VUPKLSB : VX2_Int<654, "vupklsb", int_ppc_altivec_vupklsb>;
396def VUPKLSH : VX2_Int<718, "vupklsh", int_ppc_altivec_vupklsh>;
Chris Lattner30a6aba2006-03-30 23:07:36 +0000397
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000398
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000399// Altivec Comparisons.
400
Chris Lattner5f7b0192006-03-31 05:32:57 +0000401class VCMP<bits<10> xo, string asmstr, ValueType Ty>
402 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
403 [(set VRRC:$vD, (Ty (PPCvcmp VRRC:$vA, VRRC:$vB, xo)))]>;
404class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
405 : VXRForm_1<xo, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), asmstr, VecFPCompare,
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 [(set VRRC:$vD, (Ty (PPCvcmp_o VRRC:$vA, VRRC:$vB, xo)))]> {
407 let Defs = [CR6];
408 let RC = 1;
409}
Chris Lattner5f7b0192006-03-31 05:32:57 +0000410
411// f32 element comparisons.0
412def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
413def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
414def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
415def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
416def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
417def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
418def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
419def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000420
421// i8 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000422def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
423def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
424def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
425def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
426def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
427def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000428
429// i16 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000430def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
431def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
432def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
433def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
434def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
435def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000436
437// i32 element comparisons.
Chris Lattner5f7b0192006-03-31 05:32:57 +0000438def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
439def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
440def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
441def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
442def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
443def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattnerb8a45c22006-03-26 04:57:17 +0000444
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000445def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
446 "vxor $vD, $vD, $vD", VecFP,
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000447 [(set VRRC:$vD, (v4f32 immAllZerosV))]>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000448}
449
450//===----------------------------------------------------------------------===//
451// Additional Altivec Patterns
452//
453
Chris Lattnerd8242b42006-04-05 22:27:14 +0000454// DS* intrinsics.
455def : Pat<(int_ppc_altivec_dss imm:$STRM), (DSS 0, imm:$STRM, 0, 0)>;
456def : Pat<(int_ppc_altivec_dssall), (DSS 1, 0, 0, 0)>;
457def : Pat<(int_ppc_altivec_dst GPRC:$rA, GPRC:$rB, imm:$STRM),
458 (DST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
459def : Pat<(int_ppc_altivec_dstt GPRC:$rA, GPRC:$rB, imm:$STRM),
460 (DST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
461def : Pat<(int_ppc_altivec_dstst GPRC:$rA, GPRC:$rB, imm:$STRM),
462 (DSTST 0, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
463def : Pat<(int_ppc_altivec_dststt GPRC:$rA, GPRC:$rB, imm:$STRM),
464 (DSTST 1, imm:$STRM, GPRC:$rA, GPRC:$rB)>;
465
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000466// Undef/Zero.
467def : Pat<(v16i8 (undef)), (v16i8 (IMPLICIT_DEF_VRRC))>;
468def : Pat<(v8i16 (undef)), (v8i16 (IMPLICIT_DEF_VRRC))>;
469def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000470def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0))>;
471def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0))>;
472def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000473
474// Loads.
475def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
476def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
477def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000478def : Pat<(v4f32 (load xoaddr:$src)), (v4f32 (LVX xoaddr:$src))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000479
480// Stores.
481def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
482 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
483def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
484 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
485def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
486 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerecc219b2006-03-28 02:29:37 +0000487def : Pat<(store (v4f32 VRRC:$rS), xoaddr:$dst),
488 (STVX (v4f32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000489
490// Bit conversions.
491def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
492def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
493def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
494
495def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
496def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
497def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
498
499def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
500def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
501def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
502
503def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
504def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
505def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
506
507// Immediate vector formation with vsplti*.
508def : Pat<(v16i8 vecspltisb:$invec), (v16i8 (VSPLTISB vecspltisb:$invec))>;
509def : Pat<(v16i8 vecspltish:$invec), (v16i8 (VSPLTISH vecspltish:$invec))>;
510def : Pat<(v16i8 vecspltisw:$invec), (v16i8 (VSPLTISW vecspltisw:$invec))>;
511
512def : Pat<(v8i16 vecspltisb:$invec), (v8i16 (VSPLTISB vecspltisb:$invec))>;
513def : Pat<(v8i16 vecspltish:$invec), (v8i16 (VSPLTISH vecspltish:$invec))>;
514def : Pat<(v8i16 vecspltisw:$invec), (v8i16 (VSPLTISW vecspltisw:$invec))>;
515
516def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
517def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
518def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
519
Chris Lattner2430a5f2006-03-25 22:16:05 +0000520// Logical Operations
Chris Lattnerc3837d42006-04-01 22:41:47 +0000521def : Pat<(v16i8 (vnot VRRC:$vA)), (v16i8 (VNOR VRRC:$vA, VRRC:$vA))>;
522def : Pat<(v8i16 (vnot VRRC:$vA)), (v8i16 (VNOR VRRC:$vA, VRRC:$vA))>;
523def : Pat<(v4i32 (vnot VRRC:$vA)), (v4i32 (VNOR VRRC:$vA, VRRC:$vA))>;
524
Chris Lattner2430a5f2006-03-25 22:16:05 +0000525def : Pat<(v16i8 (and VRRC:$A, VRRC:$B)), (v16i8 (VAND VRRC:$A, VRRC:$B))>;
526def : Pat<(v8i16 (and VRRC:$A, VRRC:$B)), (v8i16 (VAND VRRC:$A, VRRC:$B))>;
527def : Pat<(v16i8 (or VRRC:$A, VRRC:$B)), (v16i8 (VOR VRRC:$A, VRRC:$B))>;
528def : Pat<(v8i16 (or VRRC:$A, VRRC:$B)), (v8i16 (VOR VRRC:$A, VRRC:$B))>;
529def : Pat<(v16i8 (xor VRRC:$A, VRRC:$B)), (v16i8 (VXOR VRRC:$A, VRRC:$B))>;
530def : Pat<(v8i16 (xor VRRC:$A, VRRC:$B)), (v8i16 (VXOR VRRC:$A, VRRC:$B))>;
Chris Lattner6509ae82006-03-25 23:05:29 +0000531def : Pat<(v16i8 (vnot (or VRRC:$A, VRRC:$B))),(v16i8 (VNOR VRRC:$A, VRRC:$B))>;
532def : Pat<(v8i16 (vnot (or VRRC:$A, VRRC:$B))),(v8i16 (VNOR VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000533def : Pat<(v16i8 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000534 (v16i8 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattneraf9136b2006-03-25 23:10:40 +0000535def : Pat<(v8i16 (and VRRC:$A, (vnot VRRC:$B))),
Chris Lattner6509ae82006-03-25 23:05:29 +0000536 (v8i16 (VANDC VRRC:$A, VRRC:$B))>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000537
538def : Pat<(fmul VRRC:$vA, VRRC:$vB),
539 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
540
541// Fused multiply add and multiply sub for packed float. These are represented
542// separately from the real instructions above, for operations that must have
543// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
544def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
545 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
546def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
547 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
548
549def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
550 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
551def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
552 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000553
Chris Lattnera9cb4412006-03-31 20:00:35 +0000554def : Pat<(PPCvperm (v16i8 VRRC:$vA), VRRC:$vB, VRRC:$vC),
555 (v16i8 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;