Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1 | //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Bob Wilson | 656edcf | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 10 | // This file contains a pass that expands pseudo instructions into target |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 11 | // instructions to allow proper scheduling, if-conversion, and other late |
| 12 | // optimizations. This pass should be run after register allocation but before |
Bob Wilson | 656edcf | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 13 | // the post-regalloc scheduling pass. |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
| 17 | #define DEBUG_TYPE "arm-pseudo" |
| 18 | #include "ARM.h" |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 19 | #include "ARMAddressingModes.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 20 | #include "ARMBaseInstrInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 21 | #include "ARMBaseRegisterInfo.h" |
| 22 | #include "ARMMachineFunctionInfo.h" |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 23 | #include "ARMRegisterInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame^] | 27 | #include "llvm/Target/TargetFrameInfo.h" |
Chris Lattner | 4dbbe34 | 2010-07-20 21:17:29 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetRegisterInfo.h" |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 29 | #include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove! |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
| 33 | class ARMExpandPseudo : public MachineFunctionPass { |
| 34 | public: |
| 35 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 36 | ARMExpandPseudo() : MachineFunctionPass(ID) {} |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 37 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 38 | const ARMBaseInstrInfo *TII; |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 39 | const TargetRegisterInfo *TRI; |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 40 | const ARMSubtarget *STI; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 41 | |
| 42 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 43 | |
| 44 | virtual const char *getPassName() const { |
| 45 | return "ARM pseudo instruction expansion pass"; |
| 46 | } |
| 47 | |
| 48 | private: |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 49 | void TransferImpOps(MachineInstr &OldMI, |
| 50 | MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 51 | bool ExpandMBB(MachineBasicBlock &MBB); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 52 | void ExpandVLD(MachineBasicBlock::iterator &MBBI); |
| 53 | void ExpandVST(MachineBasicBlock::iterator &MBBI); |
| 54 | void ExpandLaneOp(MachineBasicBlock::iterator &MBBI); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 55 | void ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
| 56 | unsigned Opc, bool IsExt, unsigned NumRegs); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 57 | }; |
| 58 | char ARMExpandPseudo::ID = 0; |
| 59 | } |
| 60 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 61 | /// TransferImpOps - Transfer implicit operands on the pseudo instruction to |
| 62 | /// the instructions created from the expansion. |
| 63 | void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI, |
| 64 | MachineInstrBuilder &UseMI, |
| 65 | MachineInstrBuilder &DefMI) { |
| 66 | const TargetInstrDesc &Desc = OldMI.getDesc(); |
| 67 | for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands(); |
| 68 | i != e; ++i) { |
| 69 | const MachineOperand &MO = OldMI.getOperand(i); |
| 70 | assert(MO.isReg() && MO.getReg()); |
| 71 | if (MO.isUse()) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 72 | UseMI.addOperand(MO); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 73 | else |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 74 | DefMI.addOperand(MO); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 75 | } |
| 76 | } |
| 77 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 78 | namespace { |
| 79 | // Constants for register spacing in NEON load/store instructions. |
| 80 | // For quad-register load-lane and store-lane pseudo instructors, the |
| 81 | // spacing is initially assumed to be EvenDblSpc, and that is changed to |
| 82 | // OddDblSpc depending on the lane number operand. |
| 83 | enum NEONRegSpacing { |
| 84 | SingleSpc, |
| 85 | EvenDblSpc, |
| 86 | OddDblSpc |
| 87 | }; |
| 88 | |
| 89 | // Entries for NEON load/store information table. The table is sorted by |
| 90 | // PseudoOpc for fast binary-search lookups. |
| 91 | struct NEONLdStTableEntry { |
| 92 | unsigned PseudoOpc; |
| 93 | unsigned RealOpc; |
| 94 | bool IsLoad; |
| 95 | bool HasWriteBack; |
| 96 | NEONRegSpacing RegSpacing; |
| 97 | unsigned char NumRegs; // D registers loaded or stored |
| 98 | unsigned char RegElts; // elements per D register; used for lane ops |
| 99 | |
| 100 | // Comparison methods for binary search of the table. |
| 101 | bool operator<(const NEONLdStTableEntry &TE) const { |
| 102 | return PseudoOpc < TE.PseudoOpc; |
| 103 | } |
| 104 | friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) { |
| 105 | return TE.PseudoOpc < PseudoOpc; |
| 106 | } |
Chandler Carruth | 100c267 | 2010-10-23 08:10:43 +0000 | [diff] [blame] | 107 | friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc, |
| 108 | const NEONLdStTableEntry &TE) { |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 109 | return PseudoOpc < TE.PseudoOpc; |
| 110 | } |
| 111 | }; |
| 112 | } |
| 113 | |
| 114 | static const NEONLdStTableEntry NEONLdStTable[] = { |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 115 | { ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 116 | { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 117 | { ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 118 | { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 119 | { ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 }, |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 120 | { ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 }, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 121 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 122 | { ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 }, |
| 123 | { ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 }, |
| 124 | { ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 }, |
| 125 | { ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 }, |
| 126 | |
| 127 | { ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 }, |
| 128 | { ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 }, |
| 129 | { ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 }, |
| 130 | { ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 }, |
| 131 | { ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 }, |
| 132 | { ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 }, |
| 133 | { ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 }, |
| 134 | { ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 }, |
| 135 | |
| 136 | { ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 }, |
| 137 | { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 }, |
| 138 | { ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 }, |
| 139 | { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 }, |
| 140 | { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 }, |
| 141 | { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 }, |
| 142 | { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 }, |
| 143 | { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 }, |
| 144 | { ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 }, |
| 145 | { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 }, |
| 146 | |
| 147 | { ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 }, |
| 148 | { ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 }, |
| 149 | { ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 }, |
| 150 | { ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 }, |
| 151 | { ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 }, |
| 152 | { ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 }, |
| 153 | |
| 154 | { ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 }, |
| 155 | { ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 }, |
| 156 | { ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 }, |
| 157 | { ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 }, |
| 158 | { ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 }, |
| 159 | { ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 }, |
| 160 | |
| 161 | { ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 }, |
| 162 | { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 }, |
| 163 | { ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 }, |
| 164 | { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 }, |
| 165 | { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 }, |
| 166 | { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 }, |
| 167 | { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 }, |
| 168 | { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 }, |
| 169 | { ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 }, |
| 170 | { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 }, |
| 171 | |
| 172 | { ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 }, |
| 173 | { ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 }, |
| 174 | { ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 }, |
| 175 | { ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 }, |
| 176 | { ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 }, |
| 177 | { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 }, |
| 178 | |
| 179 | { ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 }, |
| 180 | { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 }, |
| 181 | { ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 }, |
| 182 | { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 }, |
| 183 | { ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 }, |
| 184 | { ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 }, |
| 185 | |
| 186 | { ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 }, |
| 187 | { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 }, |
| 188 | { ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 }, |
| 189 | { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 }, |
| 190 | { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 }, |
| 191 | { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 }, |
| 192 | { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 }, |
| 193 | { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 }, |
| 194 | { ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 }, |
| 195 | { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 }, |
| 196 | |
| 197 | { ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 }, |
| 198 | { ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 }, |
| 199 | { ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 }, |
| 200 | { ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 }, |
| 201 | { ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 }, |
| 202 | { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 }, |
| 203 | |
| 204 | { ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 }, |
| 205 | { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 }, |
| 206 | { ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 }, |
| 207 | { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 }, |
| 208 | { ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 }, |
| 209 | { ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 }, |
| 210 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 211 | { ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 }, |
| 212 | { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 }, |
| 213 | { ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 }, |
| 214 | { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 }, |
| 215 | { ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 }, |
| 216 | { ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 }, |
| 217 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 218 | { ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 }, |
| 219 | { ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 }, |
| 220 | { ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 }, |
| 221 | { ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 }, |
| 222 | |
| 223 | { ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 }, |
| 224 | { ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 }, |
| 225 | { ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 }, |
| 226 | { ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 }, |
| 227 | { ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 }, |
| 228 | { ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 }, |
| 229 | { ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 }, |
| 230 | { ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 }, |
| 231 | |
| 232 | { ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 }, |
| 233 | { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 }, |
| 234 | { ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 }, |
| 235 | { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 }, |
| 236 | { ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 }, |
| 237 | { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 }, |
| 238 | { ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4}, |
| 239 | { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4}, |
| 240 | { ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2}, |
| 241 | { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2}, |
| 242 | |
| 243 | { ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 }, |
| 244 | { ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 }, |
| 245 | { ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 }, |
| 246 | { ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 }, |
| 247 | { ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 }, |
| 248 | { ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 }, |
| 249 | |
| 250 | { ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 }, |
| 251 | { ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 }, |
| 252 | { ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 }, |
| 253 | { ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 }, |
| 254 | { ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 }, |
| 255 | { ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 }, |
| 256 | |
| 257 | { ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 }, |
| 258 | { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 }, |
| 259 | { ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 }, |
| 260 | { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 }, |
| 261 | { ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 }, |
| 262 | { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 }, |
| 263 | { ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4}, |
| 264 | { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4}, |
| 265 | { ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2}, |
| 266 | { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2}, |
| 267 | |
| 268 | { ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 }, |
| 269 | { ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 }, |
| 270 | { ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 }, |
| 271 | { ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 }, |
| 272 | { ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 }, |
| 273 | { ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 }, |
| 274 | |
| 275 | { ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 }, |
| 276 | { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 }, |
| 277 | { ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 }, |
| 278 | { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 }, |
| 279 | { ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 }, |
| 280 | { ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 }, |
| 281 | |
| 282 | { ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 }, |
| 283 | { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 }, |
| 284 | { ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 }, |
| 285 | { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 }, |
| 286 | { ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 }, |
| 287 | { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 }, |
| 288 | { ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4}, |
| 289 | { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4}, |
| 290 | { ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2}, |
| 291 | { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2}, |
| 292 | |
| 293 | { ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 }, |
| 294 | { ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 }, |
| 295 | { ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 }, |
| 296 | { ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 }, |
| 297 | { ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 }, |
| 298 | { ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 }, |
| 299 | |
| 300 | { ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 }, |
| 301 | { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 }, |
| 302 | { ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 }, |
| 303 | { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 }, |
| 304 | { ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 }, |
| 305 | { ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 } |
| 306 | }; |
| 307 | |
| 308 | /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON |
| 309 | /// load or store pseudo instruction. |
| 310 | static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) { |
| 311 | unsigned NumEntries = array_lengthof(NEONLdStTable); |
| 312 | |
| 313 | #ifndef NDEBUG |
| 314 | // Make sure the table is sorted. |
| 315 | static bool TableChecked = false; |
| 316 | if (!TableChecked) { |
| 317 | for (unsigned i = 0; i != NumEntries-1; ++i) |
| 318 | assert(NEONLdStTable[i] < NEONLdStTable[i+1] && |
| 319 | "NEONLdStTable is not sorted!"); |
| 320 | TableChecked = true; |
| 321 | } |
| 322 | #endif |
| 323 | |
| 324 | const NEONLdStTableEntry *I = |
| 325 | std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode); |
| 326 | if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode) |
| 327 | return I; |
| 328 | return NULL; |
| 329 | } |
| 330 | |
| 331 | /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register, |
| 332 | /// corresponding to the specified register spacing. Not all of the results |
| 333 | /// are necessarily valid, e.g., a Q register only has 2 D subregisters. |
| 334 | static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc, |
| 335 | const TargetRegisterInfo *TRI, unsigned &D0, |
| 336 | unsigned &D1, unsigned &D2, unsigned &D3) { |
| 337 | if (RegSpc == SingleSpc) { |
| 338 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 339 | D1 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 340 | D2 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 341 | D3 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 342 | } else if (RegSpc == EvenDblSpc) { |
| 343 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 344 | D1 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 345 | D2 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 346 | D3 = TRI->getSubReg(Reg, ARM::dsub_6); |
| 347 | } else { |
| 348 | assert(RegSpc == OddDblSpc && "unknown register spacing"); |
| 349 | D0 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 350 | D1 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 351 | D2 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 352 | D3 = TRI->getSubReg(Reg, ARM::dsub_7); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 353 | } |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 354 | } |
| 355 | |
Bob Wilson | 82a9c84 | 2010-09-02 16:17:29 +0000 | [diff] [blame] | 356 | /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register |
| 357 | /// operands to real VLD instructions with D register operands. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 358 | void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 359 | MachineInstr &MI = *MBBI; |
| 360 | MachineBasicBlock &MBB = *MI.getParent(); |
| 361 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 362 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 363 | assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
| 364 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 365 | unsigned NumRegs = TableEntry->NumRegs; |
| 366 | |
| 367 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 368 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 369 | unsigned OpIdx = 0; |
| 370 | |
| 371 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 372 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
| 373 | unsigned D0, D1, D2, D3; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 374 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 375 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 376 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 377 | if (NumRegs > 2) |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 378 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 379 | if (NumRegs > 3) |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 380 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 381 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 382 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 383 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 384 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 385 | // Copy the addrmode6 operands. |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 386 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 387 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 388 | // Copy the am6offset operand. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 389 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 390 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 391 | |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 392 | // For an instruction writing double-spaced subregs, the pseudo instruction |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 393 | // has an extra operand that is a use of the super-register. Record the |
| 394 | // operand index and skip over it. |
| 395 | unsigned SrcOpIdx = 0; |
| 396 | if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc) |
| 397 | SrcOpIdx = OpIdx++; |
| 398 | |
| 399 | // Copy the predicate operands. |
| 400 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 401 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 402 | |
| 403 | // Copy the super-register source operand used for double-spaced subregs over |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 404 | // to the new instruction as an implicit operand. |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 405 | if (SrcOpIdx != 0) { |
| 406 | MachineOperand MO = MI.getOperand(SrcOpIdx); |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 407 | MO.setImplicit(true); |
| 408 | MIB.addOperand(MO); |
| 409 | } |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 410 | // Add an implicit def for the super-register. |
| 411 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
Bob Wilson | 19d644d | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 412 | TransferImpOps(MI, MIB, MIB); |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 413 | MI.eraseFromParent(); |
| 414 | } |
| 415 | |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 416 | /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register |
| 417 | /// operands to real VST instructions with D register operands. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 418 | void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 419 | MachineInstr &MI = *MBBI; |
| 420 | MachineBasicBlock &MBB = *MI.getParent(); |
| 421 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 422 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 423 | assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
| 424 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 425 | unsigned NumRegs = TableEntry->NumRegs; |
| 426 | |
| 427 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 428 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 429 | unsigned OpIdx = 0; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 430 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 431 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 432 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 433 | // Copy the addrmode6 operands. |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 434 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 435 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 436 | // Copy the am6offset operand. |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 437 | if (TableEntry->HasWriteBack) |
Bob Wilson | 63569c9 | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 438 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 439 | |
| 440 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 441 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 442 | unsigned D0, D1, D2, D3; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 443 | GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 444 | MIB.addReg(D0).addReg(D1); |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 445 | if (NumRegs > 2) |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 446 | MIB.addReg(D2); |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 447 | if (NumRegs > 3) |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 448 | MIB.addReg(D3); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 449 | |
| 450 | // Copy the predicate operands. |
| 451 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 452 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 453 | |
Bob Wilson | 7e70197 | 2010-08-30 18:10:48 +0000 | [diff] [blame] | 454 | if (SrcIsKill) |
| 455 | // Add an implicit kill for the super-reg. |
| 456 | (*MIB).addRegisterKilled(SrcReg, TRI, true); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 457 | TransferImpOps(MI, MIB, MIB); |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 458 | MI.eraseFromParent(); |
| 459 | } |
| 460 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 461 | /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ |
| 462 | /// register operands to real instructions with D register operands. |
| 463 | void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) { |
| 464 | MachineInstr &MI = *MBBI; |
| 465 | MachineBasicBlock &MBB = *MI.getParent(); |
| 466 | |
| 467 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 468 | assert(TableEntry && "NEONLdStTable lookup failed"); |
| 469 | NEONRegSpacing RegSpc = TableEntry->RegSpacing; |
| 470 | unsigned NumRegs = TableEntry->NumRegs; |
| 471 | unsigned RegElts = TableEntry->RegElts; |
| 472 | |
| 473 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 474 | TII->get(TableEntry->RealOpc)); |
| 475 | unsigned OpIdx = 0; |
| 476 | // The lane operand is always the 3rd from last operand, before the 2 |
| 477 | // predicate operands. |
| 478 | unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm(); |
| 479 | |
| 480 | // Adjust the lane and spacing as needed for Q registers. |
| 481 | assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane"); |
| 482 | if (RegSpc == EvenDblSpc && Lane >= RegElts) { |
| 483 | RegSpc = OddDblSpc; |
| 484 | Lane -= RegElts; |
| 485 | } |
| 486 | assert(Lane < RegElts && "out of range lane for VLD/VST-lane"); |
| 487 | |
Bob Wilson | fe3ac08 | 2010-09-14 21:12:05 +0000 | [diff] [blame] | 488 | unsigned D0, D1, D2, D3; |
| 489 | unsigned DstReg = 0; |
| 490 | bool DstIsDead = false; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 491 | if (TableEntry->IsLoad) { |
| 492 | DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 493 | DstReg = MI.getOperand(OpIdx++).getReg(); |
| 494 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 495 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 496 | if (NumRegs > 1) |
| 497 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 498 | if (NumRegs > 2) |
| 499 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
| 500 | if (NumRegs > 3) |
| 501 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
| 502 | } |
| 503 | |
| 504 | if (TableEntry->HasWriteBack) |
| 505 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 506 | |
| 507 | // Copy the addrmode6 operands. |
| 508 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 509 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 510 | // Copy the am6offset operand. |
| 511 | if (TableEntry->HasWriteBack) |
| 512 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 513 | |
| 514 | // Grab the super-register source. |
| 515 | MachineOperand MO = MI.getOperand(OpIdx++); |
| 516 | if (!TableEntry->IsLoad) |
| 517 | GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3); |
| 518 | |
| 519 | // Add the subregs as sources of the new instruction. |
| 520 | unsigned SrcFlags = (getUndefRegState(MO.isUndef()) | |
| 521 | getKillRegState(MO.isKill())); |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 522 | MIB.addReg(D0, SrcFlags); |
| 523 | if (NumRegs > 1) |
| 524 | MIB.addReg(D1, SrcFlags); |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 525 | if (NumRegs > 2) |
| 526 | MIB.addReg(D2, SrcFlags); |
| 527 | if (NumRegs > 3) |
| 528 | MIB.addReg(D3, SrcFlags); |
| 529 | |
| 530 | // Add the lane number operand. |
| 531 | MIB.addImm(Lane); |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 532 | OpIdx += 1; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 533 | |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 534 | // Copy the predicate operands. |
| 535 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 536 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 537 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 538 | // Copy the super-register source to be an implicit source. |
| 539 | MO.setImplicit(true); |
| 540 | MIB.addOperand(MO); |
| 541 | if (TableEntry->IsLoad) |
| 542 | // Add an implicit def for the super-register. |
| 543 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 544 | TransferImpOps(MI, MIB, MIB); |
| 545 | MI.eraseFromParent(); |
| 546 | } |
| 547 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 548 | /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ |
| 549 | /// register operands to real instructions with D register operands. |
| 550 | void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
| 551 | unsigned Opc, bool IsExt, unsigned NumRegs) { |
| 552 | MachineInstr &MI = *MBBI; |
| 553 | MachineBasicBlock &MBB = *MI.getParent(); |
| 554 | |
| 555 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc)); |
| 556 | unsigned OpIdx = 0; |
| 557 | |
| 558 | // Transfer the destination register operand. |
| 559 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 560 | if (IsExt) |
| 561 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 562 | |
| 563 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 564 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
| 565 | unsigned D0, D1, D2, D3; |
| 566 | GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3); |
| 567 | MIB.addReg(D0).addReg(D1); |
| 568 | if (NumRegs > 2) |
| 569 | MIB.addReg(D2); |
| 570 | if (NumRegs > 3) |
| 571 | MIB.addReg(D3); |
| 572 | |
| 573 | // Copy the other source register operand. |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 574 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 575 | |
Bob Wilson | 823611b | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 576 | // Copy the predicate operands. |
| 577 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 578 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 579 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 580 | if (SrcIsKill) |
| 581 | // Add an implicit kill for the super-reg. |
| 582 | (*MIB).addRegisterKilled(SrcReg, TRI, true); |
| 583 | TransferImpOps(MI, MIB, MIB); |
| 584 | MI.eraseFromParent(); |
| 585 | } |
| 586 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 587 | bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) { |
| 588 | bool Modified = false; |
| 589 | |
| 590 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 591 | while (MBBI != E) { |
| 592 | MachineInstr &MI = *MBBI; |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 593 | MachineBasicBlock::iterator NMBBI = llvm::next(MBBI); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 594 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 595 | bool ModifiedOp = true; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 596 | unsigned Opcode = MI.getOpcode(); |
| 597 | switch (Opcode) { |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 598 | default: |
| 599 | ModifiedOp = false; |
| 600 | break; |
| 601 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 602 | case ARM::Int_eh_sjlj_dispatchsetup: { |
| 603 | MachineFunction &MF = *MI.getParent()->getParent(); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame^] | 604 | const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo(); |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 605 | const ARMBaseInstrInfo *AII = |
| 606 | static_cast<const ARMBaseInstrInfo*>(TII); |
| 607 | const ARMBaseRegisterInfo &RI = AII->getRegisterInfo(); |
| 608 | // For functions using a base pointer, we rematerialize it (via the frame |
| 609 | // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it |
| 610 | // for us. Otherwise, expand to nothing. |
| 611 | if (RI.hasBasePointer(MF)) { |
| 612 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 613 | int32_t NumBytes = AFI->getFramePtrSpillOffset(); |
| 614 | unsigned FramePtr = RI.getFrameRegister(MF); |
Anton Korobeynikov | d0c3817 | 2010-11-18 21:19:35 +0000 | [diff] [blame^] | 615 | assert (TFI->hasFP(MF) && "base pointer without frame pointer?"); |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 616 | |
| 617 | if (AFI->isThumb2Function()) { |
| 618 | llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 619 | FramePtr, -NumBytes, ARMCC::AL, 0, *TII); |
| 620 | } else if (AFI->isThumbFunction()) { |
| 621 | llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6, |
| 622 | FramePtr, -NumBytes, |
| 623 | *TII, RI, MI.getDebugLoc()); |
| 624 | } else { |
| 625 | llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 626 | FramePtr, -NumBytes, ARMCC::AL, 0, |
| 627 | *TII); |
| 628 | } |
Jim Grosbach | 8b95c3e | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 629 | // If there's dynamic realignment, adjust for it. |
Jim Grosbach | b8e67fc | 2010-10-20 01:10:01 +0000 | [diff] [blame] | 630 | if (RI.needsStackRealignment(MF)) { |
Jim Grosbach | 8b95c3e | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 631 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 632 | unsigned MaxAlign = MFI->getMaxAlignment(); |
| 633 | assert (!AFI->isThumb1OnlyFunction()); |
| 634 | // Emit bic r6, r6, MaxAlign |
| 635 | unsigned bicOpc = AFI->isThumbFunction() ? |
| 636 | ARM::t2BICri : ARM::BICri; |
| 637 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 638 | TII->get(bicOpc), ARM::R6) |
| 639 | .addReg(ARM::R6, RegState::Kill) |
| 640 | .addImm(MaxAlign-1))); |
| 641 | } |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 642 | |
| 643 | } |
| 644 | MI.eraseFromParent(); |
| 645 | break; |
| 646 | } |
| 647 | |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 648 | case ARM::MOVsrl_flag: |
| 649 | case ARM::MOVsra_flag: { |
| 650 | // These are just fancy MOVs insructions. |
Duncan Sands | dbbd99f | 2010-10-21 16:06:28 +0000 | [diff] [blame] | 651 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs), |
| 652 | MI.getOperand(0).getReg()) |
| 653 | .addOperand(MI.getOperand(1)) |
| 654 | .addReg(0) |
| 655 | .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr |
| 656 | : ARM_AM::asr), 1))) |
| 657 | .addReg(ARM::CPSR, RegState::Define); |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 658 | MI.eraseFromParent(); |
| 659 | break; |
| 660 | } |
| 661 | case ARM::RRX: { |
| 662 | // This encodes as "MOVs Rd, Rm, rrx |
| 663 | MachineInstrBuilder MIB = |
| 664 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs), |
| 665 | MI.getOperand(0).getReg()) |
| 666 | .addOperand(MI.getOperand(1)) |
| 667 | .addOperand(MI.getOperand(1)) |
| 668 | .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))) |
| 669 | .addReg(0); |
| 670 | TransferImpOps(MI, MIB, MIB); |
| 671 | MI.eraseFromParent(); |
| 672 | break; |
| 673 | } |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 674 | case ARM::tLDRpci_pic: |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 675 | case ARM::t2LDRpci_pic: { |
| 676 | unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic) |
| 677 | ? ARM::tLDRpci : ARM::t2LDRpci; |
| 678 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 679 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 680 | MachineInstrBuilder MIB1 = |
| 681 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 682 | TII->get(NewLdOpc), DstReg) |
| 683 | .addOperand(MI.getOperand(1))); |
| 684 | (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 685 | MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 686 | TII->get(ARM::tPICADD)) |
Bob Wilson | 01b35c2 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 687 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 688 | .addReg(DstReg) |
| 689 | .addOperand(MI.getOperand(2)); |
| 690 | TransferImpOps(MI, MIB1, MIB2); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 691 | MI.eraseFromParent(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 692 | break; |
| 693 | } |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 694 | |
Anton Korobeynikov | 6d1e29d | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 695 | case ARM::MOVi32imm: |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 696 | case ARM::MOVCCi32imm: |
| 697 | case ARM::t2MOVi32imm: |
| 698 | case ARM::t2MOVCCi32imm: { |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 699 | unsigned PredReg = 0; |
| 700 | ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 701 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 702 | bool DstIsDead = MI.getOperand(0).isDead(); |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 703 | bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm; |
| 704 | const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1); |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 705 | MachineInstrBuilder LO16, HI16; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 706 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 707 | if (!STI->hasV6T2Ops() && |
| 708 | (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) { |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 709 | // Expand into a movi + orr. |
| 710 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg); |
| 711 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri)) |
| 712 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 713 | .addReg(DstReg); |
| 714 | |
| 715 | assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!"); |
| 716 | unsigned ImmVal = (unsigned)MO.getImm(); |
| 717 | unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 718 | unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 719 | LO16 = LO16.addImm(SOImmValV1); |
| 720 | HI16 = HI16.addImm(SOImmValV2); |
| 721 | (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 722 | (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 723 | LO16.addImm(Pred).addReg(PredReg).addReg(0); |
| 724 | HI16.addImm(Pred).addReg(PredReg).addReg(0); |
| 725 | TransferImpOps(MI, LO16, HI16); |
| 726 | MI.eraseFromParent(); |
| 727 | break; |
| 728 | } |
| 729 | |
Anton Korobeynikov | 6d1e29d | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 730 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 731 | TII->get(Opcode == ARM::MOVi32imm ? |
| 732 | ARM::MOVi16 : ARM::t2MOVi16), |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 733 | DstReg); |
Anton Korobeynikov | 6d1e29d | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 734 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 735 | TII->get(Opcode == ARM::MOVi32imm ? |
| 736 | ARM::MOVTi16 : ARM::t2MOVTi16)) |
Bob Wilson | 01b35c2 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 737 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 738 | .addReg(DstReg); |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 739 | |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 740 | if (MO.isImm()) { |
| 741 | unsigned Imm = MO.getImm(); |
| 742 | unsigned Lo16 = Imm & 0xffff; |
| 743 | unsigned Hi16 = (Imm >> 16) & 0xffff; |
| 744 | LO16 = LO16.addImm(Lo16); |
| 745 | HI16 = HI16.addImm(Hi16); |
| 746 | } else { |
| 747 | const GlobalValue *GV = MO.getGlobal(); |
| 748 | unsigned TF = MO.getTargetFlags(); |
| 749 | LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16); |
| 750 | HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 751 | } |
Evan Cheng | 4313007 | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 752 | (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 753 | (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 754 | LO16.addImm(Pred).addReg(PredReg); |
| 755 | HI16.addImm(Pred).addReg(PredReg); |
| 756 | TransferImpOps(MI, LO16, HI16); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 757 | MI.eraseFromParent(); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 758 | break; |
| 759 | } |
| 760 | |
| 761 | case ARM::VMOVQQ: { |
| 762 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 763 | bool DstIsDead = MI.getOperand(0).isDead(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 764 | unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0); |
| 765 | unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 766 | unsigned SrcReg = MI.getOperand(1).getReg(); |
| 767 | bool SrcIsKill = MI.getOperand(1).isKill(); |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 768 | unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0); |
| 769 | unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 770 | MachineInstrBuilder Even = |
| 771 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 772 | TII->get(ARM::VMOVQ)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 773 | .addReg(EvenDst, |
Bob Wilson | 01b35c2 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 774 | RegState::Define | getDeadRegState(DstIsDead)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 775 | .addReg(EvenSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 776 | MachineInstrBuilder Odd = |
| 777 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 778 | TII->get(ARM::VMOVQ)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 779 | .addReg(OddDst, |
Bob Wilson | 01b35c2 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 780 | RegState::Define | getDeadRegState(DstIsDead)) |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 781 | .addReg(OddSrc, getKillRegState(SrcIsKill))); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 782 | TransferImpOps(MI, Even, Odd); |
| 783 | MI.eraseFromParent(); |
Bob Wilson | ea606bb | 2010-09-16 00:31:32 +0000 | [diff] [blame] | 784 | break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 785 | } |
| 786 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 787 | case ARM::VLDMQIA: |
| 788 | case ARM::VLDMQDB: { |
| 789 | unsigned NewOpc = (Opcode == ARM::VLDMQIA) ? ARM::VLDMDIA : ARM::VLDMDDB; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 790 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 791 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 792 | unsigned OpIdx = 0; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 793 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 794 | // Grab the Q register destination. |
| 795 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 796 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 797 | |
| 798 | // Copy the source register. |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 799 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 800 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 801 | // Copy the predicate operands. |
| 802 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 803 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 804 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 805 | // Add the destination operands (D subregs). |
| 806 | unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0); |
| 807 | unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1); |
| 808 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 809 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 810 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 811 | // Add an implicit def for the super-register. |
| 812 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 813 | TransferImpOps(MI, MIB, MIB); |
| 814 | MI.eraseFromParent(); |
| 815 | break; |
| 816 | } |
| 817 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 818 | case ARM::VSTMQIA: |
| 819 | case ARM::VSTMQDB: { |
| 820 | unsigned NewOpc = (Opcode == ARM::VSTMQIA) ? ARM::VSTMDIA : ARM::VSTMDDB; |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 821 | MachineInstrBuilder MIB = |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 822 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 823 | unsigned OpIdx = 0; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 824 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 825 | // Grab the Q register source. |
| 826 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 827 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 828 | |
| 829 | // Copy the destination register. |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 830 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 831 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 832 | // Copy the predicate operands. |
| 833 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 834 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 835 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 836 | // Add the source operands (D subregs). |
| 837 | unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 838 | unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
| 839 | MIB.addReg(D0).addReg(D1); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 840 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 841 | if (SrcIsKill) |
| 842 | // Add an implicit kill for the Q register. |
| 843 | (*MIB).addRegisterKilled(SrcReg, TRI, true); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 844 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 845 | TransferImpOps(MI, MIB, MIB); |
| 846 | MI.eraseFromParent(); |
| 847 | break; |
| 848 | } |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 849 | case ARM::VDUPfqf: |
| 850 | case ARM::VDUPfdf:{ |
| 851 | unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd; |
| 852 | MachineInstrBuilder MIB = |
| 853 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
| 854 | unsigned OpIdx = 0; |
| 855 | unsigned SrcReg = MI.getOperand(1).getReg(); |
| 856 | unsigned Lane = getARMRegisterNumbering(SrcReg) & 1; |
| 857 | unsigned DReg = TRI->getMatchingSuperReg(SrcReg, |
| 858 | Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass); |
| 859 | // The lane is [0,1] for the containing DReg superregister. |
| 860 | // Copy the dst/src register operands. |
| 861 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 862 | MIB.addReg(DReg); |
| 863 | ++OpIdx; |
| 864 | // Add the lane select operand. |
| 865 | MIB.addImm(Lane); |
| 866 | // Add the predicate operands. |
| 867 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 868 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 869 | |
| 870 | TransferImpOps(MI, MIB, MIB); |
| 871 | MI.eraseFromParent(); |
| 872 | break; |
| 873 | } |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 874 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 875 | case ARM::VLD1q8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 876 | case ARM::VLD1q16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 877 | case ARM::VLD1q32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 878 | case ARM::VLD1q64Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 879 | case ARM::VLD1q8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 880 | case ARM::VLD1q16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 881 | case ARM::VLD1q32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 882 | case ARM::VLD1q64Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 883 | case ARM::VLD2d8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 884 | case ARM::VLD2d16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 885 | case ARM::VLD2d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 886 | case ARM::VLD2q8Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 887 | case ARM::VLD2q16Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 888 | case ARM::VLD2q32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 889 | case ARM::VLD2d8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 890 | case ARM::VLD2d16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 891 | case ARM::VLD2d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 892 | case ARM::VLD2q8Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 893 | case ARM::VLD2q16Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 894 | case ARM::VLD2q32Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 895 | case ARM::VLD3d8Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 896 | case ARM::VLD3d16Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 897 | case ARM::VLD3d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 898 | case ARM::VLD1d64TPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 899 | case ARM::VLD3d8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 900 | case ARM::VLD3d16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 901 | case ARM::VLD3d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 902 | case ARM::VLD1d64TPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 903 | case ARM::VLD3q8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 904 | case ARM::VLD3q16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 905 | case ARM::VLD3q32Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 906 | case ARM::VLD3q8oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 907 | case ARM::VLD3q16oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 908 | case ARM::VLD3q32oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 909 | case ARM::VLD4d8Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 910 | case ARM::VLD4d16Pseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 911 | case ARM::VLD4d32Pseudo: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 912 | case ARM::VLD1d64QPseudo: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 913 | case ARM::VLD4d8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 914 | case ARM::VLD4d16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 915 | case ARM::VLD4d32Pseudo_UPD: |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 916 | case ARM::VLD1d64QPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 917 | case ARM::VLD4q8Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 918 | case ARM::VLD4q16Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 919 | case ARM::VLD4q32Pseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 920 | case ARM::VLD4q8oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 921 | case ARM::VLD4q16oddPseudo_UPD: |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 922 | case ARM::VLD4q32oddPseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 923 | ExpandVLD(MBBI); |
| 924 | break; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 925 | |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 926 | case ARM::VST1q8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 927 | case ARM::VST1q16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 928 | case ARM::VST1q32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 929 | case ARM::VST1q64Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 930 | case ARM::VST1q8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 931 | case ARM::VST1q16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 932 | case ARM::VST1q32Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 933 | case ARM::VST1q64Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 934 | case ARM::VST2d8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 935 | case ARM::VST2d16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 936 | case ARM::VST2d32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 937 | case ARM::VST2q8Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 938 | case ARM::VST2q16Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 939 | case ARM::VST2q32Pseudo: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 940 | case ARM::VST2d8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 941 | case ARM::VST2d16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 942 | case ARM::VST2d32Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 943 | case ARM::VST2q8Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 944 | case ARM::VST2q16Pseudo_UPD: |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 945 | case ARM::VST2q32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 946 | case ARM::VST3d8Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 947 | case ARM::VST3d16Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 948 | case ARM::VST3d32Pseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 949 | case ARM::VST1d64TPseudo: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 950 | case ARM::VST3d8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 951 | case ARM::VST3d16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 952 | case ARM::VST3d32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 953 | case ARM::VST1d64TPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 954 | case ARM::VST3q8Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 955 | case ARM::VST3q16Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 956 | case ARM::VST3q32Pseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 957 | case ARM::VST3q8oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 958 | case ARM::VST3q16oddPseudo_UPD: |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 959 | case ARM::VST3q32oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 960 | case ARM::VST4d8Pseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 961 | case ARM::VST4d16Pseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 962 | case ARM::VST4d32Pseudo: |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 963 | case ARM::VST1d64QPseudo: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 964 | case ARM::VST4d8Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 965 | case ARM::VST4d16Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 966 | case ARM::VST4d32Pseudo_UPD: |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 967 | case ARM::VST1d64QPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 968 | case ARM::VST4q8Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 969 | case ARM::VST4q16Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 970 | case ARM::VST4q32Pseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 971 | case ARM::VST4q8oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 972 | case ARM::VST4q16oddPseudo_UPD: |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 973 | case ARM::VST4q32oddPseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 974 | ExpandVST(MBBI); |
| 975 | break; |
| 976 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 977 | case ARM::VLD1LNq8Pseudo: |
| 978 | case ARM::VLD1LNq16Pseudo: |
| 979 | case ARM::VLD1LNq32Pseudo: |
| 980 | case ARM::VLD1LNq8Pseudo_UPD: |
| 981 | case ARM::VLD1LNq16Pseudo_UPD: |
| 982 | case ARM::VLD1LNq32Pseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 983 | case ARM::VLD2LNd8Pseudo: |
| 984 | case ARM::VLD2LNd16Pseudo: |
| 985 | case ARM::VLD2LNd32Pseudo: |
| 986 | case ARM::VLD2LNq16Pseudo: |
| 987 | case ARM::VLD2LNq32Pseudo: |
| 988 | case ARM::VLD2LNd8Pseudo_UPD: |
| 989 | case ARM::VLD2LNd16Pseudo_UPD: |
| 990 | case ARM::VLD2LNd32Pseudo_UPD: |
| 991 | case ARM::VLD2LNq16Pseudo_UPD: |
| 992 | case ARM::VLD2LNq32Pseudo_UPD: |
| 993 | case ARM::VLD3LNd8Pseudo: |
| 994 | case ARM::VLD3LNd16Pseudo: |
| 995 | case ARM::VLD3LNd32Pseudo: |
| 996 | case ARM::VLD3LNq16Pseudo: |
| 997 | case ARM::VLD3LNq32Pseudo: |
| 998 | case ARM::VLD3LNd8Pseudo_UPD: |
| 999 | case ARM::VLD3LNd16Pseudo_UPD: |
| 1000 | case ARM::VLD3LNd32Pseudo_UPD: |
| 1001 | case ARM::VLD3LNq16Pseudo_UPD: |
| 1002 | case ARM::VLD3LNq32Pseudo_UPD: |
| 1003 | case ARM::VLD4LNd8Pseudo: |
| 1004 | case ARM::VLD4LNd16Pseudo: |
| 1005 | case ARM::VLD4LNd32Pseudo: |
| 1006 | case ARM::VLD4LNq16Pseudo: |
| 1007 | case ARM::VLD4LNq32Pseudo: |
| 1008 | case ARM::VLD4LNd8Pseudo_UPD: |
| 1009 | case ARM::VLD4LNd16Pseudo_UPD: |
| 1010 | case ARM::VLD4LNd32Pseudo_UPD: |
| 1011 | case ARM::VLD4LNq16Pseudo_UPD: |
| 1012 | case ARM::VLD4LNq32Pseudo_UPD: |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1013 | case ARM::VST1LNq8Pseudo: |
| 1014 | case ARM::VST1LNq16Pseudo: |
| 1015 | case ARM::VST1LNq32Pseudo: |
| 1016 | case ARM::VST1LNq8Pseudo_UPD: |
| 1017 | case ARM::VST1LNq16Pseudo_UPD: |
| 1018 | case ARM::VST1LNq32Pseudo_UPD: |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1019 | case ARM::VST2LNd8Pseudo: |
| 1020 | case ARM::VST2LNd16Pseudo: |
| 1021 | case ARM::VST2LNd32Pseudo: |
| 1022 | case ARM::VST2LNq16Pseudo: |
| 1023 | case ARM::VST2LNq32Pseudo: |
| 1024 | case ARM::VST2LNd8Pseudo_UPD: |
| 1025 | case ARM::VST2LNd16Pseudo_UPD: |
| 1026 | case ARM::VST2LNd32Pseudo_UPD: |
| 1027 | case ARM::VST2LNq16Pseudo_UPD: |
| 1028 | case ARM::VST2LNq32Pseudo_UPD: |
| 1029 | case ARM::VST3LNd8Pseudo: |
| 1030 | case ARM::VST3LNd16Pseudo: |
| 1031 | case ARM::VST3LNd32Pseudo: |
| 1032 | case ARM::VST3LNq16Pseudo: |
| 1033 | case ARM::VST3LNq32Pseudo: |
| 1034 | case ARM::VST3LNd8Pseudo_UPD: |
| 1035 | case ARM::VST3LNd16Pseudo_UPD: |
| 1036 | case ARM::VST3LNd32Pseudo_UPD: |
| 1037 | case ARM::VST3LNq16Pseudo_UPD: |
| 1038 | case ARM::VST3LNq32Pseudo_UPD: |
| 1039 | case ARM::VST4LNd8Pseudo: |
| 1040 | case ARM::VST4LNd16Pseudo: |
| 1041 | case ARM::VST4LNd32Pseudo: |
| 1042 | case ARM::VST4LNq16Pseudo: |
| 1043 | case ARM::VST4LNq32Pseudo: |
| 1044 | case ARM::VST4LNd8Pseudo_UPD: |
| 1045 | case ARM::VST4LNd16Pseudo_UPD: |
| 1046 | case ARM::VST4LNd32Pseudo_UPD: |
| 1047 | case ARM::VST4LNq16Pseudo_UPD: |
| 1048 | case ARM::VST4LNq32Pseudo_UPD: |
| 1049 | ExpandLaneOp(MBBI); |
| 1050 | break; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1051 | |
| 1052 | case ARM::VTBL2Pseudo: |
| 1053 | ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break; |
| 1054 | case ARM::VTBL3Pseudo: |
| 1055 | ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break; |
| 1056 | case ARM::VTBL4Pseudo: |
| 1057 | ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break; |
| 1058 | case ARM::VTBX2Pseudo: |
| 1059 | ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break; |
| 1060 | case ARM::VTBX3Pseudo: |
| 1061 | ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break; |
| 1062 | case ARM::VTBX4Pseudo: |
| 1063 | ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1064 | } |
| 1065 | |
| 1066 | if (ModifiedOp) |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 1067 | Modified = true; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1068 | MBBI = NMBBI; |
| 1069 | } |
| 1070 | |
| 1071 | return Modified; |
| 1072 | } |
| 1073 | |
| 1074 | bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) { |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 1075 | TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); |
Evan Cheng | d929f77 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 1076 | TRI = MF.getTarget().getRegisterInfo(); |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 1077 | STI = &MF.getTarget().getSubtarget<ARMSubtarget>(); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1078 | |
| 1079 | bool Modified = false; |
| 1080 | for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E; |
| 1081 | ++MFI) |
| 1082 | Modified |= ExpandMBB(*MFI); |
| 1083 | return Modified; |
| 1084 | } |
| 1085 | |
| 1086 | /// createARMExpandPseudoPass - returns an instance of the pseudo instruction |
| 1087 | /// expansion pass. |
| 1088 | FunctionPass *llvm::createARMExpandPseudoPass() { |
| 1089 | return new ARMExpandPseudo(); |
| 1090 | } |