blob: e07529d708e84daa2e759320448624ac2590805d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
13//===----------------------------------------------------------------------===//
14
15// Include all information about LLVM intrinsics.
16include "llvm/Intrinsics.td"
17
18//===----------------------------------------------------------------------===//
19// Register file description - These classes are used to fill in the target
20// description classes.
21
22class RegisterClass; // Forward def
23
24// Register - You should define one instance of this class for each register
25// in the target machine. String n will become the "name" of the register.
26class Register<string n> {
27 string Namespace = "";
Bill Wendling8eeb9792008-02-26 21:11:01 +000028 string AsmName = n;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
30 // SpillSize - If this value is set to a non-zero value, it is the size in
31 // bits of the spill slot required to hold this register. If this value is
32 // set to zero, the information is inferred from any register classes the
33 // register belongs to.
34 int SpillSize = 0;
35
36 // SpillAlignment - This value is used to specify the alignment required for
37 // spilling the register. Like SpillSize, this should only be explicitly
38 // specified if the register is not in a register class.
39 int SpillAlignment = 0;
40
41 // Aliases - A list of registers that this register overlaps with. A read or
42 // modification of this register can potentially read or modify the aliased
43 // registers.
44 list<Register> Aliases = [];
45
46 // SubRegs - A list of registers that are parts of this register. Note these
47 // are "immediate" sub-registers and the registers within the list do not
48 // themselves overlap. e.g. For X86, EAX's SubRegs list contains only [AX],
49 // not [AX, AH, AL].
50 list<Register> SubRegs = [];
51
Anton Korobeynikov26ab1b72007-11-11 19:50:10 +000052 // DwarfNumbers - Numbers used internally by gcc/gdb to identify the register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053 // These values can be determined by locating the <target>.h file in the
54 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
55 // order of these names correspond to the enumeration used by gcc. A value of
Anton Korobeynikov0c2107c2007-11-11 19:53:50 +000056 // -1 indicates that the gcc number is undefined and -2 that register number
57 // is invalid for this mode/flavour.
Anton Korobeynikov26ab1b72007-11-11 19:50:10 +000058 list<int> DwarfNumbers = [];
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059}
60
61// RegisterWithSubRegs - This can be used to define instances of Register which
62// need to specify sub-registers.
63// List "subregs" specifies which registers are sub-registers to this one. This
64// is used to populate the SubRegs and AliasSet fields of TargetRegisterDesc.
65// This allows the code generator to be careful not to put two values with
66// overlapping live ranges into registers which alias.
67class RegisterWithSubRegs<string n, list<Register> subregs> : Register<n> {
68 let SubRegs = subregs;
69}
70
71// SubRegSet - This can be used to define a specific mapping of registers to
72// indices, for use as named subregs of a particular physical register. Each
73// register in 'subregs' becomes an addressable subregister at index 'n' of the
74// corresponding register in 'regs'.
75class SubRegSet<int n, list<Register> regs, list<Register> subregs> {
76 int index = n;
77
78 list<Register> From = regs;
79 list<Register> To = subregs;
80}
81
82// RegisterClass - Now that all of the registers are defined, and aliases
83// between registers are defined, specify which registers belong to which
84// register classes. This also defines the default allocation order of
85// registers by register allocators.
86//
87class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
88 list<Register> regList> {
89 string Namespace = namespace;
90
91 // RegType - Specify the list ValueType of the registers in this register
92 // class. Note that all registers in a register class must have the same
93 // ValueTypes. This is a list because some targets permit storing different
94 // types in same register, for example vector values with 128-bit total size,
95 // but different count/size of items, like SSE on x86.
96 //
97 list<ValueType> RegTypes = regTypes;
98
99 // Size - Specify the spill size in bits of the registers. A default value of
100 // zero lets tablgen pick an appropriate size.
101 int Size = 0;
102
103 // Alignment - Specify the alignment required of the registers when they are
104 // stored or loaded to memory.
105 //
106 int Alignment = alignment;
107
Evan Cheng77ac1822007-09-19 01:35:01 +0000108 // CopyCost - This value is used to specify the cost of copying a value
109 // between two registers in this register class. The default value is one
110 // meaning it takes a single instruction to perform the copying. A negative
111 // value means copying is extremely expensive or impossible.
112 int CopyCost = 1;
113
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114 // MemberList - Specify which registers are in this class. If the
115 // allocation_order_* method are not specified, this also defines the order of
116 // allocation used by the register allocator.
117 //
118 list<Register> MemberList = regList;
119
120 // SubClassList - Specify which register classes correspond to subregisters
121 // of this class. The order should be by subregister set index.
122 list<RegisterClass> SubRegClassList = [];
123
124 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
125 // code into a generated register class. The normal usage of this is to
126 // overload virtual methods.
127 code MethodProtos = [{}];
128 code MethodBodies = [{}];
129}
130
131
132//===----------------------------------------------------------------------===//
133// DwarfRegNum - This class provides a mapping of the llvm register enumeration
134// to the register numbering used by gcc and gdb. These values are used by a
135// debug information writer (ex. DwarfWriter) to describe where values may be
136// located during execution.
Anton Korobeynikov26ab1b72007-11-11 19:50:10 +0000137class DwarfRegNum<list<int> Numbers> {
138 // DwarfNumbers - Numbers used internally by gcc/gdb to identify the register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 // These values can be determined by locating the <target>.h file in the
140 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
141 // order of these names correspond to the enumeration used by gcc. A value of
Anton Korobeynikov0c2107c2007-11-11 19:53:50 +0000142 // -1 indicates that the gcc number is undefined and -2 that register number is
143 // invalid for this mode/flavour.
Anton Korobeynikov26ab1b72007-11-11 19:50:10 +0000144 list<int> DwarfNumbers = Numbers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145}
146
147//===----------------------------------------------------------------------===//
148// Pull in the common support for scheduling
149//
150include "TargetSchedule.td"
151
152class Predicate; // Forward def
153
154//===----------------------------------------------------------------------===//
155// Instruction set description - These classes correspond to the C++ classes in
156// the Target/TargetInstrInfo.h file.
157//
158class Instruction {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 string Namespace = "";
160
Evan Chengb783fa32007-07-19 01:14:50 +0000161 dag OutOperandList; // An dag containing the MI def operand list.
162 dag InOperandList; // An dag containing the MI use operand list.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 string AsmString = ""; // The .s format to print the instruction with.
164
165 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
166 // otherwise, uninitialized.
167 list<dag> Pattern;
168
169 // The follow state will eventually be inferred automatically from the
170 // instruction pattern.
171
172 list<Register> Uses = []; // Default to using no non-operand registers
173 list<Register> Defs = []; // Default to modifying no non-operand registers
174
175 // Predicates - List of predicates which will be turned into isel matching
176 // code.
177 list<Predicate> Predicates = [];
178
179 // Code size.
180 int CodeSize = 0;
181
182 // Added complexity passed onto matching pattern.
183 int AddedComplexity = 0;
184
185 // These bits capture information about the high-level semantics of the
186 // instruction.
187 bit isReturn = 0; // Is this instruction a return instruction?
188 bit isBranch = 0; // Is this instruction a branch instruction?
Owen Andersonf8053082007-11-12 07:39:39 +0000189 bit isIndirectBranch = 0; // Is this instruction an indirect branch?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 bit isBarrier = 0; // Can control flow fall through this instruction?
191 bit isCall = 0; // Is this instruction a call instruction?
Chris Lattner1a1932c2008-01-06 23:38:27 +0000192 bit isSimpleLoad = 0; // Is this just a load instruction?
Chris Lattnerf58bdaa2008-01-07 23:16:55 +0000193 bit mayLoad = 0; // Is it possible for this inst to read memory?
194 bit mayStore = 0; // Is it possible for this inst to write memory?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195 bit isTwoAddress = 0; // Is this a two address instruction?
196 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
197 bit isCommutable = 0; // Is this 3 operand instruction commutable?
198 bit isTerminator = 0; // Is this part of the terminator for a basic block?
199 bit isReMaterializable = 0; // Is this instruction re-materializable?
200 bit isPredicable = 0; // Is this instruction predicable?
201 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
202 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
203 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 bit isNotDuplicable = 0; // Is it unsafe to duplicate this instruction?
Bill Wendlingaa25bb12008-05-28 22:54:52 +0000205 bit isAsCheapAsAMove = 0; // As cheap (or cheaper) than a move instruction.
Bill Wendlingaf109da2007-12-14 01:48:59 +0000206
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000207 // Side effect flags - When set, the flags have these meanings:
Bill Wendlinga8551892007-12-17 21:02:07 +0000208 //
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000209 // hasSideEffects - The instruction has side effects that are not
210 // captured by any operands of the instruction or other flags.
Bill Wendlingaa25bb12008-05-28 22:54:52 +0000211 //
Bill Wendlinga8551892007-12-17 21:02:07 +0000212 // mayHaveSideEffects - Some instances of the instruction can have side
213 // effects. The virtual method "isReallySideEffectFree" is called to
214 // determine this. Load instructions are an example of where this is
215 // useful. In general, loads always have side effects. However, loads from
216 // constant pools don't. Individual back ends make this determination.
Bill Wendlingaa25bb12008-05-28 22:54:52 +0000217 //
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000218 // neverHasSideEffects - Set on an instruction with no pattern if it has no
219 // side effects.
220 bit hasSideEffects = 0;
Bill Wendlinga8551892007-12-17 21:02:07 +0000221 bit mayHaveSideEffects = 0;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000222 bit neverHasSideEffects = 0;
Bill Wendlingaa25bb12008-05-28 22:54:52 +0000223
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
225
226 string Constraints = ""; // OperandConstraint, e.g. $src = $dst.
227
228 /// DisableEncoding - List of operand names (e.g. "$op1,$op2") that should not
229 /// be encoded into the output machineinstr.
230 string DisableEncoding = "";
231}
232
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233/// Predicates - These are extra conditionals which are turned into instruction
234/// selector matching code. Currently each predicate is just a string.
235class Predicate<string cond> {
236 string CondString = cond;
237}
238
239/// NoHonorSignDependentRounding - This predicate is true if support for
240/// sign-dependent-rounding is not enabled.
241def NoHonorSignDependentRounding
242 : Predicate<"!HonorSignDependentRoundingFPMath()">;
243
244class Requires<list<Predicate> preds> {
245 list<Predicate> Predicates = preds;
246}
247
248/// ops definition - This is just a simple marker used to identify the operands
Evan Chengb783fa32007-07-19 01:14:50 +0000249/// list for an instruction. outs and ins are identical both syntatically and
250/// semantically, they are used to define def operands and use operands to
251/// improve readibility. This should be used like this:
252/// (outs R32:$dst), (ins R32:$src1, R32:$src2) or something similar.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253def ops;
Evan Chengb783fa32007-07-19 01:14:50 +0000254def outs;
255def ins;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256
257/// variable_ops definition - Mark this instruction as taking a variable number
258/// of operands.
259def variable_ops;
260
261/// ptr_rc definition - Mark this operand as being a pointer value whose
262/// register class is resolved dynamically via a callback to TargetInstrInfo.
263/// FIXME: We should probably change this to a class which contain a list of
264/// flags. But currently we have but one flag.
265def ptr_rc;
266
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000267/// unknown definition - Mark this operand as being of unknown type, causing
268/// it to be resolved by inference in the context it is used.
269def unknown;
270
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271/// Operand Types - These provide the built-in operand types that may be used
272/// by a target. Targets can optionally provide their own operand types as
273/// needed, though this should not be needed for RISC targets.
274class Operand<ValueType ty> {
275 ValueType Type = ty;
276 string PrintMethod = "printOperand";
277 dag MIOperandInfo = (ops);
278}
279
280def i1imm : Operand<i1>;
281def i8imm : Operand<i8>;
282def i16imm : Operand<i16>;
283def i32imm : Operand<i32>;
284def i64imm : Operand<i64>;
285
Nate Begemanccd39b02008-02-14 07:25:46 +0000286def f32imm : Operand<f32>;
287def f64imm : Operand<f64>;
288
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289/// zero_reg definition - Special node to stand for the zero register.
290///
291def zero_reg;
292
293/// PredicateOperand - This can be used to define a predicate operand for an
294/// instruction. OpTypes specifies the MIOperandInfo for the operand, and
295/// AlwaysVal specifies the value of this predicate when set to "always
296/// execute".
297class PredicateOperand<ValueType ty, dag OpTypes, dag AlwaysVal>
298 : Operand<ty> {
299 let MIOperandInfo = OpTypes;
300 dag DefaultOps = AlwaysVal;
301}
302
303/// OptionalDefOperand - This is used to define a optional definition operand
304/// for an instruction. DefaultOps is the register the operand represents if none
305/// is supplied, e.g. zero_reg.
306class OptionalDefOperand<ValueType ty, dag OpTypes, dag defaultops>
307 : Operand<ty> {
308 let MIOperandInfo = OpTypes;
309 dag DefaultOps = defaultops;
310}
311
312
313// InstrInfo - This class should only be instantiated once to provide parameters
314// which are global to the the target machine.
315//
316class InstrInfo {
317 // If the target wants to associate some target-specific information with each
318 // instruction, it should provide these two lists to indicate how to assemble
319 // the target specific information into the 32 bits available.
320 //
321 list<string> TSFlagsFields = [];
322 list<int> TSFlagsShifts = [];
323
324 // Target can specify its instructions in either big or little-endian formats.
325 // For instance, while both Sparc and PowerPC are big-endian platforms, the
326 // Sparc manual specifies its instructions in the format [31..0] (big), while
327 // PowerPC specifies them using the format [0..31] (little).
328 bit isLittleEndianEncoding = 0;
329}
330
331// Standard Instructions.
332def PHI : Instruction {
Evan Chengb783fa32007-07-19 01:14:50 +0000333 let OutOperandList = (ops);
334 let InOperandList = (ops variable_ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 let AsmString = "PHINODE";
336 let Namespace = "TargetInstrInfo";
337}
338def INLINEASM : Instruction {
Evan Chengb783fa32007-07-19 01:14:50 +0000339 let OutOperandList = (ops);
340 let InOperandList = (ops variable_ops);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 let AsmString = "";
342 let Namespace = "TargetInstrInfo";
343}
Dan Gohmanfa607c92008-07-01 00:05:16 +0000344def DBG_LABEL : Instruction {
Evan Chengb783fa32007-07-19 01:14:50 +0000345 let OutOperandList = (ops);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000346 let InOperandList = (ops i32imm:$id);
347 let AsmString = "";
348 let Namespace = "TargetInstrInfo";
349 let hasCtrlDep = 1;
350}
351def EH_LABEL : Instruction {
352 let OutOperandList = (ops);
353 let InOperandList = (ops i32imm:$id);
354 let AsmString = "";
355 let Namespace = "TargetInstrInfo";
356 let hasCtrlDep = 1;
357}
358def GC_LABEL : Instruction {
359 let OutOperandList = (ops);
360 let InOperandList = (ops i32imm:$id);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 let AsmString = "";
362 let Namespace = "TargetInstrInfo";
363 let hasCtrlDep = 1;
364}
Evan Cheng2e28d622008-02-02 04:07:54 +0000365def DECLARE : Instruction {
366 let OutOperandList = (ops);
367 let InOperandList = (ops variable_ops);
368 let AsmString = "";
369 let Namespace = "TargetInstrInfo";
370 let hasCtrlDep = 1;
371}
Christopher Lamb071a2a72007-07-26 07:48:21 +0000372def EXTRACT_SUBREG : Instruction {
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000373 let OutOperandList = (ops unknown:$dst);
374 let InOperandList = (ops unknown:$supersrc, i32imm:$subidx);
Christopher Lamb071a2a72007-07-26 07:48:21 +0000375 let AsmString = "";
376 let Namespace = "TargetInstrInfo";
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000377 let neverHasSideEffects = 1;
Christopher Lamb071a2a72007-07-26 07:48:21 +0000378}
379def INSERT_SUBREG : Instruction {
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000380 let OutOperandList = (ops unknown:$dst);
381 let InOperandList = (ops unknown:$supersrc, unknown:$subsrc, i32imm:$subidx);
Christopher Lamb071a2a72007-07-26 07:48:21 +0000382 let AsmString = "";
383 let Namespace = "TargetInstrInfo";
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000384 let neverHasSideEffects = 1;
Christopher Lamb76d72da2008-03-16 03:12:01 +0000385 let Constraints = "$supersrc = $dst";
Christopher Lamb071a2a72007-07-26 07:48:21 +0000386}
Evan Cheng3c0eda52008-03-15 00:03:38 +0000387def IMPLICIT_DEF : Instruction {
388 let OutOperandList = (ops unknown:$dst);
389 let InOperandList = (ops);
390 let AsmString = "";
391 let Namespace = "TargetInstrInfo";
392 let neverHasSideEffects = 1;
Dan Gohman23f72182008-09-09 18:25:28 +0000393 let isReMaterializable = 1;
394 let isAsCheapAsAMove = 1;
Evan Cheng3c0eda52008-03-15 00:03:38 +0000395}
Christopher Lamb76d72da2008-03-16 03:12:01 +0000396def SUBREG_TO_REG : Instruction {
397 let OutOperandList = (ops unknown:$dst);
398 let InOperandList = (ops unknown:$implsrc, unknown:$subsrc, i32imm:$subidx);
399 let AsmString = "";
400 let Namespace = "TargetInstrInfo";
401 let neverHasSideEffects = 1;
402}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
404//===----------------------------------------------------------------------===//
405// AsmWriter - This class can be implemented by targets that need to customize
406// the format of the .s file writer.
407//
408// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
409// on X86 for example).
410//
411class AsmWriter {
412 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
413 // class. Generated AsmWriter classes are always prefixed with the target
414 // name.
415 string AsmWriterClassName = "AsmPrinter";
416
417 // InstFormatName - AsmWriters can specify the name of the format string to
418 // print instructions with.
419 string InstFormatName = "AsmString";
420
421 // Variant - AsmWriters can be of multiple different variants. Variants are
422 // used to support targets that need to emit assembly code in ways that are
423 // mostly the same for different targets, but have minor differences in
424 // syntax. If the asmstring contains {|} characters in them, this integer
425 // will specify which alternative to use. For example "{x|y|z}" with Variant
426 // == 1, will expand to "y".
427 int Variant = 0;
428}
429def DefaultAsmWriter : AsmWriter;
430
431
432//===----------------------------------------------------------------------===//
433// Target - This class contains the "global" target information
434//
435class Target {
436 // InstructionSet - Instruction set description for this target.
437 InstrInfo InstructionSet;
438
439 // AssemblyWriters - The AsmWriter instances available for this target.
440 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
441}
442
443//===----------------------------------------------------------------------===//
444// SubtargetFeature - A characteristic of the chip set.
445//
446class SubtargetFeature<string n, string a, string v, string d,
447 list<SubtargetFeature> i = []> {
448 // Name - Feature name. Used by command line (-mattr=) to determine the
449 // appropriate target chip.
450 //
451 string Name = n;
452
453 // Attribute - Attribute to be set by feature.
454 //
455 string Attribute = a;
456
457 // Value - Value the attribute to be set to by feature.
458 //
459 string Value = v;
460
461 // Desc - Feature description. Used by command line (-mattr=) to display help
462 // information.
463 //
464 string Desc = d;
465
466 // Implies - Features that this feature implies are present. If one of those
467 // features isn't set, then this one shouldn't be set either.
468 //
469 list<SubtargetFeature> Implies = i;
470}
471
472//===----------------------------------------------------------------------===//
473// Processor chip sets - These values represent each of the chip sets supported
474// by the scheduler. Each Processor definition requires corresponding
475// instruction itineraries.
476//
477class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
478 // Name - Chip set name. Used by command line (-mcpu=) to determine the
479 // appropriate target chip.
480 //
481 string Name = n;
482
483 // ProcItin - The scheduling information for the target processor.
484 //
485 ProcessorItineraries ProcItin = pi;
486
487 // Features - list of
488 list<SubtargetFeature> Features = f;
489}
490
491//===----------------------------------------------------------------------===//
492// Pull in the common support for calling conventions.
493//
494include "TargetCallingConv.td"
495
496//===----------------------------------------------------------------------===//
497// Pull in the common support for DAG isel generation.
498//
499include "TargetSelectionDAG.td"