blob: ce2e4290b164636711f24daa164ee4f8e3ce3e96 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Chris Lattnercd3245a2006-12-19 22:41:21 +000039STATISTIC(numIntervals, "Number of original intervals");
40STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
41STATISTIC(numJoins , "Number of interval joins performed");
42STATISTIC(numPeep , "Number of identity moves eliminated after coalescing");
43STATISTIC(numFolded , "Number of loads/stores folded into instructions");
44
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000046 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000048 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000049 EnableJoining("join-liveintervals",
Chris Lattner428b92e2006-09-15 03:57:23 +000050 cl::desc("Coallesce copies (default=true)"),
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000051 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000052}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000053
Chris Lattnerf7da2c72006-08-24 22:43:55 +000054void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000055 AU.addRequired<LiveVariables>();
56 AU.addPreservedID(PHIEliminationID);
57 AU.addRequiredID(PHIEliminationID);
58 AU.addRequiredID(TwoAddressInstructionPassID);
59 AU.addRequired<LoopInfo>();
60 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000061}
62
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000064 mi2iMap_.clear();
65 i2miMap_.clear();
66 r2iMap_.clear();
67 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000068}
69
70
Evan Cheng99314142006-05-11 07:29:24 +000071static bool isZeroLengthInterval(LiveInterval *li) {
72 for (LiveInterval::Ranges::const_iterator
73 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
74 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
75 return false;
76 return true;
77}
78
79
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000080/// runOnMachineFunction - Register allocate the whole function
81///
82bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000083 mf_ = &fn;
84 tm_ = &fn.getTarget();
85 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000086 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000087 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000088 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000089 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000090
Chris Lattner428b92e2006-09-15 03:57:23 +000091 // Number MachineInstrs and MachineBasicBlocks.
92 // Initialize MBB indexes to a sentinal.
93 MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
94
95 unsigned MIIndex = 0;
96 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
97 MBB != E; ++MBB) {
98 // Set the MBB2IdxMap entry for this MBB.
99 MBB2IdxMap[MBB->getNumber()] = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000100
Chris Lattner428b92e2006-09-15 03:57:23 +0000101 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
102 I != E; ++I) {
103 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000104 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000105 i2miMap_.push_back(I);
106 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000107 }
Chris Lattner428b92e2006-09-15 03:57:23 +0000108 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000109
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000110 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000111
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000112 numIntervals += getNumIntervals();
113
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000114 DOUT << "********** INTERVALS **********\n";
115 for (iterator I = begin(), E = end(); I != E; ++I) {
116 I->second.print(DOUT, mri_);
117 DOUT << "\n";
118 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000119
Chris Lattner428b92e2006-09-15 03:57:23 +0000120 // Join (coallesce) intervals if requested.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000121 if (EnableJoining) joinIntervals();
122
123 numIntervalsAfter += getNumIntervals();
Chris Lattner428b92e2006-09-15 03:57:23 +0000124
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125
126 // perform a final pass over the instructions and compute spill
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000127 // weights, coalesce virtual registers and remove identity moves.
Chris Lattner428b92e2006-09-15 03:57:23 +0000128 const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000129
130 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
131 mbbi != mbbe; ++mbbi) {
132 MachineBasicBlock* mbb = mbbi;
133 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
134
135 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
136 mii != mie; ) {
137 // if the move will be an identity move delete it
138 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000139 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000140 (RegRep = rep(srcReg)) == rep(dstReg)) {
141 // remove from def list
Evan Chengb371f452007-02-19 21:49:54 +0000142 LiveInterval &RegInt = getOrCreateInterval(RegRep);
143 MachineOperand *MO = mii->findRegisterDefOperand(dstReg);
144 // If def of this move instruction is dead, remove its live range from
145 // the dstination register's live interval.
146 if (MO->isDead()) {
147 unsigned MoveIdx = getDefIndex(getInstructionIndex(mii));
148 LiveInterval::iterator MLR = RegInt.FindLiveRangeContaining(MoveIdx);
149 RegInt.removeRange(MLR->start, MoveIdx+1);
150 if (RegInt.empty())
151 removeInterval(RegRep);
152 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000153 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000154 mii = mbbi->erase(mii);
155 ++numPeep;
156 }
157 else {
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000158 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
159 const MachineOperand &mop = mii->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000160 if (mop.isRegister() && mop.getReg() &&
161 MRegisterInfo::isVirtualRegister(mop.getReg())) {
162 // replace register with representative register
163 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000164 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000165
166 LiveInterval &RegInt = getInterval(reg);
167 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000168 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000169 }
170 }
171 ++mii;
172 }
173 }
174 }
175
Evan Cheng99314142006-05-11 07:29:24 +0000176 for (iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnerb75a6632006-11-07 07:18:40 +0000177 LiveInterval &LI = I->second;
178 if (MRegisterInfo::isVirtualRegister(LI.reg)) {
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000179 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000180 // range the use follows def immediately, it doesn't make sense to spill
181 // it and hope it will be easier to allocate for this li.
Chris Lattnerb75a6632006-11-07 07:18:40 +0000182 if (isZeroLengthInterval(&LI))
Jim Laskey7902c752006-11-07 12:25:45 +0000183 LI.weight = HUGE_VALF;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000184
Chris Lattner393ebae2006-11-07 18:04:58 +0000185 // Divide the weight of the interval by its size. This encourages
186 // spilling of intervals that are large and have few uses, and
187 // discourages spilling of small intervals with many uses.
188 unsigned Size = 0;
189 for (LiveInterval::iterator II = LI.begin(), E = LI.end(); II != E;++II)
190 Size += II->end - II->start;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000191
Chris Lattner393ebae2006-11-07 18:04:58 +0000192 LI.weight /= Size;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000193 }
Evan Cheng99314142006-05-11 07:29:24 +0000194 }
195
Chris Lattner70ca3582004-09-30 15:59:17 +0000196 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000197 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000198}
199
Chris Lattner70ca3582004-09-30 15:59:17 +0000200/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000201void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000202 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000203 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000204 I->second.print(DOUT, mri_);
205 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000206 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000207
208 O << "********** MACHINEINSTRS **********\n";
209 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
210 mbbi != mbbe; ++mbbi) {
211 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
212 for (MachineBasicBlock::iterator mii = mbbi->begin(),
213 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000214 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000215 }
216 }
217}
218
Bill Wendling01352aa2006-11-16 02:41:50 +0000219/// CreateNewLiveInterval - Create a new live interval with the given live
220/// ranges. The new live interval will have an infinite spill weight.
221LiveInterval&
222LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
223 const std::vector<LiveRange> &LRs) {
224 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
225
226 // Create a new virtual register for the spill interval.
227 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
228
229 // Replace the old virtual registers in the machine operands with the shiny
230 // new one.
231 for (std::vector<LiveRange>::const_iterator
232 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
233 unsigned Index = getBaseIndex(I->start);
234 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
235
236 for (; Index != End; Index += InstrSlots::NUM) {
237 // Skip deleted instructions
238 while (Index != End && !getInstructionFromIndex(Index))
239 Index += InstrSlots::NUM;
240
241 if (Index == End) break;
242
243 MachineInstr *MI = getInstructionFromIndex(Index);
244
Bill Wendlingbeeb77f2006-11-16 07:35:18 +0000245 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
Bill Wendling01352aa2006-11-16 02:41:50 +0000246 MachineOperand &MOp = MI->getOperand(J);
247 if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg)
248 MOp.setReg(NewVReg);
249 }
250 }
251 }
252
253 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
254
255 // The spill weight is now infinity as it cannot be spilled again
256 NewLI.weight = float(HUGE_VAL);
257
258 for (std::vector<LiveRange>::const_iterator
259 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000260 DOUT << " Adding live range " << *I << " to new interval\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000261 NewLI.addRange(*I);
262 }
263
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000264 DOUT << "Created new live interval " << NewLI << "\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000265 return NewLI;
266}
267
Chris Lattner70ca3582004-09-30 15:59:17 +0000268std::vector<LiveInterval*> LiveIntervals::
269addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000270 // since this is called after the analysis is done we don't know if
271 // LiveVariables is available
272 lv_ = getAnalysisToUpdate<LiveVariables>();
273
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000274 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000275
Jim Laskey7902c752006-11-07 12:25:45 +0000276 assert(li.weight != HUGE_VALF &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000277 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000278
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000279 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
280 li.print(DOUT, mri_);
281 DOUT << '\n';
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000282
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000283 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000284
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000285 for (LiveInterval::Ranges::const_iterator
286 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
287 unsigned index = getBaseIndex(i->start);
288 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
289 for (; index != end; index += InstrSlots::NUM) {
290 // skip deleted instructions
291 while (index != end && !getInstructionFromIndex(index))
292 index += InstrSlots::NUM;
293 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000294
Chris Lattner3b9db832006-01-03 07:41:37 +0000295 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000296
Chris Lattner29268692006-09-05 02:12:02 +0000297 RestartInstruction:
Chris Lattner3b9db832006-01-03 07:41:37 +0000298 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
299 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattner29268692006-09-05 02:12:02 +0000301 if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000302 // Attempt to fold the memory reference into the instruction. If we
303 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000304 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000305 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000306 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000307 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000308 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000309 i2miMap_[index/InstrSlots::NUM] = fmi;
310 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000311 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000313 // Folding the load/store can completely change the instruction in
314 // unpredictable ways, rescan it from the beginning.
Chris Lattner29268692006-09-05 02:12:02 +0000315 goto RestartInstruction;
Chris Lattner477e4552004-09-30 16:10:45 +0000316 } else {
Chris Lattner29268692006-09-05 02:12:02 +0000317 // Create a new virtual register for the spill interval.
318 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
319
320 // Scan all of the operands of this instruction rewriting operands
321 // to use NewVReg instead of li.reg as appropriate. We do this for
322 // two reasons:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 //
Chris Lattner29268692006-09-05 02:12:02 +0000324 // 1. If the instr reads the same spilled vreg multiple times, we
325 // want to reuse the NewVReg.
326 // 2. If the instr is a two-addr instruction, we are required to
327 // keep the src/dst regs pinned.
328 //
329 // Keep track of whether we replace a use and/or def so that we can
330 // create the spill interval with the appropriate range.
331 mop.setReg(NewVReg);
332
333 bool HasUse = mop.isUse();
334 bool HasDef = mop.isDef();
335 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
336 if (MI->getOperand(j).isReg() &&
337 MI->getOperand(j).getReg() == li.reg) {
338 MI->getOperand(j).setReg(NewVReg);
339 HasUse |= MI->getOperand(j).isUse();
340 HasDef |= MI->getOperand(j).isDef();
341 }
342 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000343
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 // create a new register for this spill
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 vrm.grow();
Chris Lattner29268692006-09-05 02:12:02 +0000346 vrm.assignVirt2StackSlot(NewVReg, slot);
347 LiveInterval &nI = getOrCreateInterval(NewVReg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000349
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 // the spill weight is now infinity as it
351 // cannot be spilled again
Jim Laskey7902c752006-11-07 12:25:45 +0000352 nI.weight = HUGE_VALF;
Chris Lattner29268692006-09-05 02:12:02 +0000353
354 if (HasUse) {
355 LiveRange LR(getLoadIndex(index), getUseIndex(index),
356 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000357 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000358 nI.addRange(LR);
359 }
360 if (HasDef) {
361 LiveRange LR(getDefIndex(index), getStoreIndex(index),
362 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000363 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000364 nI.addRange(LR);
365 }
366
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000368
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000369 // update live variables if it is available
370 if (lv_)
Chris Lattner29268692006-09-05 02:12:02 +0000371 lv_->addVirtualRegisterKilled(NewVReg, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000372
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000373 DOUT << "\t\t\t\tadded new interval: ";
374 nI.print(DOUT, mri_);
375 DOUT << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000377 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000379 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000381
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000382 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000383}
384
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000385void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 if (MRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge8156192006-12-07 01:30:32 +0000387 cerr << mri_->getName(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000388 else
Bill Wendlinge8156192006-12-07 01:30:32 +0000389 cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000390}
391
Evan Chengbf105c82006-11-03 03:04:46 +0000392/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
393/// two addr elimination.
394static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
395 const TargetInstrInfo *TII) {
396 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
397 MachineOperand &MO1 = MI->getOperand(i);
398 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
399 for (unsigned j = i+1; j < e; ++j) {
400 MachineOperand &MO2 = MI->getOperand(j);
401 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
Evan Cheng51cdcd12006-12-07 01:21:59 +0000402 MI->getInstrDescriptor()->
403 getOperandConstraint(j, TOI::TIED_TO) == (int)i)
Evan Chengbf105c82006-11-03 03:04:46 +0000404 return true;
405 }
406 }
407 }
408 return false;
409}
410
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000411void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000412 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000413 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000414 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000415 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000417
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000418 // Virtual registers may be defined multiple times (due to phi
419 // elimination and 2-addr elimination). Much of what we do only has to be
420 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000421 // time we see a vreg.
422 if (interval.empty()) {
423 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000424 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner6097d132004-07-19 02:15:56 +0000425
Chris Lattner91725b72006-08-31 05:54:43 +0000426 unsigned ValNum;
427 unsigned SrcReg, DstReg;
428 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
429 ValNum = interval.getNextValue(~0U, 0);
430 else
431 ValNum = interval.getNextValue(defIndex, SrcReg);
432
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000433 assert(ValNum == 0 && "First value in interval is not 0?");
434 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000435
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436 // Loop over all of the blocks that the vreg is defined in. There are
437 // two cases we have to handle here. The most common case is a vreg
438 // whose lifetime is contained within a basic block. In this case there
439 // will be a single kill, in MBB, which comes after the definition.
440 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
441 // FIXME: what about dead vars?
442 unsigned killIdx;
443 if (vi.Kills[0] != mi)
444 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
445 else
446 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000447
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000448 // If the kill happens after the definition, we have an intra-block
449 // live range.
450 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000451 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 "Shouldn't be alive across any blocks!");
453 LiveRange LR(defIndex, killIdx, ValNum);
454 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000455 DOUT << " +" << LR << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000456 return;
457 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000458 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000459
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000460 // The other case we handle is when a virtual register lives to the end
461 // of the defining block, potentially live across some blocks, then is
462 // live into some number of blocks, but gets killed. Start by adding a
463 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000464 LiveRange NewLR(defIndex,
465 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
466 ValNum);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000467 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000468 interval.addRange(NewLR);
469
470 // Iterate over all of the blocks that the variable is completely
471 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
472 // live interval.
473 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
474 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000475 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
476 if (!MBB->empty()) {
477 LiveRange LR(getMBBStartIdx(i),
478 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000479 ValNum);
480 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000481 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 }
483 }
484 }
485
486 // Finally, this virtual register is live from the start of any killing
487 // block to the 'use' slot of the killing instruction.
488 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
489 MachineInstr *Kill = vi.Kills[i];
Chris Lattner428b92e2006-09-15 03:57:23 +0000490 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000491 getUseIndex(getInstructionIndex(Kill))+1,
492 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000494 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000495 }
496
497 } else {
498 // If this is the second time we see a virtual register definition, it
499 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000500 // the result of two address elimination, then the vreg is one of the
501 // def-and-use register operand.
502 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000503 // If this is a two-address definition, then we have already processed
504 // the live range. The only problem is that we didn't realize there
505 // are actually two values in the live interval. Because of this we
506 // need to take the LiveRegion that defines this register and split it
507 // into two values.
508 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000509 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510
511 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000512 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000514
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000515 // Two-address vregs should always only be redefined once. This means
516 // that at this point, there should be exactly one value number in it.
517 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
518
Chris Lattner91725b72006-08-31 05:54:43 +0000519 // The new value number (#1) is defined by the instruction we claimed
520 // defined value #0.
521 unsigned ValNo = interval.getNextValue(0, 0);
522 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000523
Chris Lattner91725b72006-08-31 05:54:43 +0000524 // Value#0 is now defined by the 2-addr instruction.
525 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000526
527 // Add the new live interval which replaces the range for the input copy.
528 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000529 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 interval.addRange(LR);
531
532 // If this redefinition is dead, we need to add a dummy unit live
533 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000534 if (lv_->RegisterDefIsDead(mi, interval.reg))
535 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000536
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000537 DOUT << "RESULT: ";
538 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000539
540 } else {
541 // Otherwise, this must be because of phi elimination. If this is the
542 // first redefinition of the vreg that we have seen, go back and change
543 // the live range in the PHI block to be a different value number.
544 if (interval.containsOneValue()) {
545 assert(vi.Kills.size() == 1 &&
546 "PHI elimination vreg should have one kill, the PHI itself!");
547
548 // Remove the old range that we now know has an incorrect number.
549 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000550 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000551 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000552 DOUT << "Removing [" << Start << "," << End << "] from: ";
553 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000554 interval.removeRange(Start, End);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000555 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000557 // Replace the interval with one of a NEW value number. Note that this
558 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000559 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000560 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000561 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000562 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563 }
564
565 // In the case of PHI elimination, each variable definition is only
566 // live until the end of the block. We've already taken care of the
567 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000568 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000569
570 unsigned ValNum;
571 unsigned SrcReg, DstReg;
572 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
573 ValNum = interval.getNextValue(~0U, 0);
574 else
575 ValNum = interval.getNextValue(defIndex, SrcReg);
576
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000577 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000578 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000580 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000581 }
582 }
583
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000584 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000585}
586
Chris Lattnerf35fef72004-07-23 21:24:19 +0000587void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000588 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000589 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000590 LiveInterval &interval,
591 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592 // A physical register cannot be live across basic block, so its
593 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000594 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000595
Chris Lattner6b128bd2006-09-03 08:07:11 +0000596 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597 unsigned start = getDefIndex(baseIndex);
598 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000599
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000600 // If it is not used after definition, it is considered dead at
601 // the instruction defining it. Hence its interval is:
602 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000603 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000604 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000605 end = getDefIndex(start) + 1;
606 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000607 }
608
609 // If it is not dead on definition, it must be killed by a
610 // subsequent instruction. Hence its interval is:
611 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000612 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000614 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000615 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000616 end = getUseIndex(baseIndex) + 1;
617 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000618 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
619 // Another instruction redefines the register before it is ever read.
620 // Then the register is essentially dead at the instruction that defines
621 // it. Hence its interval is:
622 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000623 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000624 end = getDefIndex(start) + 1;
625 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000626 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000627 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000628
629 // The only case we should have a dead physreg here without a killing or
630 // instruction where we know it's dead is if it is live-in to the function
631 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000632 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000633 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000634
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000635exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000636 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000637
Chris Lattner91725b72006-08-31 05:54:43 +0000638 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
639 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000640 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000641 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000642}
643
Chris Lattnerf35fef72004-07-23 21:24:19 +0000644void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
645 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000646 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000647 unsigned reg) {
648 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000649 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000650 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000651 unsigned SrcReg, DstReg;
652 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
653 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000654 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000655 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000656 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000657 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000658}
659
Evan Chengb371f452007-02-19 21:49:54 +0000660void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000661 unsigned MIIdx,
Evan Chengb371f452007-02-19 21:49:54 +0000662 LiveInterval &interval) {
663 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
664
665 // Look for kills, if it reaches a def before it's killed, then it shouldn't
666 // be considered a livein.
667 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000668 unsigned baseIndex = MIIdx;
669 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000670 unsigned end = start;
671 while (mi != MBB->end()) {
672 if (lv_->KillsRegister(mi, interval.reg)) {
673 DOUT << " killed";
674 end = getUseIndex(baseIndex) + 1;
675 goto exit;
676 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
677 // Another instruction redefines the register before it is ever read.
678 // Then the register is essentially dead at the instruction that defines
679 // it. Hence its interval is:
680 // [defSlot(def), defSlot(def)+1)
681 DOUT << " dead";
682 end = getDefIndex(start) + 1;
683 goto exit;
684 }
685
686 baseIndex += InstrSlots::NUM;
687 ++mi;
688 }
689
690exit:
691 assert(start < end && "did not find end of interval?");
692
693 LiveRange LR(start, end, interval.getNextValue(~0U, 0));
Evan Chengb371f452007-02-19 21:49:54 +0000694 DOUT << " +" << LR << '\n';
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000695 interval.addRange(LR);
Evan Chengb371f452007-02-19 21:49:54 +0000696}
697
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000698/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000699/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000700/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000701/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000702void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000703 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
704 << "********** Function: "
705 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000706 // Track the index of the current machine instr.
707 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000708 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
709 MBBI != E; ++MBBI) {
710 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000711 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000712
Chris Lattner428b92e2006-09-15 03:57:23 +0000713 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000714
715 if (MBB->livein_begin() != MBB->livein_end()) {
Evan Chengb371f452007-02-19 21:49:54 +0000716 // Create intervals for live-ins to this BB first.
717 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000718 LE = MBB->livein_end(); LI != LE; ++LI) {
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000719 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000720 for (const unsigned* AS = mri_->getAliasSet(*LI); *AS; ++AS)
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000721 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS));
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000722 }
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000723 }
724
Chris Lattner428b92e2006-09-15 03:57:23 +0000725 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000726 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000727
Evan Cheng438f7bc2006-11-10 08:43:01 +0000728 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000729 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
730 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000731 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000732 if (MO.isRegister() && MO.getReg() && MO.isDef())
733 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000734 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000735
736 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000737 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000738 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000739}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000740
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000741/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
742/// being the source and IntB being the dest, thus this defines a value number
743/// in IntB. If the source value number (in IntA) is defined by a copy from B,
744/// see if we can merge these two pieces of B into a single value number,
745/// eliminating a copy. For example:
746///
747/// A3 = B0
748/// ...
749/// B1 = A3 <- this copy
750///
751/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
752/// value number to be replaced with B0 (which simplifies the B liveinterval).
753///
754/// This returns true if an interval was modified.
755///
756bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000757 MachineInstr *CopyMI) {
758 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
759
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000760 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
761 // the example above.
762 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
763 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000764
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000765 // Get the location that B is defined at. Two options: either this value has
766 // an unknown definition point or it is defined at CopyIdx. If unknown, we
767 // can't process it.
768 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
769 if (BValNoDefIdx == ~0U) return false;
770 assert(BValNoDefIdx == CopyIdx &&
771 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000772
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000773 // AValNo is the value number in A that defines the copy, A0 in the example.
774 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
775 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000776
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000777 // If AValNo is defined as a copy from IntB, we can potentially process this.
778
779 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000780 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
781 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000782
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000783 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000784
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000785 // If the source register comes from an interval other than IntB, we can't
786 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000787 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000788
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000789 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000790 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000791 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
792
793 // Make sure that the end of the live range is inside the same block as
794 // CopyMI.
795 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000796 if (!ValLREndInst ||
797 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000798
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000799 // Okay, we now know that ValLR ends in the same block that the CopyMI
800 // live-range starts. If there are no intervening live ranges between them in
801 // IntB, we can merge them.
802 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000803
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000804 DOUT << "\nExtending: "; IntB.print(DOUT, mri_);
Chris Lattnerba256032006-08-30 23:02:29 +0000805
806 // We are about to delete CopyMI, so need to remove it as the 'instruction
807 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000808 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000809
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000810 // Okay, we can merge them. We need to insert a new liverange:
811 // [ValLR.end, BLR.begin) of either value number, then we merge the
812 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000813 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
814 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
815
816 // If the IntB live range is assigned to a physical register, and if that
817 // physreg has aliases,
818 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
819 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
820 LiveInterval &AliasLI = getInterval(*AS);
821 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000822 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000823 }
824 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000825
826 // Okay, merge "B1" into the same value number as "B0".
827 if (BValNo != ValLR->ValId)
828 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000829 DOUT << " result = "; IntB.print(DOUT, mri_);
830 DOUT << "\n";
Chris Lattneraa51a482005-10-21 06:49:50 +0000831
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000832 // Finally, delete the copy instruction.
833 RemoveMachineInstrFromMaps(CopyMI);
834 CopyMI->eraseFromParent();
835 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000836 return true;
837}
838
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000839/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
840/// which are the src/dst of the copy instruction CopyMI. This returns true
841/// if the copy was successfully coallesced away, or if it is never possible
842/// to coallesce these this copy, due to register constraints. It returns
843/// false if it is not currently possible to coallesce this interval, but
844/// it may be possible if other things get coallesced.
845bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
846 unsigned SrcReg, unsigned DstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000847 DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI;
Evan Chengb371f452007-02-19 21:49:54 +0000848
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000849 // Get representative registers.
Evan Chengb371f452007-02-19 21:49:54 +0000850 unsigned repSrcReg = rep(SrcReg);
851 unsigned repDstReg = rep(DstReg);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000852
853 // If they are already joined we continue.
Evan Chengb371f452007-02-19 21:49:54 +0000854 if (repSrcReg == repDstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000855 DOUT << "\tCopy already coallesced.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000856 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000857 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000858
859 // If they are both physical registers, we cannot join them.
Evan Chengb371f452007-02-19 21:49:54 +0000860 if (MRegisterInfo::isPhysicalRegister(repSrcReg) &&
861 MRegisterInfo::isPhysicalRegister(repDstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000862 DOUT << "\tCan not coallesce physregs.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000863 return true; // Not coallescable.
864 }
865
866 // We only join virtual registers with allocatable physical registers.
Evan Chengb371f452007-02-19 21:49:54 +0000867 if (MRegisterInfo::isPhysicalRegister(repSrcReg) &&
868 !allocatableRegs_[repSrcReg]) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000869 DOUT << "\tSrc reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000870 return true; // Not coallescable.
871 }
Evan Chengb371f452007-02-19 21:49:54 +0000872 if (MRegisterInfo::isPhysicalRegister(repDstReg) &&
873 !allocatableRegs_[repDstReg]) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000874 DOUT << "\tDst reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000875 return true; // Not coallescable.
876 }
877
878 // If they are not of the same register class, we cannot join them.
Evan Chengb371f452007-02-19 21:49:54 +0000879 if (differingRegisterClasses(repSrcReg, repDstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000880 DOUT << "\tSrc/Dest are different register classes.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000881 return true; // Not coallescable.
882 }
883
Evan Chengb371f452007-02-19 21:49:54 +0000884 LiveInterval &SrcInt = getInterval(repSrcReg);
885 LiveInterval &DestInt = getInterval(repDstReg);
886 assert(SrcInt.reg == repSrcReg && DestInt.reg == repDstReg &&
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000887 "Register mapping is horribly broken!");
888
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000889 DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_);
890 DOUT << " and "; DestInt.print(DOUT, mri_);
891 DOUT << ": ";
Evan Chengb371f452007-02-19 21:49:54 +0000892
893 // Check if it is necessary to propagate "isDead" property before intervals
894 // are joined.
895 MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg);
896 bool isDead = mopd->isDead();
897 unsigned SrcStart = 0;
898 unsigned SrcEnd = 0;
899 if (isDead) {
900 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
901 LiveInterval::iterator SrcLR = SrcInt.FindLiveRangeContaining(CopyIdx-1);
902 SrcStart = SrcLR->start;
903 SrcEnd = SrcLR->end;
904 if (hasRegisterUse(repSrcReg, SrcStart, SrcEnd))
905 isDead = false;
906 }
907
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000908 // Okay, attempt to join these two intervals. On failure, this returns false.
909 // Otherwise, if one of the intervals being joined is a physreg, this method
910 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
911 // been modified, so we can use this information below to update aliases.
Evan Chengb371f452007-02-19 21:49:54 +0000912 if (JoinIntervals(DestInt, SrcInt)) {
913 if (isDead) {
914 // Result of the copy is dead. Propagate this property.
915 if (SrcStart == 0) {
916 // Live-in to the function but dead. Remove it from MBB live-in set.
917 // JoinIntervals may end up swapping the two intervals.
918 LiveInterval &LiveInInt = (repSrcReg == DestInt.reg) ? DestInt:SrcInt;
919 LiveInInt.removeRange(SrcStart, SrcEnd);
920 MachineBasicBlock *MBB = CopyMI->getParent();
921 MBB->removeLiveIn(SrcReg);
922 } else {
923 MachineInstr *SrcMI = getInstructionFromIndex(SrcStart);
924 if (SrcMI) {
925 // FIXME: SrcMI == NULL means the register is livein to a non-entry
926 // MBB. Remove the range from its live interval?
927 MachineOperand *mops = SrcMI->findRegisterDefOperand(SrcReg);
928 if (mops)
929 // FIXME: mops == NULL means SrcMI defines a subregister?
930 mops->setIsDead();
931 }
932 }
933 }
934 } else {
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000935 // Coallescing failed.
936
937 // If we can eliminate the copy without merging the live ranges, do so now.
938 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
939 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000940
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000941 // Otherwise, we are unable to join the intervals.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000942 DOUT << "Interference!\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000943 return false;
944 }
945
Evan Chengb371f452007-02-19 21:49:54 +0000946 bool Swapped = repSrcReg == DestInt.reg;
Chris Lattnere7f729b2006-08-26 01:28:16 +0000947 if (Swapped)
Evan Chengb371f452007-02-19 21:49:54 +0000948 std::swap(repSrcReg, repDstReg);
949 assert(MRegisterInfo::isVirtualRegister(repSrcReg) &&
Chris Lattnere7f729b2006-08-26 01:28:16 +0000950 "LiveInterval::join didn't work right!");
951
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000952 // If we're about to merge live ranges into a physical register live range,
953 // we have to update any aliased register's live ranges to indicate that they
954 // have clobbered values for this range.
Evan Chengb371f452007-02-19 21:49:54 +0000955 if (MRegisterInfo::isPhysicalRegister(repDstReg)) {
956 for (const unsigned *AS = mri_->getAliasSet(repDstReg); *AS; ++AS)
Chris Lattnere7f729b2006-08-26 01:28:16 +0000957 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000958 }
959
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000960 DOUT << "\n\t\tJoined. Result = "; DestInt.print(DOUT, mri_);
961 DOUT << "\n";
Evan Cheng30cac022007-02-22 23:03:39 +0000962
Evan Cheng30cac022007-02-22 23:03:39 +0000963 // Live range has been lengthened due to colaescing, eliminate the
964 // unnecessary kills at the end of the source live ranges.
Evan Chengda2295e2007-02-23 20:40:13 +0000965 LiveVariables::VarInfo& svi = lv_->getVarInfo(repSrcReg);
966 for (unsigned i = 0, e = svi.Kills.size(); i != e; ++i) {
967 MachineInstr *Kill = svi.Kills[i];
Evan Cheng30cac022007-02-22 23:03:39 +0000968 if (Kill == CopyMI || isRemoved(Kill))
969 continue;
970 if (DestInt.liveAt(getInstructionIndex(Kill) + InstrSlots::NUM))
971 unsetRegisterKill(Kill, repSrcReg);
972 }
Evan Chengda2295e2007-02-23 20:40:13 +0000973 if (MRegisterInfo::isVirtualRegister(repDstReg)) {
974 // If both are virtual registers...
975 LiveVariables::VarInfo& dvi = lv_->getVarInfo(repDstReg);
976 for (unsigned i = 0, e = dvi.Kills.size(); i != e; ++i) {
977 MachineInstr *Kill = dvi.Kills[i];
978 if (Kill == CopyMI || isRemoved(Kill))
979 continue;
980 if (DestInt.liveAt(getInstructionIndex(Kill) + InstrSlots::NUM))
981 unsetRegisterKill(Kill, repDstReg);
982 }
983 }
Evan Cheng30cac022007-02-22 23:03:39 +0000984
Evan Chengda2295e2007-02-23 20:40:13 +0000985 // If the intervals were swapped by Join, swap them back so that the register
986 // mapping (in the r2i map) is correct.
987 if (Swapped) SrcInt.swap(DestInt);
Evan Chengb371f452007-02-19 21:49:54 +0000988 removeInterval(repSrcReg);
989 r2rMap_[repSrcReg] = repDstReg;
Chris Lattnere7f729b2006-08-26 01:28:16 +0000990
Chris Lattnerbfe180a2006-08-31 05:58:59 +0000991 // Finally, delete the copy instruction.
992 RemoveMachineInstrFromMaps(CopyMI);
993 CopyMI->eraseFromParent();
994 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000995 ++numJoins;
996 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000997}
998
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000999/// ComputeUltimateVN - Assuming we are going to join two live intervals,
1000/// compute what the resultant value numbers for each value in the input two
1001/// ranges will be. This is complicated by copies between the two which can
1002/// and will commonly cause multiple value numbers to be merged into one.
1003///
1004/// VN is the value number that we're trying to resolve. InstDefiningValue
1005/// keeps track of the new InstDefiningValue assignment for the result
1006/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
1007/// whether a value in this or other is a copy from the opposite set.
1008/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
1009/// already been assigned.
1010///
1011/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
1012/// contains the value number the copy is from.
1013///
1014static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +00001015 SmallVector<std::pair<unsigned,
1016 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001017 SmallVector<int, 16> &ThisFromOther,
1018 SmallVector<int, 16> &OtherFromThis,
1019 SmallVector<int, 16> &ThisValNoAssignments,
1020 SmallVector<int, 16> &OtherValNoAssignments,
1021 LiveInterval &ThisLI, LiveInterval &OtherLI) {
1022 // If the VN has already been computed, just return it.
1023 if (ThisValNoAssignments[VN] >= 0)
1024 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001025// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001026
1027 // If this val is not a copy from the other val, then it must be a new value
1028 // number in the destination.
1029 int OtherValNo = ThisFromOther[VN];
1030 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +00001031 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
1032 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001033 }
1034
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001035 // Otherwise, this *is* a copy from the RHS. If the other side has already
1036 // been computed, return it.
1037 if (OtherValNoAssignments[OtherValNo] >= 0)
1038 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
1039
1040 // Mark this value number as currently being computed, then ask what the
1041 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001042 ThisValNoAssignments[VN] = -2;
1043 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +00001044 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001045 OtherFromThis, ThisFromOther,
1046 OtherValNoAssignments, ThisValNoAssignments,
1047 OtherLI, ThisLI);
1048 return ThisValNoAssignments[VN] = UltimateVN;
1049}
1050
Chris Lattnerf21f0202006-09-02 05:26:59 +00001051static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
1052 return std::find(V.begin(), V.end(), Val) != V.end();
1053}
1054
1055/// SimpleJoin - Attempt to joint the specified interval into this one. The
1056/// caller of this method must guarantee that the RHS only contains a single
1057/// value number and that the RHS is not defined by a copy from this
1058/// interval. This returns false if the intervals are not joinable, or it
1059/// joins them and returns true.
1060bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
1061 assert(RHS.containsOneValue());
1062
1063 // Some number (potentially more than one) value numbers in the current
1064 // interval may be defined as copies from the RHS. Scan the overlapping
1065 // portions of the LHS and RHS, keeping track of this and looking for
1066 // overlapping live ranges that are NOT defined as copies. If these exist, we
1067 // cannot coallesce.
1068
1069 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
1070 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
1071
1072 if (LHSIt->start < RHSIt->start) {
1073 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
1074 if (LHSIt != LHS.begin()) --LHSIt;
1075 } else if (RHSIt->start < LHSIt->start) {
1076 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
1077 if (RHSIt != RHS.begin()) --RHSIt;
1078 }
1079
1080 SmallVector<unsigned, 8> EliminatedLHSVals;
1081
1082 while (1) {
1083 // Determine if these live intervals overlap.
1084 bool Overlaps = false;
1085 if (LHSIt->start <= RHSIt->start)
1086 Overlaps = LHSIt->end > RHSIt->start;
1087 else
1088 Overlaps = RHSIt->end > LHSIt->start;
1089
1090 // If the live intervals overlap, there are two interesting cases: if the
1091 // LHS interval is defined by a copy from the RHS, it's ok and we record
1092 // that the LHS value # is the same as the RHS. If it's not, then we cannot
1093 // coallesce these live ranges and we bail out.
1094 if (Overlaps) {
1095 // If we haven't already recorded that this value # is safe, check it.
1096 if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
1097 // Copy from the RHS?
1098 unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
1099 if (rep(SrcReg) != RHS.reg)
1100 return false; // Nope, bail out.
1101
1102 EliminatedLHSVals.push_back(LHSIt->ValId);
1103 }
1104
1105 // We know this entire LHS live range is okay, so skip it now.
1106 if (++LHSIt == LHSEnd) break;
1107 continue;
1108 }
1109
1110 if (LHSIt->end < RHSIt->end) {
1111 if (++LHSIt == LHSEnd) break;
1112 } else {
1113 // One interesting case to check here. It's possible that we have
1114 // something like "X3 = Y" which defines a new value number in the LHS,
1115 // and is the last use of this liverange of the RHS. In this case, we
1116 // want to notice this copy (so that it gets coallesced away) even though
1117 // the live ranges don't actually overlap.
1118 if (LHSIt->start == RHSIt->end) {
1119 if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
1120 // We already know that this value number is going to be merged in
1121 // if coallescing succeeds. Just skip the liverange.
1122 if (++LHSIt == LHSEnd) break;
1123 } else {
1124 // Otherwise, if this is a copy from the RHS, mark it as being merged
1125 // in.
1126 if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
1127 EliminatedLHSVals.push_back(LHSIt->ValId);
1128
1129 // We know this entire LHS live range is okay, so skip it now.
1130 if (++LHSIt == LHSEnd) break;
1131 }
1132 }
1133 }
1134
1135 if (++RHSIt == RHSEnd) break;
1136 }
1137 }
1138
1139 // If we got here, we know that the coallescing will be successful and that
1140 // the value numbers in EliminatedLHSVals will all be merged together. Since
1141 // the most common case is that EliminatedLHSVals has a single number, we
1142 // optimize for it: if there is more than one value, we merge them all into
1143 // the lowest numbered one, then handle the interval as if we were merging
1144 // with one value number.
1145 unsigned LHSValNo;
1146 if (EliminatedLHSVals.size() > 1) {
1147 // Loop through all the equal value numbers merging them into the smallest
1148 // one.
1149 unsigned Smallest = EliminatedLHSVals[0];
1150 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
1151 if (EliminatedLHSVals[i] < Smallest) {
1152 // Merge the current notion of the smallest into the smaller one.
1153 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1154 Smallest = EliminatedLHSVals[i];
1155 } else {
1156 // Merge into the smallest.
1157 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1158 }
1159 }
1160 LHSValNo = Smallest;
1161 } else {
1162 assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
1163 LHSValNo = EliminatedLHSVals[0];
1164 }
1165
1166 // Okay, now that there is a single LHS value number that we're merging the
1167 // RHS into, update the value number info for the LHS to indicate that the
1168 // value number is defined where the RHS value number was.
1169 LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
1170
1171 // Okay, the final step is to loop over the RHS live intervals, adding them to
1172 // the LHS.
1173 LHS.MergeRangesInAsValue(RHS, LHSValNo);
1174 LHS.weight += RHS.weight;
1175
1176 return true;
1177}
1178
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001179/// JoinIntervals - Attempt to join these two intervals. On failure, this
1180/// returns false. Otherwise, if one of the intervals being joined is a
1181/// physreg, this method always canonicalizes LHS to be it. The output
1182/// "RHS" will not have been modified, so we can use this information
1183/// below to update aliases.
1184bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001185 // Compute the final value assignment, assuming that the live ranges can be
1186 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001187 SmallVector<int, 16> LHSValNoAssignments;
1188 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +00001189 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner238416c2006-09-01 06:10:18 +00001190
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001191 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001192 if (RHS.containsOneValue()) {
1193 // Copies from a liveinterval with a single value are simple to handle and
1194 // very common, handle the special case here. This is important, because
1195 // often RHS is small and LHS is large (e.g. a physreg).
1196
1197 // Find out if the RHS is defined as a copy from some value in the LHS.
1198 int RHSValID = -1;
1199 std::pair<unsigned,unsigned> RHSValNoInfo;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001200 unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
1201 if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
1202 // If RHS is not defined as a copy from the LHS, we can use simpler and
1203 // faster checks to see if the live ranges are coallescable. This joiner
1204 // can't swap the LHS/RHS intervals though.
1205 if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
1206 return SimpleJoin(LHS, RHS);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001207 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001208 RHSValNoInfo = RHS.getValNumInfo(0);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001209 }
1210 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001211 // It was defined as a copy from the LHS, find out what value # it is.
1212 unsigned ValInst = RHS.getInstForValNum(0);
1213 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1214 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001215 }
1216
Chris Lattnerf21f0202006-09-02 05:26:59 +00001217 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1218 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001219 ValueNumberInfo.resize(LHS.getNumValNums());
1220
1221 // Okay, *all* of the values in LHS that are defined as a copy from RHS
1222 // should now get updated.
1223 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1224 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
1225 if (rep(LHSSrcReg) != RHS.reg) {
1226 // If this is not a copy from the RHS, its value number will be
1227 // unmodified by the coallescing.
1228 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1229 LHSValNoAssignments[VN] = VN;
1230 } else if (RHSValID == -1) {
1231 // Otherwise, it is a copy from the RHS, and we don't already have a
1232 // value# for it. Keep the current value number, but remember it.
1233 LHSValNoAssignments[VN] = RHSValID = VN;
1234 ValueNumberInfo[VN] = RHSValNoInfo;
1235 } else {
1236 // Otherwise, use the specified value #.
1237 LHSValNoAssignments[VN] = RHSValID;
1238 if (VN != (unsigned)RHSValID)
1239 ValueNumberInfo[VN].first = ~1U;
1240 else
1241 ValueNumberInfo[VN] = RHSValNoInfo;
1242 }
1243 } else {
1244 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1245 LHSValNoAssignments[VN] = VN;
1246 }
1247 }
1248
1249 assert(RHSValID != -1 && "Didn't find value #?");
1250 RHSValNoAssignments[0] = RHSValID;
1251
1252 } else {
Chris Lattner238416c2006-09-01 06:10:18 +00001253 // Loop over the value numbers of the LHS, seeing if any are defined from
1254 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001255 SmallVector<int, 16> LHSValsDefinedFromRHS;
1256 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
1257 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1258 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
1259 if (ValSrcReg == 0) // Src not defined by a copy?
1260 continue;
1261
Chris Lattner238416c2006-09-01 06:10:18 +00001262 // DstReg is known to be a register in the LHS interval. If the src is
1263 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001264 if (rep(ValSrcReg) != RHS.reg)
1265 continue;
1266
1267 // Figure out the value # from the RHS.
1268 unsigned ValInst = LHS.getInstForValNum(VN);
1269 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
1270 }
1271
Chris Lattner238416c2006-09-01 06:10:18 +00001272 // Loop over the value numbers of the RHS, seeing if any are defined from
1273 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001274 SmallVector<int, 16> RHSValsDefinedFromLHS;
1275 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
1276 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
1277 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
1278 if (ValSrcReg == 0) // Src not defined by a copy?
1279 continue;
1280
Chris Lattner238416c2006-09-01 06:10:18 +00001281 // DstReg is known to be a register in the RHS interval. If the src is
1282 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001283 if (rep(ValSrcReg) != LHS.reg)
1284 continue;
1285
1286 // Figure out the value # from the LHS.
1287 unsigned ValInst = RHS.getInstForValNum(VN);
1288 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1289 }
1290
Chris Lattnerf21f0202006-09-02 05:26:59 +00001291 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1292 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
1293 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
1294
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001295 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001296 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
1297 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001298 ComputeUltimateVN(VN, ValueNumberInfo,
1299 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1300 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1301 }
1302 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001303 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1304 continue;
1305 // If this value number isn't a copy from the LHS, it's a new number.
1306 if (RHSValsDefinedFromLHS[VN] == -1) {
1307 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1308 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1309 continue;
1310 }
1311
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001312 ComputeUltimateVN(VN, ValueNumberInfo,
1313 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1314 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1315 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001316 }
1317
1318 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1319 // interval lists to see if these intervals are coallescable.
1320 LiveInterval::const_iterator I = LHS.begin();
1321 LiveInterval::const_iterator IE = LHS.end();
1322 LiveInterval::const_iterator J = RHS.begin();
1323 LiveInterval::const_iterator JE = RHS.end();
1324
1325 // Skip ahead until the first place of potential sharing.
1326 if (I->start < J->start) {
1327 I = std::upper_bound(I, IE, J->start);
1328 if (I != LHS.begin()) --I;
1329 } else if (J->start < I->start) {
1330 J = std::upper_bound(J, JE, I->start);
1331 if (J != RHS.begin()) --J;
1332 }
1333
1334 while (1) {
1335 // Determine if these two live ranges overlap.
1336 bool Overlaps;
1337 if (I->start < J->start) {
1338 Overlaps = I->end > J->start;
1339 } else {
1340 Overlaps = J->end > I->start;
1341 }
1342
1343 // If so, check value # info to determine if they are really different.
1344 if (Overlaps) {
1345 // If the live range overlap will map to the same value number in the
1346 // result liverange, we can still coallesce them. If not, we can't.
1347 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1348 return false;
1349 }
1350
1351 if (I->end < J->end) {
1352 ++I;
1353 if (I == IE) break;
1354 } else {
1355 ++J;
1356 if (J == JE) break;
1357 }
1358 }
1359
1360 // If we get here, we know that we can coallesce the live ranges. Ask the
1361 // intervals to coallesce themselves now.
1362 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001363 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001364 return true;
1365}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001366
1367
Chris Lattnercc0d1562004-07-19 14:40:29 +00001368namespace {
1369 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1370 // depth of the basic block (the unsigned), and then on the MBB number.
1371 struct DepthMBBCompare {
1372 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1373 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1374 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001375 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001376 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001377 }
1378 };
1379}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001380
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001381
Chris Lattner1acb17c2006-09-02 05:32:53 +00001382void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
1383 std::vector<CopyRec> &TryAgain) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001384 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001385
1386 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1387 MII != E;) {
1388 MachineInstr *Inst = MII++;
1389
1390 // If this isn't a copy, we can't join intervals.
1391 unsigned SrcReg, DstReg;
1392 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1393
Chris Lattner1acb17c2006-09-02 05:32:53 +00001394 if (!JoinCopy(Inst, SrcReg, DstReg))
1395 TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001396 }
1397}
1398
1399
Chris Lattnercc0d1562004-07-19 14:40:29 +00001400void LiveIntervals::joinIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001401 DOUT << "********** JOINING INTERVALS ***********\n";
Chris Lattnercc0d1562004-07-19 14:40:29 +00001402
Chris Lattner1acb17c2006-09-02 05:32:53 +00001403 std::vector<CopyRec> TryAgainList;
1404
Chris Lattnercc0d1562004-07-19 14:40:29 +00001405 const LoopInfo &LI = getAnalysis<LoopInfo>();
1406 if (LI.begin() == LI.end()) {
1407 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001408 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1409 I != E; ++I)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001410 CopyCoallesceInMBB(I, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001411 } else {
1412 // Otherwise, join intervals in inner loops before other intervals.
1413 // Unfortunately we can't just iterate over loop hierarchy here because
1414 // there may be more MBB's than BB's. Collect MBB's for sorting.
1415 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1416 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1417 I != E; ++I)
1418 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1419
1420 // Sort by loop depth.
1421 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1422
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001423 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001424 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001425 CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
1426 }
1427
1428 // Joining intervals can allow other intervals to be joined. Iteratively join
1429 // until we make no progress.
1430 bool ProgressMade = true;
1431 while (ProgressMade) {
1432 ProgressMade = false;
1433
1434 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1435 CopyRec &TheCopy = TryAgainList[i];
1436 if (TheCopy.MI &&
1437 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1438 TheCopy.MI = 0; // Mark this one as done.
1439 ProgressMade = true;
1440 }
1441 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001442 }
1443
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001444 DOUT << "*** Register mapping ***\n";
1445 for (int i = 0, e = r2rMap_.size(); i != e; ++i)
1446 if (r2rMap_[i]) {
1447 DOUT << " reg " << i << " -> ";
1448 DEBUG(printRegName(r2rMap_[i]));
1449 DOUT << "\n";
1450 }
Chris Lattner1c5c0442004-07-19 14:08:10 +00001451}
1452
Evan Cheng647c15e2006-05-12 06:06:34 +00001453/// Return true if the two specified registers belong to different register
1454/// classes. The registers may be either phys or virt regs.
1455bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1456 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001457
Chris Lattner7ac2d312004-07-24 02:59:07 +00001458 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001459 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001460 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001461 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001462 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001463 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001464
1465 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001466 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1467 if (MRegisterInfo::isVirtualRegister(RegB))
1468 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1469 else
1470 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001471}
1472
Evan Chengb371f452007-02-19 21:49:54 +00001473/// hasRegisterUse - Returns true if there is any use of the specific
1474/// reg between indexes Start and End.
1475bool
1476LiveIntervals::hasRegisterUse(unsigned Reg, unsigned Start, unsigned End) {
Evan Cheng788fb1c2007-02-21 02:27:39 +00001477 for (unsigned Index = Start+InstrSlots::NUM; Index < End;
Evan Chengb371f452007-02-19 21:49:54 +00001478 Index += InstrSlots::NUM) {
1479 // Skip deleted instructions
Evan Cheng788fb1c2007-02-21 02:27:39 +00001480 while (Index < End && !getInstructionFromIndex(Index))
Evan Chengb371f452007-02-19 21:49:54 +00001481 Index += InstrSlots::NUM;
1482 if (Index >= End) break;
1483
1484 MachineInstr *MI = getInstructionFromIndex(Index);
1485 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1486 MachineOperand &MO = MI->getOperand(i);
1487 if (MO.isReg() && MO.isUse() && MO.getReg() &&
1488 mri_->regsOverlap(rep(MO.getReg()), Reg))
1489 return true;
1490 }
1491 }
1492
1493 return false;
1494}
1495
Evan Cheng30cac022007-02-22 23:03:39 +00001496/// unsetRegisterKill - Unset IsKill property of all uses of specific register
1497/// of the specific instruction.
1498void LiveIntervals::unsetRegisterKill(MachineInstr *MI, unsigned Reg) {
1499 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1500 MachineOperand &MO = MI->getOperand(i);
1501 if (MO.isReg() && MO.isUse() && MO.isKill() && MO.getReg() &&
1502 mri_->regsOverlap(rep(MO.getReg()), Reg))
1503 MO.unsetIsKill();
1504 }
1505}
1506
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001507LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001508 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +00001509 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001510 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001511}