blob: d3a1ee7380fa5ebc55e080d756b20cb0d3970586 [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/ADT/DenseMap.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/Statistic.h"
28#include "llvm/Analysis/AliasAnalysis.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000029#include "llvm/CodeGen/MachineDominators.h"
Evan Chengd94671a2010-04-07 00:41:17 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000031#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengab8be962011-06-29 01:14:12 +000035#include "llvm/MC/MCInstrItineraries.h"
Evan Cheng7007e4c2011-10-12 21:33:49 +000036#include "llvm/Support/CommandLine.h"
Chris Lattnerac695822008-01-04 06:41:45 +000037#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000043using namespace llvm;
44
Evan Cheng7007e4c2011-10-12 21:33:49 +000045static cl::opt<bool>
46AvoidSpeculation("avoid-speculation",
47 cl::desc("MachineLICM should avoid speculation"),
Evan Cheng73b5bb32011-10-26 01:26:57 +000048 cl::init(true), cl::Hidden);
Evan Cheng7007e4c2011-10-12 21:33:49 +000049
Evan Cheng03a9fdf2010-10-16 02:20:26 +000050STATISTIC(NumHoisted,
51 "Number of machine instructions hoisted out of loops");
52STATISTIC(NumLowRP,
53 "Number of instructions hoisted in low reg pressure situation");
54STATISTIC(NumHighLatency,
55 "Number of high latency instructions hoisted");
56STATISTIC(NumCSEed,
57 "Number of hoisted machine instructions CSEed");
Evan Chengd94671a2010-04-07 00:41:17 +000058STATISTIC(NumPostRAHoisted,
59 "Number of machine instructions hoisted out of loops post regalloc");
Bill Wendlingb48519c2007-12-08 01:47:01 +000060
Bill Wendling0f940c92007-12-07 21:42:31 +000061namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000062 class MachineLICM : public MachineFunctionPass {
Bill Wendling9258cd32008-01-02 19:32:43 +000063 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000064 const TargetInstrInfo *TII;
Benjamin Kramer69e42db2013-01-11 20:05:37 +000065 const TargetLoweringBase *TLI;
Dan Gohmana8fb3362009-09-25 23:58:45 +000066 const TargetRegisterInfo *TRI;
Evan Chengd94671a2010-04-07 00:41:17 +000067 const MachineFrameInfo *MFI;
Evan Cheng0e673912010-10-14 01:16:09 +000068 MachineRegisterInfo *MRI;
69 const InstrItineraryData *InstrItins;
Andrew Trick9d41bd52012-02-08 21:23:03 +000070 bool PreRegAlloc;
Bill Wendling12ebf142007-12-11 19:40:06 +000071
Bill Wendling0f940c92007-12-07 21:42:31 +000072 // Various analyses that we use...
Dan Gohmane33f44c2009-10-07 17:38:06 +000073 AliasAnalysis *AA; // Alias analysis info.
Evan Cheng4038f9c2010-04-08 01:03:47 +000074 MachineLoopInfo *MLI; // Current MachineLoopInfo
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000075 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling0f940c92007-12-07 21:42:31 +000076
Bill Wendling0f940c92007-12-07 21:42:31 +000077 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000078 bool Changed; // True if a loop is changed.
Evan Cheng82e0a1a2010-05-29 00:06:36 +000079 bool FirstInLoop; // True if it's the first LICM in the loop.
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000080 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000081 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000082
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +000083 // Exit blocks for CurLoop.
84 SmallVector<MachineBasicBlock*, 8> ExitBlocks;
85
86 bool isExitBlock(const MachineBasicBlock *MBB) const {
87 return std::find(ExitBlocks.begin(), ExitBlocks.end(), MBB) !=
88 ExitBlocks.end();
89 }
90
Evan Cheng0e673912010-10-14 01:16:09 +000091 // Track 'estimated' register pressure.
Evan Cheng03a9fdf2010-10-16 02:20:26 +000092 SmallSet<unsigned, 32> RegSeen;
Evan Cheng0e673912010-10-14 01:16:09 +000093 SmallVector<unsigned, 8> RegPressure;
Evan Cheng03a9fdf2010-10-16 02:20:26 +000094
95 // Register pressure "limit" per register class. If the pressure
96 // is higher than the limit, then it's considered high.
Evan Cheng0e673912010-10-14 01:16:09 +000097 SmallVector<unsigned, 8> RegLimit;
98
Evan Cheng03a9fdf2010-10-16 02:20:26 +000099 // Register pressure on path leading from loop preheader to current BB.
100 SmallVector<SmallVector<unsigned, 8>, 16> BackTrace;
101
Dale Johannesenc46a5f22010-07-29 17:45:24 +0000102 // For each opcode, keep a list of potential CSE instructions.
Evan Cheng777c6b72009-11-03 21:40:02 +0000103 DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap;
Evan Chengd94671a2010-04-07 00:41:17 +0000104
Evan Chengfad62872011-10-11 23:48:44 +0000105 enum {
106 SpeculateFalse = 0,
107 SpeculateTrue = 1,
108 SpeculateUnknown = 2
109 };
110
Devang Patel2e350472011-10-11 18:09:58 +0000111 // If a MBB does not dominate loop exiting blocks then it may not safe
112 // to hoist loads from this block.
Evan Chengfad62872011-10-11 23:48:44 +0000113 // Tri-state: 0 - false, 1 - true, 2 - unknown
114 unsigned SpeculationState;
Devang Patel2e350472011-10-11 18:09:58 +0000115
Bill Wendling0f940c92007-12-07 21:42:31 +0000116 public:
117 static char ID; // Pass identification, replacement for typeid
Evan Chengd94671a2010-04-07 00:41:17 +0000118 MachineLICM() :
Owen Anderson081c34b2010-10-19 17:21:58 +0000119 MachineFunctionPass(ID), PreRegAlloc(true) {
120 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
121 }
Evan Chengd94671a2010-04-07 00:41:17 +0000122
123 explicit MachineLICM(bool PreRA) :
Owen Anderson081c34b2010-10-19 17:21:58 +0000124 MachineFunctionPass(ID), PreRegAlloc(PreRA) {
125 initializeMachineLICMPass(*PassRegistry::getPassRegistry());
126 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000127
Stephen Hines36b56882014-04-23 16:57:46 -0700128 bool runOnMachineFunction(MachineFunction &MF) override;
Bill Wendling0f940c92007-12-07 21:42:31 +0000129
Stephen Hines36b56882014-04-23 16:57:46 -0700130 void getAnalysisUsage(AnalysisUsage &AU) const override {
Bill Wendling0f940c92007-12-07 21:42:31 +0000131 AU.addRequired<MachineLoopInfo>();
132 AU.addRequired<MachineDominatorTree>();
Dan Gohmane33f44c2009-10-07 17:38:06 +0000133 AU.addRequired<AliasAnalysis>();
Bill Wendlingd5da7042008-01-04 08:48:49 +0000134 AU.addPreserved<MachineLoopInfo>();
135 AU.addPreserved<MachineDominatorTree>();
136 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +0000137 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000138
Stephen Hines36b56882014-04-23 16:57:46 -0700139 void releaseMemory() override {
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000140 RegSeen.clear();
Evan Cheng0e673912010-10-14 01:16:09 +0000141 RegPressure.clear();
142 RegLimit.clear();
Evan Cheng23128422010-10-19 18:58:51 +0000143 BackTrace.clear();
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000144 for (DenseMap<unsigned,std::vector<const MachineInstr*> >::iterator
145 CI = CSEMap.begin(), CE = CSEMap.end(); CI != CE; ++CI)
146 CI->second.clear();
Evan Chengaf6949d2009-02-05 08:45:46 +0000147 CSEMap.clear();
148 }
149
Bill Wendling0f940c92007-12-07 21:42:31 +0000150 private:
Evan Cheng4038f9c2010-04-08 01:03:47 +0000151 /// CandidateInfo - Keep track of information about hoisting candidates.
152 struct CandidateInfo {
153 MachineInstr *MI;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000154 unsigned Def;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000155 int FI;
156 CandidateInfo(MachineInstr *mi, unsigned def, int fi)
157 : MI(mi), Def(def), FI(fi) {}
Evan Cheng4038f9c2010-04-08 01:03:47 +0000158 };
159
160 /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
161 /// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000162 void HoistRegionPostRA();
Evan Cheng4038f9c2010-04-08 01:03:47 +0000163
164 /// HoistPostRA - When an instruction is found to only use loop invariant
165 /// operands that is safe to hoist, this instruction is called to do the
166 /// dirty work.
167 void HoistPostRA(MachineInstr *MI, unsigned Def);
168
169 /// ProcessMI - Examine the instruction for potentai LICM candidate. Also
170 /// gather register def and frame object update information.
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000171 void ProcessMI(MachineInstr *MI,
172 BitVector &PhysRegDefs,
173 BitVector &PhysRegClobbers,
Evan Cheng4038f9c2010-04-08 01:03:47 +0000174 SmallSet<int, 32> &StoredFIs,
Craig Topper9e639e82013-07-11 16:22:38 +0000175 SmallVectorImpl<CandidateInfo> &Candidates);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000176
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000177 /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the
178 /// current loop.
179 void AddToLiveIns(unsigned Reg);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000180
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000181 /// IsLICMCandidate - Returns true if the instruction may be a suitable
Chris Lattner77910802010-07-12 00:00:35 +0000182 /// candidate for LICM. e.g. If the instruction is a call, then it's
183 /// obviously not safe to hoist it.
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000184 bool IsLICMCandidate(MachineInstr &I);
185
Bill Wendling041b3f82007-12-08 23:58:46 +0000186 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000187 /// invariant. I.e., all virtual register operands are defined outside of
188 /// the loop, physical registers aren't accessed (explicitly or implicitly),
189 /// and the instruction is hoistable.
Andrew Trick9f17cf62012-02-08 21:23:00 +0000190 ///
Bill Wendling041b3f82007-12-08 23:58:46 +0000191 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +0000192
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000193 /// HasLoopPHIUse - Return true if the specified instruction is used by any
194 /// phi node in the current loop.
195 bool HasLoopPHIUse(const MachineInstr *MI) const;
Evan Chengd67705f2011-04-11 21:09:18 +0000196
Evan Cheng23128422010-10-19 18:58:51 +0000197 /// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
198 /// and an use in the current loop, return true if the target considered
199 /// it 'high'.
Evan Chengc8141df2010-10-26 02:08:50 +0000200 bool HasHighOperandLatency(MachineInstr &MI, unsigned DefIdx,
201 unsigned Reg) const;
202
203 bool IsCheapInstruction(MachineInstr &MI) const;
Evan Cheng0e673912010-10-14 01:16:09 +0000204
Evan Cheng134982d2010-10-20 22:03:58 +0000205 /// CanCauseHighRegPressure - Visit BBs from header to current BB,
206 /// check if hoisting an instruction of the given cost matrix can cause high
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000207 /// register pressure.
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +0000208 bool CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost, bool Cheap);
Evan Cheng134982d2010-10-20 22:03:58 +0000209
210 /// UpdateBackTraceRegPressure - Traverse the back trace from header to
211 /// the current block and update their register pressures to reflect the
212 /// effect of hoisting MI from the current block to the preheader.
213 void UpdateBackTraceRegPressure(const MachineInstr *MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000214
Evan Cheng45e94d62009-02-04 09:19:56 +0000215 /// IsProfitableToHoist - Return true if it is potentially profitable to
216 /// hoist the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000217 bool IsProfitableToHoist(MachineInstr &MI);
Evan Cheng45e94d62009-02-04 09:19:56 +0000218
Devang Patel2e350472011-10-11 18:09:58 +0000219 /// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
220 /// If not then a load from this mbb may not be safe to hoist.
221 bool IsGuaranteedToExecute(MachineBasicBlock *BB);
222
Pete Cooperacde91e2011-12-22 02:05:40 +0000223 void EnterScope(MachineBasicBlock *MBB);
224
225 void ExitScope(MachineBasicBlock *MBB);
226
227 /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to given
228 /// dominator tree node if its a leaf or all of its children are done. Walk
229 /// up the dominator tree to destroy ancestors which are now done.
230 void ExitScopeIfDone(MachineDomTreeNode *Node,
231 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
232 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
233
234 /// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
235 /// blocks dominated by the specified header block, and that are in the
236 /// current loop) in depth first order w.r.t the DominatorTree. This allows
237 /// us to visit definitions before uses, allowing us to hoist a loop body in
238 /// one pass without iteration.
Bill Wendling0f940c92007-12-07 21:42:31 +0000239 ///
Pete Cooperacde91e2011-12-22 02:05:40 +0000240 void HoistOutOfLoop(MachineDomTreeNode *LoopHeaderNode);
241 void HoistRegion(MachineDomTreeNode *N, bool IsHeader);
Bill Wendling0f940c92007-12-07 21:42:31 +0000242
Evan Cheng61560e22011-09-01 01:45:00 +0000243 /// getRegisterClassIDAndCost - For a given MI, register, and the operand
244 /// index, return the ID and cost of its representative register class by
245 /// reference.
246 void getRegisterClassIDAndCost(const MachineInstr *MI,
247 unsigned Reg, unsigned OpIdx,
248 unsigned &RCId, unsigned &RCCost) const;
249
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000250 /// InitRegPressure - Find all virtual register references that are liveout
251 /// of the preheader to initialize the starting "register pressure". Note
252 /// this does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000253 void InitRegPressure(MachineBasicBlock *BB);
254
Evan Cheng134982d2010-10-20 22:03:58 +0000255 /// UpdateRegPressure - Update estimate of register pressure after the
256 /// specified instruction.
257 void UpdateRegPressure(const MachineInstr *MI);
Evan Cheng0e673912010-10-14 01:16:09 +0000258
Dan Gohman5c952302009-10-29 17:47:20 +0000259 /// ExtractHoistableLoad - Unfold a load from the given machineinstr if
260 /// the load itself could be hoisted. Return the unfolded and hoistable
261 /// load, or null if the load couldn't be unfolded or if it wouldn't
262 /// be hoistable.
263 MachineInstr *ExtractHoistableLoad(MachineInstr *MI);
264
Evan Cheng78e5c112009-11-07 03:52:02 +0000265 /// LookForDuplicate - Find an instruction amount PrevMIs that is a
266 /// duplicate of MI. Return this instruction if it's found.
267 const MachineInstr *LookForDuplicate(const MachineInstr *MI,
268 std::vector<const MachineInstr*> &PrevMIs);
269
Evan Cheng9fb744e2009-11-05 00:51:13 +0000270 /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on
271 /// the preheader that compute the same value. If it's found, do a RAU on
272 /// with the definition of the existing instruction rather than hoisting
273 /// the instruction to the preheader.
274 bool EliminateCSE(MachineInstr *MI,
275 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI);
276
Evan Cheng7efba852011-10-12 00:09:14 +0000277 /// MayCSE - Return true if the given instruction will be CSE'd if it's
278 /// hoisted out of the loop.
279 bool MayCSE(MachineInstr *MI);
280
Bill Wendling0f940c92007-12-07 21:42:31 +0000281 /// Hoist - When an instruction is found to only use loop invariant operands
282 /// that is safe to hoist, this instruction is called to do the dirty work.
Evan Cheng134982d2010-10-20 22:03:58 +0000283 /// It returns true if the instruction is hoisted.
284 bool Hoist(MachineInstr *MI, MachineBasicBlock *Preheader);
Evan Cheng777c6b72009-11-03 21:40:02 +0000285
286 /// InitCSEMap - Initialize the CSE map with instructions that are in the
287 /// current loop preheader that may become duplicates of instructions that
288 /// are hoisted out of the loop.
289 void InitCSEMap(MachineBasicBlock *BB);
Dan Gohman853d3fb2010-06-22 17:25:57 +0000290
291 /// getCurPreheader - Get the preheader for the current loop, splitting
292 /// a critical edge if needed.
293 MachineBasicBlock *getCurPreheader();
Bill Wendling0f940c92007-12-07 21:42:31 +0000294 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000295} // end anonymous namespace
296
Dan Gohman844731a2008-05-13 00:00:25 +0000297char MachineLICM::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000298char &llvm::MachineLICMID = MachineLICM::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000299INITIALIZE_PASS_BEGIN(MachineLICM, "machinelicm",
300 "Machine Loop Invariant Code Motion", false, false)
301INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
302INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
303INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
304INITIALIZE_PASS_END(MachineLICM, "machinelicm",
Owen Andersonce665bd2010-10-07 22:25:06 +0000305 "Machine Loop Invariant Code Motion", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000306
Dan Gohman853d3fb2010-06-22 17:25:57 +0000307/// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most
308/// loop that has a unique predecessor.
309static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) {
Dan Gohmanaa742602010-07-09 18:49:45 +0000310 // Check whether this loop even has a unique predecessor.
311 if (!CurLoop->getLoopPredecessor())
312 return false;
313 // Ok, now check to see if any of its outer loops do.
Dan Gohmanc475c362009-01-15 22:01:38 +0000314 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
Dan Gohman853d3fb2010-06-22 17:25:57 +0000315 if (L->getLoopPredecessor())
Dan Gohmanc475c362009-01-15 22:01:38 +0000316 return false;
Dan Gohmanaa742602010-07-09 18:49:45 +0000317 // None of them did, so this is the outermost with a unique predecessor.
Dan Gohmanc475c362009-01-15 22:01:38 +0000318 return true;
319}
320
Bill Wendling0f940c92007-12-07 21:42:31 +0000321bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Stephen Hines36b56882014-04-23 16:57:46 -0700322 if (skipOptnoneFunction(*MF.getFunction()))
323 return false;
324
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000325 Changed = FirstInLoop = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000326 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000327 TII = TM->getInstrInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000328 TLI = TM->getTargetLowering();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000329 TRI = TM->getRegisterInfo();
Evan Chengd94671a2010-04-07 00:41:17 +0000330 MFI = MF.getFrameInfo();
Evan Cheng0e673912010-10-14 01:16:09 +0000331 MRI = &MF.getRegInfo();
332 InstrItins = TM->getInstrItineraryData();
Bill Wendling0f940c92007-12-07 21:42:31 +0000333
Andrew Trick9d41bd52012-02-08 21:23:03 +0000334 PreRegAlloc = MRI->isSSA();
335
Jakob Stoklund Olesenfd3d4cf2012-02-11 00:40:36 +0000336 if (PreRegAlloc)
337 DEBUG(dbgs() << "******** Pre-regalloc Machine LICM: ");
338 else
339 DEBUG(dbgs() << "******** Post-regalloc Machine LICM: ");
Craig Topper96601ca2012-08-22 06:07:19 +0000340 DEBUG(dbgs() << MF.getName() << " ********\n");
Jakob Stoklund Olesenfd3d4cf2012-02-11 00:40:36 +0000341
Evan Cheng0e673912010-10-14 01:16:09 +0000342 if (PreRegAlloc) {
343 // Estimate register pressure during pre-regalloc pass.
344 unsigned NumRC = TRI->getNumRegClasses();
345 RegPressure.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000346 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000347 RegLimit.resize(NumRC);
Evan Cheng0e673912010-10-14 01:16:09 +0000348 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
349 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichbe2119e2011-03-07 21:56:36 +0000350 RegLimit[(*I)->getID()] = TRI->getRegPressureLimit(*I, MF);
Evan Cheng0e673912010-10-14 01:16:09 +0000351 }
352
Bill Wendling0f940c92007-12-07 21:42:31 +0000353 // Get our Loop information...
Evan Cheng4038f9c2010-04-08 01:03:47 +0000354 MLI = &getAnalysis<MachineLoopInfo>();
355 DT = &getAnalysis<MachineDominatorTree>();
356 AA = &getAnalysis<AliasAnalysis>();
Bill Wendling0f940c92007-12-07 21:42:31 +0000357
Dan Gohmanaa742602010-07-09 18:49:45 +0000358 SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end());
359 while (!Worklist.empty()) {
360 CurLoop = Worklist.pop_back_val();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000361 CurPreheader = 0;
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000362 ExitBlocks.clear();
Bill Wendling0f940c92007-12-07 21:42:31 +0000363
Evan Cheng4038f9c2010-04-08 01:03:47 +0000364 // If this is done before regalloc, only visit outer-most preheader-sporting
365 // loops.
Dan Gohmanaa742602010-07-09 18:49:45 +0000366 if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) {
367 Worklist.append(CurLoop->begin(), CurLoop->end());
Dan Gohmanc475c362009-01-15 22:01:38 +0000368 continue;
Dan Gohmanaa742602010-07-09 18:49:45 +0000369 }
Dan Gohmanc475c362009-01-15 22:01:38 +0000370
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000371 CurLoop->getExitBlocks(ExitBlocks);
372
Evan Chengd94671a2010-04-07 00:41:17 +0000373 if (!PreRegAlloc)
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000374 HoistRegionPostRA();
Evan Chengd94671a2010-04-07 00:41:17 +0000375 else {
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000376 // CSEMap is initialized for loop header when the first instruction is
377 // being hoisted.
378 MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader());
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000379 FirstInLoop = true;
Pete Cooperacde91e2011-12-22 02:05:40 +0000380 HoistOutOfLoop(N);
Evan Chengd94671a2010-04-07 00:41:17 +0000381 CSEMap.clear();
382 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000383 }
384
385 return Changed;
386}
387
Evan Cheng4038f9c2010-04-08 01:03:47 +0000388/// InstructionStoresToFI - Return true if instruction stores to the
389/// specified frame.
390static bool InstructionStoresToFI(const MachineInstr *MI, int FI) {
391 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
392 oe = MI->memoperands_end(); o != oe; ++o) {
393 if (!(*o)->isStore() || !(*o)->getValue())
394 continue;
395 if (const FixedStackPseudoSourceValue *Value =
396 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
397 if (Value->getFrameIndex() == FI)
398 return true;
399 }
400 }
401 return false;
402}
403
404/// ProcessMI - Examine the instruction for potentai LICM candidate. Also
405/// gather register def and frame object update information.
406void MachineLICM::ProcessMI(MachineInstr *MI,
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000407 BitVector &PhysRegDefs,
408 BitVector &PhysRegClobbers,
Evan Cheng4038f9c2010-04-08 01:03:47 +0000409 SmallSet<int, 32> &StoredFIs,
Craig Topper9e639e82013-07-11 16:22:38 +0000410 SmallVectorImpl<CandidateInfo> &Candidates) {
Evan Cheng4038f9c2010-04-08 01:03:47 +0000411 bool RuledOut = false;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000412 bool HasNonInvariantUse = false;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000413 unsigned Def = 0;
414 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
415 const MachineOperand &MO = MI->getOperand(i);
416 if (MO.isFI()) {
417 // Remember if the instruction stores to the frame index.
418 int FI = MO.getIndex();
419 if (!StoredFIs.count(FI) &&
420 MFI->isSpillSlotObjectIndex(FI) &&
421 InstructionStoresToFI(MI, FI))
422 StoredFIs.insert(FI);
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000423 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000424 continue;
425 }
426
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000427 // We can't hoist an instruction defining a physreg that is clobbered in
428 // the loop.
429 if (MO.isRegMask()) {
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000430 PhysRegClobbers.setBitsNotInMask(MO.getRegMask());
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000431 continue;
432 }
433
Evan Cheng4038f9c2010-04-08 01:03:47 +0000434 if (!MO.isReg())
435 continue;
436 unsigned Reg = MO.getReg();
437 if (!Reg)
438 continue;
439 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
440 "Not expecting virtual register!");
441
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000442 if (!MO.isDef()) {
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000443 if (Reg && (PhysRegDefs.test(Reg) || PhysRegClobbers.test(Reg)))
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000444 // If it's using a non-loop-invariant register, then it's obviously not
445 // safe to hoist.
446 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000447 continue;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000448 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000449
450 if (MO.isImplicit()) {
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000451 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
452 PhysRegClobbers.set(*AI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000453 if (!MO.isDead())
454 // Non-dead implicit def? This cannot be hoisted.
455 RuledOut = true;
456 // No need to check if a dead implicit def is also defined by
457 // another instruction.
458 continue;
459 }
460
461 // FIXME: For now, avoid instructions with multiple defs, unless
462 // it's a dead implicit def.
463 if (Def)
464 RuledOut = true;
465 else
466 Def = Reg;
467
468 // If we have already seen another instruction that defines the same
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000469 // register, then this is not safe. Two defs is indicated by setting a
470 // PhysRegClobbers bit.
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000471 for (MCRegAliasIterator AS(Reg, TRI, true); AS.isValid(); ++AS) {
Jakob Stoklund Olesend0848a62012-01-23 21:01:15 +0000472 if (PhysRegDefs.test(*AS))
473 PhysRegClobbers.set(*AS);
Jakob Stoklund Olesend0848a62012-01-23 21:01:15 +0000474 PhysRegDefs.set(*AS);
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000475 }
Richard Sandiford9608ed12013-08-20 09:11:13 +0000476 if (PhysRegClobbers.test(Reg))
477 // MI defined register is seen defined by another instruction in
478 // the loop, it cannot be a LICM candidate.
479 RuledOut = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000480 }
481
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000482 // Only consider reloads for now and remats which do not have register
483 // operands. FIXME: Consider unfold load folding instructions.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000484 if (Def && !RuledOut) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000485 int FI = INT_MIN;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000486 if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) ||
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000487 (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI)))
488 Candidates.push_back(CandidateInfo(MI, Def, FI));
Evan Cheng4038f9c2010-04-08 01:03:47 +0000489 }
490}
491
492/// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
493/// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000494void MachineLICM::HoistRegionPostRA() {
Evan Chengd6c23552012-03-27 01:50:58 +0000495 MachineBasicBlock *Preheader = getCurPreheader();
496 if (!Preheader)
497 return;
498
Evan Chengd94671a2010-04-07 00:41:17 +0000499 unsigned NumRegs = TRI->getNumRegs();
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000500 BitVector PhysRegDefs(NumRegs); // Regs defined once in the loop.
501 BitVector PhysRegClobbers(NumRegs); // Regs defined more than once.
Evan Chengd94671a2010-04-07 00:41:17 +0000502
Evan Cheng4038f9c2010-04-08 01:03:47 +0000503 SmallVector<CandidateInfo, 32> Candidates;
Evan Chengd94671a2010-04-07 00:41:17 +0000504 SmallSet<int, 32> StoredFIs;
505
506 // Walk the entire region, count number of defs for each register, and
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000507 // collect potential LICM candidates.
Benjamin Kramer94ee55d2013-09-15 22:04:42 +0000508 const std::vector<MachineBasicBlock *> &Blocks = CurLoop->getBlocks();
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000509 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
510 MachineBasicBlock *BB = Blocks[i];
Bill Wendlinga2e87912011-10-12 02:58:01 +0000511
512 // If the header of the loop containing this basic block is a landing pad,
513 // then don't try to hoist instructions out of this loop.
514 const MachineLoop *ML = MLI->getLoopFor(BB);
515 if (ML && ML->getHeader()->isLandingPad()) continue;
516
Evan Chengd94671a2010-04-07 00:41:17 +0000517 // Conservatively treat live-in's as an external def.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000518 // FIXME: That means a reload that're reused in successor block(s) will not
519 // be LICM'ed.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000520 for (MachineBasicBlock::livein_iterator I = BB->livein_begin(),
Evan Chengd94671a2010-04-07 00:41:17 +0000521 E = BB->livein_end(); I != E; ++I) {
522 unsigned Reg = *I;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000523 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
524 PhysRegDefs.set(*AI);
Evan Chengd94671a2010-04-07 00:41:17 +0000525 }
526
Evan Chengfad62872011-10-11 23:48:44 +0000527 SpeculationState = SpeculateUnknown;
Evan Chengd94671a2010-04-07 00:41:17 +0000528 for (MachineBasicBlock::iterator
529 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
Evan Chengd94671a2010-04-07 00:41:17 +0000530 MachineInstr *MI = &*MII;
Jakob Stoklund Olesena3c4ca92012-01-20 22:27:12 +0000531 ProcessMI(MI, PhysRegDefs, PhysRegClobbers, StoredFIs, Candidates);
Evan Chengd94671a2010-04-07 00:41:17 +0000532 }
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000533 }
Evan Chengd94671a2010-04-07 00:41:17 +0000534
Evan Chengd6c23552012-03-27 01:50:58 +0000535 // Gather the registers read / clobbered by the terminator.
536 BitVector TermRegs(NumRegs);
537 MachineBasicBlock::iterator TI = Preheader->getFirstTerminator();
538 if (TI != Preheader->end()) {
539 for (unsigned i = 0, e = TI->getNumOperands(); i != e; ++i) {
540 const MachineOperand &MO = TI->getOperand(i);
541 if (!MO.isReg())
542 continue;
543 unsigned Reg = MO.getReg();
544 if (!Reg)
545 continue;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000546 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
547 TermRegs.set(*AI);
Evan Chengd6c23552012-03-27 01:50:58 +0000548 }
549 }
550
Evan Chengd94671a2010-04-07 00:41:17 +0000551 // Now evaluate whether the potential candidates qualify.
552 // 1. Check if the candidate defined register is defined by another
553 // instruction in the loop.
554 // 2. If the candidate is a load from stack slot (always true for now),
555 // check if the slot is stored anywhere in the loop.
Evan Chengd6c23552012-03-27 01:50:58 +0000556 // 3. Make sure candidate def should not clobber
557 // registers read by the terminator. Similarly its def should not be
558 // clobbered by the terminator.
Evan Chengd94671a2010-04-07 00:41:17 +0000559 for (unsigned i = 0, e = Candidates.size(); i != e; ++i) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000560 if (Candidates[i].FI != INT_MIN &&
561 StoredFIs.count(Candidates[i].FI))
Evan Chengd94671a2010-04-07 00:41:17 +0000562 continue;
563
Evan Chengd6c23552012-03-27 01:50:58 +0000564 unsigned Def = Candidates[i].Def;
565 if (!PhysRegClobbers.test(Def) && !TermRegs.test(Def)) {
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000566 bool Safe = true;
567 MachineInstr *MI = Candidates[i].MI;
Evan Chengc15d9132010-04-13 20:25:29 +0000568 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
569 const MachineOperand &MO = MI->getOperand(j);
Evan Cheng63275372010-04-13 22:13:34 +0000570 if (!MO.isReg() || MO.isDef() || !MO.getReg())
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000571 continue;
Evan Chengd6c23552012-03-27 01:50:58 +0000572 unsigned Reg = MO.getReg();
573 if (PhysRegDefs.test(Reg) ||
574 PhysRegClobbers.test(Reg)) {
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000575 // If it's using a non-loop-invariant register, then it's obviously
576 // not safe to hoist.
577 Safe = false;
578 break;
579 }
580 }
581 if (Safe)
582 HoistPostRA(MI, Candidates[i].Def);
583 }
Evan Chengd94671a2010-04-07 00:41:17 +0000584 }
585}
586
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000587/// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current
588/// loop, and make sure it is not killed by any instructions in the loop.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000589void MachineLICM::AddToLiveIns(unsigned Reg) {
Benjamin Kramer94ee55d2013-09-15 22:04:42 +0000590 const std::vector<MachineBasicBlock *> &Blocks = CurLoop->getBlocks();
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000591 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
592 MachineBasicBlock *BB = Blocks[i];
593 if (!BB->isLiveIn(Reg))
594 BB->addLiveIn(Reg);
595 for (MachineBasicBlock::iterator
596 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
597 MachineInstr *MI = &*MII;
598 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
599 MachineOperand &MO = MI->getOperand(i);
600 if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue;
601 if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg()))
602 MO.setIsKill(false);
603 }
604 }
605 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000606}
607
608/// HoistPostRA - When an instruction is found to only use loop invariant
609/// operands that is safe to hoist, this instruction is called to do the
610/// dirty work.
611void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000612 MachineBasicBlock *Preheader = getCurPreheader();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000613
Evan Chengd94671a2010-04-07 00:41:17 +0000614 // Now move the instructions to the predecessor, inserting it before any
615 // terminator instructions.
Jakob Stoklund Olesen39f66602012-01-23 21:01:11 +0000616 DEBUG(dbgs() << "Hoisting to BB#" << Preheader->getNumber() << " from BB#"
617 << MI->getParent()->getNumber() << ": " << *MI);
Evan Chengd94671a2010-04-07 00:41:17 +0000618
619 // Splice the instruction to the preheader.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000620 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000621 Preheader->splice(Preheader->getFirstTerminator(), MBB, MI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000622
Andrew Trick9f17cf62012-02-08 21:23:00 +0000623 // Add register to livein list to all the BBs in the current loop since a
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000624 // loop invariant must be kept live throughout the whole loop. This is
625 // important to ensure later passes do not scavenge the def register.
626 AddToLiveIns(Def);
Evan Chengd94671a2010-04-07 00:41:17 +0000627
628 ++NumPostRAHoisted;
629 Changed = true;
630}
631
Devang Patel2e350472011-10-11 18:09:58 +0000632// IsGuaranteedToExecute - Check if this mbb is guaranteed to execute.
633// If not then a load from this mbb may not be safe to hoist.
634bool MachineLICM::IsGuaranteedToExecute(MachineBasicBlock *BB) {
Evan Chengfad62872011-10-11 23:48:44 +0000635 if (SpeculationState != SpeculateUnknown)
636 return SpeculationState == SpeculateFalse;
Andrew Trick9f17cf62012-02-08 21:23:00 +0000637
Devang Patel2e350472011-10-11 18:09:58 +0000638 if (BB != CurLoop->getHeader()) {
639 // Check loop exiting blocks.
640 SmallVector<MachineBasicBlock*, 8> CurrentLoopExitingBlocks;
641 CurLoop->getExitingBlocks(CurrentLoopExitingBlocks);
642 for (unsigned i = 0, e = CurrentLoopExitingBlocks.size(); i != e; ++i)
643 if (!DT->dominates(BB, CurrentLoopExitingBlocks[i])) {
Nick Lewyckyea3abd52011-10-13 01:09:50 +0000644 SpeculationState = SpeculateTrue;
645 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000646 }
647 }
648
Evan Chengfad62872011-10-11 23:48:44 +0000649 SpeculationState = SpeculateFalse;
650 return true;
Devang Patel2e350472011-10-11 18:09:58 +0000651}
652
Pete Cooperacde91e2011-12-22 02:05:40 +0000653void MachineLICM::EnterScope(MachineBasicBlock *MBB) {
654 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
Bill Wendling0f940c92007-12-07 21:42:31 +0000655
Pete Cooperacde91e2011-12-22 02:05:40 +0000656 // Remember livein register pressure.
657 BackTrace.push_back(RegPressure);
658}
Bill Wendlinga2e87912011-10-12 02:58:01 +0000659
Pete Cooperacde91e2011-12-22 02:05:40 +0000660void MachineLICM::ExitScope(MachineBasicBlock *MBB) {
661 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
662 BackTrace.pop_back();
663}
Bill Wendling0f940c92007-12-07 21:42:31 +0000664
Pete Cooperacde91e2011-12-22 02:05:40 +0000665/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
666/// dominator tree node if its a leaf or all of its children are done. Walk
667/// up the dominator tree to destroy ancestors which are now done.
668void MachineLICM::ExitScopeIfDone(MachineDomTreeNode *Node,
Evan Cheng75fda5d2012-01-10 22:27:32 +0000669 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
670 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
Pete Cooperacde91e2011-12-22 02:05:40 +0000671 if (OpenChildren[Node])
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000672 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000673
Pete Cooperacde91e2011-12-22 02:05:40 +0000674 // Pop scope.
675 ExitScope(Node->getBlock());
676
677 // Now traverse upwards to pop ancestors whose offsprings are all done.
678 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
679 unsigned Left = --OpenChildren[Parent];
680 if (Left != 0)
681 break;
682 ExitScope(Parent->getBlock());
683 Node = Parent;
684 }
685}
686
687/// HoistOutOfLoop - Walk the specified loop in the CFG (defined by all
688/// blocks dominated by the specified header block, and that are in the
689/// current loop) in depth first order w.r.t the DominatorTree. This allows
690/// us to visit definitions before uses, allowing us to hoist a loop body in
691/// one pass without iteration.
692///
693void MachineLICM::HoistOutOfLoop(MachineDomTreeNode *HeaderN) {
694 SmallVector<MachineDomTreeNode*, 32> Scopes;
695 SmallVector<MachineDomTreeNode*, 8> WorkList;
696 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
697 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
698
699 // Perform a DFS walk to determine the order of visit.
700 WorkList.push_back(HeaderN);
701 do {
702 MachineDomTreeNode *Node = WorkList.pop_back_val();
703 assert(Node != 0 && "Null dominator tree node?");
704 MachineBasicBlock *BB = Node->getBlock();
705
706 // If the header of the loop containing this basic block is a landing pad,
707 // then don't try to hoist instructions out of this loop.
708 const MachineLoop *ML = MLI->getLoopFor(BB);
709 if (ML && ML->getHeader()->isLandingPad())
710 continue;
711
712 // If this subregion is not in the top level loop at all, exit.
713 if (!CurLoop->contains(BB))
714 continue;
715
716 Scopes.push_back(Node);
717 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
718 unsigned NumChildren = Children.size();
719
720 // Don't hoist things out of a large switch statement. This often causes
721 // code to be hoisted that wasn't going to be executed, and increases
722 // register pressure in a situation where it's likely to matter.
723 if (BB->succ_size() >= 25)
724 NumChildren = 0;
725
726 OpenChildren[Node] = NumChildren;
727 // Add children in reverse order as then the next popped worklist node is
728 // the first child of this node. This means we ultimately traverse the
729 // DOM tree in exactly the same order as if we'd recursed.
730 for (int i = (int)NumChildren-1; i >= 0; --i) {
731 MachineDomTreeNode *Child = Children[i];
732 ParentMap[Child] = Node;
733 WorkList.push_back(Child);
734 }
735 } while (!WorkList.empty());
736
737 if (Scopes.size() != 0) {
738 MachineBasicBlock *Preheader = getCurPreheader();
739 if (!Preheader)
740 return;
741
Evan Cheng134982d2010-10-20 22:03:58 +0000742 // Compute registers which are livein into the loop headers.
Evan Cheng23128422010-10-19 18:58:51 +0000743 RegSeen.clear();
744 BackTrace.clear();
745 InitRegPressure(Preheader);
Daniel Dunbar98694132010-10-19 17:14:24 +0000746 }
Evan Cheng11e8b742010-10-19 00:55:07 +0000747
Pete Cooperacde91e2011-12-22 02:05:40 +0000748 // Now perform LICM.
749 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
750 MachineDomTreeNode *Node = Scopes[i];
751 MachineBasicBlock *MBB = Node->getBlock();
Evan Cheng23128422010-10-19 18:58:51 +0000752
Pete Cooperacde91e2011-12-22 02:05:40 +0000753 MachineBasicBlock *Preheader = getCurPreheader();
754 if (!Preheader)
755 continue;
756
757 EnterScope(MBB);
758
759 // Process the block
760 SpeculationState = SpeculateUnknown;
761 for (MachineBasicBlock::iterator
762 MII = MBB->begin(), E = MBB->end(); MII != E; ) {
763 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
764 MachineInstr *MI = &*MII;
765 if (!Hoist(MI, Preheader))
766 UpdateRegPressure(MI);
767 MII = NextMII;
768 }
769
770 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
771 ExitScopeIfDone(Node, OpenChildren, ParentMap);
Dan Gohmanc475c362009-01-15 22:01:38 +0000772 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000773}
774
Evan Cheng134982d2010-10-20 22:03:58 +0000775static bool isOperandKill(const MachineOperand &MO, MachineRegisterInfo *MRI) {
776 return MO.isKill() || MRI->hasOneNonDBGUse(MO.getReg());
777}
778
Evan Cheng61560e22011-09-01 01:45:00 +0000779/// getRegisterClassIDAndCost - For a given MI, register, and the operand
780/// index, return the ID and cost of its representative register class.
781void
782MachineLICM::getRegisterClassIDAndCost(const MachineInstr *MI,
783 unsigned Reg, unsigned OpIdx,
784 unsigned &RCId, unsigned &RCCost) const {
785 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
Patrik Hagglund860e7cd2012-12-13 18:45:35 +0000786 MVT VT = *RC->vt_begin();
Owen Anderson99aa14f2011-11-16 01:02:57 +0000787 if (VT == MVT::Untyped) {
Evan Cheng61560e22011-09-01 01:45:00 +0000788 RCId = RC->getID();
789 RCCost = 1;
790 } else {
791 RCId = TLI->getRepRegClassFor(VT)->getID();
792 RCCost = TLI->getRepRegClassCostFor(VT);
793 }
794}
Andrew Trick9f17cf62012-02-08 21:23:00 +0000795
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000796/// InitRegPressure - Find all virtual register references that are liveout of
797/// the preheader to initialize the starting "register pressure". Note this
798/// does not count live through (livein but not used) registers.
Evan Cheng0e673912010-10-14 01:16:09 +0000799void MachineLICM::InitRegPressure(MachineBasicBlock *BB) {
Evan Cheng0e673912010-10-14 01:16:09 +0000800 std::fill(RegPressure.begin(), RegPressure.end(), 0);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000801
Evan Cheng134982d2010-10-20 22:03:58 +0000802 // If the preheader has only a single predecessor and it ends with a
803 // fallthrough or an unconditional branch, then scan its predecessor for live
804 // defs as well. This happens whenever the preheader is created by splitting
805 // the critical edge from the loop predecessor to the loop header.
806 if (BB->pred_size() == 1) {
807 MachineBasicBlock *TBB = 0, *FBB = 0;
808 SmallVector<MachineOperand, 4> Cond;
809 if (!TII->AnalyzeBranch(*BB, TBB, FBB, Cond, false) && Cond.empty())
810 InitRegPressure(*BB->pred_begin());
811 }
812
Evan Cheng0e673912010-10-14 01:16:09 +0000813 for (MachineBasicBlock::iterator MII = BB->begin(), E = BB->end();
814 MII != E; ++MII) {
815 MachineInstr *MI = &*MII;
816 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
817 const MachineOperand &MO = MI->getOperand(i);
818 if (!MO.isReg() || MO.isImplicit())
819 continue;
820 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000821 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000822 continue;
Evan Cheng0e673912010-10-14 01:16:09 +0000823
Andrew Trickdc986d22010-10-19 02:50:50 +0000824 bool isNew = RegSeen.insert(Reg);
Evan Cheng61560e22011-09-01 01:45:00 +0000825 unsigned RCId, RCCost;
826 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000827 if (MO.isDef())
Evan Cheng61560e22011-09-01 01:45:00 +0000828 RegPressure[RCId] += RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000829 else {
Evan Cheng134982d2010-10-20 22:03:58 +0000830 bool isKill = isOperandKill(MO, MRI);
831 if (isNew && !isKill)
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000832 // Haven't seen this, it must be a livein.
Evan Cheng61560e22011-09-01 01:45:00 +0000833 RegPressure[RCId] += RCCost;
Evan Cheng134982d2010-10-20 22:03:58 +0000834 else if (!isNew && isKill)
Evan Cheng61560e22011-09-01 01:45:00 +0000835 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000836 }
Evan Cheng0e673912010-10-14 01:16:09 +0000837 }
838 }
839}
840
Evan Cheng134982d2010-10-20 22:03:58 +0000841/// UpdateRegPressure - Update estimate of register pressure after the
842/// specified instruction.
843void MachineLICM::UpdateRegPressure(const MachineInstr *MI) {
844 if (MI->isImplicitDef())
845 return;
Evan Cheng0e673912010-10-14 01:16:09 +0000846
Evan Cheng134982d2010-10-20 22:03:58 +0000847 SmallVector<unsigned, 4> Defs;
Evan Cheng0e673912010-10-14 01:16:09 +0000848 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
849 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng23128422010-10-19 18:58:51 +0000850 if (!MO.isReg() || MO.isImplicit())
Evan Cheng0e673912010-10-14 01:16:09 +0000851 continue;
852 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000853 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng0e673912010-10-14 01:16:09 +0000854 continue;
855
Andrew Trickdc986d22010-10-19 02:50:50 +0000856 bool isNew = RegSeen.insert(Reg);
Evan Cheng23128422010-10-19 18:58:51 +0000857 if (MO.isDef())
858 Defs.push_back(Reg);
Evan Cheng134982d2010-10-20 22:03:58 +0000859 else if (!isNew && isOperandKill(MO, MRI)) {
Evan Cheng61560e22011-09-01 01:45:00 +0000860 unsigned RCId, RCCost;
861 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +0000862 if (RCCost > RegPressure[RCId])
863 RegPressure[RCId] = 0;
864 else
Evan Cheng23128422010-10-19 18:58:51 +0000865 RegPressure[RCId] -= RCCost;
Evan Cheng03a9fdf2010-10-16 02:20:26 +0000866 }
Evan Cheng0e673912010-10-14 01:16:09 +0000867 }
Evan Cheng0e673912010-10-14 01:16:09 +0000868
Evan Cheng61560e22011-09-01 01:45:00 +0000869 unsigned Idx = 0;
Evan Cheng23128422010-10-19 18:58:51 +0000870 while (!Defs.empty()) {
871 unsigned Reg = Defs.pop_back_val();
Evan Cheng61560e22011-09-01 01:45:00 +0000872 unsigned RCId, RCCost;
873 getRegisterClassIDAndCost(MI, Reg, Idx, RCId, RCCost);
Evan Cheng0e673912010-10-14 01:16:09 +0000874 RegPressure[RCId] += RCCost;
Evan Cheng61560e22011-09-01 01:45:00 +0000875 ++Idx;
Evan Cheng0e673912010-10-14 01:16:09 +0000876 }
877}
878
Andrew Trick9f17cf62012-02-08 21:23:00 +0000879/// isLoadFromGOTOrConstantPool - Return true if this machine instruction
Devang Patel06e16bb2011-10-20 17:42:23 +0000880/// loads from global offset table or constant pool.
881static bool isLoadFromGOTOrConstantPool(MachineInstr &MI) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000882 assert (MI.mayLoad() && "Expected MI that loads!");
Devang Patel6c15fec2011-10-17 17:35:01 +0000883 for (MachineInstr::mmo_iterator I = MI.memoperands_begin(),
Andrew Trick9f17cf62012-02-08 21:23:00 +0000884 E = MI.memoperands_end(); I != E; ++I) {
Devang Patel6c15fec2011-10-17 17:35:01 +0000885 if (const Value *V = (*I)->getValue()) {
886 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
Devang Patel06e16bb2011-10-20 17:42:23 +0000887 if (PSV == PSV->getGOT() || PSV == PSV->getConstantPool())
Andrew Trick9f17cf62012-02-08 21:23:00 +0000888 return true;
Devang Patel6c15fec2011-10-17 17:35:01 +0000889 }
890 }
891 return false;
892}
893
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000894/// IsLICMCandidate - Returns true if the instruction may be a suitable
895/// candidate for LICM. e.g. If the instruction is a call, then it's obviously
896/// not safe to hoist it.
897bool MachineLICM::IsLICMCandidate(MachineInstr &I) {
Chris Lattner77910802010-07-12 00:00:35 +0000898 // Check if it's safe to move the instruction.
899 bool DontMoveAcrossStore = true;
900 if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore))
Chris Lattnera22edc82008-01-10 23:08:24 +0000901 return false;
Devang Patel2e350472011-10-11 18:09:58 +0000902
903 // If it is load then check if it is guaranteed to execute by making sure that
904 // it dominates all exiting blocks. If it doesn't, then there is a path out of
Devang Patele6de9f32011-10-20 17:31:18 +0000905 // the loop which does not execute this load, so we can't hoist it. Loads
906 // from constant memory are not safe to speculate all the time, for example
907 // indexed load from a jump table.
Devang Patel2e350472011-10-11 18:09:58 +0000908 // Stores and side effects are already checked by isSafeToMove.
Andrew Trick9f17cf62012-02-08 21:23:00 +0000909 if (I.mayLoad() && !isLoadFromGOTOrConstantPool(I) &&
Devang Patel6c15fec2011-10-17 17:35:01 +0000910 !IsGuaranteedToExecute(I.getParent()))
Devang Patel2e350472011-10-11 18:09:58 +0000911 return false;
912
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000913 return true;
914}
915
916/// IsLoopInvariantInst - Returns true if the instruction is loop
917/// invariant. I.e., all virtual register operands are defined outside of the
918/// loop, physical registers aren't accessed explicitly, and there are no side
919/// effects that aren't captured by the operands or other flags.
Andrew Trick9f17cf62012-02-08 21:23:00 +0000920///
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000921bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
922 if (!IsLICMCandidate(I))
923 return false;
Bill Wendling074223a2008-03-10 08:13:01 +0000924
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000925 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000926 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
927 const MachineOperand &MO = I.getOperand(i);
928
Dan Gohmand735b802008-10-03 15:45:36 +0000929 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000930 continue;
931
Dan Gohmanc475c362009-01-15 22:01:38 +0000932 unsigned Reg = MO.getReg();
933 if (Reg == 0) continue;
934
935 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000936 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohmana8fb3362009-09-25 23:58:45 +0000937 if (MO.isUse()) {
938 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000939 // and we can freely move its uses. Alternatively, if it's allocatable,
940 // it could get allocated to something with a def during allocation.
Jakob Stoklund Olesenc035c942012-01-16 22:34:08 +0000941 if (!MRI->isConstantPhysReg(Reg, *I.getParent()->getParent()))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000942 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000943 // Otherwise it's safe to move.
944 continue;
945 } else if (!MO.isDead()) {
946 // A def that isn't dead. We can't move it.
947 return false;
Dan Gohmana363a9b2010-02-28 00:08:44 +0000948 } else if (CurLoop->getHeader()->isLiveIn(Reg)) {
949 // If the reg is live into the loop, we can't hoist an instruction
950 // which would clobber it.
951 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000952 }
953 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000954
955 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000956 continue;
957
Evan Cheng0e673912010-10-14 01:16:09 +0000958 assert(MRI->getVRegDef(Reg) &&
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000959 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000960
961 // If the loop contains the definition of an operand, then the instruction
962 // isn't loop invariant.
Evan Cheng0e673912010-10-14 01:16:09 +0000963 if (CurLoop->contains(MRI->getVRegDef(Reg)))
Bill Wendling0f940c92007-12-07 21:42:31 +0000964 return false;
965 }
966
967 // If we got this far, the instruction is loop invariant!
968 return true;
969}
970
Evan Chengaf6949d2009-02-05 08:45:46 +0000971
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000972/// HasLoopPHIUse - Return true if the specified instruction is used by a
973/// phi node and hoisting it could cause a copy to be inserted.
974bool MachineLICM::HasLoopPHIUse(const MachineInstr *MI) const {
975 SmallVector<const MachineInstr*, 8> Work(1, MI);
976 do {
977 MI = Work.pop_back_val();
978 for (ConstMIOperands MO(MI); MO.isValid(); ++MO) {
979 if (!MO->isReg() || !MO->isDef())
980 continue;
981 unsigned Reg = MO->getReg();
982 if (!TargetRegisterInfo::isVirtualRegister(Reg))
983 continue;
Stephen Hines36b56882014-04-23 16:57:46 -0700984 for (MachineInstr &UseMI : MRI->use_instructions(Reg)) {
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000985 // A PHI may cause a copy to be inserted.
Stephen Hines36b56882014-04-23 16:57:46 -0700986 if (UseMI.isPHI()) {
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000987 // A PHI inside the loop causes a copy because the live range of Reg is
988 // extended across the PHI.
Stephen Hines36b56882014-04-23 16:57:46 -0700989 if (CurLoop->contains(&UseMI))
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000990 return true;
991 // A PHI in an exit block can cause a copy to be inserted if the PHI
992 // has multiple predecessors in the loop with different values.
993 // For now, approximate by rejecting all exit blocks.
Stephen Hines36b56882014-04-23 16:57:46 -0700994 if (isExitBlock(UseMI.getParent()))
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +0000995 return true;
996 continue;
997 }
998 // Look past copies as well.
Stephen Hines36b56882014-04-23 16:57:46 -0700999 if (UseMI.isCopy() && CurLoop->contains(&UseMI))
1000 Work.push_back(&UseMI);
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +00001001 }
Evan Chengd67705f2011-04-11 21:09:18 +00001002 }
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +00001003 } while (!Work.empty());
Evan Chengaf6949d2009-02-05 08:45:46 +00001004 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +00001005}
1006
Evan Cheng23128422010-10-19 18:58:51 +00001007/// HasHighOperandLatency - Compute operand latency between a def of 'Reg'
1008/// and an use in the current loop, return true if the target considered
1009/// it 'high'.
1010bool MachineLICM::HasHighOperandLatency(MachineInstr &MI,
Evan Chengc8141df2010-10-26 02:08:50 +00001011 unsigned DefIdx, unsigned Reg) const {
1012 if (!InstrItins || InstrItins->isEmpty() || MRI->use_nodbg_empty(Reg))
Evan Cheng23128422010-10-19 18:58:51 +00001013 return false;
Evan Cheng0e673912010-10-14 01:16:09 +00001014
Stephen Hines36b56882014-04-23 16:57:46 -07001015 for (MachineInstr &UseMI : MRI->use_nodbg_instructions(Reg)) {
1016 if (UseMI.isCopyLike())
Evan Chengc8141df2010-10-26 02:08:50 +00001017 continue;
Stephen Hines36b56882014-04-23 16:57:46 -07001018 if (!CurLoop->contains(UseMI.getParent()))
Evan Cheng0e673912010-10-14 01:16:09 +00001019 continue;
Stephen Hines36b56882014-04-23 16:57:46 -07001020 for (unsigned i = 0, e = UseMI.getNumOperands(); i != e; ++i) {
1021 const MachineOperand &MO = UseMI.getOperand(i);
Evan Cheng0e673912010-10-14 01:16:09 +00001022 if (!MO.isReg() || !MO.isUse())
1023 continue;
1024 unsigned MOReg = MO.getReg();
1025 if (MOReg != Reg)
1026 continue;
1027
Stephen Hines36b56882014-04-23 16:57:46 -07001028 if (TII->hasHighOperandLatency(InstrItins, MRI, &MI, DefIdx, &UseMI, i))
Evan Cheng23128422010-10-19 18:58:51 +00001029 return true;
Evan Cheng0e673912010-10-14 01:16:09 +00001030 }
1031
Evan Cheng23128422010-10-19 18:58:51 +00001032 // Only look at the first in loop use.
1033 break;
Evan Cheng0e673912010-10-14 01:16:09 +00001034 }
1035
Evan Cheng23128422010-10-19 18:58:51 +00001036 return false;
Evan Cheng0e673912010-10-14 01:16:09 +00001037}
1038
Evan Chengc8141df2010-10-26 02:08:50 +00001039/// IsCheapInstruction - Return true if the instruction is marked "cheap" or
1040/// the operand latency between its def and a use is one or less.
1041bool MachineLICM::IsCheapInstruction(MachineInstr &MI) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001042 if (MI.isAsCheapAsAMove() || MI.isCopyLike())
Evan Chengc8141df2010-10-26 02:08:50 +00001043 return true;
1044 if (!InstrItins || InstrItins->isEmpty())
1045 return false;
1046
1047 bool isCheap = false;
1048 unsigned NumDefs = MI.getDesc().getNumDefs();
1049 for (unsigned i = 0, e = MI.getNumOperands(); NumDefs && i != e; ++i) {
1050 MachineOperand &DefMO = MI.getOperand(i);
1051 if (!DefMO.isReg() || !DefMO.isDef())
1052 continue;
1053 --NumDefs;
1054 unsigned Reg = DefMO.getReg();
1055 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1056 continue;
1057
1058 if (!TII->hasLowDefLatency(InstrItins, &MI, i))
1059 return false;
1060 isCheap = true;
1061 }
1062
1063 return isCheap;
1064}
1065
Evan Cheng134982d2010-10-20 22:03:58 +00001066/// CanCauseHighRegPressure - Visit BBs from header to current BB, check
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001067/// if hoisting an instruction of the given cost matrix can cause high
1068/// register pressure.
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001069bool MachineLICM::CanCauseHighRegPressure(DenseMap<unsigned, int> &Cost,
1070 bool CheapInstr) {
Evan Cheng134982d2010-10-20 22:03:58 +00001071 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1072 CI != CE; ++CI) {
Andrew Trick9f17cf62012-02-08 21:23:00 +00001073 if (CI->second <= 0)
Evan Cheng134982d2010-10-20 22:03:58 +00001074 continue;
1075
1076 unsigned RCId = CI->first;
Pete Cooper3cfecf52011-12-22 02:13:25 +00001077 unsigned Limit = RegLimit[RCId];
1078 int Cost = CI->second;
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001079
1080 // Don't hoist cheap instructions if they would increase register pressure,
1081 // even if we're under the limit.
1082 if (CheapInstr)
1083 return true;
1084
Evan Cheng134982d2010-10-20 22:03:58 +00001085 for (unsigned i = BackTrace.size(); i != 0; --i) {
Craig Topper9e639e82013-07-11 16:22:38 +00001086 SmallVectorImpl<unsigned> &RP = BackTrace[i-1];
Pete Cooper3cfecf52011-12-22 02:13:25 +00001087 if (RP[RCId] + Cost >= Limit)
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001088 return true;
1089 }
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001090 }
1091
1092 return false;
1093}
1094
Evan Cheng134982d2010-10-20 22:03:58 +00001095/// UpdateBackTraceRegPressure - Traverse the back trace from header to the
1096/// current block and update their register pressures to reflect the effect
1097/// of hoisting MI from the current block to the preheader.
1098void MachineLICM::UpdateBackTraceRegPressure(const MachineInstr *MI) {
1099 if (MI->isImplicitDef())
1100 return;
1101
1102 // First compute the 'cost' of the instruction, i.e. its contribution
1103 // to register pressure.
1104 DenseMap<unsigned, int> Cost;
1105 for (unsigned i = 0, e = MI->getDesc().getNumOperands(); i != e; ++i) {
1106 const MachineOperand &MO = MI->getOperand(i);
1107 if (!MO.isReg() || MO.isImplicit())
1108 continue;
1109 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001110 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng134982d2010-10-20 22:03:58 +00001111 continue;
1112
Evan Cheng61560e22011-09-01 01:45:00 +00001113 unsigned RCId, RCCost;
1114 getRegisterClassIDAndCost(MI, Reg, i, RCId, RCCost);
Evan Cheng134982d2010-10-20 22:03:58 +00001115 if (MO.isDef()) {
1116 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1117 if (CI != Cost.end())
1118 CI->second += RCCost;
1119 else
1120 Cost.insert(std::make_pair(RCId, RCCost));
1121 } else if (isOperandKill(MO, MRI)) {
1122 DenseMap<unsigned, int>::iterator CI = Cost.find(RCId);
1123 if (CI != Cost.end())
1124 CI->second -= RCCost;
1125 else
1126 Cost.insert(std::make_pair(RCId, -RCCost));
1127 }
1128 }
1129
1130 // Update register pressure of blocks from loop header to current block.
1131 for (unsigned i = 0, e = BackTrace.size(); i != e; ++i) {
Craig Topper9e639e82013-07-11 16:22:38 +00001132 SmallVectorImpl<unsigned> &RP = BackTrace[i];
Evan Cheng134982d2010-10-20 22:03:58 +00001133 for (DenseMap<unsigned, int>::iterator CI = Cost.begin(), CE = Cost.end();
1134 CI != CE; ++CI) {
1135 unsigned RCId = CI->first;
1136 RP[RCId] += CI->second;
1137 }
1138 }
1139}
1140
Evan Cheng45e94d62009-02-04 09:19:56 +00001141/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
1142/// the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +00001143bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Cheng0e673912010-10-14 01:16:09 +00001144 if (MI.isImplicitDef())
1145 return true;
1146
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001147 // Besides removing computation from the loop, hoisting an instruction has
1148 // these effects:
1149 //
1150 // - The value defined by the instruction becomes live across the entire
1151 // loop. This increases register pressure in the loop.
1152 //
1153 // - If the value is used by a PHI in the loop, a copy will be required for
1154 // lowering the PHI after extending the live range.
1155 //
1156 // - When hoisting the last use of a value in the loop, that value no longer
1157 // needs to be live in the loop. This lowers register pressure in the loop.
Evan Cheng61560e22011-09-01 01:45:00 +00001158
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001159 bool CheapInstr = IsCheapInstruction(MI);
1160 bool CreatesCopy = HasLoopPHIUse(&MI);
Evan Cheng03a9fdf2010-10-16 02:20:26 +00001161
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001162 // Don't hoist a cheap instruction if it would create a copy in the loop.
1163 if (CheapInstr && CreatesCopy) {
1164 DEBUG(dbgs() << "Won't hoist cheap instr with loop PHI use: " << MI);
1165 return false;
Evan Cheng87b75ba2009-11-20 19:55:37 +00001166 }
Evan Cheng45e94d62009-02-04 09:19:56 +00001167
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001168 // Rematerializable instructions should always be hoisted since the register
1169 // allocator can just pull them down again when needed.
1170 if (TII->isTriviallyReMaterializable(&MI, AA))
1171 return true;
1172
1173 // Estimate register pressure to determine whether to LICM the instruction.
1174 // In low register pressure situation, we can be more aggressive about
1175 // hoisting. Also, favors hoisting long latency instructions even in
1176 // moderately high pressure situation.
1177 // Cheap instructions will only be hoisted if they don't increase register
1178 // pressure at all.
1179 // FIXME: If there are long latency loop-invariant instructions inside the
1180 // loop at this point, why didn't the optimizer's LICM hoist them?
1181 DenseMap<unsigned, int> Cost;
1182 for (unsigned i = 0, e = MI.getDesc().getNumOperands(); i != e; ++i) {
1183 const MachineOperand &MO = MI.getOperand(i);
1184 if (!MO.isReg() || MO.isImplicit())
1185 continue;
1186 unsigned Reg = MO.getReg();
1187 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1188 continue;
1189
1190 unsigned RCId, RCCost;
1191 getRegisterClassIDAndCost(&MI, Reg, i, RCId, RCCost);
1192 if (MO.isDef()) {
1193 if (HasHighOperandLatency(MI, i, Reg)) {
1194 DEBUG(dbgs() << "Hoist High Latency: " << MI);
1195 ++NumHighLatency;
1196 return true;
1197 }
1198 Cost[RCId] += RCCost;
1199 } else if (isOperandKill(MO, MRI)) {
1200 // Is a virtual register use is a kill, hoisting it out of the loop
1201 // may actually reduce register pressure or be register pressure
1202 // neutral.
1203 Cost[RCId] -= RCCost;
1204 }
1205 }
1206
1207 // Visit BBs from header to current BB, if hoisting this doesn't cause
1208 // high register pressure, then it's safe to proceed.
1209 if (!CanCauseHighRegPressure(Cost, CheapInstr)) {
1210 DEBUG(dbgs() << "Hoist non-reg-pressure: " << MI);
1211 ++NumLowRP;
1212 return true;
1213 }
1214
1215 // Don't risk increasing register pressure if it would create copies.
1216 if (CreatesCopy) {
1217 DEBUG(dbgs() << "Won't hoist instr with loop PHI use: " << MI);
Jakob Stoklund Olesen8b560b82012-04-11 00:00:26 +00001218 return false;
Jakob Stoklund Olesen71fbed452012-04-11 00:00:28 +00001219 }
1220
1221 // Do not "speculate" in high register pressure situation. If an
1222 // instruction is not guaranteed to be executed in the loop, it's best to be
1223 // conservative.
1224 if (AvoidSpeculation &&
1225 (!IsGuaranteedToExecute(MI.getParent()) && !MayCSE(&MI))) {
1226 DEBUG(dbgs() << "Won't speculate: " << MI);
1227 return false;
1228 }
1229
1230 // High register pressure situation, only hoist if the instruction is going
1231 // to be remat'ed.
1232 if (!TII->isTriviallyReMaterializable(&MI, AA) &&
1233 !MI.isInvariantLoad(AA)) {
1234 DEBUG(dbgs() << "Can't remat / high reg-pressure: " << MI);
1235 return false;
1236 }
Evan Chengaf6949d2009-02-05 08:45:46 +00001237
1238 return true;
1239}
1240
Dan Gohman5c952302009-10-29 17:47:20 +00001241MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) {
Evan Chenge95f3192010-10-08 18:59:19 +00001242 // Don't unfold simple loads.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001243 if (MI->canFoldAsLoad())
Evan Chenge95f3192010-10-08 18:59:19 +00001244 return 0;
1245
Dan Gohman5c952302009-10-29 17:47:20 +00001246 // If not, we may be able to unfold a load and hoist that.
1247 // First test whether the instruction is loading from an amenable
1248 // memory location.
Evan Cheng9fe20092011-01-20 08:34:58 +00001249 if (!MI->isInvariantLoad(AA))
Evan Cheng87b75ba2009-11-20 19:55:37 +00001250 return 0;
1251
Dan Gohman5c952302009-10-29 17:47:20 +00001252 // Next determine the register class for a temporary register.
Dan Gohman0115e162009-10-30 22:18:41 +00001253 unsigned LoadRegIndex;
Dan Gohman5c952302009-10-29 17:47:20 +00001254 unsigned NewOpc =
1255 TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(),
1256 /*UnfoldLoad=*/true,
Dan Gohman0115e162009-10-30 22:18:41 +00001257 /*UnfoldStore=*/false,
1258 &LoadRegIndex);
Dan Gohman5c952302009-10-29 17:47:20 +00001259 if (NewOpc == 0) return 0;
Evan Chenge837dea2011-06-28 19:10:37 +00001260 const MCInstrDesc &MID = TII->get(NewOpc);
1261 if (MID.getNumDefs() != 1) return 0;
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001262 MachineFunction &MF = *MI->getParent()->getParent();
1263 const TargetRegisterClass *RC = TII->getRegClass(MID, LoadRegIndex, TRI, MF);
Dan Gohman5c952302009-10-29 17:47:20 +00001264 // Ok, we're unfolding. Create a temporary register and do the unfold.
Evan Cheng0e673912010-10-14 01:16:09 +00001265 unsigned Reg = MRI->createVirtualRegister(RC);
Evan Cheng87b75ba2009-11-20 19:55:37 +00001266
Dan Gohman5c952302009-10-29 17:47:20 +00001267 SmallVector<MachineInstr *, 2> NewMIs;
1268 bool Success =
1269 TII->unfoldMemoryOperand(MF, MI, Reg,
1270 /*UnfoldLoad=*/true, /*UnfoldStore=*/false,
1271 NewMIs);
1272 (void)Success;
1273 assert(Success &&
1274 "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold "
1275 "succeeded!");
1276 assert(NewMIs.size() == 2 &&
1277 "Unfolded a load into multiple instructions!");
1278 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng7c2a4a32011-12-06 22:12:01 +00001279 MachineBasicBlock::iterator Pos = MI;
1280 MBB->insert(Pos, NewMIs[0]);
1281 MBB->insert(Pos, NewMIs[1]);
Dan Gohman5c952302009-10-29 17:47:20 +00001282 // If unfolding produced a load that wasn't loop-invariant or profitable to
1283 // hoist, discard the new instructions and bail.
Evan Chengc26abd92009-11-20 23:31:34 +00001284 if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) {
Dan Gohman5c952302009-10-29 17:47:20 +00001285 NewMIs[0]->eraseFromParent();
1286 NewMIs[1]->eraseFromParent();
1287 return 0;
1288 }
Evan Cheng134982d2010-10-20 22:03:58 +00001289
1290 // Update register pressure for the unfolded instruction.
1291 UpdateRegPressure(NewMIs[1]);
1292
Dan Gohman5c952302009-10-29 17:47:20 +00001293 // Otherwise we successfully unfolded a load that we can hoist.
1294 MI->eraseFromParent();
1295 return NewMIs[0];
1296}
1297
Evan Cheng777c6b72009-11-03 21:40:02 +00001298void MachineLICM::InitCSEMap(MachineBasicBlock *BB) {
1299 for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) {
1300 const MachineInstr *MI = &*I;
Evan Cheng9fe20092011-01-20 08:34:58 +00001301 unsigned Opcode = MI->getOpcode();
1302 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1303 CI = CSEMap.find(Opcode);
1304 if (CI != CSEMap.end())
1305 CI->second.push_back(MI);
1306 else {
1307 std::vector<const MachineInstr*> CSEMIs;
1308 CSEMIs.push_back(MI);
1309 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Cheng777c6b72009-11-03 21:40:02 +00001310 }
1311 }
1312}
1313
Evan Cheng78e5c112009-11-07 03:52:02 +00001314const MachineInstr*
1315MachineLICM::LookForDuplicate(const MachineInstr *MI,
1316 std::vector<const MachineInstr*> &PrevMIs) {
Evan Cheng9fb744e2009-11-05 00:51:13 +00001317 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
1318 const MachineInstr *PrevMI = PrevMIs[i];
Evan Cheng9fe20092011-01-20 08:34:58 +00001319 if (TII->produceSameValue(MI, PrevMI, (PreRegAlloc ? MRI : 0)))
Evan Cheng9fb744e2009-11-05 00:51:13 +00001320 return PrevMI;
1321 }
1322 return 0;
1323}
1324
1325bool MachineLICM::EliminateCSE(MachineInstr *MI,
1326 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) {
Evan Chengdb898092010-07-14 01:22:19 +00001327 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1328 // the undef property onto uses.
1329 if (CI == CSEMap.end() || MI->isImplicitDef())
Evan Cheng78e5c112009-11-07 03:52:02 +00001330 return false;
1331
1332 if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) {
David Greene65a41eb2010-01-05 00:03:48 +00001333 DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001334
1335 // Replace virtual registers defined by MI by their counterparts defined
1336 // by Dup.
Evan Cheng1025cce2011-10-17 19:50:12 +00001337 SmallVector<unsigned, 2> Defs;
Evan Cheng78e5c112009-11-07 03:52:02 +00001338 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1339 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman6ac33b42010-02-28 01:33:43 +00001340
1341 // Physical registers may not differ here.
1342 assert((!MO.isReg() || MO.getReg() == 0 ||
1343 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1344 MO.getReg() == Dup->getOperand(i).getReg()) &&
1345 "Instructions with different phys regs are not identical!");
1346
1347 if (MO.isReg() && MO.isDef() &&
Evan Cheng1025cce2011-10-17 19:50:12 +00001348 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1349 Defs.push_back(i);
1350 }
1351
1352 SmallVector<const TargetRegisterClass*, 2> OrigRCs;
1353 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1354 unsigned Idx = Defs[i];
1355 unsigned Reg = MI->getOperand(Idx).getReg();
1356 unsigned DupReg = Dup->getOperand(Idx).getReg();
1357 OrigRCs.push_back(MRI->getRegClass(DupReg));
1358
1359 if (!MRI->constrainRegClass(DupReg, MRI->getRegClass(Reg))) {
1360 // Restore old RCs if more than one defs.
1361 for (unsigned j = 0; j != i; ++j)
1362 MRI->setRegClass(Dup->getOperand(Defs[j]).getReg(), OrigRCs[j]);
1363 return false;
Dan Gohmane6cd7572010-05-13 20:34:42 +00001364 }
Evan Cheng9fb744e2009-11-05 00:51:13 +00001365 }
Evan Cheng1025cce2011-10-17 19:50:12 +00001366
1367 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
1368 unsigned Idx = Defs[i];
1369 unsigned Reg = MI->getOperand(Idx).getReg();
1370 unsigned DupReg = Dup->getOperand(Idx).getReg();
1371 MRI->replaceRegWith(Reg, DupReg);
1372 MRI->clearKillFlags(DupReg);
1373 }
1374
Evan Cheng78e5c112009-11-07 03:52:02 +00001375 MI->eraseFromParent();
1376 ++NumCSEed;
1377 return true;
Evan Cheng9fb744e2009-11-05 00:51:13 +00001378 }
1379 return false;
1380}
1381
Evan Cheng7efba852011-10-12 00:09:14 +00001382/// MayCSE - Return true if the given instruction will be CSE'd if it's
1383/// hoisted out of the loop.
1384bool MachineLICM::MayCSE(MachineInstr *MI) {
1385 unsigned Opcode = MI->getOpcode();
1386 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1387 CI = CSEMap.find(Opcode);
1388 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
1389 // the undef property onto uses.
1390 if (CI == CSEMap.end() || MI->isImplicitDef())
1391 return false;
1392
1393 return LookForDuplicate(MI, CI->second) != 0;
1394}
1395
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +00001396/// Hoist - When an instruction is found to use only loop invariant operands
1397/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +00001398///
Evan Cheng134982d2010-10-20 22:03:58 +00001399bool MachineLICM::Hoist(MachineInstr *MI, MachineBasicBlock *Preheader) {
Dan Gohman589f1f52009-10-28 03:21:57 +00001400 // First check whether we should hoist this instruction.
Evan Chengc26abd92009-11-20 23:31:34 +00001401 if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) {
Dan Gohman5c952302009-10-29 17:47:20 +00001402 // If not, try unfolding a hoistable load.
1403 MI = ExtractHoistableLoad(MI);
Evan Cheng134982d2010-10-20 22:03:58 +00001404 if (!MI) return false;
Dan Gohman589f1f52009-10-28 03:21:57 +00001405 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001406
Dan Gohmanc475c362009-01-15 22:01:38 +00001407 // Now move the instructions to the predecessor, inserting it before any
1408 // terminator instructions.
1409 DEBUG({
David Greene65a41eb2010-01-05 00:03:48 +00001410 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +00001411 if (Preheader->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001412 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +00001413 << Preheader->getName();
Dan Gohman589f1f52009-10-28 03:21:57 +00001414 if (MI->getParent()->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +00001415 dbgs() << " from MachineBasicBlock "
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +00001416 << MI->getParent()->getName();
David Greene65a41eb2010-01-05 00:03:48 +00001417 dbgs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +00001418 });
Bill Wendling0f940c92007-12-07 21:42:31 +00001419
Evan Cheng777c6b72009-11-03 21:40:02 +00001420 // If this is the first instruction being hoisted to the preheader,
1421 // initialize the CSE map with potential common expressions.
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001422 if (FirstInLoop) {
Dan Gohman853d3fb2010-06-22 17:25:57 +00001423 InitCSEMap(Preheader);
Evan Cheng82e0a1a2010-05-29 00:06:36 +00001424 FirstInLoop = false;
1425 }
Evan Cheng777c6b72009-11-03 21:40:02 +00001426
Evan Chengaf6949d2009-02-05 08:45:46 +00001427 // Look for opportunity to CSE the hoisted instruction.
Evan Cheng777c6b72009-11-03 21:40:02 +00001428 unsigned Opcode = MI->getOpcode();
1429 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
1430 CI = CSEMap.find(Opcode);
Evan Cheng9fb744e2009-11-05 00:51:13 +00001431 if (!EliminateCSE(MI, CI)) {
1432 // Otherwise, splice the instruction to the preheader.
Dan Gohman853d3fb2010-06-22 17:25:57 +00001433 Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001434
Evan Cheng134982d2010-10-20 22:03:58 +00001435 // Update register pressure for BBs from header to this block.
1436 UpdateBackTraceRegPressure(MI);
1437
Dan Gohmane6cd7572010-05-13 20:34:42 +00001438 // Clear the kill flags of any register this instruction defines,
1439 // since they may need to be live throughout the entire loop
1440 // rather than just live for part of it.
1441 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1442 MachineOperand &MO = MI->getOperand(i);
1443 if (MO.isReg() && MO.isDef() && !MO.isDead())
Evan Cheng0e673912010-10-14 01:16:09 +00001444 MRI->clearKillFlags(MO.getReg());
Dan Gohmane6cd7572010-05-13 20:34:42 +00001445 }
1446
Evan Chengaf6949d2009-02-05 08:45:46 +00001447 // Add to the CSE map.
1448 if (CI != CSEMap.end())
Dan Gohman589f1f52009-10-28 03:21:57 +00001449 CI->second.push_back(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +00001450 else {
1451 std::vector<const MachineInstr*> CSEMIs;
Dan Gohman589f1f52009-10-28 03:21:57 +00001452 CSEMIs.push_back(MI);
Evan Cheng777c6b72009-11-03 21:40:02 +00001453 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Chengaf6949d2009-02-05 08:45:46 +00001454 }
1455 }
Bill Wendling0f940c92007-12-07 21:42:31 +00001456
Dan Gohmanc475c362009-01-15 22:01:38 +00001457 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +00001458 Changed = true;
Evan Cheng134982d2010-10-20 22:03:58 +00001459
1460 return true;
Bill Wendling0f940c92007-12-07 21:42:31 +00001461}
Dan Gohman853d3fb2010-06-22 17:25:57 +00001462
1463MachineBasicBlock *MachineLICM::getCurPreheader() {
1464 // Determine the block to which to hoist instructions. If we can't find a
1465 // suitable loop predecessor, we can't do any hoisting.
1466
1467 // If we've tried to get a preheader and failed, don't try again.
1468 if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1))
1469 return 0;
1470
1471 if (!CurPreheader) {
1472 CurPreheader = CurLoop->getLoopPreheader();
1473 if (!CurPreheader) {
1474 MachineBasicBlock *Pred = CurLoop->getLoopPredecessor();
1475 if (!Pred) {
1476 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1477 return 0;
1478 }
1479
1480 CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this);
1481 if (!CurPreheader) {
1482 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
1483 return 0;
1484 }
1485 }
1486 }
1487 return CurPreheader;
1488}