blob: 547bee1bb8eae380303aaaf59e03abd2045e614c [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
19// FIXME: Should add a corresponding version of fold AND with
20// ZERO_EXTEND/SIGN_EXTEND by converting them to an ANY_EXTEND node which
21// we don't have yet.
22//
Nate Begeman44728a72005-09-19 22:34:01 +000023// FIXME: select C, pow2, pow2 -> something smart
24// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
25// FIXME: (select C, load A, load B) -> load (select C, A, B)
Nate Begeman44728a72005-09-19 22:34:01 +000026// FIXME: Dead stores -> nuke
27// FIXME: shr X, (and Y,31) -> shr X, Y
28// FIXME: TRUNC (LOAD) -> EXT_LOAD/LOAD(smaller)
Nate Begeman1d4d4142005-09-01 00:19:25 +000029// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000030// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000031// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman4ebd8052005-09-01 23:24:04 +000032// FIXME: (sra (sra x, c1), c2) -> (sra x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +000033// FIXME: verify that getNode can't return extends with an operand whose type
34// is >= to that of the extend.
35// FIXME: divide by zero is currently left unfolded. do we want to turn this
36// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000037// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Chris Lattner01a22022005-10-10 22:04:48 +000038// FIXME: reassociate (X+C)+Y into (X+Y)+C if the inner expression has one use
Nate Begeman1d4d4142005-09-01 00:19:25 +000039//
40//===----------------------------------------------------------------------===//
41
42#define DEBUG_TYPE "dagcombine"
43#include "llvm/ADT/Statistic.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000045#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000048#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000049#include <cmath>
50using namespace llvm;
51
52namespace {
53 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
54
55 class DAGCombiner {
56 SelectionDAG &DAG;
57 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000058 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000059
60 // Worklist of all of the nodes that need to be simplified.
61 std::vector<SDNode*> WorkList;
62
63 /// AddUsersToWorkList - When an instruction is simplified, add all users of
64 /// the instruction to the work lists because they might get more simplified
65 /// now.
66 ///
67 void AddUsersToWorkList(SDNode *N) {
68 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000069 UI != UE; ++UI)
70 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000071 }
72
73 /// removeFromWorkList - remove all instances of N from the worklist.
74 void removeFromWorkList(SDNode *N) {
75 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
76 WorkList.end());
77 }
78
Chris Lattner01a22022005-10-10 22:04:48 +000079 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000080 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000081 DEBUG(std::cerr << "\nReplacing "; N->dump();
82 std::cerr << "\nWith: "; To[0].Val->dump();
83 std::cerr << " and " << To.size()-1 << " other values\n");
84 std::vector<SDNode*> NowDead;
85 DAG.ReplaceAllUsesWith(N, To, &NowDead);
86
87 // Push the new nodes and any users onto the worklist
88 for (unsigned i = 0, e = To.size(); i != e; ++i) {
89 WorkList.push_back(To[i].Val);
90 AddUsersToWorkList(To[i].Val);
91 }
92
93 // Nodes can end up on the worklist more than once. Make sure we do
94 // not process a node that has been replaced.
95 removeFromWorkList(N);
96 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
97 removeFromWorkList(NowDead[i]);
98
99 // Finally, since the node is now dead, remove it from the graph.
100 DAG.DeleteNode(N);
101 return SDOperand(N, 0);
102 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000103
104 SDOperand CombineTo(SDNode *N, SDOperand Res) {
105 std::vector<SDOperand> To;
106 To.push_back(Res);
107 return CombineTo(N, To);
108 }
Chris Lattner01a22022005-10-10 22:04:48 +0000109
110 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
111 std::vector<SDOperand> To;
112 To.push_back(Res0);
113 To.push_back(Res1);
114 return CombineTo(N, To);
115 }
116
Nate Begeman1d4d4142005-09-01 00:19:25 +0000117 /// visit - call the node-specific routine that knows how to fold each
118 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000119 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000120
121 // Visitation implementation - Implement dag node combining for different
122 // node types. The semantics are as follows:
123 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000124 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000125 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000126 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000127 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000128 SDOperand visitTokenFactor(SDNode *N);
129 SDOperand visitADD(SDNode *N);
130 SDOperand visitSUB(SDNode *N);
131 SDOperand visitMUL(SDNode *N);
132 SDOperand visitSDIV(SDNode *N);
133 SDOperand visitUDIV(SDNode *N);
134 SDOperand visitSREM(SDNode *N);
135 SDOperand visitUREM(SDNode *N);
136 SDOperand visitMULHU(SDNode *N);
137 SDOperand visitMULHS(SDNode *N);
138 SDOperand visitAND(SDNode *N);
139 SDOperand visitOR(SDNode *N);
140 SDOperand visitXOR(SDNode *N);
141 SDOperand visitSHL(SDNode *N);
142 SDOperand visitSRA(SDNode *N);
143 SDOperand visitSRL(SDNode *N);
144 SDOperand visitCTLZ(SDNode *N);
145 SDOperand visitCTTZ(SDNode *N);
146 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000147 SDOperand visitSELECT(SDNode *N);
148 SDOperand visitSELECT_CC(SDNode *N);
149 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000150 SDOperand visitSIGN_EXTEND(SDNode *N);
151 SDOperand visitZERO_EXTEND(SDNode *N);
152 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
153 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000154
155 SDOperand visitFADD(SDNode *N);
156 SDOperand visitFSUB(SDNode *N);
157 SDOperand visitFMUL(SDNode *N);
158 SDOperand visitFDIV(SDNode *N);
159 SDOperand visitFREM(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000160 SDOperand visitSINT_TO_FP(SDNode *N);
161 SDOperand visitUINT_TO_FP(SDNode *N);
162 SDOperand visitFP_TO_SINT(SDNode *N);
163 SDOperand visitFP_TO_UINT(SDNode *N);
164 SDOperand visitFP_ROUND(SDNode *N);
165 SDOperand visitFP_ROUND_INREG(SDNode *N);
166 SDOperand visitFP_EXTEND(SDNode *N);
167 SDOperand visitFNEG(SDNode *N);
168 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000169 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000170 SDOperand visitBRCONDTWOWAY(SDNode *N);
171 SDOperand visitBR_CC(SDNode *N);
172 SDOperand visitBRTWOWAY_CC(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000173
Chris Lattner01a22022005-10-10 22:04:48 +0000174 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000175 SDOperand visitSTORE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000176
Nate Begeman44728a72005-09-19 22:34:01 +0000177 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
178 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
179 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000180 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000181 ISD::CondCode Cond, bool foldBooleans = true);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000182public:
183 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000184 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000185
186 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000187 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000188 };
189}
190
Nate Begeman07ed4172005-10-10 21:26:48 +0000191/// MaskedValueIsZero - Return true if 'Op & Mask' is known to be zero. We use
192/// this predicate to simplify operations downstream. Op and Mask are known to
Nate Begeman1d4d4142005-09-01 00:19:25 +0000193/// be the same type.
194static bool MaskedValueIsZero(const SDOperand &Op, uint64_t Mask,
195 const TargetLowering &TLI) {
196 unsigned SrcBits;
197 if (Mask == 0) return true;
198
199 // If we know the result of a setcc has the top bits zero, use this info.
200 switch (Op.getOpcode()) {
Nate Begeman4ebd8052005-09-01 23:24:04 +0000201 case ISD::Constant:
202 return (cast<ConstantSDNode>(Op)->getValue() & Mask) == 0;
203 case ISD::SETCC:
204 return ((Mask & 1) == 0) &&
205 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult;
206 case ISD::ZEXTLOAD:
207 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(3))->getVT());
208 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
209 case ISD::ZERO_EXTEND:
210 SrcBits = MVT::getSizeInBits(Op.getOperand(0).getValueType());
211 return MaskedValueIsZero(Op.getOperand(0),Mask & ((1ULL << SrcBits)-1),TLI);
212 case ISD::AssertZext:
213 SrcBits = MVT::getSizeInBits(cast<VTSDNode>(Op.getOperand(1))->getVT());
214 return (Mask & ((1ULL << SrcBits)-1)) == 0; // Returning only the zext bits.
215 case ISD::AND:
Chris Lattneree899e62005-10-09 22:12:36 +0000216 // If either of the operands has zero bits, the result will too.
217 if (MaskedValueIsZero(Op.getOperand(1), Mask, TLI) ||
218 MaskedValueIsZero(Op.getOperand(0), Mask, TLI))
219 return true;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000220 // (X & C1) & C2 == 0 iff C1 & C2 == 0.
221 if (ConstantSDNode *AndRHS = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
222 return MaskedValueIsZero(Op.getOperand(0),AndRHS->getValue() & Mask, TLI);
Chris Lattneree899e62005-10-09 22:12:36 +0000223 return false;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000224 case ISD::OR:
225 case ISD::XOR:
226 return MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
227 MaskedValueIsZero(Op.getOperand(1), Mask, TLI);
228 case ISD::SELECT:
229 return MaskedValueIsZero(Op.getOperand(1), Mask, TLI) &&
230 MaskedValueIsZero(Op.getOperand(2), Mask, TLI);
231 case ISD::SELECT_CC:
232 return MaskedValueIsZero(Op.getOperand(2), Mask, TLI) &&
233 MaskedValueIsZero(Op.getOperand(3), Mask, TLI);
234 case ISD::SRL:
235 // (ushr X, C1) & C2 == 0 iff X & (C2 << C1) == 0
236 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
237 uint64_t NewVal = Mask << ShAmt->getValue();
238 SrcBits = MVT::getSizeInBits(Op.getValueType());
239 if (SrcBits != 64) NewVal &= (1ULL << SrcBits)-1;
240 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
241 }
242 return false;
243 case ISD::SHL:
244 // (ushl X, C1) & C2 == 0 iff X & (C2 >> C1) == 0
245 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
246 uint64_t NewVal = Mask >> ShAmt->getValue();
247 return MaskedValueIsZero(Op.getOperand(0), NewVal, TLI);
248 }
249 return false;
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000250 case ISD::ADD:
Chris Lattnerd7390752005-10-10 16:52:03 +0000251 // (add X, Y) & C == 0 iff (X&C)|(Y&C) == 0 and all bits are low bits.
Chris Lattnerbba9aa32005-10-10 16:51:40 +0000252 if ((Mask&(Mask+1)) == 0) { // All low bits
253 if (MaskedValueIsZero(Op.getOperand(0), Mask, TLI) &&
254 MaskedValueIsZero(Op.getOperand(1), Mask, TLI))
255 return true;
256 }
257 break;
Chris Lattnerc4ced262005-10-07 15:30:32 +0000258 case ISD::SUB:
259 if (ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(Op.getOperand(0))) {
260 // We know that the top bits of C-X are clear if X contains less bits
261 // than C (i.e. no wrap-around can happen). For example, 20-X is
262 // positive if we can prove that X is >= 0 and < 16.
263 unsigned Bits = MVT::getSizeInBits(CLHS->getValueType(0));
264 if ((CLHS->getValue() & (1 << (Bits-1))) == 0) { // sign bit clear
265 unsigned NLZ = CountLeadingZeros_64(CLHS->getValue()+1);
266 uint64_t MaskV = (1ULL << (63-NLZ))-1;
267 if (MaskedValueIsZero(Op.getOperand(1), ~MaskV, TLI)) {
268 // High bits are clear this value is known to be >= C.
269 unsigned NLZ2 = CountLeadingZeros_64(CLHS->getValue());
270 if ((Mask & ((1ULL << (64-NLZ2))-1)) == 0)
271 return true;
272 }
273 }
274 }
275 break;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000276 case ISD::CTTZ:
277 case ISD::CTLZ:
278 case ISD::CTPOP:
279 // Bit counting instructions can not set the high bits of the result
280 // register. The max number of bits sets depends on the input.
281 return (Mask & (MVT::getSizeInBits(Op.getValueType())*2-1)) == 0;
Nate Begeman4ebd8052005-09-01 23:24:04 +0000282 default: break;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000283 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000284 return false;
285}
286
Nate Begeman4ebd8052005-09-01 23:24:04 +0000287// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
288// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000289// Also, set the incoming LHS, RHS, and CC references to the appropriate
290// nodes based on the type of node we are checking. This simplifies life a
291// bit for the callers.
292static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
293 SDOperand &CC) {
294 if (N.getOpcode() == ISD::SETCC) {
295 LHS = N.getOperand(0);
296 RHS = N.getOperand(1);
297 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000298 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000299 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000300 if (N.getOpcode() == ISD::SELECT_CC &&
301 N.getOperand(2).getOpcode() == ISD::Constant &&
302 N.getOperand(3).getOpcode() == ISD::Constant &&
303 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000304 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
305 LHS = N.getOperand(0);
306 RHS = N.getOperand(1);
307 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000308 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000309 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000310 return false;
311}
312
Nate Begeman99801192005-09-07 23:25:52 +0000313// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
314// one use. If this is true, it allows the users to invert the operation for
315// free when it is profitable to do so.
316static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000317 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000318 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000319 return true;
320 return false;
321}
322
Nate Begeman452d7be2005-09-16 00:54:12 +0000323// FIXME: This should probably go in the ISD class rather than being duplicated
324// in several files.
325static bool isCommutativeBinOp(unsigned Opcode) {
326 switch (Opcode) {
327 case ISD::ADD:
328 case ISD::MUL:
329 case ISD::AND:
330 case ISD::OR:
331 case ISD::XOR: return true;
332 default: return false; // FIXME: Need commutative info for user ops!
333 }
334}
335
Nate Begeman4ebd8052005-09-01 23:24:04 +0000336void DAGCombiner::Run(bool RunningAfterLegalize) {
337 // set the instance variable, so that the various visit routines may use it.
338 AfterLegalize = RunningAfterLegalize;
339
Nate Begeman646d7e22005-09-02 21:18:40 +0000340 // Add all the dag nodes to the worklist.
341 WorkList.insert(WorkList.end(), DAG.allnodes_begin(), DAG.allnodes_end());
Nate Begeman83e75ec2005-09-06 04:43:02 +0000342
Chris Lattner95038592005-10-05 06:35:28 +0000343 // Create a dummy node (which is not added to allnodes), that adds a reference
344 // to the root node, preventing it from being deleted, and tracking any
345 // changes of the root.
346 HandleSDNode Dummy(DAG.getRoot());
347
Nate Begeman1d4d4142005-09-01 00:19:25 +0000348 // while the worklist isn't empty, inspect the node on the end of it and
349 // try and combine it.
350 while (!WorkList.empty()) {
351 SDNode *N = WorkList.back();
352 WorkList.pop_back();
353
354 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000355 // N is deleted from the DAG, since they too may now be dead or may have a
356 // reduced number of uses, allowing other xforms.
357 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000358 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
359 WorkList.push_back(N->getOperand(i).Val);
360
Nate Begeman1d4d4142005-09-01 00:19:25 +0000361 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000362 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000363 continue;
364 }
365
Nate Begeman83e75ec2005-09-06 04:43:02 +0000366 SDOperand RV = visit(N);
367 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000368 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000369 // If we get back the same node we passed in, rather than a new node or
370 // zero, we know that the node must have defined multiple values and
371 // CombineTo was used. Since CombineTo takes care of the worklist
372 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000373 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000374 DEBUG(std::cerr << "\nReplacing "; N->dump();
375 std::cerr << "\nWith: "; RV.Val->dump();
376 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000377 std::vector<SDNode*> NowDead;
378 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000379
380 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000381 WorkList.push_back(RV.Val);
382 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000383
384 // Nodes can end up on the worklist more than once. Make sure we do
385 // not process a node that has been replaced.
386 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000387 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
388 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000389
390 // Finally, since the node is now dead, remove it from the graph.
391 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000392 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000393 }
394 }
Chris Lattner95038592005-10-05 06:35:28 +0000395
396 // If the root changed (e.g. it was a dead load, update the root).
397 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000398}
399
Nate Begeman83e75ec2005-09-06 04:43:02 +0000400SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000401 switch(N->getOpcode()) {
402 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000403 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000404 case ISD::ADD: return visitADD(N);
405 case ISD::SUB: return visitSUB(N);
406 case ISD::MUL: return visitMUL(N);
407 case ISD::SDIV: return visitSDIV(N);
408 case ISD::UDIV: return visitUDIV(N);
409 case ISD::SREM: return visitSREM(N);
410 case ISD::UREM: return visitUREM(N);
411 case ISD::MULHU: return visitMULHU(N);
412 case ISD::MULHS: return visitMULHS(N);
413 case ISD::AND: return visitAND(N);
414 case ISD::OR: return visitOR(N);
415 case ISD::XOR: return visitXOR(N);
416 case ISD::SHL: return visitSHL(N);
417 case ISD::SRA: return visitSRA(N);
418 case ISD::SRL: return visitSRL(N);
419 case ISD::CTLZ: return visitCTLZ(N);
420 case ISD::CTTZ: return visitCTTZ(N);
421 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000422 case ISD::SELECT: return visitSELECT(N);
423 case ISD::SELECT_CC: return visitSELECT_CC(N);
424 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000425 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
426 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
427 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
428 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000429 case ISD::FADD: return visitFADD(N);
430 case ISD::FSUB: return visitFSUB(N);
431 case ISD::FMUL: return visitFMUL(N);
432 case ISD::FDIV: return visitFDIV(N);
433 case ISD::FREM: return visitFREM(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000434 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
435 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
436 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
437 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
438 case ISD::FP_ROUND: return visitFP_ROUND(N);
439 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
440 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
441 case ISD::FNEG: return visitFNEG(N);
442 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000443 case ISD::BRCOND: return visitBRCOND(N);
444 case ISD::BRCONDTWOWAY: return visitBRCONDTWOWAY(N);
445 case ISD::BR_CC: return visitBR_CC(N);
446 case ISD::BRTWOWAY_CC: return visitBRTWOWAY_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000447 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000448 case ISD::STORE: return visitSTORE(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000449 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000450 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000451}
452
Nate Begeman83e75ec2005-09-06 04:43:02 +0000453SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000454 std::vector<SDOperand> Ops;
455 bool Changed = false;
456
Nate Begeman1d4d4142005-09-01 00:19:25 +0000457 // If the token factor has two operands and one is the entry token, replace
458 // the token factor with the other operand.
459 if (N->getNumOperands() == 2) {
460 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000461 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000462 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000463 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000464 }
Nate Begemanded49632005-10-13 03:11:28 +0000465 // fold (tokenfactor (tokenfactor)) -> tokenfactor
466 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
467 SDOperand Op = N->getOperand(i);
468 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
469 Changed = true;
470 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
471 Ops.push_back(Op.getOperand(j));
472 } else {
473 Ops.push_back(Op);
474 }
475 }
476 if (Changed)
477 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000478 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000479}
480
Nate Begeman83e75ec2005-09-06 04:43:02 +0000481SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000482 SDOperand N0 = N->getOperand(0);
483 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000484 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
485 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000486 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000487
488 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000489 if (N0C && N1C)
Nate Begemanf89d78d2005-09-07 16:09:19 +0000490 return DAG.getConstant(N0C->getValue() + N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000491 // canonicalize constant to RHS
492 if (N0C && !N1C) {
493 std::swap(N0, N1);
494 std::swap(N0C, N1C);
495 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000496 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000497 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000498 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000499 // fold (add (add x, c1), c2) -> (add x, c1+c2)
500 if (N1C && N0.getOpcode() == ISD::ADD) {
501 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
502 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
503 if (N00C)
504 return DAG.getNode(ISD::ADD, VT, N0.getOperand(1),
505 DAG.getConstant(N1C->getValue()+N00C->getValue(), VT));
506 if (N01C)
507 return DAG.getNode(ISD::ADD, VT, N0.getOperand(0),
508 DAG.getConstant(N1C->getValue()+N01C->getValue(), VT));
509 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000510 // fold ((0-A) + B) -> B-A
511 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
512 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000513 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000514 // fold (A + (0-B)) -> A-B
515 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
516 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000517 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000518 // fold (A+(B-A)) -> B
519 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000520 return N1.getOperand(0);
521 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000522}
523
Nate Begeman83e75ec2005-09-06 04:43:02 +0000524SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000525 SDOperand N0 = N->getOperand(0);
526 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000527 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
528 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000529
530 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000531 if (N0C && N1C)
532 return DAG.getConstant(N0C->getValue() - N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000533 N->getValueType(0));
Chris Lattner05b57432005-10-11 06:07:15 +0000534 // fold (sub x, c) -> (add x, -c)
535 if (N1C)
536 return DAG.getNode(ISD::ADD, N0.getValueType(), N0,
537 DAG.getConstant(-N1C->getValue(), N0.getValueType()));
538
Nate Begeman1d4d4142005-09-01 00:19:25 +0000539 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000540 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000541 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000542 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000543 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000544 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000545 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000546}
547
Nate Begeman83e75ec2005-09-06 04:43:02 +0000548SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000549 SDOperand N0 = N->getOperand(0);
550 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000551 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
552 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000553 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000554
555 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000556 if (N0C && N1C)
557 return DAG.getConstant(N0C->getValue() * N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000558 N->getValueType(0));
Nate Begeman99801192005-09-07 23:25:52 +0000559 // canonicalize constant to RHS
560 if (N0C && !N1C) {
561 std::swap(N0, N1);
562 std::swap(N0C, N1C);
563 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000564 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000565 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000566 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000567 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000568 if (N1C && N1C->isAllOnesValue())
Nate Begeman1d4d4142005-09-01 00:19:25 +0000569 return DAG.getNode(ISD::SUB, N->getValueType(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000570 DAG.getConstant(0, N->getValueType(0)), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000571 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000572 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begeman1d4d4142005-09-01 00:19:25 +0000573 return DAG.getNode(ISD::SHL, N->getValueType(0), N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000574 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000575 TLI.getShiftAmountTy()));
Nate Begeman223df222005-09-08 20:18:10 +0000576 // fold (mul (mul x, c1), c2) -> (mul x, c1*c2)
577 if (N1C && N0.getOpcode() == ISD::MUL) {
578 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
579 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
580 if (N00C)
581 return DAG.getNode(ISD::MUL, VT, N0.getOperand(1),
582 DAG.getConstant(N1C->getValue()*N00C->getValue(), VT));
583 if (N01C)
584 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0),
585 DAG.getConstant(N1C->getValue()*N01C->getValue(), VT));
586 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000587 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000588}
589
Nate Begeman83e75ec2005-09-06 04:43:02 +0000590SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000591 SDOperand N0 = N->getOperand(0);
592 SDOperand N1 = N->getOperand(1);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000593 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000594 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
595 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000596
597 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000598 if (N0C && N1C && !N1C->isNullValue())
599 return DAG.getConstant(N0C->getSignExtended() / N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000600 N->getValueType(0));
Chris Lattner094c8fc2005-10-07 06:10:46 +0000601 // If we know the sign bits of both operands are zero, strength reduce to a
602 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
603 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
604 if (MaskedValueIsZero(N1, SignBit, TLI) &&
605 MaskedValueIsZero(N0, SignBit, TLI))
606 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000607 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000608}
609
Nate Begeman83e75ec2005-09-06 04:43:02 +0000610SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000611 SDOperand N0 = N->getOperand(0);
612 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000613 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
614 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000615
616 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000617 if (N0C && N1C && !N1C->isNullValue())
618 return DAG.getConstant(N0C->getValue() / N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000619 N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000620 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000621 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begeman1d4d4142005-09-01 00:19:25 +0000622 return DAG.getNode(ISD::SRL, N->getValueType(0), N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000623 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000624 TLI.getShiftAmountTy()));
625 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000626}
627
Nate Begeman83e75ec2005-09-06 04:43:02 +0000628SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000629 SDOperand N0 = N->getOperand(0);
630 SDOperand N1 = N->getOperand(1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000631 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +0000632 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
633 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000634
635 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000636 if (N0C && N1C && !N1C->isNullValue())
637 return DAG.getConstant(N0C->getSignExtended() % N1C->getSignExtended(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000638 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000639 // If we know the sign bits of both operands are zero, strength reduce to a
640 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
641 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
642 if (MaskedValueIsZero(N1, SignBit, TLI) &&
643 MaskedValueIsZero(N0, SignBit, TLI))
644 return DAG.getNode(ISD::UREM, N1.getValueType(), N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000645 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000646}
647
Nate Begeman83e75ec2005-09-06 04:43:02 +0000648SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000649 SDOperand N0 = N->getOperand(0);
650 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000651 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
652 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000653
654 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000655 if (N0C && N1C && !N1C->isNullValue())
656 return DAG.getConstant(N0C->getValue() % N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000657 N->getValueType(0));
Nate Begeman07ed4172005-10-10 21:26:48 +0000658 // fold (urem x, pow2) -> (and x, pow2-1)
659 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
660 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
661 DAG.getConstant(N1C->getValue()-1, N1.getValueType()));
Nate Begeman83e75ec2005-09-06 04:43:02 +0000662 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000663}
664
Nate Begeman83e75ec2005-09-06 04:43:02 +0000665SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000666 SDOperand N0 = N->getOperand(0);
667 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000668 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000669
670 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000671 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000672 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000673 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000674 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000675 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
676 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000677 TLI.getShiftAmountTy()));
678 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000679}
680
Nate Begeman83e75ec2005-09-06 04:43:02 +0000681SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000682 SDOperand N0 = N->getOperand(0);
683 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000684 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000685
686 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000687 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000688 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000689 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000690 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000691 return DAG.getConstant(0, N0.getValueType());
692 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000693}
694
Nate Begeman83e75ec2005-09-06 04:43:02 +0000695SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000696 SDOperand N0 = N->getOperand(0);
697 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000698 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +0000699 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
700 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000701 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +0000702 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000703
704 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000705 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000706 return DAG.getConstant(N0C->getValue() & N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000707 // canonicalize constant to RHS
708 if (N0C && !N1C) {
709 std::swap(N0, N1);
710 std::swap(N0C, N1C);
711 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000712 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000713 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000714 return N0;
715 // if (and x, c) is known to be zero, return 0
716 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
717 return DAG.getConstant(0, VT);
718 // fold (and x, c) -> x iff (x & ~c) == 0
719 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
720 TLI))
721 return N0;
Nate Begeman223df222005-09-08 20:18:10 +0000722 // fold (and (and x, c1), c2) -> (and x, c1^c2)
723 if (N1C && N0.getOpcode() == ISD::AND) {
724 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
725 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
726 if (N00C)
727 return DAG.getNode(ISD::AND, VT, N0.getOperand(1),
728 DAG.getConstant(N1C->getValue()&N00C->getValue(), VT));
729 if (N01C)
730 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
731 DAG.getConstant(N1C->getValue()&N01C->getValue(), VT));
732 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000733 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
734 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG) {
735 unsigned ExtendBits =
736 MVT::getSizeInBits(cast<VTSDNode>(N0.getOperand(1))->getVT());
Nate Begeman646d7e22005-09-02 21:18:40 +0000737 if ((N1C->getValue() & (~0ULL << ExtendBits)) == 0)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000738 return DAG.getNode(ISD::AND, VT, N0.getOperand(0), N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000739 }
740 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Chris Lattnera179ab32005-10-11 17:56:34 +0000741 if (N0.getOpcode() == ISD::OR && N1C)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000742 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +0000743 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000744 return N1;
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000745 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
746 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
747 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
748 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
749
750 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
751 MVT::isInteger(LL.getValueType())) {
752 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
753 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
754 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
755 WorkList.push_back(ORNode.Val);
756 return DAG.getSetCC(VT, ORNode, LR, Op1);
757 }
758 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
759 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
760 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
761 WorkList.push_back(ANDNode.Val);
762 return DAG.getSetCC(VT, ANDNode, LR, Op1);
763 }
764 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
765 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
766 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
767 WorkList.push_back(ORNode.Val);
768 return DAG.getSetCC(VT, ORNode, LR, Op1);
769 }
770 }
771 // canonicalize equivalent to ll == rl
772 if (LL == RR && LR == RL) {
773 Op1 = ISD::getSetCCSwappedOperands(Op1);
774 std::swap(RL, RR);
775 }
776 if (LL == RL && LR == RR) {
777 bool isInteger = MVT::isInteger(LL.getValueType());
778 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
779 if (Result != ISD::SETCC_INVALID)
780 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
781 }
782 }
783 // fold (and (zext x), (zext y)) -> (zext (and x, y))
784 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
785 N1.getOpcode() == ISD::ZERO_EXTEND &&
786 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
787 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
788 N0.getOperand(0), N1.getOperand(0));
789 WorkList.push_back(ANDNode.Val);
790 return DAG.getNode(ISD::ZERO_EXTEND, VT, ANDNode);
791 }
Nate Begeman452d7be2005-09-16 00:54:12 +0000792 // fold (and (shl/srl x), (shl/srl y)) -> (shl/srl (and x, y))
793 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
794 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL)) &&
795 N0.getOperand(1) == N1.getOperand(1)) {
796 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
797 N0.getOperand(0), N1.getOperand(0));
798 WorkList.push_back(ANDNode.Val);
799 return DAG.getNode(N0.getOpcode(), VT, ANDNode, N0.getOperand(1));
800 }
Nate Begemanded49632005-10-13 03:11:28 +0000801 // fold (zext_inreg (extload x)) -> (zextload x)
802 if (N1C && N0.getOpcode() == ISD::EXTLOAD) {
803 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
804 // If the type of the zext_inreg and the extload match, and we're running
805 // before Legalize, or the resulting zextload is legal on the target, then
806 // go ahead and do the fold.
807 if ((N1C->getValue() == (1ULL << MVT::getSizeInBits(EVT))-1) &&
808 (!AfterLegalize ||
809 TargetLowering::Legal == TLI.getOperationAction(ISD::ZEXTLOAD, EVT))) {
810 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
811 N0.getOperand(1), N0.getOperand(2),
812 EVT);
813 CombineTo(N0.Val, ExtLoad, ExtLoad.getOperand(0));
814 WorkList.push_back(N);
815 return SDOperand();
816 }
817 }
818 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
819 if (N1C && N0.getOpcode() == ISD::SEXTLOAD && N0.Val->hasNUsesOfValue(1, 0)) {
820 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
821 // If the type of the zext_inreg and the extload match, and we're running
822 // before Legalize, or the resulting zextload is legal on the target, then
823 // go ahead and do the fold.
824 if ((N1C->getValue() == (1ULL << MVT::getSizeInBits(EVT))-1) &&
825 (!AfterLegalize ||
826 TargetLowering::Legal == TLI.getOperationAction(ISD::ZEXTLOAD, EVT))) {
827 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
828 N0.getOperand(1), N0.getOperand(2),
829 EVT);
830 CombineTo(N0.Val, ExtLoad, ExtLoad.getOperand(0));
831 WorkList.push_back(N);
832 return SDOperand();
833 }
834 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000835 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000836}
837
Nate Begeman83e75ec2005-09-06 04:43:02 +0000838SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000839 SDOperand N0 = N->getOperand(0);
840 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000841 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +0000842 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
843 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000844 MVT::ValueType VT = N1.getValueType();
845 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000846
847 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000848 if (N0C && N1C)
849 return DAG.getConstant(N0C->getValue() | N1C->getValue(),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000850 N->getValueType(0));
Nate Begeman99801192005-09-07 23:25:52 +0000851 // canonicalize constant to RHS
852 if (N0C && !N1C) {
853 std::swap(N0, N1);
854 std::swap(N0C, N1C);
855 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000856 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000857 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000858 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000859 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +0000860 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000861 return N1;
862 // fold (or x, c) -> c iff (x & ~c) == 0
863 if (N1C && MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits)),
864 TLI))
865 return N1;
Nate Begeman223df222005-09-08 20:18:10 +0000866 // fold (or (or x, c1), c2) -> (or x, c1|c2)
867 if (N1C && N0.getOpcode() == ISD::OR) {
868 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
869 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
870 if (N00C)
871 return DAG.getNode(ISD::OR, VT, N0.getOperand(1),
872 DAG.getConstant(N1C->getValue()|N00C->getValue(), VT));
873 if (N01C)
874 return DAG.getNode(ISD::OR, VT, N0.getOperand(0),
875 DAG.getConstant(N1C->getValue()|N01C->getValue(), VT));
876 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000877 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
878 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
879 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
880 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
881
882 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
883 MVT::isInteger(LL.getValueType())) {
884 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
885 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
886 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
887 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
888 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
889 WorkList.push_back(ORNode.Val);
890 return DAG.getSetCC(VT, ORNode, LR, Op1);
891 }
892 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
893 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
894 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
895 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
896 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
897 WorkList.push_back(ANDNode.Val);
898 return DAG.getSetCC(VT, ANDNode, LR, Op1);
899 }
900 }
901 // canonicalize equivalent to ll == rl
902 if (LL == RR && LR == RL) {
903 Op1 = ISD::getSetCCSwappedOperands(Op1);
904 std::swap(RL, RR);
905 }
906 if (LL == RL && LR == RR) {
907 bool isInteger = MVT::isInteger(LL.getValueType());
908 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
909 if (Result != ISD::SETCC_INVALID)
910 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
911 }
912 }
913 // fold (or (zext x), (zext y)) -> (zext (or x, y))
914 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
915 N1.getOpcode() == ISD::ZERO_EXTEND &&
916 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
917 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
918 N0.getOperand(0), N1.getOperand(0));
919 WorkList.push_back(ORNode.Val);
920 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
921 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000922 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000923}
924
Nate Begeman83e75ec2005-09-06 04:43:02 +0000925SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000926 SDOperand N0 = N->getOperand(0);
927 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000928 SDOperand LHS, RHS, CC;
929 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
930 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000931 MVT::ValueType VT = N0.getValueType();
932
933 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000934 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000935 return DAG.getConstant(N0C->getValue() ^ N1C->getValue(), VT);
Nate Begeman99801192005-09-07 23:25:52 +0000936 // canonicalize constant to RHS
937 if (N0C && !N1C) {
938 std::swap(N0, N1);
939 std::swap(N0C, N1C);
940 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000941 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000942 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000943 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000944 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +0000945 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
946 bool isInt = MVT::isInteger(LHS.getValueType());
947 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
948 isInt);
949 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000950 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +0000951 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000952 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +0000953 assert(0 && "Unhandled SetCC Equivalent!");
954 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000955 }
Nate Begeman99801192005-09-07 23:25:52 +0000956 // fold !(x or y) -> (!x and !y) iff x or y are setcc
957 if (N1C && N1C->getValue() == 1 &&
958 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000959 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +0000960 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
961 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000962 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
963 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +0000964 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
965 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000966 }
967 }
Nate Begeman99801192005-09-07 23:25:52 +0000968 // fold !(x or y) -> (!x and !y) iff x or y are constants
969 if (N1C && N1C->isAllOnesValue() &&
970 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000971 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +0000972 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
973 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000974 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
975 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Nate Begeman99801192005-09-07 23:25:52 +0000976 WorkList.push_back(LHS.Val); WorkList.push_back(RHS.Val);
977 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000978 }
979 }
Nate Begeman223df222005-09-08 20:18:10 +0000980 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
981 if (N1C && N0.getOpcode() == ISD::XOR) {
982 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
983 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
984 if (N00C)
985 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
986 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
987 if (N01C)
988 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
989 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
990 }
991 // fold (xor x, x) -> 0
992 if (N0 == N1)
993 return DAG.getConstant(0, VT);
Nate Begeman39ee1ac2005-09-09 19:49:52 +0000994 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
995 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
996 N1.getOpcode() == ISD::ZERO_EXTEND &&
997 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
998 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
999 N0.getOperand(0), N1.getOperand(0));
1000 WorkList.push_back(XORNode.Val);
1001 return DAG.getNode(ISD::ZERO_EXTEND, VT, XORNode);
1002 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001003 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001004}
1005
Nate Begeman83e75ec2005-09-06 04:43:02 +00001006SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001007 SDOperand N0 = N->getOperand(0);
1008 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001009 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1010 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001011 MVT::ValueType VT = N0.getValueType();
1012 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1013
1014 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001015 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001016 return DAG.getConstant(N0C->getValue() << N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001017 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001018 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001019 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001020 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001021 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001022 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001023 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001024 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001025 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001026 // if (shl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001027 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1028 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001029 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001030 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001031 N0.getOperand(1).getOpcode() == ISD::Constant) {
1032 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001033 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001034 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001035 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001036 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001037 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001038 }
1039 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1040 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001041 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001042 N0.getOperand(1).getOpcode() == ISD::Constant) {
1043 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001044 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001045 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1046 DAG.getConstant(~0ULL << c1, VT));
1047 if (c2 > c1)
1048 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001049 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001050 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001051 return DAG.getNode(ISD::SRL, VT, Mask,
1052 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001053 }
1054 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001055 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001056 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001057 DAG.getConstant(~0ULL << N1C->getValue(), VT));
1058 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001059}
1060
Nate Begeman83e75ec2005-09-06 04:43:02 +00001061SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001062 SDOperand N0 = N->getOperand(0);
1063 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001064 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1065 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001066 MVT::ValueType VT = N0.getValueType();
1067 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1068
1069 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001070 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001071 return DAG.getConstant(N0C->getSignExtended() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001072 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001073 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001074 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001075 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001076 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001077 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001078 // fold (sra x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001079 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001080 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001081 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001082 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001083 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001084 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begeman3df4d522005-10-12 20:40:40 +00001085 if (MaskedValueIsZero(N0, (1ULL << (OpSizeInBits-1)), TLI))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001086 return DAG.getNode(ISD::SRL, VT, N0, N1);
1087 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001088}
1089
Nate Begeman83e75ec2005-09-06 04:43:02 +00001090SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001091 SDOperand N0 = N->getOperand(0);
1092 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001093 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1094 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001095 MVT::ValueType VT = N0.getValueType();
1096 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1097
1098 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001099 if (N0C && N1C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001100 return DAG.getConstant(N0C->getValue() >> N1C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001101 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001102 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001103 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001104 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001105 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001106 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001107 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001108 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001109 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001110 // if (srl x, c) is known to be zero, return 0
Nate Begeman83e75ec2005-09-06 04:43:02 +00001111 if (N1C && MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits),TLI))
1112 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001113 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001114 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001115 N0.getOperand(1).getOpcode() == ISD::Constant) {
1116 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001117 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001118 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001119 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001120 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001121 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001122 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001123 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001124}
1125
Nate Begeman83e75ec2005-09-06 04:43:02 +00001126SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001127 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001128 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001129
1130 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001131 if (N0C)
1132 return DAG.getConstant(CountLeadingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001133 N0.getValueType());
1134 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001135}
1136
Nate Begeman83e75ec2005-09-06 04:43:02 +00001137SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001138 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001139 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001140
1141 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001142 if (N0C)
1143 return DAG.getConstant(CountTrailingZeros_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001144 N0.getValueType());
1145 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001146}
1147
Nate Begeman83e75ec2005-09-06 04:43:02 +00001148SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001149 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001150 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001151
1152 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001153 if (N0C)
1154 return DAG.getConstant(CountPopulation_64(N0C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001155 N0.getValueType());
1156 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001157}
1158
Nate Begeman452d7be2005-09-16 00:54:12 +00001159SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1160 SDOperand N0 = N->getOperand(0);
1161 SDOperand N1 = N->getOperand(1);
1162 SDOperand N2 = N->getOperand(2);
1163 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1164 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1165 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1166 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001167
Nate Begeman452d7be2005-09-16 00:54:12 +00001168 // fold select C, X, X -> X
1169 if (N1 == N2)
1170 return N1;
1171 // fold select true, X, Y -> X
1172 if (N0C && !N0C->isNullValue())
1173 return N1;
1174 // fold select false, X, Y -> Y
1175 if (N0C && N0C->isNullValue())
1176 return N2;
1177 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001178 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001179 return DAG.getNode(ISD::OR, VT, N0, N2);
1180 // fold select C, 0, X -> ~C & X
1181 // FIXME: this should check for C type == X type, not i1?
1182 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1183 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1184 WorkList.push_back(XORNode.Val);
1185 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1186 }
1187 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001188 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001189 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
1190 WorkList.push_back(XORNode.Val);
1191 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1192 }
1193 // fold select C, X, 0 -> C & X
1194 // FIXME: this should check for C type == X type, not i1?
1195 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1196 return DAG.getNode(ISD::AND, VT, N0, N1);
1197 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1198 if (MVT::i1 == VT && N0 == N1)
1199 return DAG.getNode(ISD::OR, VT, N0, N2);
1200 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1201 if (MVT::i1 == VT && N0 == N2)
1202 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman44728a72005-09-19 22:34:01 +00001203 // fold selects based on a setcc into other things, such as min/max/abs
1204 if (N0.getOpcode() == ISD::SETCC)
1205 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001206 return SDOperand();
1207}
1208
1209SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001210 SDOperand N0 = N->getOperand(0);
1211 SDOperand N1 = N->getOperand(1);
1212 SDOperand N2 = N->getOperand(2);
1213 SDOperand N3 = N->getOperand(3);
1214 SDOperand N4 = N->getOperand(4);
1215 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1216 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1217 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1218 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1219
1220 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001221 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001222 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1223
Nate Begeman44728a72005-09-19 22:34:01 +00001224 // fold select_cc lhs, rhs, x, x, cc -> x
1225 if (N2 == N3)
1226 return N2;
Nate Begeman44728a72005-09-19 22:34:01 +00001227 // fold select_cc into other things, such as min/max/abs
1228 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001229}
1230
1231SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1232 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1233 cast<CondCodeSDNode>(N->getOperand(2))->get());
1234}
1235
Nate Begeman83e75ec2005-09-06 04:43:02 +00001236SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001237 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001238 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001239 MVT::ValueType VT = N->getValueType(0);
1240
Nate Begeman1d4d4142005-09-01 00:19:25 +00001241 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001242 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001243 return DAG.getConstant(N0C->getSignExtended(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001244 // fold (sext (sext x)) -> (sext x)
1245 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001246 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Nate Begeman765784a2005-10-12 23:18:53 +00001247 // fold (sext (sextload x)) -> (sextload x)
1248 if (N0.getOpcode() == ISD::SEXTLOAD && VT == N0.getValueType())
1249 return N0;
Nate Begeman3df4d522005-10-12 20:40:40 +00001250 // fold (sext (load x)) -> (sextload x)
1251 if (N0.getOpcode() == ISD::LOAD && N0.Val->hasNUsesOfValue(1, 0)) {
1252 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1253 N0.getOperand(1), N0.getOperand(2),
1254 N0.getValueType());
1255 CombineTo(N0.Val, ExtLoad, ExtLoad.getOperand(0));
Nate Begeman765784a2005-10-12 23:18:53 +00001256 WorkList.push_back(N);
1257 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001258 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001259 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001260}
1261
Nate Begeman83e75ec2005-09-06 04:43:02 +00001262SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001263 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001264 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001265 MVT::ValueType VT = N->getValueType(0);
1266
Nate Begeman1d4d4142005-09-01 00:19:25 +00001267 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001268 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001269 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001270 // fold (zext (zext x)) -> (zext x)
1271 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001272 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
1273 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001274}
1275
Nate Begeman83e75ec2005-09-06 04:43:02 +00001276SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001277 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001278 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001279 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001280 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001281 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001282 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001283
Nate Begeman1d4d4142005-09-01 00:19:25 +00001284 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001285 if (N0C) {
1286 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001287 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001288 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001289 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001290 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman646d7e22005-09-02 21:18:40 +00001291 cast<VTSDNode>(N0.getOperand(1))->getVT() < EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001292 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001293 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001294 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1295 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1296 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001297 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001298 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001299 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1300 if (N0.getOpcode() == ISD::AssertSext &&
1301 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001302 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001303 }
1304 // fold (sext_in_reg (sextload x)) -> (sextload x)
1305 if (N0.getOpcode() == ISD::SEXTLOAD &&
1306 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001307 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001308 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001309 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001310 if (N0.getOpcode() == ISD::SETCC &&
1311 TLI.getSetCCResultContents() ==
1312 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001313 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001314 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
1315 if (MaskedValueIsZero(N0, 1ULL << (EVTBits-1), TLI))
1316 return DAG.getNode(ISD::AND, N0.getValueType(), N0,
1317 DAG.getConstant(~0ULL >> (64-EVTBits), VT));
1318 // fold (sext_in_reg (srl x)) -> sra x
1319 if (N0.getOpcode() == ISD::SRL &&
1320 N0.getOperand(1).getOpcode() == ISD::Constant &&
1321 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == EVTBits) {
1322 return DAG.getNode(ISD::SRA, N0.getValueType(), N0.getOperand(0),
1323 N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001324 }
Nate Begemanded49632005-10-13 03:11:28 +00001325 // fold (sext_inreg (extload x)) -> (sextload x)
1326 if (N0.getOpcode() == ISD::EXTLOAD &&
1327 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
1328 (!AfterLegalize ||
1329 (TargetLowering::Legal == TLI.getOperationAction(ISD::SEXTLOAD, EVT)))) {
1330 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1331 N0.getOperand(1), N0.getOperand(2),
1332 EVT);
1333 CombineTo(N0.Val, ExtLoad, ExtLoad.getOperand(0));
1334 WorkList.push_back(N);
1335 return SDOperand();
1336 }
1337 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
1338 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.Val->hasNUsesOfValue(1, 0) &&
1339 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
1340 (!AfterLegalize ||
1341 (TargetLowering::Legal == TLI.getOperationAction(ISD::SEXTLOAD, EVT)))) {
1342 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1343 N0.getOperand(1), N0.getOperand(2),
1344 EVT);
1345 CombineTo(N0.Val, ExtLoad, ExtLoad.getOperand(0));
1346 WorkList.push_back(N);
1347 return SDOperand();
1348 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001349 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001350}
1351
Nate Begeman83e75ec2005-09-06 04:43:02 +00001352SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001353 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001354 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001355 MVT::ValueType VT = N->getValueType(0);
1356
1357 // noop truncate
1358 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001359 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001360 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001361 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001362 return DAG.getConstant(N0C->getValue(), VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001363 // fold (truncate (truncate x)) -> (truncate x)
1364 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001365 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001366 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
1367 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
1368 if (N0.getValueType() < VT)
1369 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001370 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001371 else if (N0.getValueType() > VT)
1372 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001373 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001374 else
1375 // if the source and dest are the same type, we can drop both the extend
1376 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001377 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001378 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001379 // fold (truncate (load x)) -> (smaller load x)
1380 if (N0.getOpcode() == ISD::LOAD && N0.Val->hasNUsesOfValue(1, 0)) {
1381 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1382 "Cannot truncate to larger type!");
1383 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001384 // For big endian targets, we need to add an offset to the pointer to load
1385 // the correct bytes. For little endian systems, we merely need to read
1386 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001387 uint64_t PtrOff =
1388 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001389 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1390 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1391 DAG.getConstant(PtrOff, PtrType));
1392 WorkList.push_back(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001393 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
1394 CombineTo(N0.Val, Load, Load.getOperand(0));
Nate Begeman765784a2005-10-12 23:18:53 +00001395 WorkList.push_back(N);
1396 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001397 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001398 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001399}
1400
Chris Lattner01b3d732005-09-28 22:28:18 +00001401SDOperand DAGCombiner::visitFADD(SDNode *N) {
1402 SDOperand N0 = N->getOperand(0);
1403 SDOperand N1 = N->getOperand(1);
1404 MVT::ValueType VT = N->getValueType(0);
1405
1406 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1407 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1408 // fold floating point (fadd c1, c2)
1409 return DAG.getConstantFP(N0CFP->getValue() + N1CFP->getValue(),
1410 N->getValueType(0));
1411 }
1412 // fold (A + (-B)) -> A-B
1413 if (N1.getOpcode() == ISD::FNEG)
1414 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
1415
1416 // fold ((-A) + B) -> B-A
1417 if (N0.getOpcode() == ISD::FNEG)
1418 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
1419
1420 return SDOperand();
1421}
1422
1423SDOperand DAGCombiner::visitFSUB(SDNode *N) {
1424 SDOperand N0 = N->getOperand(0);
1425 SDOperand N1 = N->getOperand(1);
1426 MVT::ValueType VT = N->getValueType(0);
1427
1428 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1429 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1430 // fold floating point (fsub c1, c2)
1431 return DAG.getConstantFP(N0CFP->getValue() - N1CFP->getValue(),
1432 N->getValueType(0));
1433 }
1434 // fold (A-(-B)) -> A+B
1435 if (N1.getOpcode() == ISD::FNEG)
1436 return DAG.getNode(ISD::FADD, N0.getValueType(), N0, N1.getOperand(0));
1437
1438 return SDOperand();
1439}
1440
1441SDOperand DAGCombiner::visitFMUL(SDNode *N) {
1442 SDOperand N0 = N->getOperand(0);
1443 SDOperand N1 = N->getOperand(1);
1444 MVT::ValueType VT = N->getValueType(0);
1445
1446 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1447 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1448 // fold floating point (fmul c1, c2)
1449 return DAG.getConstantFP(N0CFP->getValue() * N1CFP->getValue(),
1450 N->getValueType(0));
1451 }
1452 return SDOperand();
1453}
1454
1455SDOperand DAGCombiner::visitFDIV(SDNode *N) {
1456 SDOperand N0 = N->getOperand(0);
1457 SDOperand N1 = N->getOperand(1);
1458 MVT::ValueType VT = N->getValueType(0);
1459
1460 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1461 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1462 // fold floating point (fdiv c1, c2)
1463 return DAG.getConstantFP(N0CFP->getValue() / N1CFP->getValue(),
1464 N->getValueType(0));
1465 }
1466 return SDOperand();
1467}
1468
1469SDOperand DAGCombiner::visitFREM(SDNode *N) {
1470 SDOperand N0 = N->getOperand(0);
1471 SDOperand N1 = N->getOperand(1);
1472 MVT::ValueType VT = N->getValueType(0);
1473
1474 if (ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0))
1475 if (ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1476 // fold floating point (frem c1, c2) -> fmod(c1, c2)
1477 return DAG.getConstantFP(fmod(N0CFP->getValue(),N1CFP->getValue()),
1478 N->getValueType(0));
1479 }
1480 return SDOperand();
1481}
1482
1483
Nate Begeman83e75ec2005-09-06 04:43:02 +00001484SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001485 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001486 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001487
1488 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001489 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001490 return DAG.getConstantFP(N0C->getSignExtended(), N->getValueType(0));
1491 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001492}
1493
Nate Begeman83e75ec2005-09-06 04:43:02 +00001494SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001495 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001496 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001497
1498 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001499 if (N0C)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001500 return DAG.getConstantFP(N0C->getValue(), N->getValueType(0));
1501 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001502}
1503
Nate Begeman83e75ec2005-09-06 04:43:02 +00001504SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001505 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001506
1507 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001508 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001509 return DAG.getConstant((int64_t)N0CFP->getValue(), N->getValueType(0));
1510 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001511}
1512
Nate Begeman83e75ec2005-09-06 04:43:02 +00001513SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001514 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001515
1516 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001517 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001518 return DAG.getConstant((uint64_t)N0CFP->getValue(), N->getValueType(0));
1519 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001520}
1521
Nate Begeman83e75ec2005-09-06 04:43:02 +00001522SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001523 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001524
1525 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001526 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001527 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1528 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001529}
1530
Nate Begeman83e75ec2005-09-06 04:43:02 +00001531SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001532 SDOperand N0 = N->getOperand(0);
1533 MVT::ValueType VT = N->getValueType(0);
1534 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00001535 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001536
Nate Begeman1d4d4142005-09-01 00:19:25 +00001537 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001538 if (N0CFP) {
1539 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001540 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001541 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001542 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001543}
1544
Nate Begeman83e75ec2005-09-06 04:43:02 +00001545SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001546 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001547
1548 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00001549 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001550 return DAG.getConstantFP(N0CFP->getValue(), N->getValueType(0));
1551 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001552}
1553
Nate Begeman83e75ec2005-09-06 04:43:02 +00001554SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001555 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001556 // fold (neg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001557 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001558 return DAG.getConstantFP(-N0CFP->getValue(), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001559 // fold (neg (sub x, y)) -> (sub y, x)
1560 if (N->getOperand(0).getOpcode() == ISD::SUB)
1561 return DAG.getNode(ISD::SUB, N->getValueType(0), N->getOperand(1),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001562 N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001563 // fold (neg (neg x)) -> x
1564 if (N->getOperand(0).getOpcode() == ISD::FNEG)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001565 return N->getOperand(0).getOperand(0);
1566 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001567}
1568
Nate Begeman83e75ec2005-09-06 04:43:02 +00001569SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begeman646d7e22005-09-02 21:18:40 +00001570 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001571 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001572 if (N0CFP)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001573 return DAG.getConstantFP(fabs(N0CFP->getValue()), N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001574 // fold (fabs (fabs x)) -> (fabs x)
1575 if (N->getOperand(0).getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001576 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001577 // fold (fabs (fneg x)) -> (fabs x)
1578 if (N->getOperand(0).getOpcode() == ISD::FNEG)
1579 return DAG.getNode(ISD::FABS, N->getValueType(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001580 N->getOperand(0).getOperand(0));
1581 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001582}
1583
Nate Begeman44728a72005-09-19 22:34:01 +00001584SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
1585 SDOperand Chain = N->getOperand(0);
1586 SDOperand N1 = N->getOperand(1);
1587 SDOperand N2 = N->getOperand(2);
1588 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1589
1590 // never taken branch, fold to chain
1591 if (N1C && N1C->isNullValue())
1592 return Chain;
1593 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00001594 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00001595 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
1596 return SDOperand();
1597}
1598
1599SDOperand DAGCombiner::visitBRCONDTWOWAY(SDNode *N) {
1600 SDOperand Chain = N->getOperand(0);
1601 SDOperand N1 = N->getOperand(1);
1602 SDOperand N2 = N->getOperand(2);
1603 SDOperand N3 = N->getOperand(3);
1604 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1605
1606 // unconditional branch to true mbb
1607 if (N1C && N1C->getValue() == 1)
1608 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
1609 // unconditional branch to false mbb
1610 if (N1C && N1C->isNullValue())
1611 return DAG.getNode(ISD::BR, MVT::Other, Chain, N3);
1612 return SDOperand();
1613}
1614
Chris Lattner3ea0b472005-10-05 06:47:48 +00001615// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
1616//
Nate Begeman44728a72005-09-19 22:34:01 +00001617SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00001618 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
1619 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
1620
1621 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00001622 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
1623 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
1624
1625 // fold br_cc true, dest -> br dest (unconditional branch)
1626 if (SCCC && SCCC->getValue())
1627 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
1628 N->getOperand(4));
1629 // fold br_cc false, dest -> unconditional fall through
1630 if (SCCC && SCCC->isNullValue())
1631 return N->getOperand(0);
1632 // fold to a simpler setcc
1633 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
1634 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
1635 Simp.getOperand(2), Simp.getOperand(0),
1636 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00001637 return SDOperand();
1638}
1639
1640SDOperand DAGCombiner::visitBRTWOWAY_CC(SDNode *N) {
Nate Begemane17daeb2005-10-05 21:43:42 +00001641 SDOperand Chain = N->getOperand(0);
1642 SDOperand CCN = N->getOperand(1);
1643 SDOperand LHS = N->getOperand(2);
1644 SDOperand RHS = N->getOperand(3);
1645 SDOperand N4 = N->getOperand(4);
1646 SDOperand N5 = N->getOperand(5);
1647
1648 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), LHS, RHS,
1649 cast<CondCodeSDNode>(CCN)->get(), false);
1650 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1651
1652 // fold select_cc lhs, rhs, x, x, cc -> x
1653 if (N4 == N5)
1654 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
1655 // fold select_cc true, x, y -> x
1656 if (SCCC && SCCC->getValue())
1657 return DAG.getNode(ISD::BR, MVT::Other, Chain, N4);
1658 // fold select_cc false, x, y -> y
1659 if (SCCC && SCCC->isNullValue())
1660 return DAG.getNode(ISD::BR, MVT::Other, Chain, N5);
1661 // fold to a simpler setcc
1662 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1663 return DAG.getBR2Way_CC(Chain, SCC.getOperand(2), SCC.getOperand(0),
1664 SCC.getOperand(1), N4, N5);
Nate Begeman44728a72005-09-19 22:34:01 +00001665 return SDOperand();
1666}
1667
Chris Lattner01a22022005-10-10 22:04:48 +00001668SDOperand DAGCombiner::visitLOAD(SDNode *N) {
1669 SDOperand Chain = N->getOperand(0);
1670 SDOperand Ptr = N->getOperand(1);
1671 SDOperand SrcValue = N->getOperand(2);
1672
1673 // If this load is directly stored, replace the load value with the stored
1674 // value.
1675 // TODO: Handle store large -> read small portion.
1676 // TODO: Handle TRUNCSTORE/EXTLOAD
1677 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
1678 Chain.getOperand(1).getValueType() == N->getValueType(0))
1679 return CombineTo(N, Chain.getOperand(1), Chain);
1680
1681 return SDOperand();
1682}
1683
Chris Lattner87514ca2005-10-10 22:31:19 +00001684SDOperand DAGCombiner::visitSTORE(SDNode *N) {
1685 SDOperand Chain = N->getOperand(0);
1686 SDOperand Value = N->getOperand(1);
1687 SDOperand Ptr = N->getOperand(2);
1688 SDOperand SrcValue = N->getOperand(3);
1689
1690 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001691 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
1692 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */) {
Chris Lattner87514ca2005-10-10 22:31:19 +00001693 // Create a new store of Value that replaces both stores.
1694 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001695 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
1696 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00001697 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
1698 PrevStore->getOperand(0), Value, Ptr,
1699 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001700 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00001701 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00001702 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00001703 }
1704
1705 return SDOperand();
1706}
1707
Nate Begeman44728a72005-09-19 22:34:01 +00001708SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00001709 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
1710
1711 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
1712 cast<CondCodeSDNode>(N0.getOperand(2))->get());
1713 // If we got a simplified select_cc node back from SimplifySelectCC, then
1714 // break it down into a new SETCC node, and a new SELECT node, and then return
1715 // the SELECT node, since we were called with a SELECT node.
1716 if (SCC.Val) {
1717 // Check to see if we got a select_cc back (to turn into setcc/select).
1718 // Otherwise, just return whatever node we got back, like fabs.
1719 if (SCC.getOpcode() == ISD::SELECT_CC) {
1720 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
1721 SCC.getOperand(0), SCC.getOperand(1),
1722 SCC.getOperand(4));
1723 WorkList.push_back(SETCC.Val);
1724 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
1725 SCC.getOperand(3), SETCC);
1726 }
1727 return SCC;
1728 }
Nate Begeman44728a72005-09-19 22:34:01 +00001729 return SDOperand();
1730}
1731
1732SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
1733 SDOperand N2, SDOperand N3,
1734 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00001735
1736 MVT::ValueType VT = N2.getValueType();
1737 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
1738 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
1739 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
1740 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
1741
1742 // Determine if the condition we're dealing with is constant
1743 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
1744 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1745
1746 // fold select_cc true, x, y -> x
1747 if (SCCC && SCCC->getValue())
1748 return N2;
1749 // fold select_cc false, x, y -> y
1750 if (SCCC && SCCC->getValue() == 0)
1751 return N3;
1752
1753 // Check to see if we can simplify the select into an fabs node
1754 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
1755 // Allow either -0.0 or 0.0
1756 if (CFP->getValue() == 0.0) {
1757 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
1758 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
1759 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
1760 N2 == N3.getOperand(0))
1761 return DAG.getNode(ISD::FABS, VT, N0);
1762
1763 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
1764 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
1765 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
1766 N2.getOperand(0) == N3)
1767 return DAG.getNode(ISD::FABS, VT, N3);
1768 }
1769 }
1770
1771 // Check to see if we can perform the "gzip trick", transforming
1772 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
1773 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
1774 MVT::isInteger(N0.getValueType()) &&
1775 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
1776 MVT::ValueType XType = N0.getValueType();
1777 MVT::ValueType AType = N2.getValueType();
1778 if (XType >= AType) {
1779 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00001780 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00001781 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
1782 unsigned ShCtV = Log2_64(N2C->getValue());
1783 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
1784 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
1785 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
1786 WorkList.push_back(Shift.Val);
1787 if (XType > AType) {
1788 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
1789 WorkList.push_back(Shift.Val);
1790 }
1791 return DAG.getNode(ISD::AND, AType, Shift, N2);
1792 }
1793 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
1794 DAG.getConstant(MVT::getSizeInBits(XType)-1,
1795 TLI.getShiftAmountTy()));
1796 WorkList.push_back(Shift.Val);
1797 if (XType > AType) {
1798 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
1799 WorkList.push_back(Shift.Val);
1800 }
1801 return DAG.getNode(ISD::AND, AType, Shift, N2);
1802 }
1803 }
Nate Begeman07ed4172005-10-10 21:26:48 +00001804
1805 // fold select C, 16, 0 -> shl C, 4
1806 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
1807 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
1808 // Get a SetCC of the condition
1809 // FIXME: Should probably make sure that setcc is legal if we ever have a
1810 // target where it isn't.
1811 SDOperand Temp, SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
1812 WorkList.push_back(SCC.Val);
1813 // cast from setcc result type to select result type
1814 if (AfterLegalize)
1815 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
1816 else
1817 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
1818 WorkList.push_back(Temp.Val);
1819 // shl setcc result by log2 n2c
1820 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
1821 DAG.getConstant(Log2_64(N2C->getValue()),
1822 TLI.getShiftAmountTy()));
1823 }
1824
Nate Begemanf845b452005-10-08 00:29:44 +00001825 // Check to see if this is the equivalent of setcc
1826 // FIXME: Turn all of these into setcc if setcc if setcc is legal
1827 // otherwise, go ahead with the folds.
1828 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
1829 MVT::ValueType XType = N0.getValueType();
1830 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
1831 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
1832 if (Res.getValueType() != VT)
1833 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
1834 return Res;
1835 }
1836
1837 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
1838 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
1839 TLI.isOperationLegal(ISD::CTLZ, XType)) {
1840 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
1841 return DAG.getNode(ISD::SRL, XType, Ctlz,
1842 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
1843 TLI.getShiftAmountTy()));
1844 }
1845 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
1846 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
1847 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
1848 N0);
1849 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
1850 DAG.getConstant(~0ULL, XType));
1851 return DAG.getNode(ISD::SRL, XType,
1852 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
1853 DAG.getConstant(MVT::getSizeInBits(XType)-1,
1854 TLI.getShiftAmountTy()));
1855 }
1856 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
1857 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
1858 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
1859 DAG.getConstant(MVT::getSizeInBits(XType)-1,
1860 TLI.getShiftAmountTy()));
1861 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
1862 }
1863 }
1864
1865 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
1866 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
1867 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
1868 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
1869 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
1870 MVT::ValueType XType = N0.getValueType();
1871 if (SubC->isNullValue() && MVT::isInteger(XType)) {
1872 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
1873 DAG.getConstant(MVT::getSizeInBits(XType)-1,
1874 TLI.getShiftAmountTy()));
1875 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
1876 WorkList.push_back(Shift.Val);
1877 WorkList.push_back(Add.Val);
1878 return DAG.getNode(ISD::XOR, XType, Add, Shift);
1879 }
1880 }
1881 }
1882
Nate Begeman44728a72005-09-19 22:34:01 +00001883 return SDOperand();
1884}
1885
Nate Begeman452d7be2005-09-16 00:54:12 +00001886SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00001887 SDOperand N1, ISD::CondCode Cond,
1888 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001889 // These setcc operations always fold.
1890 switch (Cond) {
1891 default: break;
1892 case ISD::SETFALSE:
1893 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1894 case ISD::SETTRUE:
1895 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1896 }
1897
1898 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
1899 uint64_t C1 = N1C->getValue();
1900 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
1901 uint64_t C0 = N0C->getValue();
1902
1903 // Sign extend the operands if required
1904 if (ISD::isSignedIntSetCC(Cond)) {
1905 C0 = N0C->getSignExtended();
1906 C1 = N1C->getSignExtended();
1907 }
1908
1909 switch (Cond) {
1910 default: assert(0 && "Unknown integer setcc!");
1911 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
1912 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
1913 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
1914 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
1915 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
1916 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
1917 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
1918 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
1919 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
1920 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
1921 }
1922 } else {
1923 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1924 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1925 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
1926
1927 // If the comparison constant has bits in the upper part, the
1928 // zero-extended value could never match.
1929 if (C1 & (~0ULL << InSize)) {
1930 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
1931 switch (Cond) {
1932 case ISD::SETUGT:
1933 case ISD::SETUGE:
1934 case ISD::SETEQ: return DAG.getConstant(0, VT);
1935 case ISD::SETULT:
1936 case ISD::SETULE:
1937 case ISD::SETNE: return DAG.getConstant(1, VT);
1938 case ISD::SETGT:
1939 case ISD::SETGE:
1940 // True if the sign bit of C1 is set.
1941 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
1942 case ISD::SETLT:
1943 case ISD::SETLE:
1944 // True if the sign bit of C1 isn't set.
1945 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
1946 default:
1947 break;
1948 }
1949 }
1950
1951 // Otherwise, we can perform the comparison with the low bits.
1952 switch (Cond) {
1953 case ISD::SETEQ:
1954 case ISD::SETNE:
1955 case ISD::SETUGT:
1956 case ISD::SETUGE:
1957 case ISD::SETULT:
1958 case ISD::SETULE:
1959 return DAG.getSetCC(VT, N0.getOperand(0),
1960 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
1961 Cond);
1962 default:
1963 break; // todo, be more careful with signed comparisons
1964 }
1965 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1966 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1967 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1968 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
1969 MVT::ValueType ExtDstTy = N0.getValueType();
1970 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
1971
1972 // If the extended part has any inconsistent bits, it cannot ever
1973 // compare equal. In other words, they have to be all ones or all
1974 // zeros.
1975 uint64_t ExtBits =
1976 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
1977 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1978 return DAG.getConstant(Cond == ISD::SETNE, VT);
1979
1980 SDOperand ZextOp;
1981 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
1982 if (Op0Ty == ExtSrcTy) {
1983 ZextOp = N0.getOperand(0);
1984 } else {
1985 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
1986 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
1987 DAG.getConstant(Imm, Op0Ty));
1988 }
1989 WorkList.push_back(ZextOp.Val);
1990 // Otherwise, make this a use of a zext.
1991 return DAG.getSetCC(VT, ZextOp,
1992 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
1993 ExtDstTy),
1994 Cond);
1995 }
Chris Lattner5c46f742005-10-05 06:11:08 +00001996
Nate Begeman452d7be2005-09-16 00:54:12 +00001997 uint64_t MinVal, MaxVal;
1998 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
1999 if (ISD::isSignedIntSetCC(Cond)) {
2000 MinVal = 1ULL << (OperandBitSize-1);
2001 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
2002 MaxVal = ~0ULL >> (65-OperandBitSize);
2003 else
2004 MaxVal = 0;
2005 } else {
2006 MinVal = 0;
2007 MaxVal = ~0ULL >> (64-OperandBitSize);
2008 }
2009
2010 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2011 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2012 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2013 --C1; // X >= C0 --> X > (C0-1)
2014 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2015 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2016 }
2017
2018 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2019 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2020 ++C1; // X <= C0 --> X < (C0+1)
2021 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2022 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2023 }
2024
2025 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2026 return DAG.getConstant(0, VT); // X < MIN --> false
2027
2028 // Canonicalize setgt X, Min --> setne X, Min
2029 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2030 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
2031
2032 // If we have setult X, 1, turn it into seteq X, 0
2033 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
2034 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
2035 ISD::SETEQ);
2036 // If we have setugt X, Max-1, turn it into seteq X, Max
2037 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
2038 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
2039 ISD::SETEQ);
2040
2041 // If we have "setcc X, C0", check to see if we can shrink the immediate
2042 // by changing cc.
2043
2044 // SETUGT X, SINTMAX -> SETLT X, 0
2045 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
2046 C1 == (~0ULL >> (65-OperandBitSize)))
2047 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
2048 ISD::SETLT);
2049
2050 // FIXME: Implement the rest of these.
2051
2052 // Fold bit comparisons when we can.
2053 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2054 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
2055 if (ConstantSDNode *AndRHS =
2056 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2057 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2058 // Perform the xform if the AND RHS is a single bit.
2059 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
2060 return DAG.getNode(ISD::SRL, VT, N0,
2061 DAG.getConstant(Log2_64(AndRHS->getValue()),
2062 TLI.getShiftAmountTy()));
2063 }
2064 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
2065 // (X & 8) == 8 --> (X & 8) >> 3
2066 // Perform the xform if C1 is a single bit.
2067 if ((C1 & (C1-1)) == 0) {
2068 return DAG.getNode(ISD::SRL, VT, N0,
2069 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
2070 }
2071 }
2072 }
2073 }
2074 } else if (isa<ConstantSDNode>(N0.Val)) {
2075 // Ensure that the constant occurs on the RHS.
2076 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2077 }
2078
2079 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
2080 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
2081 double C0 = N0C->getValue(), C1 = N1C->getValue();
2082
2083 switch (Cond) {
2084 default: break; // FIXME: Implement the rest of these!
2085 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2086 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2087 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
2088 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
2089 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
2090 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
2091 }
2092 } else {
2093 // Ensure that the constant occurs on the RHS.
2094 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2095 }
2096
2097 if (N0 == N1) {
2098 // We can always fold X == Y for integer setcc's.
2099 if (MVT::isInteger(N0.getValueType()))
2100 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2101 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2102 if (UOF == 2) // FP operators that are undefined on NaNs.
2103 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2104 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2105 return DAG.getConstant(UOF, VT);
2106 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2107 // if it is not already.
2108 ISD::CondCode NewCond = UOF == 0 ? ISD::SETUO : ISD::SETO;
2109 if (NewCond != Cond)
2110 return DAG.getSetCC(VT, N0, N1, NewCond);
2111 }
2112
2113 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2114 MVT::isInteger(N0.getValueType())) {
2115 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2116 N0.getOpcode() == ISD::XOR) {
2117 // Simplify (X+Y) == (X+Z) --> Y == Z
2118 if (N0.getOpcode() == N1.getOpcode()) {
2119 if (N0.getOperand(0) == N1.getOperand(0))
2120 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2121 if (N0.getOperand(1) == N1.getOperand(1))
2122 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
2123 if (isCommutativeBinOp(N0.getOpcode())) {
2124 // If X op Y == Y op X, try other combinations.
2125 if (N0.getOperand(0) == N1.getOperand(1))
2126 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
2127 if (N0.getOperand(1) == N1.getOperand(0))
2128 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2129 }
2130 }
2131
Chris Lattner5c46f742005-10-05 06:11:08 +00002132 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0. Common for condcodes.
2133 if (N0.getOpcode() == ISD::XOR)
2134 if (ConstantSDNode *XORC = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2135 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2136 // If we know that all of the inverted bits are zero, don't bother
2137 // performing the inversion.
2138 if (MaskedValueIsZero(N0.getOperand(0), ~XORC->getValue(), TLI))
2139 return DAG.getSetCC(VT, N0.getOperand(0),
2140 DAG.getConstant(XORC->getValue()^RHSC->getValue(),
2141 N0.getValueType()), Cond);
2142 }
2143
Nate Begeman452d7be2005-09-16 00:54:12 +00002144 // Simplify (X+Z) == X --> Z == 0
2145 if (N0.getOperand(0) == N1)
2146 return DAG.getSetCC(VT, N0.getOperand(1),
2147 DAG.getConstant(0, N0.getValueType()), Cond);
2148 if (N0.getOperand(1) == N1) {
2149 if (isCommutativeBinOp(N0.getOpcode()))
2150 return DAG.getSetCC(VT, N0.getOperand(0),
2151 DAG.getConstant(0, N0.getValueType()), Cond);
2152 else {
2153 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2154 // (Z-X) == X --> Z == X<<1
2155 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
2156 N1,
2157 DAG.getConstant(1,TLI.getShiftAmountTy()));
2158 WorkList.push_back(SH.Val);
2159 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
2160 }
2161 }
2162 }
2163
2164 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2165 N1.getOpcode() == ISD::XOR) {
2166 // Simplify X == (X+Z) --> Z == 0
2167 if (N1.getOperand(0) == N0) {
2168 return DAG.getSetCC(VT, N1.getOperand(1),
2169 DAG.getConstant(0, N1.getValueType()), Cond);
2170 } else if (N1.getOperand(1) == N0) {
2171 if (isCommutativeBinOp(N1.getOpcode())) {
2172 return DAG.getSetCC(VT, N1.getOperand(0),
2173 DAG.getConstant(0, N1.getValueType()), Cond);
2174 } else {
2175 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2176 // X == (Z-X) --> X<<1 == Z
2177 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
2178 DAG.getConstant(1,TLI.getShiftAmountTy()));
2179 WorkList.push_back(SH.Val);
2180 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
2181 }
2182 }
2183 }
2184 }
2185
2186 // Fold away ALL boolean setcc's.
2187 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00002188 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002189 switch (Cond) {
2190 default: assert(0 && "Unknown integer setcc!");
2191 case ISD::SETEQ: // X == Y -> (X^Y)^1
2192 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2193 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
2194 WorkList.push_back(Temp.Val);
2195 break;
2196 case ISD::SETNE: // X != Y --> (X^Y)
2197 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2198 break;
2199 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
2200 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
2201 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2202 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
2203 WorkList.push_back(Temp.Val);
2204 break;
2205 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
2206 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
2207 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2208 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
2209 WorkList.push_back(Temp.Val);
2210 break;
2211 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
2212 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
2213 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2214 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
2215 WorkList.push_back(Temp.Val);
2216 break;
2217 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
2218 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
2219 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2220 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
2221 break;
2222 }
2223 if (VT != MVT::i1) {
2224 WorkList.push_back(N0.Val);
2225 // FIXME: If running after legalize, we probably can't do this.
2226 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
2227 }
2228 return N0;
2229 }
2230
2231 // Could not fold it.
2232 return SDOperand();
2233}
2234
Nate Begeman1d4d4142005-09-01 00:19:25 +00002235// SelectionDAG::Combine - This is the entry point for the file.
2236//
Nate Begeman4ebd8052005-09-01 23:24:04 +00002237void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002238 /// run - This is the main entry point to this class.
2239 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00002240 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002241}