blob: ac3abe670a46b3addda786c79d061c42988a06ca [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000015#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/SelectionDAG.h"
27#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000029#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000030#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032using namespace llvm;
33
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034//===--------------------------------------------------------------------===//
35/// ARMDAGToDAGISel - ARM specific code to select ARM machine
36/// instructions for SelectionDAG operations.
37///
38namespace {
39class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000040 ARMTargetMachine &TM;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
43 /// make the right decision when generating code for different targets.
44 const ARMSubtarget *Subtarget;
45
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000047 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
Dan Gohmanda8ac5f2008-10-03 16:55:19 +000048 : SelectionDAGISel(*tm.getTargetLowering()), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000049 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050 }
51
Evan Chenga8e29892007-01-19 07:51:42 +000052 virtual const char *getPassName() const {
53 return "ARM Instruction Selection";
54 }
55
Dan Gohman475871a2008-07-27 21:46:04 +000056 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000057 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000058 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
59 SDValue &Offset, SDValue &Opc);
60 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
61 SDValue &Offset, SDValue &Opc);
62 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
63 SDValue &Offset, SDValue &Opc);
64 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
65 SDValue &Offset, SDValue &Opc);
66 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
67 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000068
Dan Gohman475871a2008-07-27 21:46:04 +000069 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
70 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000071
Dan Gohman475871a2008-07-27 21:46:04 +000072 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset);
74 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
75 SDValue &Base, SDValue &OffImm,
76 SDValue &Offset);
77 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &OffImm, SDValue &Offset);
79 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
80 SDValue &OffImm, SDValue &Offset);
81 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &OffImm, SDValue &Offset);
83 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
84 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
87 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000089 // Include the pieces autogenerated from the target description.
90#include "ARMGenDAGISel.inc"
91};
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000093
Dan Gohmanf350b272008-08-23 02:25:05 +000094void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000095 DEBUG(BB->dump());
96
David Greene8ad4c002008-10-27 21:56:29 +000097 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +000098 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099}
100
Dan Gohman475871a2008-07-27 21:46:04 +0000101bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
102 SDValue &Base, SDValue &Offset,
103 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000104 if (N.getOpcode() == ISD::MUL) {
105 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
106 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000107 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000108 if (RHSC & 1) {
109 RHSC = RHSC & ~1;
110 ARM_AM::AddrOpc AddSub = ARM_AM::add;
111 if (RHSC < 0) {
112 AddSub = ARM_AM::sub;
113 RHSC = - RHSC;
114 }
115 if (isPowerOf2_32(RHSC)) {
116 unsigned ShAmt = Log2_32(RHSC);
117 Base = Offset = N.getOperand(0);
118 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
119 ARM_AM::lsl),
120 MVT::i32);
121 return true;
122 }
123 }
124 }
125 }
126
Evan Chenga8e29892007-01-19 07:51:42 +0000127 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
128 Base = N;
129 if (N.getOpcode() == ISD::FrameIndex) {
130 int FI = cast<FrameIndexSDNode>(N)->getIndex();
131 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
132 } else if (N.getOpcode() == ARMISD::Wrapper) {
133 Base = N.getOperand(0);
134 }
135 Offset = CurDAG->getRegister(0, MVT::i32);
136 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
137 ARM_AM::no_shift),
138 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000139 return true;
140 }
Evan Chenga8e29892007-01-19 07:51:42 +0000141
142 // Match simple R +/- imm12 operands.
143 if (N.getOpcode() == ISD::ADD)
144 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000145 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000146 if ((RHSC >= 0 && RHSC < 0x1000) ||
147 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000148 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000149 if (Base.getOpcode() == ISD::FrameIndex) {
150 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
151 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
152 }
Evan Chenga8e29892007-01-19 07:51:42 +0000153 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000154
155 ARM_AM::AddrOpc AddSub = ARM_AM::add;
156 if (RHSC < 0) {
157 AddSub = ARM_AM::sub;
158 RHSC = - RHSC;
159 }
160 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000161 ARM_AM::no_shift),
162 MVT::i32);
163 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000164 }
Evan Chenga8e29892007-01-19 07:51:42 +0000165 }
166
167 // Otherwise this is R +/- [possibly shifted] R
168 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
169 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
170 unsigned ShAmt = 0;
171
172 Base = N.getOperand(0);
173 Offset = N.getOperand(1);
174
175 if (ShOpcVal != ARM_AM::no_shift) {
176 // Check to see if the RHS of the shift is a constant, if not, we can't fold
177 // it.
178 if (ConstantSDNode *Sh =
179 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000181 Offset = N.getOperand(1).getOperand(0);
182 } else {
183 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000184 }
185 }
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187 // Try matching (R shl C) + (R).
188 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
189 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
190 if (ShOpcVal != ARM_AM::no_shift) {
191 // Check to see if the RHS of the shift is a constant, if not, we can't
192 // fold it.
193 if (ConstantSDNode *Sh =
194 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000196 Offset = N.getOperand(0).getOperand(0);
197 Base = N.getOperand(1);
198 } else {
199 ShOpcVal = ARM_AM::no_shift;
200 }
201 }
202 }
203
204 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
205 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000206 return true;
207}
208
Dan Gohman475871a2008-07-27 21:46:04 +0000209bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
210 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000211 unsigned Opcode = Op.getOpcode();
212 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
213 ? cast<LoadSDNode>(Op)->getAddressingMode()
214 : cast<StoreSDNode>(Op)->getAddressingMode();
215 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
216 ? ARM_AM::add : ARM_AM::sub;
217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000219 if (Val >= 0 && Val < 0x1000) { // 12 bits.
220 Offset = CurDAG->getRegister(0, MVT::i32);
221 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
222 ARM_AM::no_shift),
223 MVT::i32);
224 return true;
225 }
226 }
227
228 Offset = N;
229 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
230 unsigned ShAmt = 0;
231 if (ShOpcVal != ARM_AM::no_shift) {
232 // Check to see if the RHS of the shift is a constant, if not, we can't fold
233 // it.
234 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000235 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000236 Offset = N.getOperand(0);
237 } else {
238 ShOpcVal = ARM_AM::no_shift;
239 }
240 }
241
242 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
243 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000244 return true;
245}
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247
Dan Gohman475871a2008-07-27 21:46:04 +0000248bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
249 SDValue &Base, SDValue &Offset,
250 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000251 if (N.getOpcode() == ISD::SUB) {
252 // X - C is canonicalize to X + -C, no need to handle it here.
253 Base = N.getOperand(0);
254 Offset = N.getOperand(1);
255 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
256 return true;
257 }
258
259 if (N.getOpcode() != ISD::ADD) {
260 Base = N;
261 if (N.getOpcode() == ISD::FrameIndex) {
262 int FI = cast<FrameIndexSDNode>(N)->getIndex();
263 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
264 }
265 Offset = CurDAG->getRegister(0, MVT::i32);
266 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
267 return true;
268 }
269
270 // If the RHS is +/- imm8, fold into addr mode.
271 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000272 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000273 if ((RHSC >= 0 && RHSC < 256) ||
274 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000275 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000276 if (Base.getOpcode() == ISD::FrameIndex) {
277 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
278 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
279 }
Evan Chenga8e29892007-01-19 07:51:42 +0000280 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000281
282 ARM_AM::AddrOpc AddSub = ARM_AM::add;
283 if (RHSC < 0) {
284 AddSub = ARM_AM::sub;
285 RHSC = - RHSC;
286 }
287 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000288 return true;
289 }
290 }
291
292 Base = N.getOperand(0);
293 Offset = N.getOperand(1);
294 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
295 return true;
296}
297
Dan Gohman475871a2008-07-27 21:46:04 +0000298bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
299 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000300 unsigned Opcode = Op.getOpcode();
301 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
302 ? cast<LoadSDNode>(Op)->getAddressingMode()
303 : cast<StoreSDNode>(Op)->getAddressingMode();
304 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
305 ? ARM_AM::add : ARM_AM::sub;
306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000308 if (Val >= 0 && Val < 256) {
309 Offset = CurDAG->getRegister(0, MVT::i32);
310 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
311 return true;
312 }
313 }
314
315 Offset = N;
316 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
317 return true;
318}
319
320
Dan Gohman475871a2008-07-27 21:46:04 +0000321bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
322 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000323 if (N.getOpcode() != ISD::ADD) {
324 Base = N;
325 if (N.getOpcode() == ISD::FrameIndex) {
326 int FI = cast<FrameIndexSDNode>(N)->getIndex();
327 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
328 } else if (N.getOpcode() == ARMISD::Wrapper) {
329 Base = N.getOperand(0);
330 }
331 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
332 MVT::i32);
333 return true;
334 }
335
336 // If the RHS is +/- imm8, fold into addr mode.
337 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000338 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000339 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
340 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000341 if ((RHSC >= 0 && RHSC < 256) ||
342 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000343 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000344 if (Base.getOpcode() == ISD::FrameIndex) {
345 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
346 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
347 }
348
349 ARM_AM::AddrOpc AddSub = ARM_AM::add;
350 if (RHSC < 0) {
351 AddSub = ARM_AM::sub;
352 RHSC = - RHSC;
353 }
354 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000355 MVT::i32);
356 return true;
357 }
358 }
359 }
360
361 Base = N;
362 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
363 MVT::i32);
364 return true;
365}
366
Dan Gohman475871a2008-07-27 21:46:04 +0000367bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
368 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000369 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
370 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000371 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000372 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000373 MVT::i32);
374 return true;
375 }
376 return false;
377}
378
Dan Gohman475871a2008-07-27 21:46:04 +0000379bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
380 SDValue &Base, SDValue &Offset){
Evan Chengc38f2bc2007-01-23 22:59:13 +0000381 if (N.getOpcode() != ISD::ADD) {
382 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000383 // We must materialize a zero in a reg! Returning a constant here
384 // wouldn't work without additional code to position the node within
385 // ISel's topological ordering in a place where ISel will process it
386 // normally. Instead, just explicitly issue a tMOVri8 node!
Dan Gohman475871a2008-07-27 21:46:04 +0000387 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000388 CurDAG->getTargetConstant(0, MVT::i32)), 0);
389 return true;
390 }
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392 Base = N.getOperand(0);
393 Offset = N.getOperand(1);
394 return true;
395}
396
Evan Cheng79d43262007-01-24 02:21:22 +0000397bool
Dan Gohman475871a2008-07-27 21:46:04 +0000398ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
399 unsigned Scale, SDValue &Base,
400 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000401 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000402 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000403 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
404 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000405 if (N.getOpcode() == ARMISD::Wrapper &&
406 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
407 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000408 }
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410 if (N.getOpcode() != ISD::ADD) {
411 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000412 Offset = CurDAG->getRegister(0, MVT::i32);
413 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000414 return true;
415 }
416
Evan Chengad0e4652007-02-06 00:22:06 +0000417 // Thumb does not have [sp, r] address mode.
418 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
419 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
420 if ((LHSR && LHSR->getReg() == ARM::SP) ||
421 (RHSR && RHSR->getReg() == ARM::SP)) {
422 Base = N;
423 Offset = CurDAG->getRegister(0, MVT::i32);
424 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
425 return true;
426 }
427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // If the RHS is + imm5 * scale, fold into addr mode.
429 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000430 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000431 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
432 RHSC /= Scale;
433 if (RHSC >= 0 && RHSC < 32) {
434 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000435 Offset = CurDAG->getRegister(0, MVT::i32);
436 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000437 return true;
438 }
439 }
440 }
441
Evan Chengc38f2bc2007-01-23 22:59:13 +0000442 Base = N.getOperand(0);
443 Offset = N.getOperand(1);
444 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
445 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000446}
447
Dan Gohman475871a2008-07-27 21:46:04 +0000448bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
449 SDValue &Base, SDValue &OffImm,
450 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000451 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Dan Gohman475871a2008-07-27 21:46:04 +0000454bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
455 SDValue &Base, SDValue &OffImm,
456 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000457 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
459
Dan Gohman475871a2008-07-27 21:46:04 +0000460bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
461 SDValue &Base, SDValue &OffImm,
462 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000463 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000464}
465
Dan Gohman475871a2008-07-27 21:46:04 +0000466bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
467 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000468 if (N.getOpcode() == ISD::FrameIndex) {
469 int FI = cast<FrameIndexSDNode>(N)->getIndex();
470 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000471 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000472 return true;
473 }
Evan Cheng79d43262007-01-24 02:21:22 +0000474
Evan Chengad0e4652007-02-06 00:22:06 +0000475 if (N.getOpcode() != ISD::ADD)
476 return false;
477
478 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000479 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
480 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000481 // If the RHS is + imm8 * scale, fold into addr mode.
482 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000483 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000484 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
485 RHSC >>= 2;
486 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000487 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000488 if (Base.getOpcode() == ISD::FrameIndex) {
489 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
490 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
491 }
Evan Cheng79d43262007-01-24 02:21:22 +0000492 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
493 return true;
494 }
495 }
496 }
497 }
Evan Chenga8e29892007-01-19 07:51:42 +0000498
499 return false;
500}
501
Dan Gohman475871a2008-07-27 21:46:04 +0000502bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
503 SDValue N,
504 SDValue &BaseReg,
505 SDValue &ShReg,
506 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000507 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
508
509 // Don't match base register only case. That is matched to a separate
510 // lower complexity pattern with explicit register operand.
511 if (ShOpcVal == ARM_AM::no_shift) return false;
512
513 BaseReg = N.getOperand(0);
514 unsigned ShImmVal = 0;
515 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
516 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000517 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000518 } else {
519 ShReg = N.getOperand(1);
520 }
521 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
522 MVT::i32);
523 return true;
524}
525
Evan Chengee568cf2007-07-05 07:15:27 +0000526/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000527static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000528 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
529}
530
Evan Chenga8e29892007-01-19 07:51:42 +0000531
Dan Gohman475871a2008-07-27 21:46:04 +0000532SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000533 SDNode *N = Op.getNode();
Evan Chenga8e29892007-01-19 07:51:42 +0000534
Dan Gohmane8be6c62008-07-17 19:10:17 +0000535 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000536 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000537
538 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000539 default: break;
540 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000541 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000542 bool UseCP = true;
543 if (Subtarget->isThumb())
544 UseCP = (Val > 255 && // MOV
545 ~Val > 255 && // MOV + MVN
546 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
547 else
548 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
549 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
550 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
551 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000552 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000553 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
554 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000555
556 SDNode *ResNode;
557 if (Subtarget->isThumb())
Evan Chengfa775d02007-03-19 07:20:03 +0000558 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000559 CPIdx, CurDAG->getEntryNode());
560 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000561 SDValue Ops[] = {
Evan Cheng012f2d92007-01-24 08:53:17 +0000562 CPIdx,
563 CurDAG->getRegister(0, MVT::i32),
564 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000565 getAL(CurDAG),
566 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000567 CurDAG->getEntryNode()
568 };
Evan Chengee568cf2007-07-05 07:15:27 +0000569 ResNode=CurDAG->getTargetNode(ARM::LDRcp, MVT::i32, MVT::Other, Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000570 }
Dan Gohman475871a2008-07-27 21:46:04 +0000571 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000572 return NULL;
573 }
574
575 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000576 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000577 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000578 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000579 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000580 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000581 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng44bec522007-05-15 01:29:07 +0000582 if (Subtarget->isThumb())
583 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
584 CurDAG->getTargetConstant(0, MVT::i32));
Evan Chengee568cf2007-07-05 07:15:27 +0000585 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000586 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000587 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
588 CurDAG->getRegister(0, MVT::i32) };
589 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000590 }
Evan Chenga8e29892007-01-19 07:51:42 +0000591 }
Evan Chengad0e4652007-02-06 00:22:06 +0000592 case ISD::ADD: {
593 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000594 SDValue N0 = Op.getOperand(0);
595 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000596 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
597 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
598 if (LHSR && LHSR->getReg() == ARM::SP) {
599 std::swap(N0, N1);
600 std::swap(LHSR, RHSR);
601 }
602 if (RHSR && RHSR->getReg() == ARM::SP) {
Evan Chengad0e4652007-02-06 00:22:06 +0000603 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), N0, N1);
604 }
605 break;
606 }
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000608 if (Subtarget->isThumb())
609 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000610 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000611 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000612 if (!RHSV) break;
613 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000614 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000615 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000616 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000617 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000618 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
619 CurDAG->getRegister(0, MVT::i32) };
620 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000621 }
622 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000623 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000624 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000625 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000626 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000627 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000628 CurDAG->getRegister(0, MVT::i32) };
629 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000630 }
631 }
632 break;
633 case ARMISD::FMRRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000634 return CurDAG->getTargetNode(ARM::FMRRD, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000635 Op.getOperand(0), getAL(CurDAG),
636 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000637 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000638 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000639 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
640 CurDAG->getRegister(0, MVT::i32) };
641 return CurDAG->getTargetNode(ARM::UMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000642 }
Dan Gohman525178c2007-10-08 18:33:35 +0000643 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000644 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000645 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
646 CurDAG->getRegister(0, MVT::i32) };
647 return CurDAG->getTargetNode(ARM::SMULL, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000648 }
Evan Chenga8e29892007-01-19 07:51:42 +0000649 case ISD::LOAD: {
650 LoadSDNode *LD = cast<LoadSDNode>(Op);
651 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000652 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000653 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000654 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000655 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
656 unsigned Opcode = 0;
657 bool Match = false;
658 if (LoadedVT == MVT::i32 &&
659 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
660 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
661 Match = true;
662 } else if (LoadedVT == MVT::i16 &&
663 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
664 Match = true;
665 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
666 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
667 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
668 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
669 if (LD->getExtensionType() == ISD::SEXTLOAD) {
670 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
671 Match = true;
672 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
673 }
674 } else {
675 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
676 Match = true;
677 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
678 }
679 }
680 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000681
Evan Chenga8e29892007-01-19 07:51:42 +0000682 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000683 SDValue Chain = LD->getChain();
684 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000685 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000686 CurDAG->getRegister(0, MVT::i32), Chain };
Evan Chenga8e29892007-01-19 07:51:42 +0000687 return CurDAG->getTargetNode(Opcode, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000688 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000689 }
690 }
691 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000692 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000693 }
Evan Chengee568cf2007-07-05 07:15:27 +0000694 case ARMISD::BRCOND: {
695 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
696 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
697 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000698
Evan Chengee568cf2007-07-05 07:15:27 +0000699 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
700 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
701 // Pattern complexity = 6 cost = 1 size = 0
702
703 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000704 SDValue Chain = Op.getOperand(0);
705 SDValue N1 = Op.getOperand(1);
706 SDValue N2 = Op.getOperand(2);
707 SDValue N3 = Op.getOperand(3);
708 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000709 assert(N1.getOpcode() == ISD::BasicBlock);
710 assert(N2.getOpcode() == ISD::Constant);
711 assert(N3.getOpcode() == ISD::Register);
712
Dan Gohman475871a2008-07-27 21:46:04 +0000713 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000714 cast<ConstantSDNode>(N2)->getZExtValue()),
715 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000716 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000717 SDNode *ResNode = CurDAG->getTargetNode(Opc, MVT::Other, MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000718 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000719 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000720 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000721 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000722 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000724 return NULL;
725 }
726 case ARMISD::CMOV: {
727 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000729 SDValue N0 = Op.getOperand(0);
730 SDValue N1 = Op.getOperand(1);
731 SDValue N2 = Op.getOperand(2);
732 SDValue N3 = Op.getOperand(3);
733 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000734 assert(N2.getOpcode() == ISD::Constant);
735 assert(N3.getOpcode() == ISD::Register);
736
737 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
738 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
739 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000740 SDValue CPTmp0;
741 SDValue CPTmp1;
742 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000743 if (!isThumb && VT == MVT::i32 &&
744 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000745 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000746 cast<ConstantSDNode>(N2)->getZExtValue()),
747 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000749 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000750 }
751
752 // Pattern: (ARMcmov:i32 GPR:i32:$false,
753 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
754 // (imm:i32):$cc)
755 // Emits: (MOVCCi:i32 GPR:i32:$false,
756 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
757 // Pattern complexity = 10 cost = 1 size = 0
758 if (VT == MVT::i32 &&
759 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000761 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000762 cast<ConstantSDNode>(N1)->getZExtValue()),
763 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000764 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000765 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000766 cast<ConstantSDNode>(N2)->getZExtValue()),
767 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000770 }
771
772 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
773 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
774 // Pattern complexity = 6 cost = 1 size = 0
775 //
776 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
777 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
778 // Pattern complexity = 6 cost = 11 size = 0
779 //
780 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000781 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 cast<ConstantSDNode>(N2)->getZExtValue()),
783 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000784 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000785 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000786 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000787 default: assert(false && "Illegal conditional move type!");
788 break;
789 case MVT::i32:
790 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
791 break;
792 case MVT::f32:
793 Opc = ARM::FCPYScc;
794 break;
795 case MVT::f64:
796 Opc = ARM::FCPYDcc;
797 break;
798 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000799 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000800 }
801 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000802 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000803 SDValue N0 = Op.getOperand(0);
804 SDValue N1 = Op.getOperand(1);
805 SDValue N2 = Op.getOperand(2);
806 SDValue N3 = Op.getOperand(3);
807 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000808 assert(N2.getOpcode() == ISD::Constant);
809 assert(N3.getOpcode() == ISD::Register);
810
Dan Gohman475871a2008-07-27 21:46:04 +0000811 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000812 cast<ConstantSDNode>(N2)->getZExtValue()),
813 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000814 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000815 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000816 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000817 default: assert(false && "Illegal conditional move type!");
818 break;
819 case MVT::f32:
820 Opc = ARM::FNEGScc;
821 break;
822 case MVT::f64:
823 Opc = ARM::FNEGDcc;
824 break;
825 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000826 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000827 }
828 }
Evan Chenga8e29892007-01-19 07:51:42 +0000829 return SelectCode(Op);
830}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000831
832/// createARMISelDag - This pass converts a legalized DAG into a
833/// ARM-specific DAG, ready for instruction scheduling.
834///
Evan Chenga8e29892007-01-19 07:51:42 +0000835FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000836 return new ARMDAGToDAGISel(TM);
837}