blob: fdb3b5c3ad8456ff1b37a2411fb25fe9373cf22b [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000051#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000054#include "llvm/Target/TargetMachine.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000055#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000056using namespace llvm;
57
Dan Gohman3df24e62008-09-03 23:12:08 +000058unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000059 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000060 // Don't handle non-simple values in FastISel.
61 if (!RealVT.isSimple())
62 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000063
64 // Ignore illegal types. We must do this before looking up the value
65 // in ValueMap because Arguments are given virtual registers regardless
66 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000067 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000068 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000069 // Promote MVT::i1 to a legal type though, because it's common and easy.
70 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000071 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000072 else
73 return 0;
74 }
75
Dan Gohman104e4ce2008-09-03 23:32:19 +000076 // Look up the value to see if we already have a register for it. We
77 // cache values defined by Instructions across blocks, and other values
78 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000079 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000080 if (ValueMap.count(V))
81 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000082 unsigned Reg = LocalValueMap[V];
83 if (Reg != 0)
84 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000085
Dan Gohmanad368ac2008-08-27 18:10:19 +000086 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 if (CI->getValue().getActiveBits() <= 64)
88 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000089 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000090 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000091 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000092 // Translate this as an integer zero so that it can be
93 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000094 Reg =
95 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Owen Andersone922c022009-07-22 00:24:57 +0000111 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000112 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Chris Lattner518bb532010-02-09 19:54:29 +0000122 BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000177 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000178 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000179 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 return IdxN;
184}
185
Dan Gohmanbdedd442008-08-20 00:11:48 +0000186/// SelectBinaryOp - Select and emit code for a binary operator instruction,
187/// which has an opcode which directly corresponds to the given ISD opcode.
188///
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000189bool FastISel::SelectBinaryOp(User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000190 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 // Unhandled type. Halt "fast" selection and bail.
193 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000194
Dan Gohmanb71fea22008-08-26 20:52:40 +0000195 // We only handle legal types. For example, on x86-32 the instruction
196 // selector contains all of the 64-bit instructions from x86-64,
197 // under the assumption that i64 won't be used if the target doesn't
198 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000199 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000201 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000203 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
204 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000205 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000206 else
207 return false;
208 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000209
Dan Gohman3df24e62008-09-03 23:12:08 +0000210 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000211 if (Op0 == 0)
212 // Unhandled operand. Halt "fast" selection and bail.
213 return false;
214
215 // Check if the second operand is a constant and handle it appropriately.
216 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000217 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
218 ISDOpcode, Op0, CI->getZExtValue());
219 if (ResultReg != 0) {
220 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000221 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000222 return true;
223 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000224 }
225
Dan Gohman10df0fa2008-08-27 01:09:54 +0000226 // Check if the second operand is a constant float.
227 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000228 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
229 ISDOpcode, Op0, CF);
230 if (ResultReg != 0) {
231 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000232 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000233 return true;
234 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000235 }
236
Dan Gohman3df24e62008-09-03 23:12:08 +0000237 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000238 if (Op1 == 0)
239 // Unhandled operand. Halt "fast" selection and bail.
240 return false;
241
Dan Gohmanad368ac2008-08-27 18:10:19 +0000242 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000243 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
244 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000245 if (ResultReg == 0)
246 // Target-specific code wasn't able to find a machine opcode for
247 // the given ISD opcode and type. Halt "fast" selection and bail.
248 return false;
249
Dan Gohman8014e862008-08-20 00:23:20 +0000250 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000251 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000252 return true;
253}
254
Dan Gohman40b189e2008-09-05 18:18:20 +0000255bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000256 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000257 if (N == 0)
258 // Unhandled operand. Halt "fast" selection and bail.
259 return false;
260
261 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000263 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
264 OI != E; ++OI) {
265 Value *Idx = *OI;
266 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
267 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
268 if (Field) {
269 // N = N + Offset
270 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
271 // FIXME: This can be optimized by combining the add with a
272 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000273 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000274 if (N == 0)
275 // Unhandled operand. Halt "fast" selection and bail.
276 return false;
277 }
278 Ty = StTy->getElementType(Field);
279 } else {
280 Ty = cast<SequentialType>(Ty)->getElementType();
281
282 // If this is a constant subscript, handle it quickly.
283 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
284 if (CI->getZExtValue() == 0) continue;
285 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000286 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000287 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000288 if (N == 0)
289 // Unhandled operand. Halt "fast" selection and bail.
290 return false;
291 continue;
292 }
293
294 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000295 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000296 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000297 if (IdxN == 0)
298 // Unhandled operand. Halt "fast" selection and bail.
299 return false;
300
Dan Gohman80bc6e22008-08-26 20:57:08 +0000301 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000302 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (IdxN == 0)
304 // Unhandled operand. Halt "fast" selection and bail.
305 return false;
306 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000307 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 if (N == 0)
309 // Unhandled operand. Halt "fast" selection and bail.
310 return false;
311 }
312 }
313
314 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000315 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000316 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000317}
318
Dan Gohman33134c42008-09-25 17:05:24 +0000319bool FastISel::SelectCall(User *I) {
320 Function *F = cast<CallInst>(I)->getCalledFunction();
321 if (!F) return false;
322
323 unsigned IID = F->getIntrinsicID();
324 switch (IID) {
325 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000326 case Intrinsic::dbg_declare: {
327 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerd850ac72010-04-05 02:19:28 +0000328 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None) ||
329 !MMI->hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000330 return true;
331
Devang Patel7e1e31f2009-07-02 22:43:26 +0000332 Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000333 if (!Address)
334 return true;
Devang Patel7e1e31f2009-07-02 22:43:26 +0000335 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
336 // Don't handle byval struct arguments or VLAs, for example.
337 if (!AI) break;
338 DenseMap<const AllocaInst*, int>::iterator SI =
339 StaticAllocaMap.find(AI);
340 if (SI == StaticAllocaMap.end()) break; // VLAs.
341 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +0000342 if (!DI->getDebugLoc().isUnknown())
343 MMI->setVariableDbgInfo(DI->getVariable(), FI, DI->getDebugLoc());
Chris Lattner870cfcf2010-03-31 03:34:40 +0000344
Dale Johannesen10fedd22010-02-10 00:11:11 +0000345 // Building the map above is target independent. Generating DBG_VALUE
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000346 // inline is target dependent; do this now.
347 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000348 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000349 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000350 case Intrinsic::dbg_value: {
351 // This requires target support, but right now X86 is the only Fast target.
352 DbgValueInst *DI = cast<DbgValueInst>(I);
353 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
354 Value *V = DI->getValue();
355 if (!V) {
356 // Currently the optimizer can produce this; insert an undef to
357 // help debugging. Probably the optimizer should not do this.
358 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
359 addMetadata(DI->getVariable());
360 } else if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
361 BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()).
362 addMetadata(DI->getVariable());
363 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
364 BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()).
365 addMetadata(DI->getVariable());
366 } else if (unsigned Reg = lookUpRegForValue(V)) {
367 BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()).
368 addMetadata(DI->getVariable());
369 } else {
370 // We can't yet handle anything else here because it would require
371 // generating code, thus altering codegen because of debug info.
372 // Insert an undef so we can see what we dropped.
373 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
374 addMetadata(DI->getVariable());
375 }
376 return true;
377 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000378 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000379 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000380 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
381 default: break;
382 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000383 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000384 unsigned Reg = TLI.getExceptionAddressRegister();
385 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
386 unsigned ResultReg = createResultReg(RC);
387 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
388 Reg, RC, RC);
389 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000390 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000391 UpdateValueMap(I, ResultReg);
392 return true;
393 }
394 }
395 break;
396 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000397 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000398 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000399 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
400 default: break;
401 case TargetLowering::Expand: {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000402 if (MMI) {
403 if (MBB->isLandingPad())
404 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
405 else {
406#ifndef NDEBUG
407 CatchInfoLost.insert(cast<CallInst>(I));
408#endif
409 // FIXME: Mark exception selector register as live in. Hack for PR1508.
410 unsigned Reg = TLI.getExceptionSelectorRegister();
411 if (Reg) MBB->addLiveIn(Reg);
412 }
413
414 unsigned Reg = TLI.getExceptionSelectorRegister();
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000415 EVT SrcVT = TLI.getPointerTy();
416 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000417 unsigned ResultReg = createResultReg(RC);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000418 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
419 RC, RC);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000420 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000421 InsertedCopy = InsertedCopy;
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000422
423 // Cast the register to the type of the selector.
424 if (SrcVT.bitsGT(MVT::i32))
425 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
426 ResultReg);
427 else if (SrcVT.bitsLT(MVT::i32))
428 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
429 ISD::SIGN_EXTEND, ResultReg);
430 if (ResultReg == 0)
431 // Unhandled operand. Halt "fast" selection and bail.
432 return false;
433
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000434 UpdateValueMap(I, ResultReg);
435 } else {
436 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000437 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000438 UpdateValueMap(I, ResultReg);
439 }
440 return true;
441 }
442 }
443 break;
444 }
Dan Gohman33134c42008-09-25 17:05:24 +0000445 }
446 return false;
447}
448
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000449bool FastISel::SelectCast(User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000450 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
451 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000452
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
454 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000455 // Unhandled type. Halt "fast" selection and bail.
456 return false;
457
Dan Gohman474d3b32009-03-13 23:53:06 +0000458 // Check if the destination type is legal. Or as a special case,
459 // it may be i1 if we're doing a truncate because that's
460 // easy and somewhat common.
461 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000463 // Unhandled type. Halt "fast" selection and bail.
464 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000465
466 // Check if the source operand is legal. Or as a special case,
467 // it may be i1 if we're doing zero-extension because that's
468 // easy and somewhat common.
469 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000471 // Unhandled type. Halt "fast" selection and bail.
472 return false;
473
Dan Gohman3df24e62008-09-03 23:12:08 +0000474 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000475 if (!InputReg)
476 // Unhandled operand. Halt "fast" selection and bail.
477 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000478
479 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000481 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000482 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
483 if (!InputReg)
484 return false;
485 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000486 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000488 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000489
Owen Andersond0533c92008-08-26 23:46:32 +0000490 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
491 DstVT.getSimpleVT(),
492 Opcode,
493 InputReg);
494 if (!ResultReg)
495 return false;
496
Dan Gohman3df24e62008-09-03 23:12:08 +0000497 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000498 return true;
499}
500
Dan Gohman40b189e2008-09-05 18:18:20 +0000501bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000502 // If the bitcast doesn't change the type, just use the operand value.
503 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000504 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000505 if (Reg == 0)
506 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000507 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000508 return true;
509 }
510
511 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000512 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
513 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
516 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000517 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
518 // Unhandled type. Halt "fast" selection and bail.
519 return false;
520
Dan Gohman3df24e62008-09-03 23:12:08 +0000521 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000522 if (Op0 == 0)
523 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000524 return false;
525
Dan Gohmanad368ac2008-08-27 18:10:19 +0000526 // First, try to perform the bitcast by inserting a reg-reg copy.
527 unsigned ResultReg = 0;
528 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
529 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
530 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
531 ResultReg = createResultReg(DstClass);
532
533 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
534 Op0, DstClass, SrcClass);
535 if (!InsertedCopy)
536 ResultReg = 0;
537 }
538
539 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
540 if (!ResultReg)
541 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
542 ISD::BIT_CONVERT, Op0);
543
544 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000545 return false;
546
Dan Gohman3df24e62008-09-03 23:12:08 +0000547 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000548 return true;
549}
550
Dan Gohman3df24e62008-09-03 23:12:08 +0000551bool
552FastISel::SelectInstruction(Instruction *I) {
Dan Gohman6e3ff372009-12-05 01:27:58 +0000553 // First, try doing target-independent selection.
554 if (SelectOperator(I, I->getOpcode()))
555 return true;
556
557 // Next, try calling the target to attempt to handle the instruction.
558 if (TargetSelectInstruction(I))
559 return true;
560
561 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000562}
563
Dan Gohmand98d6202008-10-02 22:15:21 +0000564/// FastEmitBranch - Emit an unconditional branch to the given block,
565/// unless it is the immediate (fall-through) successor, and update
566/// the CFG.
567void
568FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000569 if (MBB->isLayoutSuccessor(MSucc)) {
570 // The unconditional fall-through case, which needs no instructions.
571 } else {
572 // The unconditional branch case.
573 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
574 }
575 MBB->addSuccessor(MSucc);
576}
577
Dan Gohman3d45a852009-09-03 22:53:57 +0000578/// SelectFNeg - Emit an FNeg operation.
579///
580bool
581FastISel::SelectFNeg(User *I) {
582 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
583 if (OpReg == 0) return false;
584
Dan Gohman4a215a12009-09-11 00:36:43 +0000585 // If the target has ISD::FNEG, use it.
586 EVT VT = TLI.getValueType(I->getType());
587 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
588 ISD::FNEG, OpReg);
589 if (ResultReg != 0) {
590 UpdateValueMap(I, ResultReg);
591 return true;
592 }
593
Dan Gohman5e5abb72009-09-11 00:34:46 +0000594 // Bitcast the value to integer, twiddle the sign bit with xor,
595 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000596 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000597 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
598 if (!TLI.isTypeLegal(IntVT))
599 return false;
600
601 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
602 ISD::BIT_CONVERT, OpReg);
603 if (IntReg == 0)
604 return false;
605
606 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
607 UINT64_C(1) << (VT.getSizeInBits()-1),
608 IntVT.getSimpleVT());
609 if (IntResultReg == 0)
610 return false;
611
612 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
613 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000614 if (ResultReg == 0)
615 return false;
616
617 UpdateValueMap(I, ResultReg);
618 return true;
619}
620
Dan Gohman40b189e2008-09-05 18:18:20 +0000621bool
622FastISel::SelectOperator(User *I, unsigned Opcode) {
623 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000624 case Instruction::Add:
625 return SelectBinaryOp(I, ISD::ADD);
626 case Instruction::FAdd:
627 return SelectBinaryOp(I, ISD::FADD);
628 case Instruction::Sub:
629 return SelectBinaryOp(I, ISD::SUB);
630 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000631 // FNeg is currently represented in LLVM IR as a special case of FSub.
632 if (BinaryOperator::isFNeg(I))
633 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000634 return SelectBinaryOp(I, ISD::FSUB);
635 case Instruction::Mul:
636 return SelectBinaryOp(I, ISD::MUL);
637 case Instruction::FMul:
638 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000639 case Instruction::SDiv:
640 return SelectBinaryOp(I, ISD::SDIV);
641 case Instruction::UDiv:
642 return SelectBinaryOp(I, ISD::UDIV);
643 case Instruction::FDiv:
644 return SelectBinaryOp(I, ISD::FDIV);
645 case Instruction::SRem:
646 return SelectBinaryOp(I, ISD::SREM);
647 case Instruction::URem:
648 return SelectBinaryOp(I, ISD::UREM);
649 case Instruction::FRem:
650 return SelectBinaryOp(I, ISD::FREM);
651 case Instruction::Shl:
652 return SelectBinaryOp(I, ISD::SHL);
653 case Instruction::LShr:
654 return SelectBinaryOp(I, ISD::SRL);
655 case Instruction::AShr:
656 return SelectBinaryOp(I, ISD::SRA);
657 case Instruction::And:
658 return SelectBinaryOp(I, ISD::AND);
659 case Instruction::Or:
660 return SelectBinaryOp(I, ISD::OR);
661 case Instruction::Xor:
662 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000663
Dan Gohman3df24e62008-09-03 23:12:08 +0000664 case Instruction::GetElementPtr:
665 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000666
Dan Gohman3df24e62008-09-03 23:12:08 +0000667 case Instruction::Br: {
668 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000669
Dan Gohman3df24e62008-09-03 23:12:08 +0000670 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000671 BasicBlock *LLVMSucc = BI->getSuccessor(0);
672 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000673 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000674 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000675 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000676
677 // Conditional branches are not handed yet.
678 // Halt "fast" selection and bail.
679 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000680 }
681
Dan Gohman087c8502008-09-05 01:08:41 +0000682 case Instruction::Unreachable:
683 // Nothing to emit.
684 return true;
685
Dan Gohman3df24e62008-09-03 23:12:08 +0000686 case Instruction::PHI:
687 // PHI nodes are already emitted.
688 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000689
690 case Instruction::Alloca:
691 // FunctionLowering has the static-sized case covered.
692 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
693 return true;
694
695 // Dynamic-sized alloca is not handled yet.
696 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000697
Dan Gohman33134c42008-09-25 17:05:24 +0000698 case Instruction::Call:
699 return SelectCall(I);
700
Dan Gohman3df24e62008-09-03 23:12:08 +0000701 case Instruction::BitCast:
702 return SelectBitCast(I);
703
704 case Instruction::FPToSI:
705 return SelectCast(I, ISD::FP_TO_SINT);
706 case Instruction::ZExt:
707 return SelectCast(I, ISD::ZERO_EXTEND);
708 case Instruction::SExt:
709 return SelectCast(I, ISD::SIGN_EXTEND);
710 case Instruction::Trunc:
711 return SelectCast(I, ISD::TRUNCATE);
712 case Instruction::SIToFP:
713 return SelectCast(I, ISD::SINT_TO_FP);
714
715 case Instruction::IntToPtr: // Deliberate fall-through.
716 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000717 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
718 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000719 if (DstVT.bitsGT(SrcVT))
720 return SelectCast(I, ISD::ZERO_EXTEND);
721 if (DstVT.bitsLT(SrcVT))
722 return SelectCast(I, ISD::TRUNCATE);
723 unsigned Reg = getRegForValue(I->getOperand(0));
724 if (Reg == 0) return false;
725 UpdateValueMap(I, Reg);
726 return true;
727 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000728
Dan Gohman3df24e62008-09-03 23:12:08 +0000729 default:
730 // Unhandled instruction. Halt "fast" selection and bail.
731 return false;
732 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000733}
734
Dan Gohman3df24e62008-09-03 23:12:08 +0000735FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000736 MachineModuleInfo *mmi,
Dan Gohman3df24e62008-09-03 23:12:08 +0000737 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000738 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000739 DenseMap<const AllocaInst *, int> &am
740#ifndef NDEBUG
741 , SmallSet<Instruction*, 8> &cil
742#endif
743 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000744 : MBB(0),
745 ValueMap(vm),
746 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000747 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000748#ifndef NDEBUG
749 CatchInfoLost(cil),
750#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000751 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000752 MMI(mmi),
Dan Gohman3df24e62008-09-03 23:12:08 +0000753 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000754 MFI(*MF.getFrameInfo()),
755 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000756 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000757 TD(*TM.getTargetData()),
758 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000759 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000760}
761
Dan Gohmane285a742008-08-14 21:51:29 +0000762FastISel::~FastISel() {}
763
Owen Anderson825b72b2009-08-11 20:47:22 +0000764unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000765 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000766 return 0;
767}
768
Owen Anderson825b72b2009-08-11 20:47:22 +0000769unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000770 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000771 return 0;
772}
773
Owen Anderson825b72b2009-08-11 20:47:22 +0000774unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000775 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000776 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000777 return 0;
778}
779
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000780unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000781 return 0;
782}
783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000785 unsigned, ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000786 return 0;
787}
788
Owen Anderson825b72b2009-08-11 20:47:22 +0000789unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000790 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000791 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000792 return 0;
793}
794
Owen Anderson825b72b2009-08-11 20:47:22 +0000795unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000796 unsigned, unsigned /*Op0*/,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000797 ConstantFP * /*FPImm*/) {
798 return 0;
799}
800
Owen Anderson825b72b2009-08-11 20:47:22 +0000801unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000802 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000803 unsigned /*Op0*/, unsigned /*Op1*/,
804 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000805 return 0;
806}
807
808/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
809/// to emit an instruction with an immediate operand using FastEmit_ri.
810/// If that fails, it materializes the immediate into a register and try
811/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000812unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000813 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000815 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000816 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000817 if (ResultReg != 0)
818 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000819 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000820 if (MaterialReg == 0)
821 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000822 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000823}
824
Dan Gohman10df0fa2008-08-27 01:09:54 +0000825/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
826/// to emit an instruction with a floating-point immediate operand using
827/// FastEmit_rf. If that fails, it materializes the immediate into a register
828/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000829unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000830 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000832 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000833 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000834 if (ResultReg != 0)
835 return ResultReg;
836
837 // Materialize the constant in a register.
838 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
839 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000840 // If the target doesn't have a way to directly enter a floating-point
841 // value into a register, use an alternate approach.
842 // TODO: The current approach only supports floating-point constants
843 // that can be constructed by conversion from integer values. This should
844 // be replaced by code that creates a load from a constant-pool entry,
845 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000846 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000847 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000848
849 uint64_t x[2];
850 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000851 bool isExact;
852 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
853 APFloat::rmTowardZero, &isExact);
854 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000855 return 0;
856 APInt IntVal(IntBitWidth, 2, x);
857
858 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
859 ISD::Constant, IntVal.getZExtValue());
860 if (IntegerReg == 0)
861 return 0;
862 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
863 ISD::SINT_TO_FP, IntegerReg);
864 if (MaterialReg == 0)
865 return 0;
866 }
867 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
868}
869
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000870unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
871 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000872}
873
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000874unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000875 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000876 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000877 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000878
Bill Wendling9bc96a52009-02-03 00:55:04 +0000879 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000880 return ResultReg;
881}
882
883unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
884 const TargetRegisterClass *RC,
885 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000886 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000887 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000888
Evan Cheng5960e4e2008-09-08 08:38:20 +0000889 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000890 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000891 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000892 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000893 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
894 II.ImplicitDefs[0], RC, RC);
895 if (!InsertedCopy)
896 ResultReg = 0;
897 }
898
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000899 return ResultReg;
900}
901
902unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
903 const TargetRegisterClass *RC,
904 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000905 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000906 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000907
Evan Cheng5960e4e2008-09-08 08:38:20 +0000908 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000909 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000910 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000911 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000912 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
913 II.ImplicitDefs[0], RC, RC);
914 if (!InsertedCopy)
915 ResultReg = 0;
916 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000917 return ResultReg;
918}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000919
920unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
921 const TargetRegisterClass *RC,
922 unsigned Op0, uint64_t Imm) {
923 unsigned ResultReg = createResultReg(RC);
924 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
925
Evan Cheng5960e4e2008-09-08 08:38:20 +0000926 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000927 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000928 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000929 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000930 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
931 II.ImplicitDefs[0], RC, RC);
932 if (!InsertedCopy)
933 ResultReg = 0;
934 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000935 return ResultReg;
936}
937
Dan Gohman10df0fa2008-08-27 01:09:54 +0000938unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
939 const TargetRegisterClass *RC,
940 unsigned Op0, ConstantFP *FPImm) {
941 unsigned ResultReg = createResultReg(RC);
942 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
943
Evan Cheng5960e4e2008-09-08 08:38:20 +0000944 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000945 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000946 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000947 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000948 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
949 II.ImplicitDefs[0], RC, RC);
950 if (!InsertedCopy)
951 ResultReg = 0;
952 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000953 return ResultReg;
954}
955
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000956unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
957 const TargetRegisterClass *RC,
958 unsigned Op0, unsigned Op1, uint64_t Imm) {
959 unsigned ResultReg = createResultReg(RC);
960 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
961
Evan Cheng5960e4e2008-09-08 08:38:20 +0000962 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000963 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000964 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000965 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000966 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
967 II.ImplicitDefs[0], RC, RC);
968 if (!InsertedCopy)
969 ResultReg = 0;
970 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000971 return ResultReg;
972}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000973
974unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
975 const TargetRegisterClass *RC,
976 uint64_t Imm) {
977 unsigned ResultReg = createResultReg(RC);
978 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
979
Evan Cheng5960e4e2008-09-08 08:38:20 +0000980 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000981 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000982 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000983 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000984 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
985 II.ImplicitDefs[0], RC, RC);
986 if (!InsertedCopy)
987 ResultReg = 0;
988 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000989 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000990}
Owen Anderson8970f002008-08-27 22:30:02 +0000991
Owen Anderson825b72b2009-08-11 20:47:22 +0000992unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000993 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000994 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000995
Evan Cheng536ab132009-01-22 09:10:11 +0000996 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Chris Lattner518bb532010-02-09 19:54:29 +0000997 const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG);
Owen Anderson8970f002008-08-27 22:30:02 +0000998
Evan Cheng5960e4e2008-09-08 08:38:20 +0000999 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001000 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001001 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001002 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001003 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1004 II.ImplicitDefs[0], RC, RC);
1005 if (!InsertedCopy)
1006 ResultReg = 0;
1007 }
Owen Anderson8970f002008-08-27 22:30:02 +00001008 return ResultReg;
1009}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001010
1011/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1012/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001013unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001014 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1015}