blob: d0d4f198f6af29f3883edaf323046694de09bee9 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000060 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000061 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000068 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000070 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000072 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000073 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
Owen Andersona7235ea2009-07-31 20:28:14 +000095 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Owen Andersone922c022009-07-22 00:24:57 +0000111 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000112 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000122 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000177 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000178 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000179 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 return IdxN;
184}
185
Dan Gohmanbdedd442008-08-20 00:11:48 +0000186/// SelectBinaryOp - Select and emit code for a binary operator instruction,
187/// which has an opcode which directly corresponds to the given ISD opcode.
188///
Dan Gohman40b189e2008-09-05 18:18:20 +0000189bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000190 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 // Unhandled type. Halt "fast" selection and bail.
193 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000194
Dan Gohmanb71fea22008-08-26 20:52:40 +0000195 // We only handle legal types. For example, on x86-32 the instruction
196 // selector contains all of the 64-bit instructions from x86-64,
197 // under the assumption that i64 won't be used if the target doesn't
198 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000199 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000201 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000203 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
204 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000205 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000206 else
207 return false;
208 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000209
Dan Gohman3df24e62008-09-03 23:12:08 +0000210 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000211 if (Op0 == 0)
212 // Unhandled operand. Halt "fast" selection and bail.
213 return false;
214
215 // Check if the second operand is a constant and handle it appropriately.
216 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000217 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
218 ISDOpcode, Op0, CI->getZExtValue());
219 if (ResultReg != 0) {
220 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000221 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000222 return true;
223 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000224 }
225
Dan Gohman10df0fa2008-08-27 01:09:54 +0000226 // Check if the second operand is a constant float.
227 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000228 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
229 ISDOpcode, Op0, CF);
230 if (ResultReg != 0) {
231 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000232 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000233 return true;
234 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000235 }
236
Dan Gohman3df24e62008-09-03 23:12:08 +0000237 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000238 if (Op1 == 0)
239 // Unhandled operand. Halt "fast" selection and bail.
240 return false;
241
Dan Gohmanad368ac2008-08-27 18:10:19 +0000242 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000243 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
244 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000245 if (ResultReg == 0)
246 // Target-specific code wasn't able to find a machine opcode for
247 // the given ISD opcode and type. Halt "fast" selection and bail.
248 return false;
249
Dan Gohman8014e862008-08-20 00:23:20 +0000250 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000251 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000252 return true;
253}
254
Dan Gohman40b189e2008-09-05 18:18:20 +0000255bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000256 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000257 if (N == 0)
258 // Unhandled operand. Halt "fast" selection and bail.
259 return false;
260
261 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000263 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
264 OI != E; ++OI) {
265 Value *Idx = *OI;
266 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
267 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
268 if (Field) {
269 // N = N + Offset
270 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
271 // FIXME: This can be optimized by combining the add with a
272 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000273 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000274 if (N == 0)
275 // Unhandled operand. Halt "fast" selection and bail.
276 return false;
277 }
278 Ty = StTy->getElementType(Field);
279 } else {
280 Ty = cast<SequentialType>(Ty)->getElementType();
281
282 // If this is a constant subscript, handle it quickly.
283 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
284 if (CI->getZExtValue() == 0) continue;
285 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000286 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000287 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000288 if (N == 0)
289 // Unhandled operand. Halt "fast" selection and bail.
290 return false;
291 continue;
292 }
293
294 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000295 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000296 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000297 if (IdxN == 0)
298 // Unhandled operand. Halt "fast" selection and bail.
299 return false;
300
Dan Gohman80bc6e22008-08-26 20:57:08 +0000301 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000302 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (IdxN == 0)
304 // Unhandled operand. Halt "fast" selection and bail.
305 return false;
306 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000307 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 if (N == 0)
309 // Unhandled operand. Halt "fast" selection and bail.
310 return false;
311 }
312 }
313
314 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000315 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000316 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000317}
318
Dan Gohman33134c42008-09-25 17:05:24 +0000319bool FastISel::SelectCall(User *I) {
320 Function *F = cast<CallInst>(I)->getCalledFunction();
321 if (!F) return false;
322
323 unsigned IID = F->getIntrinsicID();
324 switch (IID) {
325 default: break;
326 case Intrinsic::dbg_stoppoint: {
327 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000328 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::None))
329 setCurDebugLoc(ExtractDebugLocation(*SPI, MF.getDebugLocInfo()));
Dan Gohman33134c42008-09-25 17:05:24 +0000330 return true;
331 }
332 case Intrinsic::dbg_region_start: {
333 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000334 if (isValidDebugInfoIntrinsic(*RSI, CodeGenOpt::None) && DW
335 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000336 unsigned ID =
337 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Bill Wendling92c1e122009-02-13 02:16:35 +0000338 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
339 BuildMI(MBB, DL, II).addImm(ID);
340 }
Dan Gohman33134c42008-09-25 17:05:24 +0000341 return true;
342 }
343 case Intrinsic::dbg_region_end: {
344 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000345 if (isValidDebugInfoIntrinsic(*REI, CodeGenOpt::None) && DW
346 && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000347 unsigned ID = 0;
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000348 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel7e1e31f2009-07-02 22:43:26 +0000349 if (isInlinedFnEnd(*REI, MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000350 // This is end of an inlined function.
351 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
352 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000353 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000354 // Returned ID is 0 if this is unbalanced "end of inlined
355 // scope". This could happen if optimizer eats dbg intrinsics
356 // or "beginning of inlined scope" is not recoginized due to
Devang Patel11a407f2009-06-15 21:45:50 +0000357 // missing location info. In such cases, ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000358 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000359 } else {
360 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000361 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Devang Patel1be3ecc2009-04-15 00:10:26 +0000362 BuildMI(MBB, DL, II).addImm(ID);
363 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000364 }
Dan Gohman33134c42008-09-25 17:05:24 +0000365 return true;
366 }
367 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000368 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000369 if (!isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::None) || !DW
370 || !DW->ShouldEmitDwarfDebug())
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000371 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000372
Devang Patel7e1e31f2009-07-02 22:43:26 +0000373 if (isInlinedFnStart(*FSI, MF.getFunction())) {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000374 // This is a beginning of an inlined function.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000375
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000376 // If llvm.dbg.func.start is seen in a new block before any
377 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
378 // FIXME : Why DebugLoc is reset at the beginning of each block ?
Devang Patel6d8f1262009-07-02 00:28:03 +0000379 DebugLoc PrevLoc = DL;
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000380 if (PrevLoc.isUnknown())
381 return true;
382 // Record the source line.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000383 setCurDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
384
385 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
386 DISubprogram SP(cast<GlobalVariable>(FSI->getSubprogram()));
387 unsigned LabelID = DW->RecordInlinedFnStart(SP,
388 DICompileUnit(PrevLocTpl.CompileUnit),
389 PrevLocTpl.Line,
390 PrevLocTpl.Col);
391 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
392 BuildMI(MBB, DL, II).addImm(LabelID);
Devang Patel6d8f1262009-07-02 00:28:03 +0000393 return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000394 }
Devang Patel6d8f1262009-07-02 00:28:03 +0000395
Devang Patel7e1e31f2009-07-02 22:43:26 +0000396 // This is a beginning of a new function.
397 MF.setDefaultDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
398
399 // llvm.dbg.func_start also defines beginning of function scope.
400 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
Dan Gohman33134c42008-09-25 17:05:24 +0000401 return true;
402 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000403 case Intrinsic::dbg_declare: {
404 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000405 if (!isValidDebugInfoIntrinsic(*DI, CodeGenOpt::None) || !DW
406 || !DW->ShouldEmitDwarfDebug())
407 return true;
408
Bill Wendling92c1e122009-02-13 02:16:35 +0000409 Value *Variable = DI->getVariable();
Devang Patel7e1e31f2009-07-02 22:43:26 +0000410 Value *Address = DI->getAddress();
411 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
412 Address = BCI->getOperand(0);
413 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
414 // Don't handle byval struct arguments or VLAs, for example.
415 if (!AI) break;
416 DenseMap<const AllocaInst*, int>::iterator SI =
417 StaticAllocaMap.find(AI);
418 if (SI == StaticAllocaMap.end()) break; // VLAs.
419 int FI = SI->second;
420
421 // Determine the debug globalvariable.
422 GlobalValue *GV = cast<GlobalVariable>(Variable);
423
424 // Build the DECLARE instruction.
425 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
426 MachineInstr *DeclareMI
427 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
428 DIVariable DV(cast<GlobalVariable>(GV));
429 DW->RecordVariableScope(DV, DeclareMI);
Dan Gohman33134c42008-09-25 17:05:24 +0000430 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000431 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000432 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000433 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000434 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
435 default: break;
436 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000437 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000438 unsigned Reg = TLI.getExceptionAddressRegister();
439 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
440 unsigned ResultReg = createResultReg(RC);
441 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
442 Reg, RC, RC);
443 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000444 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000445 UpdateValueMap(I, ResultReg);
446 return true;
447 }
448 }
449 break;
450 }
451 case Intrinsic::eh_selector_i32:
452 case Intrinsic::eh_selector_i64: {
Owen Andersone50ed302009-08-10 22:56:29 +0000453 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000454 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
455 default: break;
456 case TargetLowering::Expand: {
Owen Andersone50ed302009-08-10 22:56:29 +0000457 EVT VT = (IID == Intrinsic::eh_selector_i32 ?
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 MVT::i32 : MVT::i64);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000459
460 if (MMI) {
461 if (MBB->isLandingPad())
462 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
463 else {
464#ifndef NDEBUG
465 CatchInfoLost.insert(cast<CallInst>(I));
466#endif
467 // FIXME: Mark exception selector register as live in. Hack for PR1508.
468 unsigned Reg = TLI.getExceptionSelectorRegister();
469 if (Reg) MBB->addLiveIn(Reg);
470 }
471
472 unsigned Reg = TLI.getExceptionSelectorRegister();
473 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
474 unsigned ResultReg = createResultReg(RC);
475 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
476 Reg, RC, RC);
477 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000478 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000479 UpdateValueMap(I, ResultReg);
480 } else {
481 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000482 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000483 UpdateValueMap(I, ResultReg);
484 }
485 return true;
486 }
487 }
488 break;
489 }
Dan Gohman33134c42008-09-25 17:05:24 +0000490 }
491 return false;
492}
493
Dan Gohman40b189e2008-09-05 18:18:20 +0000494bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000495 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
496 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000497
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
499 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000500 // Unhandled type. Halt "fast" selection and bail.
501 return false;
502
Dan Gohman474d3b32009-03-13 23:53:06 +0000503 // Check if the destination type is legal. Or as a special case,
504 // it may be i1 if we're doing a truncate because that's
505 // easy and somewhat common.
506 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000508 // Unhandled type. Halt "fast" selection and bail.
509 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000510
511 // Check if the source operand is legal. Or as a special case,
512 // it may be i1 if we're doing zero-extension because that's
513 // easy and somewhat common.
514 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000516 // Unhandled type. Halt "fast" selection and bail.
517 return false;
518
Dan Gohman3df24e62008-09-03 23:12:08 +0000519 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000520 if (!InputReg)
521 // Unhandled operand. Halt "fast" selection and bail.
522 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000523
524 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000526 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000527 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
528 if (!InputReg)
529 return false;
530 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000531 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000534
Owen Andersond0533c92008-08-26 23:46:32 +0000535 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
536 DstVT.getSimpleVT(),
537 Opcode,
538 InputReg);
539 if (!ResultReg)
540 return false;
541
Dan Gohman3df24e62008-09-03 23:12:08 +0000542 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000543 return true;
544}
545
Dan Gohman40b189e2008-09-05 18:18:20 +0000546bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000547 // If the bitcast doesn't change the type, just use the operand value.
548 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000549 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000550 if (Reg == 0)
551 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000552 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000553 return true;
554 }
555
556 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000557 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
558 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000559
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
561 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000562 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
563 // Unhandled type. Halt "fast" selection and bail.
564 return false;
565
Dan Gohman3df24e62008-09-03 23:12:08 +0000566 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000567 if (Op0 == 0)
568 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000569 return false;
570
Dan Gohmanad368ac2008-08-27 18:10:19 +0000571 // First, try to perform the bitcast by inserting a reg-reg copy.
572 unsigned ResultReg = 0;
573 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
574 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
575 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
576 ResultReg = createResultReg(DstClass);
577
578 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
579 Op0, DstClass, SrcClass);
580 if (!InsertedCopy)
581 ResultReg = 0;
582 }
583
584 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
585 if (!ResultReg)
586 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
587 ISD::BIT_CONVERT, Op0);
588
589 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000590 return false;
591
Dan Gohman3df24e62008-09-03 23:12:08 +0000592 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000593 return true;
594}
595
Dan Gohman3df24e62008-09-03 23:12:08 +0000596bool
597FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000598 return SelectOperator(I, I->getOpcode());
599}
600
Dan Gohmand98d6202008-10-02 22:15:21 +0000601/// FastEmitBranch - Emit an unconditional branch to the given block,
602/// unless it is the immediate (fall-through) successor, and update
603/// the CFG.
604void
605FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
606 MachineFunction::iterator NextMBB =
607 next(MachineFunction::iterator(MBB));
608
609 if (MBB->isLayoutSuccessor(MSucc)) {
610 // The unconditional fall-through case, which needs no instructions.
611 } else {
612 // The unconditional branch case.
613 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
614 }
615 MBB->addSuccessor(MSucc);
616}
617
Dan Gohman40b189e2008-09-05 18:18:20 +0000618bool
619FastISel::SelectOperator(User *I, unsigned Opcode) {
620 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000621 case Instruction::Add:
622 return SelectBinaryOp(I, ISD::ADD);
623 case Instruction::FAdd:
624 return SelectBinaryOp(I, ISD::FADD);
625 case Instruction::Sub:
626 return SelectBinaryOp(I, ISD::SUB);
627 case Instruction::FSub:
628 return SelectBinaryOp(I, ISD::FSUB);
629 case Instruction::Mul:
630 return SelectBinaryOp(I, ISD::MUL);
631 case Instruction::FMul:
632 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000633 case Instruction::SDiv:
634 return SelectBinaryOp(I, ISD::SDIV);
635 case Instruction::UDiv:
636 return SelectBinaryOp(I, ISD::UDIV);
637 case Instruction::FDiv:
638 return SelectBinaryOp(I, ISD::FDIV);
639 case Instruction::SRem:
640 return SelectBinaryOp(I, ISD::SREM);
641 case Instruction::URem:
642 return SelectBinaryOp(I, ISD::UREM);
643 case Instruction::FRem:
644 return SelectBinaryOp(I, ISD::FREM);
645 case Instruction::Shl:
646 return SelectBinaryOp(I, ISD::SHL);
647 case Instruction::LShr:
648 return SelectBinaryOp(I, ISD::SRL);
649 case Instruction::AShr:
650 return SelectBinaryOp(I, ISD::SRA);
651 case Instruction::And:
652 return SelectBinaryOp(I, ISD::AND);
653 case Instruction::Or:
654 return SelectBinaryOp(I, ISD::OR);
655 case Instruction::Xor:
656 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000657
Dan Gohman3df24e62008-09-03 23:12:08 +0000658 case Instruction::GetElementPtr:
659 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000660
Dan Gohman3df24e62008-09-03 23:12:08 +0000661 case Instruction::Br: {
662 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000663
Dan Gohman3df24e62008-09-03 23:12:08 +0000664 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000665 BasicBlock *LLVMSucc = BI->getSuccessor(0);
666 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000667 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000668 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000669 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000670
671 // Conditional branches are not handed yet.
672 // Halt "fast" selection and bail.
673 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000674 }
675
Dan Gohman087c8502008-09-05 01:08:41 +0000676 case Instruction::Unreachable:
677 // Nothing to emit.
678 return true;
679
Dan Gohman3df24e62008-09-03 23:12:08 +0000680 case Instruction::PHI:
681 // PHI nodes are already emitted.
682 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000683
684 case Instruction::Alloca:
685 // FunctionLowering has the static-sized case covered.
686 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
687 return true;
688
689 // Dynamic-sized alloca is not handled yet.
690 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000691
Dan Gohman33134c42008-09-25 17:05:24 +0000692 case Instruction::Call:
693 return SelectCall(I);
694
Dan Gohman3df24e62008-09-03 23:12:08 +0000695 case Instruction::BitCast:
696 return SelectBitCast(I);
697
698 case Instruction::FPToSI:
699 return SelectCast(I, ISD::FP_TO_SINT);
700 case Instruction::ZExt:
701 return SelectCast(I, ISD::ZERO_EXTEND);
702 case Instruction::SExt:
703 return SelectCast(I, ISD::SIGN_EXTEND);
704 case Instruction::Trunc:
705 return SelectCast(I, ISD::TRUNCATE);
706 case Instruction::SIToFP:
707 return SelectCast(I, ISD::SINT_TO_FP);
708
709 case Instruction::IntToPtr: // Deliberate fall-through.
710 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000711 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
712 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000713 if (DstVT.bitsGT(SrcVT))
714 return SelectCast(I, ISD::ZERO_EXTEND);
715 if (DstVT.bitsLT(SrcVT))
716 return SelectCast(I, ISD::TRUNCATE);
717 unsigned Reg = getRegForValue(I->getOperand(0));
718 if (Reg == 0) return false;
719 UpdateValueMap(I, Reg);
720 return true;
721 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000722
Dan Gohman3df24e62008-09-03 23:12:08 +0000723 default:
724 // Unhandled instruction. Halt "fast" selection and bail.
725 return false;
726 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000727}
728
Dan Gohman3df24e62008-09-03 23:12:08 +0000729FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000730 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000731 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000732 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000733 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000734 DenseMap<const AllocaInst *, int> &am
735#ifndef NDEBUG
736 , SmallSet<Instruction*, 8> &cil
737#endif
738 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000739 : MBB(0),
740 ValueMap(vm),
741 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000742 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000743#ifndef NDEBUG
744 CatchInfoLost(cil),
745#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000746 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000747 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000748 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000749 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000750 MFI(*MF.getFrameInfo()),
751 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000752 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000753 TD(*TM.getTargetData()),
754 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000755 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000756}
757
Dan Gohmane285a742008-08-14 21:51:29 +0000758FastISel::~FastISel() {}
759
Owen Anderson825b72b2009-08-11 20:47:22 +0000760unsigned FastISel::FastEmit_(MVT, MVT,
Evan Cheng36fd9412008-09-02 21:59:13 +0000761 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000762 return 0;
763}
764
Owen Anderson825b72b2009-08-11 20:47:22 +0000765unsigned FastISel::FastEmit_r(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000766 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000767 return 0;
768}
769
Owen Anderson825b72b2009-08-11 20:47:22 +0000770unsigned FastISel::FastEmit_rr(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000771 ISD::NodeType, unsigned /*Op0*/,
772 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000773 return 0;
774}
775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776unsigned FastISel::FastEmit_i(MVT, MVT, ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000777 return 0;
778}
779
Owen Anderson825b72b2009-08-11 20:47:22 +0000780unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000781 ISD::NodeType, ConstantFP * /*FPImm*/) {
782 return 0;
783}
784
Owen Anderson825b72b2009-08-11 20:47:22 +0000785unsigned FastISel::FastEmit_ri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000786 ISD::NodeType, unsigned /*Op0*/,
787 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000788 return 0;
789}
790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000792 ISD::NodeType, unsigned /*Op0*/,
793 ConstantFP * /*FPImm*/) {
794 return 0;
795}
796
Owen Anderson825b72b2009-08-11 20:47:22 +0000797unsigned FastISel::FastEmit_rri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000798 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000799 unsigned /*Op0*/, unsigned /*Op1*/,
800 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000801 return 0;
802}
803
804/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
805/// to emit an instruction with an immediate operand using FastEmit_ri.
806/// If that fails, it materializes the immediate into a register and try
807/// FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808unsigned FastISel::FastEmit_ri_(MVT VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000809 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000811 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000812 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000813 if (ResultReg != 0)
814 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000815 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000816 if (MaterialReg == 0)
817 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000818 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000819}
820
Dan Gohman10df0fa2008-08-27 01:09:54 +0000821/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
822/// to emit an instruction with a floating-point immediate operand using
823/// FastEmit_rf. If that fails, it materializes the immediate into a register
824/// and try FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825unsigned FastISel::FastEmit_rf_(MVT VT, ISD::NodeType Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000826 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000828 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000829 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000830 if (ResultReg != 0)
831 return ResultReg;
832
833 // Materialize the constant in a register.
834 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
835 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000836 // If the target doesn't have a way to directly enter a floating-point
837 // value into a register, use an alternate approach.
838 // TODO: The current approach only supports floating-point constants
839 // that can be constructed by conversion from integer values. This should
840 // be replaced by code that creates a load from a constant-pool entry,
841 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000842 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000843 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000844
845 uint64_t x[2];
846 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000847 bool isExact;
848 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
849 APFloat::rmTowardZero, &isExact);
850 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000851 return 0;
852 APInt IntVal(IntBitWidth, 2, x);
853
854 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
855 ISD::Constant, IntVal.getZExtValue());
856 if (IntegerReg == 0)
857 return 0;
858 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
859 ISD::SINT_TO_FP, IntegerReg);
860 if (MaterialReg == 0)
861 return 0;
862 }
863 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
864}
865
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000866unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
867 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000868}
869
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000870unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000871 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000872 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000873 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000874
Bill Wendling9bc96a52009-02-03 00:55:04 +0000875 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000876 return ResultReg;
877}
878
879unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
880 const TargetRegisterClass *RC,
881 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000882 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000883 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000884
Evan Cheng5960e4e2008-09-08 08:38:20 +0000885 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000886 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000887 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000888 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000889 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
890 II.ImplicitDefs[0], RC, RC);
891 if (!InsertedCopy)
892 ResultReg = 0;
893 }
894
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000895 return ResultReg;
896}
897
898unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
899 const TargetRegisterClass *RC,
900 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000901 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000902 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000903
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000905 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000906 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000907 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000908 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
909 II.ImplicitDefs[0], RC, RC);
910 if (!InsertedCopy)
911 ResultReg = 0;
912 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000913 return ResultReg;
914}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000915
916unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
917 const TargetRegisterClass *RC,
918 unsigned Op0, uint64_t Imm) {
919 unsigned ResultReg = createResultReg(RC);
920 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
921
Evan Cheng5960e4e2008-09-08 08:38:20 +0000922 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000923 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000924 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000925 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000926 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
927 II.ImplicitDefs[0], RC, RC);
928 if (!InsertedCopy)
929 ResultReg = 0;
930 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000931 return ResultReg;
932}
933
Dan Gohman10df0fa2008-08-27 01:09:54 +0000934unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
935 const TargetRegisterClass *RC,
936 unsigned Op0, ConstantFP *FPImm) {
937 unsigned ResultReg = createResultReg(RC);
938 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
939
Evan Cheng5960e4e2008-09-08 08:38:20 +0000940 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000941 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000942 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000943 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000944 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
945 II.ImplicitDefs[0], RC, RC);
946 if (!InsertedCopy)
947 ResultReg = 0;
948 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000949 return ResultReg;
950}
951
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000952unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
953 const TargetRegisterClass *RC,
954 unsigned Op0, unsigned Op1, uint64_t Imm) {
955 unsigned ResultReg = createResultReg(RC);
956 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
957
Evan Cheng5960e4e2008-09-08 08:38:20 +0000958 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000959 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000960 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000961 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000962 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
963 II.ImplicitDefs[0], RC, RC);
964 if (!InsertedCopy)
965 ResultReg = 0;
966 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000967 return ResultReg;
968}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000969
970unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
971 const TargetRegisterClass *RC,
972 uint64_t Imm) {
973 unsigned ResultReg = createResultReg(RC);
974 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
975
Evan Cheng5960e4e2008-09-08 08:38:20 +0000976 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000977 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000978 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000979 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000980 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
981 II.ImplicitDefs[0], RC, RC);
982 if (!InsertedCopy)
983 ResultReg = 0;
984 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000985 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000986}
Owen Anderson8970f002008-08-27 22:30:02 +0000987
Owen Anderson825b72b2009-08-11 20:47:22 +0000988unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000989 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000990 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000991
Evan Cheng536ab132009-01-22 09:10:11 +0000992 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000993 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
994
Evan Cheng5960e4e2008-09-08 08:38:20 +0000995 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000996 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000997 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000998 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000999 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1000 II.ImplicitDefs[0], RC, RC);
1001 if (!InsertedCopy)
1002 ResultReg = 0;
1003 }
Owen Anderson8970f002008-08-27 22:30:02 +00001004 return ResultReg;
1005}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001006
1007/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1008/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001009unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001010 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1011}