blob: 4b071f12261f457f7ab0cb11094d6858b51d3a23 [file] [log] [blame]
Chris Lattner36fe6d22008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Evan Cheng25ab6902006-09-08 06:48:29 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng25ab6902006-09-08 06:48:29 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000017// Operand Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner7680e732009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
Daniel Dunbar989ac722010-03-13 19:31:38 +000027 let ParserMatchClass = X86AbsMemAsmOperand;
Chris Lattner7680e732009-06-20 19:34:09 +000028}
29
30
Evan Cheng25ab6902006-09-08 06:48:29 +000031// 64-bits but only 8 bits are significant.
Daniel Dunbar44f63f92009-08-10 21:06:41 +000032def i64i8imm : Operand<i64> {
33 let ParserMatchClass = ImmSExt8AsmOperand;
34}
Evan Cheng25ab6902006-09-08 06:48:29 +000035
Evan Chengf48ef032010-03-14 03:48:46 +000036// Special i64mem for addresses of load folding tail calls. These are not
37// allowed to use callee-saved registers since they must be scheduled
38// after callee-saved register are popped.
39def i64mem_TC : Operand<i64> {
40 let PrintMethod = "printi64mem";
41 let MIOperandInfo = (ops GR64_TC, i8imm, GR64_TC, i32imm, i8imm);
42 let ParserMatchClass = X86MemAsmOperand;
43}
44
Evan Cheng25ab6902006-09-08 06:48:29 +000045def lea64mem : Operand<i64> {
Rafael Espindola094fad32009-04-08 21:14:34 +000046 let PrintMethod = "printlea64mem";
Dan Gohman74f6f9a2009-08-05 17:40:24 +000047 let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm);
Daniel Dunbar96e2cec2010-03-13 19:31:44 +000048 let ParserMatchClass = X86NoSegMemAsmOperand;
Evan Cheng25ab6902006-09-08 06:48:29 +000049}
50
51def lea64_32mem : Operand<i32> {
52 let PrintMethod = "printlea64_32mem";
Chris Lattnerc1243062009-06-20 07:03:18 +000053 let AsmOperandLowerMethod = "lower_lea64_32mem";
Dan Gohman74f6f9a2009-08-05 17:40:24 +000054 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar96e2cec2010-03-13 19:31:44 +000055 let ParserMatchClass = X86NoSegMemAsmOperand;
Evan Cheng25ab6902006-09-08 06:48:29 +000056}
57
58//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000059// Complex Pattern Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000060//
61def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohmana98634b2009-08-02 16:09:17 +000062 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattner65a7a6f2009-07-11 23:17:29 +000063 X86WrapperRIP], []>;
Evan Cheng25ab6902006-09-08 06:48:29 +000064
Chris Lattner5c0b16d2009-06-20 20:38:48 +000065def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
66 [tglobaltlsaddr], []>;
67
Evan Cheng25ab6902006-09-08 06:48:29 +000068//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000069// Pattern fragments.
Evan Cheng25ab6902006-09-08 06:48:29 +000070//
71
Chris Lattner18409912010-03-03 01:45:01 +000072def i64immSExt8 : PatLeaf<(i64 immSext8)>;
Dan Gohman018a34c2008-12-19 18:25:21 +000073
Chris Lattnerbe5ad7d2010-02-23 06:09:57 +000074def GetLo32XForm : SDNodeXForm<imm, [{
75 // Transformation function: get the low 32 bits.
76 return getI32Imm((unsigned)N->getZExtValue());
77}]>;
78
Evan Cheng25ab6902006-09-08 06:48:29 +000079def i64immSExt32 : PatLeaf<(i64 imm), [{
80 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
81 // sign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000082 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000083}]>;
84
Chris Lattnerbe5ad7d2010-02-23 06:09:57 +000085
Evan Cheng25ab6902006-09-08 06:48:29 +000086def i64immZExt32 : PatLeaf<(i64 imm), [{
87 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
88 // unsignedsign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000089 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000090}]>;
91
Evan Cheng466685d2006-10-09 20:57:25 +000092def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
93def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
94def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000095
Evan Cheng466685d2006-10-09 20:57:25 +000096def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
97def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
98def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
99def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000100
Evan Cheng466685d2006-10-09 20:57:25 +0000101def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
102def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
103def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
104def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000105
106//===----------------------------------------------------------------------===//
107// Instruction list...
108//
109
Dan Gohman6d4b0522008-10-01 18:28:06 +0000110// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
111// a stack adjustment and the codegen must know that they may modify the stack
112// pointer before prolog-epilog rewriting occurs.
113// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
114// sub / add which can clobber EFLAGS.
115let Defs = [RSP, EFLAGS], Uses = [RSP] in {
116def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
117 "#ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000118 [(X86callseq_start timm:$amt)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000119 Requires<[In64BitMode]>;
120def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
121 "#ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000122 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000123 Requires<[In64BitMode]>;
124}
125
Sean Callanan108934c2009-12-18 00:01:26 +0000126// Interrupt Instructions
127def IRET64 : RI<0xcf, RawFrm, (outs), (ins), "iret{q}", []>;
128
Evan Cheng25ab6902006-09-08 06:48:29 +0000129//===----------------------------------------------------------------------===//
130// Call Instructions...
131//
Evan Chengffbacca2007-07-21 00:34:19 +0000132let isCall = 1 in
Dan Gohman6d4b0522008-10-01 18:28:06 +0000133 // All calls clobber the non-callee saved registers. RSP is marked as
134 // a use to prevent stack-pointer assignments that appear immediately
135 // before calls from potentially appearing dead. Uses for argument
136 // registers are added manually.
Evan Cheng25ab6902006-09-08 06:48:29 +0000137 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng0d9e9762008-01-29 19:34:22 +0000138 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Bill Wendlingbff35d12007-04-26 21:06:48 +0000139 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng25ab6902006-09-08 06:48:29 +0000140 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman2662d552008-10-01 04:14:30 +0000141 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
142 Uses = [RSP] in {
Chris Lattnerff81ebf2009-03-18 00:43:52 +0000143
144 // NOTE: this pattern doesn't match "X86call imm", because we do not know
145 // that the offset between an arbitrary immediate and the call will fit in
146 // the 32-bit pcrel field that we have.
Evan Cheng876eac92009-06-16 19:44:27 +0000147 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner7680e732009-06-20 19:34:09 +0000148 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000149 "call{q}\t$dst", []>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000150 Requires<[In64BitMode, NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000151 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000152 "call{q}\t{*}$dst", [(X86call GR64:$dst)]>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000153 Requires<[NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000154 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Sean Callanan108934c2009-12-18 00:01:26 +0000155 "call{q}\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000156 Requires<[NotWin64]>;
Sean Callanan9947bbb2009-09-03 00:04:47 +0000157
158 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
159 "lcall{q}\t{*}$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 }
161
Sean Callanan108934c2009-12-18 00:01:26 +0000162 // FIXME: We need to teach codegen about single list of call-clobbered
163 // registers.
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000164let isCall = 1 in
165 // All calls clobber the non-callee saved registers. RSP is marked as
166 // a use to prevent stack-pointer assignments that appear immediately
167 // before calls from potentially appearing dead. Uses for argument
168 // registers are added manually.
169 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
170 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
171 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
172 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
173 Uses = [RSP] in {
174 def WINCALL64pcrel32 : I<0xE8, RawFrm,
Anton Korobeynikov941222e2009-08-07 23:59:21 +0000175 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
176 "call\t$dst", []>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000177 Requires<[IsWin64]>;
178 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
179 "call\t{*}$dst",
180 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000181 def WINCALL64m : I<0xFF, MRM2m, (outs),
182 (ins i64mem:$dst, variable_ops), "call\t{*}$dst",
183 [(X86call (loadi64 addr:$dst))]>,
184 Requires<[IsWin64]>;
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000185 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000186
187
188let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengf48ef032010-03-14 03:48:46 +0000189 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
190 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
191 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
192 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
193 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
194 Uses = [RSP] in {
195 def TCRETURNdi64 : I<0, Pseudo, (outs),
196 (ins i64i32imm_pcrel:$dst, i32imm:$offset, variable_ops),
197 "#TC_RETURN $dst $offset", []>;
198 def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64_TC:$dst, i32imm:$offset,
199 variable_ops),
200 "#TC_RETURN $dst $offset", []>;
201 def TCRETURNmi64 : I<0, Pseudo, (outs),
202 (ins i64mem_TC:$dst, i32imm:$offset, variable_ops),
203 "#TC_RETURN $dst $offset", []>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000204
Evan Chengf48ef032010-03-14 03:48:46 +0000205 def TAILJMPd64 : Ii32<0xE9, RawFrm, (outs),
206 (ins i64i32imm_pcrel:$dst, variable_ops),
207 "jmp\t$dst # TAILCALL", []>;
208 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64_TC:$dst, variable_ops),
209 "jmp{q}\t{*}$dst # TAILCALL", []>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000210
Evan Chengf48ef032010-03-14 03:48:46 +0000211 def TAILJMPm64 : I<0xff, MRM4m, (outs), (ins i64mem_TC:$dst, variable_ops),
212 "jmp{q}\t{*}$dst # TAILCALL", []>;
213}
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000214
Evan Cheng25ab6902006-09-08 06:48:29 +0000215// Branches
Owen Anderson20ab2902007-11-12 07:39:39 +0000216let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000217 def JMP64pcrel32 : I<0xE9, RawFrm, (outs), (ins brtarget:$dst),
218 "jmp{q}\t$dst", []>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000219 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 [(brind GR64:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000221 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 [(brind (loadi64 addr:$dst))]>;
Sean Callanan9947bbb2009-09-03 00:04:47 +0000223 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
224 "ljmp{q}\t{*}$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000225}
226
227//===----------------------------------------------------------------------===//
Anton Korobeynikovb84c1672008-09-08 21:12:47 +0000228// EH Pseudo Instructions
229//
230let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar8a3ee712010-01-22 20:16:37 +0000231 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Anton Korobeynikovb84c1672008-09-08 21:12:47 +0000232def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
233 "ret\t#eh_return, addr: $addr",
234 [(X86ehret GR64:$addr)]>;
235
236}
237
238//===----------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000239// Miscellaneous Instructions...
240//
Sean Callanan108934c2009-12-18 00:01:26 +0000241
242def POPCNT64rr : RI<0xB8, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
243 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
244def POPCNT64rm : RI<0xB8, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
245 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
246
Chris Lattnerba7e7562008-01-10 07:59:24 +0000247let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng25ab6902006-09-08 06:48:29 +0000248def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000249 (outs), (ins), "leave", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000250let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
Sean Callanan1f24e012009-09-10 18:29:13 +0000251let mayLoad = 1 in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000252def POP64r : I<0x58, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000253 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Sean Callanan1f24e012009-09-10 18:29:13 +0000254def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
255def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>;
256}
257let mayStore = 1 in {
Dan Gohman638c96d2007-06-18 14:12:56 +0000258def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000259 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
Sean Callanan1f24e012009-09-10 18:29:13 +0000260def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
261def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>;
262}
Evan Cheng071a2792007-09-11 19:55:27 +0000263}
Evan Cheng25ab6902006-09-08 06:48:29 +0000264
Bill Wendling453eb262009-06-15 19:39:04 +0000265let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
266def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000267 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000268def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000269 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000270def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000271 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000272}
273
Chris Lattnerba7e7562008-01-10 07:59:24 +0000274let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000275def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf{q}", []>, REX_W;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000276let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000277def PUSHFQ64 : I<0x9C, RawFrm, (outs), (ins), "pushf{q}", []>;
Evan Cheng2f245ba2007-09-26 01:29:06 +0000278
Evan Cheng25ab6902006-09-08 06:48:29 +0000279def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000280 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000281 "lea{l}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000282 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
283
Evan Chenge771ebd2008-03-27 01:41:09 +0000284let isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000285def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000286 "lea{q}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 [(set GR64:$dst, lea64addr:$src)]>;
288
289let isTwoAddress = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000290def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000291 "bswap{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000293
Evan Cheng18efe262007-12-14 02:13:44 +0000294// Bit scan instructions.
295let Defs = [EFLAGS] in {
Evan Chengfd9e4732007-12-14 18:49:43 +0000296def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000297 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000298 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000299def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000300 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000301 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
302 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000303
Evan Chengfd9e4732007-12-14 18:49:43 +0000304def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000305 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000306 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000307def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000308 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000309 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
310 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000311} // Defs = [EFLAGS]
312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313// Repeat string ops
Evan Cheng071a2792007-09-11 19:55:27 +0000314let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000316 [(X86rep_movs i64)]>, REP;
317let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000319 [(X86rep_stos i64)]>, REP;
Evan Cheng25ab6902006-09-08 06:48:29 +0000320
Sean Callanana82e4652009-09-12 00:37:19 +0000321def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>;
322
Sean Callanan6f8f4622009-09-12 02:25:20 +0000323def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>;
324
Bill Wendling7239b512009-07-21 01:07:24 +0000325// Fast system-call instructions
Bill Wendling7239b512009-07-21 01:07:24 +0000326def SYSEXIT64 : RI<0x35, RawFrm,
327 (outs), (ins), "sysexit", []>, TB;
Bill Wendling7239b512009-07-21 01:07:24 +0000328
Evan Cheng25ab6902006-09-08 06:48:29 +0000329//===----------------------------------------------------------------------===//
330// Move Instructions...
331//
332
Chris Lattnerba7e7562008-01-10 07:59:24 +0000333let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000335 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000336
Evan Cheng601ca4b2008-06-25 01:16:38 +0000337let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000339 "movabs{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 [(set GR64:$dst, imm:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000342 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman1ab79892007-09-07 21:32:51 +0000344}
Evan Cheng25ab6902006-09-08 06:48:29 +0000345
Sean Callanan108934c2009-12-18 00:01:26 +0000346def MOV64rr_REV : RI<0x8B, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
347 "mov{q}\t{$src, $dst|$dst, $src}", []>;
348
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000349let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000350def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000351 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000352 [(set GR64:$dst, (load addr:$src))]>;
353
Evan Cheng64d80e32007-07-19 01:14:50 +0000354def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000355 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000356 [(store GR64:$src, addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000357def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000358 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000359 [(store i64immSExt32:$src, addr:$dst)]>;
360
Evan Chengf48ef032010-03-14 03:48:46 +0000361/// Versions of MOV64rr, MOV64rm, and MOV64mr for i64mem_TC and GR64_TC.
362let neverHasSideEffects = 1 in
363def MOV64rr_TC : I<0x89, MRMDestReg, (outs GR64_TC:$dst), (ins GR64_TC:$src),
364 "mov{q}\t{$src, $dst|$dst, $src}", []>;
365
366let mayLoad = 1,
367 canFoldAsLoad = 1, isReMaterializable = 1 in
368def MOV64rm_TC : I<0x8B, MRMSrcMem, (outs GR64_TC:$dst), (ins i64mem_TC:$src),
369 "mov{q}\t{$src, $dst|$dst, $src}",
370 []>;
371
372let mayStore = 1 in
373def MOV64mr_TC : I<0x89, MRMDestMem, (outs), (ins i64mem_TC:$dst, GR64_TC:$src),
374 "mov{q}\t{$src, $dst|$dst, $src}",
375 []>;
376
Sean Callanan108934c2009-12-18 00:01:26 +0000377def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins offset8:$src),
Sean Callanan2f34a132009-09-10 18:33:42 +0000378 "mov{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000379def MOV64o64a : RIi32<0xA1, RawFrm, (outs), (ins offset64:$src),
Sean Callanan2f34a132009-09-10 18:33:42 +0000380 "mov{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000381def MOV64ao8 : RIi8<0xA2, RawFrm, (outs offset8:$dst), (ins),
Sean Callanan2f34a132009-09-10 18:33:42 +0000382 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000383def MOV64ao64 : RIi32<0xA3, RawFrm, (outs offset64:$dst), (ins),
Sean Callanan2f34a132009-09-10 18:33:42 +0000384 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
385
Sean Callanan38fee0e2009-09-15 18:47:29 +0000386// Moves to and from segment registers
387def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000388 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000389def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000390 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000391def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000392 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000393def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000394 "mov{q}\t{$src, $dst|$dst, $src}", []>;
395
396// Moves to and from debug registers
397def MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src),
398 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
399def MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src),
400 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
401
402// Moves to and from control registers
403def MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG_64:$src),
404 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
405def MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG_64:$dst), (ins GR64:$src),
406 "mov{q}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan38fee0e2009-09-15 18:47:29 +0000407
Evan Cheng25ab6902006-09-08 06:48:29 +0000408// Sign/Zero extenders
409
Dan Gohman04d19f02009-04-13 15:13:28 +0000410// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
411// operand, which makes it a rare instruction with an 8-bit register
412// operand that can never access an h register. If support for h registers
413// were generalized, this would require a special register class.
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000417def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000418 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000420def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000421 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000423def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000424 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000426def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000427 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000428 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000430 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000431 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
432
Sean Callanan108934c2009-12-18 00:01:26 +0000433// movzbq and movzwq encodings for the disassembler
434def MOVZX64rr8_Q : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8:$src),
435 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB;
436def MOVZX64rm8_Q : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem:$src),
437 "movz{bq|x}\t{$src, $dst|$dst, $src}", []>, TB;
438def MOVZX64rr16_Q : RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
439 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB;
440def MOVZX64rm16_Q : RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
441 "movz{wq|x}\t{$src, $dst|$dst, $src}", []>, TB;
442
Dan Gohman11ba3b12008-07-30 18:09:17 +0000443// Use movzbl instead of movzbq when the destination is a register; it's
444// equivalent due to implicit zero-extending, and it has a smaller encoding.
445def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000446 "", [(set GR64:$dst, (zext GR8:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000447def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000448 "", [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000449// Use movzwl instead of movzwq when the destination is a register; it's
450// equivalent due to implicit zero-extending, and it has a smaller encoding.
451def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000452 "", [(set GR64:$dst, (zext GR16:$src))]>, TB;
Dan Gohman11ba3b12008-07-30 18:09:17 +0000453def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000454 "", [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000455
Dan Gohmane3d92062008-08-07 02:54:50 +0000456// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman97121ba2009-04-08 00:15:30 +0000457// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
458// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
459// zero-extension, however this isn't possible when the 32-bit value is
460// defined by a truncate or is copied from something where the high bits aren't
461// necessarily all zero. In such cases, we fall back to these explicit zext
462// instructions.
Dan Gohmane3d92062008-08-07 02:54:50 +0000463def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000464 "", [(set GR64:$dst, (zext GR32:$src))]>;
Dan Gohmane3d92062008-08-07 02:54:50 +0000465def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Chris Lattner172862a2009-10-19 19:51:42 +0000466 "", [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
Dan Gohmane3d92062008-08-07 02:54:50 +0000467
Dan Gohman97121ba2009-04-08 00:15:30 +0000468// Any instruction that defines a 32-bit result leaves the high half of the
Dan Gohman907355c2009-09-15 00:14:11 +0000469// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
470// be copying from a truncate. And x86's cmov doesn't do anything if the
471// condition is false. But any other 32-bit operation will zero-extend
Dan Gohman97121ba2009-04-08 00:15:30 +0000472// up to 64 bits.
473def def32 : PatLeaf<(i32 GR32:$src), [{
474 return N->getOpcode() != ISD::TRUNCATE &&
Chris Lattner518bb532010-02-09 19:54:29 +0000475 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
Dan Gohman907355c2009-09-15 00:14:11 +0000476 N->getOpcode() != ISD::CopyFromReg &&
477 N->getOpcode() != X86ISD::CMOV;
Dan Gohman97121ba2009-04-08 00:15:30 +0000478}]>;
479
480// In the case of a 32-bit def that is known to implicitly zero-extend,
481// we can use a SUBREG_TO_REG.
482def : Pat<(i64 (zext def32:$src)),
483 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
484
Chris Lattnerba7e7562008-01-10 07:59:24 +0000485let neverHasSideEffects = 1 in {
486 let Defs = [RAX], Uses = [EAX] in
487 def CDQE : RI<0x98, RawFrm, (outs), (ins),
488 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Evan Cheng25ab6902006-09-08 06:48:29 +0000489
Chris Lattnerba7e7562008-01-10 07:59:24 +0000490 let Defs = [RAX,RDX], Uses = [RAX] in
491 def CQO : RI<0x99, RawFrm, (outs), (ins),
492 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
493}
Evan Cheng25ab6902006-09-08 06:48:29 +0000494
495//===----------------------------------------------------------------------===//
496// Arithmetic Instructions...
497//
498
Evan Cheng24f2ea32007-09-14 21:48:26 +0000499let Defs = [EFLAGS] in {
Sean Callanana09caa52009-09-02 00:55:49 +0000500
Daniel Dunbar859c9dc2010-03-13 22:49:39 +0000501def ADD64i32 : RIi32<0x05, RawFrm, (outs), (ins i32imm:$src),
502 "add{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanana09caa52009-09-02 00:55:49 +0000503
Evan Cheng25ab6902006-09-08 06:48:29 +0000504let isTwoAddress = 1 in {
505let isConvertibleToThreeAddress = 1 in {
506let isCommutable = 1 in
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000507// Register-Register Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000508def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst),
509 (ins GR64:$src1, GR64:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000510 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000511 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000512 (implicit EFLAGS)]>;
513
514// Register-Integer Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000515def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst),
516 (ins GR64:$src1, i64i8imm:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000517 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000518 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
519 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000520def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst),
521 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000522 "add{q}\t{$src2, $dst|$dst, $src2}",
523 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
524 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000525} // isConvertibleToThreeAddress
526
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000527// Register-Memory Addition
Sean Callanan108934c2009-12-18 00:01:26 +0000528def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst),
529 (ins GR64:$src1, i64mem:$src2),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000530 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000531 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000532 (implicit EFLAGS)]>;
Sean Callanan37be5902009-09-15 20:53:57 +0000533
Sean Callanan62c28e32009-09-15 21:43:27 +0000534// Register-Register Addition - Equivalent to the normal rr form (ADD64rr), but
535// differently encoded.
Sean Callanan108934c2009-12-18 00:01:26 +0000536def ADD64mrmrr : RI<0x03, MRMSrcReg, (outs GR64:$dst),
537 (ins GR64:$src1, GR64:$src2),
Sean Callanan37be5902009-09-15 20:53:57 +0000538 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
539
Evan Cheng25ab6902006-09-08 06:48:29 +0000540} // isTwoAddress
541
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000542// Memory-Register Addition
Evan Cheng64d80e32007-07-19 01:14:50 +0000543def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000544 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000545 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
546 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000547def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000548 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000549 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
550 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000551def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
552 "add{q}\t{$src2, $dst|$dst, $src2}",
553 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
554 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000555
Evan Cheng3154cb62007-10-05 17:59:57 +0000556let Uses = [EFLAGS] in {
Sean Callanand00025a2009-09-11 19:01:56 +0000557
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +0000558def ADC64i32 : RIi32<0x15, RawFrm, (outs), (ins i32imm:$src),
559 "adc{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanand00025a2009-09-11 19:01:56 +0000560
Evan Cheng25ab6902006-09-08 06:48:29 +0000561let isTwoAddress = 1 in {
562let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +0000563def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst),
564 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000565 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000566 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000567
Sean Callanan108934c2009-12-18 00:01:26 +0000568def ADC64rr_REV : RI<0x13, MRMSrcReg , (outs GR32:$dst),
569 (ins GR64:$src1, GR64:$src2),
570 "adc{q}\t{$src2, $dst|$dst, $src2}", []>;
571
572def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst),
573 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000574 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000575 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000576
Sean Callanan108934c2009-12-18 00:01:26 +0000577def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst),
578 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000579 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000580 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000581def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst),
582 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000583 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000584 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000585} // isTwoAddress
586
Evan Cheng64d80e32007-07-19 01:14:50 +0000587def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000588 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000589 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000590def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000591 "adc{q}\t{$src2, $dst|$dst, $src2}",
Sean Callanan108934c2009-12-18 00:01:26 +0000592 [(store (adde (load addr:$dst), i64immSExt8:$src2),
593 addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000594def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
595 "adc{q}\t{$src2, $dst|$dst, $src2}",
Chris Lattner4446c3f2010-02-27 08:18:55 +0000596 [(store (adde (load addr:$dst), i64immSExt32:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +0000597 addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000598} // Uses = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000599
600let isTwoAddress = 1 in {
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000601// Register-Register Subtraction
Sean Callanan108934c2009-12-18 00:01:26 +0000602def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst),
603 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000604 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000605 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
606 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000607
Sean Callanan108934c2009-12-18 00:01:26 +0000608def SUB64rr_REV : RI<0x2B, MRMSrcReg, (outs GR64:$dst),
609 (ins GR64:$src1, GR64:$src2),
610 "sub{q}\t{$src2, $dst|$dst, $src2}", []>;
611
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000612// Register-Memory Subtraction
Sean Callanan108934c2009-12-18 00:01:26 +0000613def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst),
614 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000615 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000616 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
617 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000618
619// Register-Integer Subtraction
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000620def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
621 (ins GR64:$src1, i64i8imm:$src2),
622 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000623 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
624 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000625def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
626 (ins GR64:$src1, i64i32imm:$src2),
627 "sub{q}\t{$src2, $dst|$dst, $src2}",
628 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
629 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000630} // isTwoAddress
631
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +0000632def SUB64i32 : RIi32<0x2D, RawFrm, (outs), (ins i32imm:$src),
633 "sub{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanand00025a2009-09-11 19:01:56 +0000634
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000635// Memory-Register Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000636def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000637 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000638 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
639 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000640
641// Memory-Integer Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000642def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000643 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000644 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +0000645 addr:$dst),
646 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000647def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
648 "sub{q}\t{$src2, $dst|$dst, $src2}",
649 [(store (sub (load addr:$dst), i64immSExt32:$src2),
650 addr:$dst),
651 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000652
Evan Cheng3154cb62007-10-05 17:59:57 +0000653let Uses = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000654let isTwoAddress = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000655def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst),
656 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000657 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000658 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000659
Sean Callanan108934c2009-12-18 00:01:26 +0000660def SBB64rr_REV : RI<0x1B, MRMSrcReg, (outs GR64:$dst),
661 (ins GR64:$src1, GR64:$src2),
662 "sbb{q}\t{$src2, $dst|$dst, $src2}", []>;
663
664def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst),
665 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000666 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000667 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000668
Sean Callanan108934c2009-12-18 00:01:26 +0000669def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst),
670 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000671 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000672 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000673def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst),
674 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000675 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000676 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000677} // isTwoAddress
678
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +0000679def SBB64i32 : RIi32<0x1D, RawFrm, (outs), (ins i32imm:$src),
680 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanand00025a2009-09-11 19:01:56 +0000681
Evan Cheng64d80e32007-07-19 01:14:50 +0000682def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000683 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000684 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000685def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000686 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000687 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000688def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
689 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000690 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000691} // Uses = [EFLAGS]
Evan Cheng24f2ea32007-09-14 21:48:26 +0000692} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000693
694// Unsigned multiplication
Chris Lattnerba7e7562008-01-10 07:59:24 +0000695let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000696def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000697 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000698let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000699def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000700 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Evan Cheng25ab6902006-09-08 06:48:29 +0000701
702// Signed multiplication
Evan Cheng64d80e32007-07-19 01:14:50 +0000703def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000704 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000705let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000706def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000707 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
708}
Evan Cheng25ab6902006-09-08 06:48:29 +0000709
Evan Cheng24f2ea32007-09-14 21:48:26 +0000710let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000711let isTwoAddress = 1 in {
712let isCommutable = 1 in
Bill Wendlingd350e022008-12-12 21:15:41 +0000713// Register-Register Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000714def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
715 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000716 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000717 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
718 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000719
Bill Wendlingd350e022008-12-12 21:15:41 +0000720// Register-Memory Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000721def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
722 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000723 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000724 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
725 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000726} // isTwoAddress
727
728// Suprisingly enough, these are not two address instructions!
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000729
Bill Wendlingd350e022008-12-12 21:15:41 +0000730// Register-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000731def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000732 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000733 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000734 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
735 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000736def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
737 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
738 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
739 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
740 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000741
Bill Wendlingd350e022008-12-12 21:15:41 +0000742// Memory-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000743def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000744 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000745 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000746 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingd350e022008-12-12 21:15:41 +0000747 i64immSExt8:$src2)),
748 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000749def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
750 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
751 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
752 [(set GR64:$dst, (mul (load addr:$src1),
753 i64immSExt32:$src2)),
754 (implicit EFLAGS)]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000755} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000756
757// Unsigned division / remainder
Evan Cheng24f2ea32007-09-14 21:48:26 +0000758let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Sean Callanan108934c2009-12-18 00:01:26 +0000759// RDX:RAX/r64 = RAX,RDX
760def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000761 "div{q}\t$src", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000762// Signed division / remainder
Sean Callanan108934c2009-12-18 00:01:26 +0000763// RDX:RAX/r64 = RAX,RDX
764def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000765 "idiv{q}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000766let mayLoad = 1 in {
Sean Callanan108934c2009-12-18 00:01:26 +0000767// RDX:RAX/[mem64] = RAX,RDX
768def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Chris Lattnerba7e7562008-01-10 07:59:24 +0000769 "div{q}\t$src", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000770// RDX:RAX/[mem64] = RAX,RDX
771def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000772 "idiv{q}\t$src", []>;
773}
Chris Lattnerba7e7562008-01-10 07:59:24 +0000774}
Evan Cheng25ab6902006-09-08 06:48:29 +0000775
776// Unary instructions
Evan Cheng24f2ea32007-09-14 21:48:26 +0000777let Defs = [EFLAGS], CodeSize = 2 in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000778let isTwoAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000779def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000780 [(set GR64:$dst, (ineg GR64:$src)),
781 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000782def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000783 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
784 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000785
786let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000787def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000788 [(set GR64:$dst, (add GR64:$src, 1)),
789 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000790def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000791 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
792 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000793
794let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000795def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000796 [(set GR64:$dst, (add GR64:$src, -1)),
797 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000798def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000799 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
800 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000801
802// In 64-bit mode, single byte INC and DEC cannot be encoded.
803let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
804// Can transform into LEA.
Sean Callanan108934c2009-12-18 00:01:26 +0000805def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src),
806 "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000807 [(set GR16:$dst, (add GR16:$src, 1)),
808 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000809 OpSize, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000810def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src),
811 "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000812 [(set GR32:$dst, (add GR32:$src, 1)),
813 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000814 Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000815def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src),
816 "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000817 [(set GR16:$dst, (add GR16:$src, -1)),
818 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000819 OpSize, Requires<[In64BitMode]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000820def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src),
821 "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000822 [(set GR32:$dst, (add GR32:$src, -1)),
823 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000824 Requires<[In64BitMode]>;
825} // isConvertibleToThreeAddress
Evan Cheng66f71632007-10-19 21:23:22 +0000826
827// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
828// how to unfold them.
829let isTwoAddress = 0, CodeSize = 2 in {
830 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000831 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
832 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000833 OpSize, Requires<[In64BitMode]>;
834 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000835 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
836 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000837 Requires<[In64BitMode]>;
838 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000839 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
840 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000841 OpSize, Requires<[In64BitMode]>;
842 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000843 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
844 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000845 Requires<[In64BitMode]>;
846}
Evan Cheng24f2ea32007-09-14 21:48:26 +0000847} // Defs = [EFLAGS], CodeSize
Evan Cheng25ab6902006-09-08 06:48:29 +0000848
849
Evan Cheng24f2ea32007-09-14 21:48:26 +0000850let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000851// Shift instructions
852let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000853let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000855 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000856 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chengb952d1f2007-10-05 18:20:36 +0000857let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Sean Callanan108934c2009-12-18 00:01:26 +0000858def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst),
859 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000860 "shl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000861 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Sean Callanan13cf8e92009-09-16 02:28:43 +0000862// NOTE: We don't include patterns for shifts of a register by one, because
863// 'add reg,reg' is cheaper.
864def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Sean Callanan108934c2009-12-18 00:01:26 +0000865 "shl{q}\t$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000866} // isTwoAddress
867
Evan Cheng071a2792007-09-11 19:55:27 +0000868let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000870 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000871 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000873 "shl{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000874 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000875def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000876 "shl{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000877 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
878
879let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000880let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000882 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000883 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000885 "shr{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000886 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000887def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000888 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000889 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
890} // isTwoAddress
891
Evan Cheng071a2792007-09-11 19:55:27 +0000892let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000894 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000895 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000896def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000897 "shr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000898 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000899def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000900 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000901 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
902
903let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000904let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000905def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000906 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000907 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000908def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst),
909 (ins GR64:$src1, i8imm:$src2),
910 "sar{q}\t{$src2, $dst|$dst, $src2}",
911 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000912def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000913 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000914 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
915} // isTwoAddress
916
Evan Cheng071a2792007-09-11 19:55:27 +0000917let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000918def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000919 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000920 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000921def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000922 "sar{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000923 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000925 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000926 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
927
928// Rotate instructions
Sean Callanana2dc2822009-09-18 19:35:23 +0000929
930let isTwoAddress = 1 in {
931def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src),
932 "rcl{q}\t{1, $dst|$dst, 1}", []>;
Sean Callanana2dc2822009-09-18 19:35:23 +0000933def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
934 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Sean Callanana2dc2822009-09-18 19:35:23 +0000935
936def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src),
937 "rcr{q}\t{1, $dst|$dst, 1}", []>;
Sean Callanana2dc2822009-09-18 19:35:23 +0000938def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
939 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Daniel Dunbarccfa1db2010-02-12 01:22:03 +0000940
941let Uses = [CL] in {
942def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src),
943 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
944def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src),
945 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
946}
947}
948
949let isTwoAddress = 0 in {
950def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst),
951 "rcl{q}\t{1, $dst|$dst, 1}", []>;
952def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, i8imm:$cnt),
953 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
954def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst),
955 "rcr{q}\t{1, $dst|$dst, 1}", []>;
956def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, i8imm:$cnt),
Sean Callanana2dc2822009-09-18 19:35:23 +0000957 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
Daniel Dunbarccfa1db2010-02-12 01:22:03 +0000958
959let Uses = [CL] in {
960def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst),
961 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
962def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst),
963 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
964}
Sean Callanana2dc2822009-09-18 19:35:23 +0000965}
966
Evan Cheng25ab6902006-09-08 06:48:29 +0000967let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000968let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000970 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000971 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000972def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst),
973 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000974 "rol{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000975 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000976def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000977 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000978 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
979} // isTwoAddress
980
Evan Cheng071a2792007-09-11 19:55:27 +0000981let Uses = [CL] in
Sean Callanan108934c2009-12-18 00:01:26 +0000982def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst),
983 "rol{q}\t{%cl, $dst|$dst, %CL}",
984 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000985def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000986 "rol{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000987 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000988def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000989 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000990 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
991
992let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000993let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000994def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000995 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000996 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000997def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst),
998 (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000999 "ror{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001000 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001001def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001002 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001003 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
1004} // isTwoAddress
1005
Evan Cheng071a2792007-09-11 19:55:27 +00001006let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +00001007def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001008 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +00001009 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001010def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001011 "ror{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001012 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001014 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001015 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
1016
1017// Double shift instructions (generalizations of rotate)
1018let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +00001019let Uses = [CL] in {
Sean Callanan108934c2009-12-18 00:01:26 +00001020def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst),
1021 (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001022 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Sean Callanan108934c2009-12-18 00:01:26 +00001023 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>,
1024 TB;
1025def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst),
1026 (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001027 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Sean Callanan108934c2009-12-18 00:01:26 +00001028 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>,
1029 TB;
Evan Cheng071a2792007-09-11 19:55:27 +00001030}
Evan Cheng25ab6902006-09-08 06:48:29 +00001031
1032let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
1033def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Sean Callanan108934c2009-12-18 00:01:26 +00001034 (outs GR64:$dst),
1035 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001036 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1037 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
1038 (i8 imm:$src3)))]>,
1039 TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001040def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Sean Callanan108934c2009-12-18 00:01:26 +00001041 (outs GR64:$dst),
1042 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001043 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1044 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
1045 (i8 imm:$src3)))]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001046 TB;
1047} // isCommutable
1048} // isTwoAddress
1049
Evan Cheng071a2792007-09-11 19:55:27 +00001050let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001052 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
1053 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
1054 addr:$dst)]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +00001055def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001056 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
1057 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
1058 addr:$dst)]>, TB;
Evan Cheng071a2792007-09-11 19:55:27 +00001059}
Evan Cheng25ab6902006-09-08 06:48:29 +00001060def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001061 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001062 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1063 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
1064 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001065 TB;
1066def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001067 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +00001068 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1069 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
1070 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +00001071 TB;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001072} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +00001073
1074//===----------------------------------------------------------------------===//
1075// Logical Instructions...
1076//
1077
Evan Chenga095c972009-01-21 19:45:31 +00001078let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohmanb1576f52007-07-31 20:11:57 +00001079def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001080 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +00001081def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001082 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
1083
Evan Cheng24f2ea32007-09-14 21:48:26 +00001084let Defs = [EFLAGS] in {
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +00001085def AND64i32 : RIi32<0x25, RawFrm, (outs), (ins i32imm:$src),
1086 "and{q}\t{$src, %rax|%rax, $src}", []>;
Sean Callanana09caa52009-09-02 00:55:49 +00001087
Evan Cheng25ab6902006-09-08 06:48:29 +00001088let isTwoAddress = 1 in {
1089let isCommutable = 1 in
1090def AND64rr : RI<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001091 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001092 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001093 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
1094 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001095def AND64rr_REV : RI<0x23, MRMSrcReg, (outs GR64:$dst),
1096 (ins GR64:$src1, GR64:$src2),
1097 "and{q}\t{$src2, $dst|$dst, $src2}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001098def AND64rm : RI<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001099 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001100 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001101 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
1102 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001103def AND64ri8 : RIi8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001104 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001105 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001106 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
1107 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001108def AND64ri32 : RIi32<0x81, MRM4r,
1109 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1110 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001111 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
1112 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001113} // isTwoAddress
1114
1115def AND64mr : RI<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001116 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001117 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001118 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
1119 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001120def AND64mi8 : RIi8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +00001121 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001122 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001123 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
1124 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001125def AND64mi32 : RIi32<0x81, MRM4m,
1126 (outs), (ins i64mem:$dst, i64i32imm:$src),
1127 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001128 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1129 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001130
1131let isTwoAddress = 1 in {
1132let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +00001133def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst),
1134 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001135 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001136 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
Dan Gohman09a2609e2009-03-03 19:53:46 +00001137 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001138def OR64rr_REV : RI<0x0B, MRMSrcReg, (outs GR64:$dst),
1139 (ins GR64:$src1, GR64:$src2),
1140 "or{q}\t{$src2, $dst|$dst, $src2}", []>;
1141def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst),
1142 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001143 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001144 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
1145 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001146def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst),
1147 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001148 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001149 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
Evan Cheng4b0345b2010-01-11 17:03:47 +00001150 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001151def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst),
1152 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001153 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng3bda2012010-01-12 18:31:19 +00001154 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
Evan Cheng4b0345b2010-01-11 17:03:47 +00001155 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001156} // isTwoAddress
1157
Evan Cheng64d80e32007-07-19 01:14:50 +00001158def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001159 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001160 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
1161 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001163 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001164 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
1165 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001166def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1167 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001168 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1169 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001170
Sean Callanand00025a2009-09-11 19:01:56 +00001171def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src),
1172 "or{q}\t{$src, %rax|%rax, $src}", []>;
1173
Evan Cheng25ab6902006-09-08 06:48:29 +00001174let isTwoAddress = 1 in {
Evan Chengb18ae3c2008-08-30 08:54:22 +00001175let isCommutable = 1 in
Sean Callanan108934c2009-12-18 00:01:26 +00001176def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst),
1177 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001178 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001179 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
1180 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001181def XOR64rr_REV : RI<0x33, MRMSrcReg, (outs GR64:$dst),
1182 (ins GR64:$src1, GR64:$src2),
1183 "xor{q}\t{$src2, $dst|$dst, $src2}", []>;
1184def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst),
1185 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001186 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001187 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
1188 (implicit EFLAGS)]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001189def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst),
1190 (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001191 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001192 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
1193 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001194def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001195 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001196 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001197 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
1198 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001199} // isTwoAddress
1200
Evan Cheng64d80e32007-07-19 01:14:50 +00001201def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001202 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001203 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1204 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001205def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001206 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001207 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1208 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001209def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1210 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +00001211 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1212 (implicit EFLAGS)]>;
Sean Callanan7893ec62009-09-10 19:52:26 +00001213
1214def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src),
1215 "xor{q}\t{$src, %rax|%rax, $src}", []>;
1216
Evan Cheng24f2ea32007-09-14 21:48:26 +00001217} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +00001218
1219//===----------------------------------------------------------------------===//
1220// Comparison Instructions...
1221//
1222
1223// Integer comparison
Evan Cheng24f2ea32007-09-14 21:48:26 +00001224let Defs = [EFLAGS] in {
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +00001225def TEST64i32 : RIi32<0xa9, RawFrm, (outs), (ins i32imm:$src),
1226 "test{q}\t{$src, %rax|%rax, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001227let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001228def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001229 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001230 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
1231 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001232def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001233 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001234 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
1235 (implicit EFLAGS)]>;
1236def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1237 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001238 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001239 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1240 (implicit EFLAGS)]>;
1241def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1242 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001243 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001244 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1245 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001246
Sean Callanana09caa52009-09-02 00:55:49 +00001247
Daniel Dunbarbf2d4c02010-03-13 22:57:53 +00001248def CMP64i32 : RIi32<0x3D, RawFrm, (outs), (ins i32imm:$src),
1249 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001250def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001251 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001252 [(X86cmp GR64:$src1, GR64:$src2),
1253 (implicit EFLAGS)]>;
Sean Callanand2125a02009-09-16 21:11:23 +00001254def CMP64mrmrr : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1255 "cmp{q}\t{$src2, $src1|$src1, $src2}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001256def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001257 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001258 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1259 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001260def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001261 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001262 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1263 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001264def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1265 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1266 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1267 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001268def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001269 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001270 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001271 (implicit EFLAGS)]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001272def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001273 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001274 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001275 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001276def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1277 (ins i64mem:$src1, i64i32imm:$src2),
1278 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1279 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1280 (implicit EFLAGS)]>;
Evan Cheng0488db92007-09-25 01:57:46 +00001281} // Defs = [EFLAGS]
1282
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001283// Bit tests.
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001284// TODO: BTC, BTR, and BTS
1285let Defs = [EFLAGS] in {
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001286def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001287 "bt{q}\t{$src2, $src1|$src1, $src2}",
1288 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001289 (implicit EFLAGS)]>, TB;
Dan Gohmanf31408d2009-01-13 23:23:30 +00001290
1291// Unlike with the register+register form, the memory+register form of the
1292// bt instruction does not ignore the high bits of the index. From ISel's
1293// perspective, this is pretty bizarre. Disable these instructions for now.
Sean Callanan108934c2009-12-18 00:01:26 +00001294def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1295 "bt{q}\t{$src2, $src1|$src1, $src2}",
Dan Gohmanf31408d2009-01-13 23:23:30 +00001296// [(X86bt (loadi64 addr:$src1), GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001297// (implicit EFLAGS)]
1298 []
1299 >, TB;
Dan Gohman4afe15b2009-01-13 20:33:23 +00001300
1301def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1302 "bt{q}\t{$src2, $src1|$src1, $src2}",
1303 [(X86bt GR64:$src1, i64immSExt8:$src2),
1304 (implicit EFLAGS)]>, TB;
1305// Note that these instructions don't need FastBTMem because that
1306// only applies when the other operand is in a register. When it's
1307// an immediate, bt is still fast.
1308def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1309 "bt{q}\t{$src2, $src1|$src1, $src2}",
1310 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1311 (implicit EFLAGS)]>, TB;
Sean Callanan108934c2009-12-18 00:01:26 +00001312
1313def BTC64rr : RI<0xBB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1314 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1315def BTC64mr : RI<0xBB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1316 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1317def BTC64ri8 : RIi8<0xBA, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1318 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1319def BTC64mi8 : RIi8<0xBA, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1320 "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1321
1322def BTR64rr : RI<0xB3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1323 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1324def BTR64mr : RI<0xB3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1325 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1326def BTR64ri8 : RIi8<0xBA, MRM6r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1327 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1328def BTR64mi8 : RIi8<0xBA, MRM6m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1329 "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1330
1331def BTS64rr : RI<0xAB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1332 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1333def BTS64mr : RI<0xAB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1334 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1335def BTS64ri8 : RIi8<0xBA, MRM5r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1336 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
1337def BTS64mi8 : RIi8<0xBA, MRM5m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1338 "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB;
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001339} // Defs = [EFLAGS]
1340
Evan Cheng25ab6902006-09-08 06:48:29 +00001341// Conditional moves
Evan Cheng0488db92007-09-25 01:57:46 +00001342let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001343let isCommutable = 1 in {
Evan Cheng25ab6902006-09-08 06:48:29 +00001344def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001345 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001346 "cmovb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001347 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001348 X86_COND_B, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001349def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001350 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001351 "cmovae{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001352 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001353 X86_COND_AE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001354def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001355 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001356 "cmove{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001357 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001358 X86_COND_E, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001359def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001360 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001361 "cmovne{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001362 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001363 X86_COND_NE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001364def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001365 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001366 "cmovbe{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001367 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001368 X86_COND_BE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001369def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001370 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001371 "cmova{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001372 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001373 X86_COND_A, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001374def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001375 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001376 "cmovl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001377 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001378 X86_COND_L, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001379def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001380 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001381 "cmovge{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001382 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001383 X86_COND_GE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001384def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001385 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001386 "cmovle{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001387 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001388 X86_COND_LE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001389def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001390 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001391 "cmovg{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001392 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001393 X86_COND_G, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001394def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001395 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001396 "cmovs{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001397 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001398 X86_COND_S, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001399def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001400 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001401 "cmovns{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001402 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001403 X86_COND_NS, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001404def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001405 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001406 "cmovp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001407 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001408 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001409def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001410 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001411 "cmovnp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001412 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001413 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001414def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1415 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001416 "cmovo{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001417 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1418 X86_COND_O, EFLAGS))]>, TB;
1419def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1420 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001421 "cmovno{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001422 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1423 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001424} // isCommutable = 1
1425
1426def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1427 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001428 "cmovb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001429 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1430 X86_COND_B, EFLAGS))]>, TB;
1431def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1432 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001433 "cmovae{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001434 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1435 X86_COND_AE, EFLAGS))]>, TB;
1436def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1437 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001438 "cmove{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001439 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1440 X86_COND_E, EFLAGS))]>, TB;
1441def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1442 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001443 "cmovne{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001444 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1445 X86_COND_NE, EFLAGS))]>, TB;
1446def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1447 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001448 "cmovbe{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001449 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1450 X86_COND_BE, EFLAGS))]>, TB;
1451def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1452 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001453 "cmova{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001454 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1455 X86_COND_A, EFLAGS))]>, TB;
1456def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1457 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001458 "cmovl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001459 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1460 X86_COND_L, EFLAGS))]>, TB;
1461def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1462 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001463 "cmovge{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001464 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1465 X86_COND_GE, EFLAGS))]>, TB;
1466def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1467 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001468 "cmovle{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001469 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1470 X86_COND_LE, EFLAGS))]>, TB;
1471def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1472 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001473 "cmovg{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001474 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1475 X86_COND_G, EFLAGS))]>, TB;
1476def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1477 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001478 "cmovs{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001479 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1480 X86_COND_S, EFLAGS))]>, TB;
1481def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1482 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001483 "cmovns{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001484 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1485 X86_COND_NS, EFLAGS))]>, TB;
1486def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1487 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001488 "cmovp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng7ad42d92007-10-05 23:13:21 +00001489 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1490 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001491def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +00001492 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001493 "cmovnp{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001494 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001495 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001496def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1497 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001498 "cmovo{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001499 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1500 X86_COND_O, EFLAGS))]>, TB;
1501def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1502 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Sean Callanan108934c2009-12-18 00:01:26 +00001503 "cmovno{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman305fceb2009-01-07 00:35:10 +00001504 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1505 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001506} // isTwoAddress
1507
Evan Chengad9c0a32009-12-15 00:53:42 +00001508// Use sbb to materialize carry flag into a GPR.
Chris Lattnerc74e3332010-02-05 21:13:48 +00001509// FIXME: This are pseudo ops that should be replaced with Pat<> patterns.
1510// However, Pat<> can't replicate the destination reg into the inputs of the
1511// result.
1512// FIXME: Change this to have encoding Pseudo when X86MCCodeEmitter replaces
1513// X86CodeEmitter.
Evan Chengad9c0a32009-12-15 00:53:42 +00001514let Defs = [EFLAGS], Uses = [EFLAGS], isCodeGenOnly = 1 in
Chris Lattnerc74e3332010-02-05 21:13:48 +00001515def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
Evan Cheng2e489c42009-12-16 00:53:11 +00001516 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Evan Chengad9c0a32009-12-15 00:53:42 +00001517
Evan Cheng2e489c42009-12-16 00:53:11 +00001518def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
Evan Chengad9c0a32009-12-15 00:53:42 +00001519 (SETB_C64r)>;
1520
Evan Cheng25ab6902006-09-08 06:48:29 +00001521//===----------------------------------------------------------------------===//
1522// Conversion Instructions...
1523//
1524
1525// f64 -> signed i64
Sean Callanan108934c2009-12-18 00:01:26 +00001526def CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
1527 "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>;
1528def CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
1529 "cvtsd2si{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001530def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001531 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001532 [(set GR64:$dst,
1533 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001534def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst),
1535 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001536 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001537 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1538 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001539def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001540 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001541 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001542def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001543 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001544 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001545def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001546 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001547 [(set GR64:$dst,
1548 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001549def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst),
1550 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001551 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001552 [(set GR64:$dst,
1553 (int_x86_sse2_cvttsd2si64
1554 (load addr:$src)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001555
1556// Signed i64 -> f64
Evan Cheng64d80e32007-07-19 01:14:50 +00001557def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001558 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001559 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001560def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001561 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001562 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001563
Evan Cheng25ab6902006-09-08 06:48:29 +00001564let isTwoAddress = 1 in {
1565def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001566 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001567 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001568 [(set VR128:$dst,
1569 (int_x86_sse2_cvtsi642sd VR128:$src1,
1570 GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001571def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001573 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001574 [(set VR128:$dst,
1575 (int_x86_sse2_cvtsi642sd VR128:$src1,
1576 (loadi64 addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001577} // isTwoAddress
1578
1579// Signed i64 -> f32
Evan Cheng64d80e32007-07-19 01:14:50 +00001580def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001581 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001582 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001583def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001584 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001585 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001586
1587let isTwoAddress = 1 in {
1588 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1589 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1590 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1591 [(set VR128:$dst,
1592 (int_x86_sse_cvtsi642ss VR128:$src1,
1593 GR64:$src2))]>;
1594 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +00001595 (outs VR128:$dst),
1596 (ins VR128:$src1, i64mem:$src2),
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001597 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1598 [(set VR128:$dst,
1599 (int_x86_sse_cvtsi642ss VR128:$src1,
1600 (loadi64 addr:$src2)))]>;
1601}
Evan Cheng25ab6902006-09-08 06:48:29 +00001602
1603// f32 -> signed i64
Sean Callanan108934c2009-12-18 00:01:26 +00001604def CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
1605 "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>;
1606def CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
1607 "cvtss2si{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001608def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001609 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001610 [(set GR64:$dst,
1611 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001612def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001613 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001614 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1615 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001616def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001617 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001618 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001619def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001620 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001621 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001622def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001623 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001624 [(set GR64:$dst,
1625 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001626def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst),
1627 (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001628 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001629 [(set GR64:$dst,
1630 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001631
1632// Descriptor-table support instructions
1633
1634// LLDT is not interpreted specially in 64-bit mode because there is no sign
1635// extension.
1636def SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins),
1637 "sldt{q}\t$dst", []>, TB;
1638def SLDT64m : RI<0x00, MRM0m, (outs i16mem:$dst), (ins),
1639 "sldt{q}\t$dst", []>, TB;
Bill Wendling6a20cf02007-07-23 03:07:27 +00001640
Evan Cheng25ab6902006-09-08 06:48:29 +00001641//===----------------------------------------------------------------------===//
1642// Alias Instructions
1643//===----------------------------------------------------------------------===//
1644
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001645// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
1646// smaller encoding, but doing so at isel time interferes with rematerialization
1647// in the current register allocator. For now, this is rewritten when the
1648// instruction is lowered to an MCInst.
Chris Lattner9ac75422009-07-14 20:19:57 +00001649// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Evan Cheng25ab6902006-09-08 06:48:29 +00001650// when we have a better way to specify isel priority.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001651let Defs = [EFLAGS],
1652 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001653def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001654 [(set GR64:$dst, 0)]>;
Chris Lattner9ac75422009-07-14 20:19:57 +00001655
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001656// Materialize i64 constant where top 32-bits are zero. This could theoretically
1657// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
1658// that would make it more difficult to rematerialize.
Evan Chengb3379fb2009-02-05 08:42:55 +00001659let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001660def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Chris Lattner172862a2009-10-19 19:51:42 +00001661 "", [(set GR64:$dst, i64immZExt32:$src)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001662
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00001663//===----------------------------------------------------------------------===//
1664// Thread Local Storage Instructions
1665//===----------------------------------------------------------------------===//
1666
Rafael Espindola15f1b662009-04-24 12:59:40 +00001667// All calls clobber the non-callee saved registers. RSP is marked as
1668// a use to prevent stack-pointer assignments that appear immediately
1669// before calls from potentially appearing dead.
1670let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1671 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1672 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1673 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1674 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1675 Uses = [RSP] in
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001676def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001677 ".byte\t0x66; "
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001678 "leaq\t$sym(%rip), %rdi; "
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001679 ".word\t0x6666; "
1680 "rex64; "
1681 "call\t__tls_get_addr@PLT",
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001682 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00001683 Requires<[In64BitMode]>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001684
Daniel Dunbar0c420fc2009-08-11 22:24:40 +00001685let AddedComplexity = 5, isCodeGenOnly = 1 in
Nate Begeman51a04372009-01-26 01:24:32 +00001686def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1687 "movq\t%gs:$src, $dst",
1688 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1689
Daniel Dunbar0c420fc2009-08-11 22:24:40 +00001690let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattner1777d0c2009-05-05 18:52:19 +00001691def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1692 "movq\t%fs:$src, $dst",
1693 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1694
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001695//===----------------------------------------------------------------------===//
1696// Atomic Instructions
1697//===----------------------------------------------------------------------===//
1698
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001699let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Cheng7e032802008-04-18 20:55:36 +00001700def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001701 "lock\n\t"
1702 "cmpxchgq\t$swap,$ptr",
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001703 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1704}
1705
Dan Gohman165660e2008-08-06 15:52:50 +00001706let Constraints = "$val = $dst" in {
1707let Defs = [EFLAGS] in
Sean Callanan108934c2009-12-18 00:01:26 +00001708def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001709 "lock\n\t"
1710 "xadd\t$val, $ptr",
Mon P Wang28873102008-06-25 08:15:39 +00001711 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001712 TB, LOCK;
Evan Cheng37b73872009-07-30 08:33:02 +00001713
Sean Callanan108934c2009-12-18 00:01:26 +00001714def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst),
1715 (ins GR64:$val,i64mem:$ptr),
1716 "xchg{q}\t{$val, $ptr|$ptr, $val}",
Evan Cheng94d7b022008-04-19 02:05:42 +00001717 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001718
1719def XCHG64rr : RI<0x87, MRMSrcReg, (outs GR64:$dst), (ins GR64:$val,GR64:$src),
1720 "xchg{q}\t{$val, $src|$src, $val}", []>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001721}
1722
Sean Callanan108934c2009-12-18 00:01:26 +00001723def XADD64rr : RI<0xC1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
1724 "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB;
1725def XADD64rm : RI<0xC1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1726 "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB;
1727
1728def CMPXCHG64rr : RI<0xB1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
1729 "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB;
1730def CMPXCHG64rm : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1731 "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB;
1732
Evan Chengb093bd02010-01-08 01:29:19 +00001733let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX] in
Sean Callanan108934c2009-12-18 00:01:26 +00001734def CMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$dst),
1735 "cmpxchg16b\t$dst", []>, TB;
1736
1737def XCHG64ar : RI<0x90, AddRegFrm, (outs), (ins GR64:$src),
1738 "xchg{q}\t{$src, %rax|%rax, $src}", []>;
1739
Evan Cheng37b73872009-07-30 08:33:02 +00001740// Optimized codegen when the non-memory output is not used.
Torok Edwin66029222009-10-19 11:00:58 +00001741let Defs = [EFLAGS] in {
Evan Cheng37b73872009-07-30 08:33:02 +00001742// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1743def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1744 "lock\n\t"
1745 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1746def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1747 (ins i64mem:$dst, i64i8imm :$src2),
1748 "lock\n\t"
1749 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1750def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1751 (ins i64mem:$dst, i64i32imm :$src2),
1752 "lock\n\t"
1753 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1754def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1755 "lock\n\t"
1756 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1757def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1758 (ins i64mem:$dst, i64i8imm :$src2),
1759 "lock\n\t"
1760 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1761def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1762 (ins i64mem:$dst, i64i32imm:$src2),
1763 "lock\n\t"
1764 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1765def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1766 "lock\n\t"
1767 "inc{q}\t$dst", []>, LOCK;
1768def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1769 "lock\n\t"
1770 "dec{q}\t$dst", []>, LOCK;
Torok Edwin66029222009-10-19 11:00:58 +00001771}
Dale Johannesena99e3842008-08-20 00:48:50 +00001772// Atomic exchange, and, or, xor
1773let Constraints = "$val = $dst", Defs = [EFLAGS],
Dan Gohman533297b2009-10-29 18:10:34 +00001774 usesCustomInserter = 1 in {
Dale Johannesena99e3842008-08-20 00:48:50 +00001775def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001776 "#ATOMAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001777 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001778def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001779 "#ATOMOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001780 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001781def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001782 "#ATOMXOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001783 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001784def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001785 "#ATOMNAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001786 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001787def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001788 "#ATOMMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001789 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001790def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001791 "#ATOMMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001792 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001793def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001794 "#ATOMUMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001795 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001796def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001797 "#ATOMUMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001798 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001799}
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001800
Sean Callanan358f1ef2009-09-16 21:55:34 +00001801// Segmentation support instructions
1802
1803// i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo.
1804def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
1805 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
1806def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
1807 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan9a86f102009-09-16 22:59:28 +00001808
Sean Callanan108934c2009-12-18 00:01:26 +00001809def LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1810 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
1811def LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
1812 "lsl{q}\t{$src, $dst|$dst, $src}", []>, TB;
1813
Chris Lattnera599de22010-02-13 00:41:14 +00001814def SWAPGS : I<0x01, MRM_F8, (outs), (ins), "swapgs", []>, TB;
Sean Callanan108934c2009-12-18 00:01:26 +00001815
1816def PUSHFS64 : I<0xa0, RawFrm, (outs), (ins),
1817 "push{q}\t%fs", []>, TB;
1818def PUSHGS64 : I<0xa8, RawFrm, (outs), (ins),
1819 "push{q}\t%gs", []>, TB;
1820
1821def POPFS64 : I<0xa1, RawFrm, (outs), (ins),
1822 "pop{q}\t%fs", []>, TB;
1823def POPGS64 : I<0xa9, RawFrm, (outs), (ins),
1824 "pop{q}\t%gs", []>, TB;
1825
1826def LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1827 "lss{q}\t{$src, $dst|$dst, $src}", []>, TB;
1828def LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1829 "lfs{q}\t{$src, $dst|$dst, $src}", []>, TB;
1830def LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
1831 "lgs{q}\t{$src, $dst|$dst, $src}", []>, TB;
1832
1833// Specialized register support
1834
1835// no m form encodable; use SMSW16m
1836def SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins),
1837 "smsw{q}\t$dst", []>, TB;
1838
Sean Callanan9a86f102009-09-16 22:59:28 +00001839// String manipulation instructions
1840
1841def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>;
Sean Callanan358f1ef2009-09-16 21:55:34 +00001842
Evan Cheng25ab6902006-09-08 06:48:29 +00001843//===----------------------------------------------------------------------===//
1844// Non-Instruction Patterns
1845//===----------------------------------------------------------------------===//
1846
Chris Lattner25142782009-07-11 22:50:33 +00001847// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1848// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1849// 'movabs' predicate should handle this sort of thing.
Evan Cheng0085a282006-11-30 21:55:46 +00001850def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001851 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001852def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001853 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001854def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001855 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001856def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001857 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001858def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1859 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001860
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001861// In static codegen with small code model, we can get the address of a label
1862// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1863// the MOV64ri64i32 should accept these.
1864def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1865 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1866def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1867 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1868def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1869 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1870def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1871 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001872def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1873 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001874
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001875// In kernel code model, we can get the address of a label
1876// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
1877// the MOV64ri32 should accept these.
1878def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1879 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
1880def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1881 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
1882def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1883 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
1884def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1885 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001886def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
1887 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001888
Chris Lattner18c59872009-06-27 04:16:01 +00001889// If we have small model and -static mode, it is safe to store global addresses
1890// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner25142782009-07-11 22:50:33 +00001891// for MOV64mi32 should handle this sort of thing.
Evan Cheng28b514392006-12-05 19:50:18 +00001892def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1893 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001894 Requires<[NearData, IsStatic]>;
Evan Cheng28b514392006-12-05 19:50:18 +00001895def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1896 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001897 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001898def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001899 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001900 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001901def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001902 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Anton Korobeynikovd7697d02009-08-06 11:23:24 +00001903 Requires<[NearData, IsStatic]>;
Dan Gohmanf705adb2009-10-30 01:28:02 +00001904def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
1905 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
1906 Requires<[NearData, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001907
Evan Cheng25ab6902006-09-08 06:48:29 +00001908// Calls
1909// Direct PC relative function call for small code model. 32-bit displacement
1910// sign extended to 64-bit.
1911def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001912 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001913def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001914 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1915
1916def : Pat<(X86call (i64 tglobaladdr:$dst)),
1917 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1918def : Pat<(X86call (i64 texternalsym:$dst)),
1919 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001920
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001921// tailcall stuff
Evan Chengf48ef032010-03-14 03:48:46 +00001922def : Pat<(X86tcret GR64_TC:$dst, imm:$off),
1923 (TCRETURNri64 GR64_TC:$dst, imm:$off)>,
1924 Requires<[In64BitMode]>;
1925
1926def : Pat<(X86tcret (load addr:$dst), imm:$off),
1927 (TCRETURNmi64 addr:$dst, imm:$off)>,
1928 Requires<[In64BitMode]>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001929
1930def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
Evan Chengf48ef032010-03-14 03:48:46 +00001931 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
1932 Requires<[In64BitMode]>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001933
1934def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
Evan Chengf48ef032010-03-14 03:48:46 +00001935 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
1936 Requires<[In64BitMode]>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001937
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001938// Comparisons.
1939
1940// TEST R,R is smaller than CMP R,0
Evan Chenge5f62042007-09-29 00:00:36 +00001941def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001942 (TEST64rr GR64:$src1, GR64:$src1)>;
1943
Dan Gohmanfbb74862009-01-07 01:00:24 +00001944// Conditional moves with folded loads with operands swapped and conditions
1945// inverted.
1946def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1947 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1948def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1949 (CMOVB64rm GR64:$src2, addr:$src1)>;
1950def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1951 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1952def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1953 (CMOVE64rm GR64:$src2, addr:$src1)>;
1954def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1955 (CMOVA64rm GR64:$src2, addr:$src1)>;
1956def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1957 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1958def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1959 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1960def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1961 (CMOVL64rm GR64:$src2, addr:$src1)>;
1962def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1963 (CMOVG64rm GR64:$src2, addr:$src1)>;
1964def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1965 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1966def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1967 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1968def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1969 (CMOVP64rm GR64:$src2, addr:$src1)>;
1970def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1971 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1972def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1973 (CMOVS64rm GR64:$src2, addr:$src1)>;
1974def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1975 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1976def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1977 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lamb6634e262008-03-13 05:47:01 +00001978
Duncan Sandsf9c98e62008-01-23 20:39:46 +00001979// zextload bool -> zextload byte
Evan Cheng25ab6902006-09-08 06:48:29 +00001980def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1981
1982// extload
Sean Callanan108934c2009-12-18 00:01:26 +00001983// When extloading from 16-bit and smaller memory locations into 64-bit
1984// registers, use zero-extending loads so that the entire 64-bit register is
1985// defined, avoiding partial-register updates.
Dan Gohman7deb1712008-08-27 17:33:15 +00001986def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1987def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1988def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1989// For other extloads, use subregs, since the high contents of the register are
1990// defined after an extload.
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001991def : Pat<(extloadi64i32 addr:$src),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00001992 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001993 x86_subreg_32bit)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001994
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00001995// anyext. Define these to do an explicit zero-extend to
1996// avoid partial-register updates.
1997def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1998def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1999def : Pat<(i64 (anyext GR32:$src)),
2000 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Evan Cheng25ab6902006-09-08 06:48:29 +00002001
2002//===----------------------------------------------------------------------===//
2003// Some peepholes
2004//===----------------------------------------------------------------------===//
2005
Dan Gohman63f97202008-10-17 01:33:43 +00002006// Odd encoding trick: -128 fits into an 8-bit immediate field while
2007// +128 doesn't, so in this special case use a sub instead of an add.
2008def : Pat<(add GR64:$src1, 128),
2009 (SUB64ri8 GR64:$src1, -128)>;
2010def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
2011 (SUB64mi8 addr:$dst, -128)>;
2012
2013// The same trick applies for 32-bit immediate fields in 64-bit
2014// instructions.
2015def : Pat<(add GR64:$src1, 0x0000000080000000),
2016 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
2017def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
2018 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
2019
Dan Gohmane5dacc52010-01-11 17:58:34 +00002020// Use a 32-bit and with implicit zero-extension instead of a 64-bit and if it
2021// has an immediate with at least 32 bits of leading zeros, to avoid needing to
2022// materialize that immediate in a register first.
2023def : Pat<(and GR64:$src, i64immZExt32:$imm),
2024 (SUBREG_TO_REG
2025 (i64 0),
2026 (AND32ri
2027 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit),
Chris Lattnerbe5ad7d2010-02-23 06:09:57 +00002028 (i32 (GetLo32XForm imm:$imm))),
Dan Gohmane5dacc52010-01-11 17:58:34 +00002029 x86_subreg_32bit)>;
2030
Dan Gohmane3d92062008-08-07 02:54:50 +00002031// r & (2^32-1) ==> movz
Dan Gohman63f97202008-10-17 01:33:43 +00002032def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002033 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00002034// r & (2^16-1) ==> movz
2035def : Pat<(and GR64:$src, 0xffff),
2036 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
2037// r & (2^8-1) ==> movz
2038def : Pat<(and GR64:$src, 0xff),
2039 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00002040// r & (2^8-1) ==> movz
2041def : Pat<(and GR32:$src1, 0xff),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002042 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman11ba3b12008-07-30 18:09:17 +00002043 Requires<[In64BitMode]>;
2044// r & (2^8-1) ==> movz
2045def : Pat<(and GR16:$src1, 0xff),
2046 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
2047 Requires<[In64BitMode]>;
Christopher Lamb6634e262008-03-13 05:47:01 +00002048
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002049// sext_inreg patterns
2050def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002051 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002052def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002053 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002054def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002055 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002056def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002057 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002058 Requires<[In64BitMode]>;
2059def : Pat<(sext_inreg GR16:$src, i8),
2060 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
2061 Requires<[In64BitMode]>;
2062
2063// trunc patterns
2064def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002065 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002066def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002067 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002068def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002069 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002070def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002071 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002072 Requires<[In64BitMode]>;
2073def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002074 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
2075 Requires<[In64BitMode]>;
2076
2077// h-register tricks.
Dan Gohman2d98f062009-05-31 17:52:18 +00002078// For now, be conservative on x86-64 and use an h-register extract only if the
2079// value is immediately zero-extended or stored, which are somewhat common
2080// cases. This uses a bunch of code to prevent a register requiring a REX prefix
2081// from being allocated in the same instruction as the h register, as there's
2082// currently no way to describe this requirement to the register allocator.
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002083
2084// h-register extract and zero-extend.
2085def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
2086 (SUBREG_TO_REG
2087 (i64 0),
2088 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002089 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002090 x86_subreg_8bit_hi)),
2091 x86_subreg_32bit)>;
2092def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
2093 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002094 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002095 x86_subreg_8bit_hi))>,
2096 Requires<[In64BitMode]>;
Dan Gohman7e0d64a2010-01-11 17:21:05 +00002097def : Pat<(srl GR16:$src, (i8 8)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002098 (EXTRACT_SUBREG
2099 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002100 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002101 x86_subreg_8bit_hi)),
2102 x86_subreg_16bit)>,
2103 Requires<[In64BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00002104def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
2105 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002106 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Evan Chengcb219f02009-05-29 01:44:43 +00002107 x86_subreg_8bit_hi))>,
2108 Requires<[In64BitMode]>;
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002109def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
2110 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002111 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002112 x86_subreg_8bit_hi))>,
2113 Requires<[In64BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00002114def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
2115 (SUBREG_TO_REG
2116 (i64 0),
2117 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002118 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Evan Chengcb219f02009-05-29 01:44:43 +00002119 x86_subreg_8bit_hi)),
2120 x86_subreg_32bit)>;
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002121def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
2122 (SUBREG_TO_REG
2123 (i64 0),
2124 (MOVZX32_NOREXrr8
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002125 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohmanaf70e5c2009-08-26 14:59:13 +00002126 x86_subreg_8bit_hi)),
2127 x86_subreg_32bit)>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002128
2129// h-register extract and store.
2130def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
2131 (MOV8mr_NOREX
2132 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002133 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002134 x86_subreg_8bit_hi))>;
2135def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
2136 (MOV8mr_NOREX
2137 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002138 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002139 x86_subreg_8bit_hi))>,
2140 Requires<[In64BitMode]>;
2141def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
2142 (MOV8mr_NOREX
2143 addr:$dst,
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002144 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002145 x86_subreg_8bit_hi))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00002146 Requires<[In64BitMode]>;
2147
Evan Cheng25ab6902006-09-08 06:48:29 +00002148// (shl x, 1) ==> (add x, x)
2149def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
2150
Evan Chengeb9f8922008-08-30 02:03:58 +00002151// (shl x (and y, 63)) ==> (shl x, y)
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002152def : Pat<(shl GR64:$src1, (and CL, 63)),
Evan Chengeb9f8922008-08-30 02:03:58 +00002153 (SHL64rCL GR64:$src1)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002154def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
Evan Chengeb9f8922008-08-30 02:03:58 +00002155 (SHL64mCL addr:$dst)>;
2156
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002157def : Pat<(srl GR64:$src1, (and CL, 63)),
Evan Chengeb9f8922008-08-30 02:03:58 +00002158 (SHR64rCL GR64:$src1)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002159def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
Evan Chengeb9f8922008-08-30 02:03:58 +00002160 (SHR64mCL addr:$dst)>;
2161
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002162def : Pat<(sra GR64:$src1, (and CL, 63)),
Evan Chengeb9f8922008-08-30 02:03:58 +00002163 (SAR64rCL GR64:$src1)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002164def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
Evan Chengeb9f8922008-08-30 02:03:58 +00002165 (SAR64mCL addr:$dst)>;
2166
Evan Cheng760d1942010-01-04 21:22:48 +00002167// Double shift patterns
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002168def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm)),
Dan Gohman74feef22008-10-17 01:23:35 +00002169 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
2170
2171def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002172 GR64:$src2, (i8 imm)), addr:$dst),
Dan Gohman74feef22008-10-17 01:23:35 +00002173 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
2174
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002175def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm)),
Dan Gohman74feef22008-10-17 01:23:35 +00002176 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
2177
2178def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002179 GR64:$src2, (i8 imm)), addr:$dst),
Dan Gohman74feef22008-10-17 01:23:35 +00002180 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
2181
Evan Cheng199c4242010-01-11 22:03:29 +00002182// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
Evan Cheng3bda2012010-01-12 18:31:19 +00002183let AddedComplexity = 5 in { // Try this before the selecting to OR
Evan Cheng4b0345b2010-01-11 17:03:47 +00002184def : Pat<(parallel (or_is_add GR64:$src1, i64immSExt8:$src2),
2185 (implicit EFLAGS)),
2186 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
2187def : Pat<(parallel (or_is_add GR64:$src1, i64immSExt32:$src2),
2188 (implicit EFLAGS)),
2189 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Evan Cheng199c4242010-01-11 22:03:29 +00002190def : Pat<(parallel (or_is_add GR64:$src1, GR64:$src2),
2191 (implicit EFLAGS)),
2192 (ADD64rr GR64:$src1, GR64:$src2)>;
Evan Cheng3bda2012010-01-12 18:31:19 +00002193} // AddedComplexity
Evan Cheng4b0345b2010-01-11 17:03:47 +00002194
Chris Lattnera0668102007-05-17 06:35:11 +00002195// X86 specific add which produces a flag.
2196def : Pat<(addc GR64:$src1, GR64:$src2),
2197 (ADD64rr GR64:$src1, GR64:$src2)>;
2198def : Pat<(addc GR64:$src1, (load addr:$src2)),
2199 (ADD64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002200def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
2201 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00002202def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
2203 (ADD64ri32 GR64:$src1, imm:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002204
2205def : Pat<(subc GR64:$src1, GR64:$src2),
2206 (SUB64rr GR64:$src1, GR64:$src2)>;
2207def : Pat<(subc GR64:$src1, (load addr:$src2)),
2208 (SUB64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002209def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
2210 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00002211def : Pat<(subc GR64:$src1, imm:$src2),
2212 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002213
Bill Wendlingd350e022008-12-12 21:15:41 +00002214//===----------------------------------------------------------------------===//
Dan Gohman076aee32009-03-04 19:44:21 +00002215// EFLAGS-defining Patterns
Bill Wendlingd350e022008-12-12 21:15:41 +00002216//===----------------------------------------------------------------------===//
2217
Dan Gohman076aee32009-03-04 19:44:21 +00002218// Register-Register Addition with EFLAGS result
2219def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002220 (implicit EFLAGS)),
2221 (ADD64rr GR64:$src1, GR64:$src2)>;
2222
Dan Gohman076aee32009-03-04 19:44:21 +00002223// Register-Integer Addition with EFLAGS result
2224def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002225 (implicit EFLAGS)),
2226 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002227def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002228 (implicit EFLAGS)),
2229 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002230
Dan Gohman076aee32009-03-04 19:44:21 +00002231// Register-Memory Addition with EFLAGS result
2232def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002233 (implicit EFLAGS)),
2234 (ADD64rm GR64:$src1, addr:$src2)>;
2235
Dan Gohman076aee32009-03-04 19:44:21 +00002236// Memory-Register Addition with EFLAGS result
2237def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002238 addr:$dst),
2239 (implicit EFLAGS)),
2240 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002241def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002242 addr:$dst),
2243 (implicit EFLAGS)),
2244 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002245def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst),
2246 i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002247 addr:$dst),
2248 (implicit EFLAGS)),
2249 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002250
Dan Gohman076aee32009-03-04 19:44:21 +00002251// Register-Register Subtraction with EFLAGS result
2252def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002253 (implicit EFLAGS)),
2254 (SUB64rr GR64:$src1, GR64:$src2)>;
2255
Dan Gohman076aee32009-03-04 19:44:21 +00002256// Register-Memory Subtraction with EFLAGS result
2257def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002258 (implicit EFLAGS)),
2259 (SUB64rm GR64:$src1, addr:$src2)>;
2260
Dan Gohman076aee32009-03-04 19:44:21 +00002261// Register-Integer Subtraction with EFLAGS result
2262def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002263 (implicit EFLAGS)),
2264 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002265def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002266 (implicit EFLAGS)),
2267 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002268
Dan Gohman076aee32009-03-04 19:44:21 +00002269// Memory-Register Subtraction with EFLAGS result
2270def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002271 addr:$dst),
2272 (implicit EFLAGS)),
2273 (SUB64mr addr:$dst, GR64:$src2)>;
2274
Dan Gohman076aee32009-03-04 19:44:21 +00002275// Memory-Integer Subtraction with EFLAGS result
Sean Callanan108934c2009-12-18 00:01:26 +00002276def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst),
2277 i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002278 addr:$dst),
2279 (implicit EFLAGS)),
2280 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002281def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst),
2282 i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002283 addr:$dst),
2284 (implicit EFLAGS)),
2285 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002286
Dan Gohman076aee32009-03-04 19:44:21 +00002287// Register-Register Signed Integer Multiplication with EFLAGS result
2288def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002289 (implicit EFLAGS)),
2290 (IMUL64rr GR64:$src1, GR64:$src2)>;
2291
Dan Gohman076aee32009-03-04 19:44:21 +00002292// Register-Memory Signed Integer Multiplication with EFLAGS result
2293def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00002294 (implicit EFLAGS)),
2295 (IMUL64rm GR64:$src1, addr:$src2)>;
2296
Dan Gohman076aee32009-03-04 19:44:21 +00002297// Register-Integer Signed Integer Multiplication with EFLAGS result
2298def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002299 (implicit EFLAGS)),
2300 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002301def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002302 (implicit EFLAGS)),
2303 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00002304
Dan Gohman076aee32009-03-04 19:44:21 +00002305// Memory-Integer Signed Integer Multiplication with EFLAGS result
2306def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00002307 (implicit EFLAGS)),
2308 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00002309def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00002310 (implicit EFLAGS)),
2311 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00002312
Dan Gohman076aee32009-03-04 19:44:21 +00002313// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohman1f4af262009-03-05 21:32:23 +00002314def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
2315 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2316def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
2317 (implicit EFLAGS)),
2318 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2319def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
2320 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2321def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
2322 (implicit EFLAGS)),
2323 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2324
2325def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
2326 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2327def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
2328 (implicit EFLAGS)),
2329 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2330def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
2331 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2332def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
2333 (implicit EFLAGS)),
2334 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2335
Dan Gohman076aee32009-03-04 19:44:21 +00002336def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
2337 (INC64r GR64:$src)>;
2338def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
2339 (implicit EFLAGS)),
2340 (INC64m addr:$dst)>;
2341def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
2342 (DEC64r GR64:$src)>;
2343def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
2344 (implicit EFLAGS)),
2345 (DEC64m addr:$dst)>;
2346
Dan Gohmane220c4b2009-09-18 19:59:53 +00002347// Register-Register Logical Or with EFLAGS result
2348def : Pat<(parallel (X86or_flag GR64:$src1, GR64:$src2),
2349 (implicit EFLAGS)),
2350 (OR64rr GR64:$src1, GR64:$src2)>;
2351
2352// Register-Integer Logical Or with EFLAGS result
2353def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt8:$src2),
2354 (implicit EFLAGS)),
2355 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
2356def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt32:$src2),
2357 (implicit EFLAGS)),
2358 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
2359
2360// Register-Memory Logical Or with EFLAGS result
2361def : Pat<(parallel (X86or_flag GR64:$src1, (loadi64 addr:$src2)),
2362 (implicit EFLAGS)),
2363 (OR64rm GR64:$src1, addr:$src2)>;
2364
2365// Memory-Register Logical Or with EFLAGS result
2366def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), GR64:$src2),
2367 addr:$dst),
2368 (implicit EFLAGS)),
2369 (OR64mr addr:$dst, GR64:$src2)>;
2370def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2371 addr:$dst),
2372 (implicit EFLAGS)),
2373 (OR64mi8 addr:$dst, i64immSExt8:$src2)>;
2374def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt32:$src2),
2375 addr:$dst),
2376 (implicit EFLAGS)),
2377 (OR64mi32 addr:$dst, i64immSExt32:$src2)>;
2378
2379// Register-Register Logical XOr with EFLAGS result
2380def : Pat<(parallel (X86xor_flag GR64:$src1, GR64:$src2),
2381 (implicit EFLAGS)),
2382 (XOR64rr GR64:$src1, GR64:$src2)>;
2383
2384// Register-Integer Logical XOr with EFLAGS result
2385def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt8:$src2),
2386 (implicit EFLAGS)),
2387 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
2388def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt32:$src2),
2389 (implicit EFLAGS)),
2390 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
2391
2392// Register-Memory Logical XOr with EFLAGS result
2393def : Pat<(parallel (X86xor_flag GR64:$src1, (loadi64 addr:$src2)),
2394 (implicit EFLAGS)),
2395 (XOR64rm GR64:$src1, addr:$src2)>;
2396
2397// Memory-Register Logical XOr with EFLAGS result
2398def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), GR64:$src2),
2399 addr:$dst),
2400 (implicit EFLAGS)),
2401 (XOR64mr addr:$dst, GR64:$src2)>;
2402def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2403 addr:$dst),
2404 (implicit EFLAGS)),
2405 (XOR64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002406def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst),
2407 i64immSExt32:$src2),
Dan Gohmane220c4b2009-09-18 19:59:53 +00002408 addr:$dst),
2409 (implicit EFLAGS)),
2410 (XOR64mi32 addr:$dst, i64immSExt32:$src2)>;
2411
2412// Register-Register Logical And with EFLAGS result
2413def : Pat<(parallel (X86and_flag GR64:$src1, GR64:$src2),
2414 (implicit EFLAGS)),
2415 (AND64rr GR64:$src1, GR64:$src2)>;
2416
2417// Register-Integer Logical And with EFLAGS result
2418def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt8:$src2),
2419 (implicit EFLAGS)),
2420 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
2421def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt32:$src2),
2422 (implicit EFLAGS)),
2423 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
2424
2425// Register-Memory Logical And with EFLAGS result
2426def : Pat<(parallel (X86and_flag GR64:$src1, (loadi64 addr:$src2)),
2427 (implicit EFLAGS)),
2428 (AND64rm GR64:$src1, addr:$src2)>;
2429
2430// Memory-Register Logical And with EFLAGS result
2431def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), GR64:$src2),
2432 addr:$dst),
2433 (implicit EFLAGS)),
2434 (AND64mr addr:$dst, GR64:$src2)>;
2435def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), i64immSExt8:$src2),
2436 addr:$dst),
2437 (implicit EFLAGS)),
2438 (AND64mi8 addr:$dst, i64immSExt8:$src2)>;
Sean Callanan108934c2009-12-18 00:01:26 +00002439def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst),
2440 i64immSExt32:$src2),
Dan Gohmane220c4b2009-09-18 19:59:53 +00002441 addr:$dst),
2442 (implicit EFLAGS)),
2443 (AND64mi32 addr:$dst, i64immSExt32:$src2)>;
2444
Evan Chengebf01d62006-11-16 23:33:25 +00002445//===----------------------------------------------------------------------===//
2446// X86-64 SSE Instructions
2447//===----------------------------------------------------------------------===//
2448
2449// Move instructions...
2450
Evan Cheng64d80e32007-07-19 01:14:50 +00002451def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002452 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002453 [(set VR128:$dst,
2454 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002455def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002456 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002457 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2458 (iPTR 0)))]>;
Evan Cheng21b76122006-12-14 21:55:39 +00002459
Evan Cheng64d80e32007-07-19 01:14:50 +00002460def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002461 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002462 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002463def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Chenge7321442008-08-25 04:11:42 +00002464 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002465 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2466
Evan Cheng64d80e32007-07-19 01:14:50 +00002467def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002468 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002469 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002470def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Chenge7321442008-08-25 04:11:42 +00002471 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002472 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00002473
2474//===----------------------------------------------------------------------===//
2475// X86-64 SSE4.1 Instructions
2476//===----------------------------------------------------------------------===//
2477
Nate Begemancdd1eec2008-02-12 22:51:28 +00002478/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2479multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman110e3b32008-10-29 23:07:17 +00002480 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002481 (ins VR128:$src1, i32i8imm:$src2),
2482 !strconcat(OpcodeStr,
2483 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2484 [(set GR64:$dst,
2485 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002486 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002487 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2488 !strconcat(OpcodeStr,
2489 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2490 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2491 addr:$dst)]>, OpSize, REX_W;
2492}
2493
2494defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2495
2496let isTwoAddress = 1 in {
2497 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00002498 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002499 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2500 !strconcat(OpcodeStr,
2501 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2502 [(set VR128:$dst,
2503 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2504 OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002505 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002506 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2507 !strconcat(OpcodeStr,
2508 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2509 [(set VR128:$dst,
2510 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2511 imm:$src3)))]>, OpSize, REX_W;
2512 }
2513}
2514
2515defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;
Dan Gohman2f67df72009-09-03 17:18:51 +00002516
2517// -disable-16bit support.
Chris Lattner341b2742010-03-08 18:55:15 +00002518def : Pat<(truncstorei16 (i16 imm:$src), addr:$dst),
Dan Gohman2f67df72009-09-03 17:18:51 +00002519 (MOV16mi addr:$dst, imm:$src)>;
2520def : Pat<(truncstorei16 GR64:$src, addr:$dst),
2521 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
2522def : Pat<(i64 (sextloadi16 addr:$dst)),
2523 (MOVSX64rm16 addr:$dst)>;
2524def : Pat<(i64 (zextloadi16 addr:$dst)),
2525 (MOVZX64rm16 addr:$dst)>;
2526def : Pat<(i64 (extloadi16 addr:$dst)),
2527 (MOVZX64rm16 addr:$dst)>;