blob: 4304518c6937224d4cd7e58de2ae32df3f41591b [file] [log] [blame]
Chris Lattner035dfbe2002-08-09 20:08:06 +00001//===-- SparcInternals.h ----------------------------------------*- C++ -*-===//
Vikram S. Adve7f37fe52001-11-08 04:55:13 +00002//
Chris Lattner035dfbe2002-08-09 20:08:06 +00003// This file defines stuff that is to be private to the Sparc backend, but is
4// shared among different portions of the backend.
5//
6//===----------------------------------------------------------------------===//
Chris Lattnerc6495ee2001-09-14 03:56:45 +00007
8#ifndef SPARC_INTERNALS_H
9#define SPARC_INTERNALS_H
10
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +000011#include "llvm/Target/TargetMachine.h"
Vikram S. Adve339084b2001-09-18 13:04:24 +000012#include "llvm/Target/MachineSchedInfo.h"
Vikram S. Adve5afff3b2001-11-09 02:15:52 +000013#include "llvm/Target/MachineFrameInfo.h"
14#include "llvm/Target/MachineCacheInfo.h"
Chris Lattner699683c2002-02-04 05:59:25 +000015#include "llvm/Target/MachineRegInfo.h"
Vikram S. Adved55697c2002-09-20 00:52:09 +000016#include "llvm/Target/MachineOptInfo.h"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000017#include "llvm/Type.h"
Chris Lattner46cbff62001-09-14 16:56:32 +000018#include <sys/types.h>
Chris Lattnerc6495ee2001-09-14 03:56:45 +000019
Chris Lattner4387e312002-02-03 23:42:19 +000020class LiveRange;
Chris Lattnerf6e0e282001-09-14 04:32:55 +000021class UltraSparc;
Chris Lattner4387e312002-02-03 23:42:19 +000022class PhyRegAlloc;
Chris Lattner9aa697b2002-04-09 05:16:36 +000023class Pass;
Chris Lattner4387e312002-02-03 23:42:19 +000024
Chris Lattnerc6495ee2001-09-14 03:56:45 +000025// OpCodeMask definitions for the Sparc V9
26//
27const OpCodeMask Immed = 0x00002000; // immed or reg operand?
28const OpCodeMask Annul = 0x20000000; // annul delay instr?
29const OpCodeMask PredictTaken = 0x00080000; // predict branch taken?
30
31
32enum SparcInstrSchedClass {
33 SPARC_NONE, /* Instructions with no scheduling restrictions */
34 SPARC_IEUN, /* Integer class that can use IEU0 or IEU1 */
35 SPARC_IEU0, /* Integer class IEU0 */
36 SPARC_IEU1, /* Integer class IEU1 */
37 SPARC_FPM, /* FP Multiply or Divide instructions */
38 SPARC_FPA, /* All other FP instructions */
39 SPARC_CTI, /* Control-transfer instructions */
40 SPARC_LD, /* Load instructions */
41 SPARC_ST, /* Store instructions */
42 SPARC_SINGLE, /* Instructions that must issue by themselves */
43
44 SPARC_INV, /* This should stay at the end for the next value */
45 SPARC_NUM_SCHED_CLASSES = SPARC_INV
46};
47
Chris Lattnerc6495ee2001-09-14 03:56:45 +000048
49//---------------------------------------------------------------------------
50// enum SparcMachineOpCode.
51// const MachineInstrDescriptor SparcMachineInstrDesc[]
52//
53// Purpose:
54// Description of UltraSparc machine instructions.
55//
56//---------------------------------------------------------------------------
57
Chris Lattnerc6495ee2001-09-14 03:56:45 +000058enum SparcMachineOpCode {
Chris Lattner9a3d63b2001-09-19 15:56:23 +000059#define I(ENUM, OPCODESTRING, NUMOPERANDS, RESULTPOS, MAXIMM, IMMSE, \
60 NUMDELAYSLOTS, LATENCY, SCHEDCLASS, INSTFLAGS) \
61 ENUM,
62#include "SparcInstr.def"
Chris Lattnerc6495ee2001-09-14 03:56:45 +000063
Chris Lattnerc6495ee2001-09-14 03:56:45 +000064 // End-of-array marker
65 INVALID_OPCODE,
Vikram S. Advec1521632001-10-22 13:31:53 +000066 NUM_REAL_OPCODES = PHI, // number of valid opcodes
Chris Lattnerc6495ee2001-09-14 03:56:45 +000067 NUM_TOTAL_OPCODES = INVALID_OPCODE
68};
69
Chris Lattnerc6495ee2001-09-14 03:56:45 +000070
Chris Lattner9a3d63b2001-09-19 15:56:23 +000071// Array of machine instruction descriptions...
72extern const MachineInstrDescriptor SparcMachineInstrDesc[];
Chris Lattnerc6495ee2001-09-14 03:56:45 +000073
74
75//---------------------------------------------------------------------------
76// class UltraSparcInstrInfo
77//
78// Purpose:
79// Information about individual instructions.
80// Most information is stored in the SparcMachineInstrDesc array above.
81// Other information is computed on demand, and most such functions
82// default to member functions in base class MachineInstrInfo.
83//---------------------------------------------------------------------------
84
Chris Lattner035dfbe2002-08-09 20:08:06 +000085struct UltraSparcInstrInfo : public MachineInstrInfo {
86 UltraSparcInstrInfo(const TargetMachine& tgt);
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000087
88 //
Vikram S. Advedd558992002-03-18 03:02:42 +000089 // All immediate constants are in position 1 except the
Vikram S. Advee1f72802002-09-16 15:39:26 +000090 // store instructions and SETxx.
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000091 //
Vikram S. Advedd558992002-03-18 03:02:42 +000092 virtual int getImmedConstantPos(MachineOpCode opCode) const {
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +000093 bool ignore;
94 if (this->maxImmedConstant(opCode, ignore) != 0)
95 {
Vikram S. Advefe09fb22002-07-08 23:34:10 +000096 assert(! this->isStore((MachineOpCode) STB - 1)); // 1st store opcode
97 assert(! this->isStore((MachineOpCode) STXFSR+1));// last store opcode
Vikram S. Advee1f72802002-09-16 15:39:26 +000098 if (opCode==SETSW || opCode==SETUW || opCode==SETX || opCode==SETHI)
99 return 0;
100 if (opCode >= STB && opCode <= STXFSR)
101 return 2;
102 return 1;
Vikram S. Adve4c5fe2d2001-11-14 18:48:36 +0000103 }
104 else
105 return -1;
106 }
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000107
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000108 virtual bool hasResultInterlock (MachineOpCode opCode) const
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000109 {
110 // All UltraSPARC instructions have interlocks (note that delay slots
111 // are not considered here).
112 // However, instructions that use the result of an FCMP produce a
113 // 9-cycle stall if they are issued less than 3 cycles after the FCMP.
114 // Force the compiler to insert a software interlock (i.e., gap of
115 // 2 other groups, including NOPs if necessary).
116 return (opCode == FCMPS || opCode == FCMPD || opCode == FCMPQ);
117 }
118
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000119 //-------------------------------------------------------------------------
Vikram S. Advee1f72802002-09-16 15:39:26 +0000120 // Queries about representation of LLVM quantities (e.g., constants)
121 //-------------------------------------------------------------------------
122
123 virtual bool ConstantMayNotFitInImmedField(const Constant* CV,
124 const Instruction* I) const;
125
126 //-------------------------------------------------------------------------
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000127 // Code generation support for creating individual machine instructions
128 //-------------------------------------------------------------------------
Vikram S. Adved55697c2002-09-20 00:52:09 +0000129
130 // Get certain common op codes for the current target. This and all the
131 // Create* methods below should be moved to a machine code generation class
132 //
133 virtual MachineOpCode getNOPOpCode() const { return NOP; }
134
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000135 // Create an instruction sequence to put the constant `val' into
Vikram S. Adve242a8082002-05-19 15:25:51 +0000136 // the virtual register `dest'. `val' may be a Constant or a
137 // GlobalValue, viz., the constant address of a global variable or function.
138 // The generated instructions are returned in `mvec'.
139 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
140 // Any stack space required is allocated via mcff.
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000141 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000142 virtual void CreateCodeToLoadConst(const TargetMachine& target,
143 Function* F,
Vikram S. Advedd558992002-03-18 03:02:42 +0000144 Value* val,
Vikram S. Adve5684c4e2001-10-18 00:02:06 +0000145 Instruction* dest,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000146 std::vector<MachineInstr*>& mvec,
147 MachineCodeForInstruction& mcfi) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000148
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000149 // Create an instruction sequence to copy an integer value `val'
150 // to a floating point value `dest' by copying to memory and back.
151 // val must be an integral type. dest must be a Float or Double.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000152 // The generated instructions are returned in `mvec'.
153 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
154 // Any stack space required is allocated via mcff.
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000155 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000156 virtual void CreateCodeToCopyIntToFloat(const TargetMachine& target,
157 Function* F,
158 Value* val,
159 Instruction* dest,
160 std::vector<MachineInstr*>& mvec,
161 MachineCodeForInstruction& mcfi) const;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000162
163 // Similarly, create an instruction sequence to copy an FP value
164 // `val' to an integer value `dest' by copying to memory and back.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000165 // The generated instructions are returned in `mvec'.
166 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
167 // Any stack space required is allocated via mcff.
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000168 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000169 virtual void CreateCodeToCopyFloatToInt(const TargetMachine& target,
170 Function* F,
171 Value* val,
172 Instruction* dest,
173 std::vector<MachineInstr*>& mvec,
174 MachineCodeForInstruction& mcfi) const;
175
176 // Create instruction(s) to copy src to dest, for arbitrary types
177 // The generated instructions are returned in `mvec'.
178 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
179 // Any stack space required is allocated via mcff.
180 //
Vikram S. Advedd558992002-03-18 03:02:42 +0000181 virtual void CreateCopyInstructionsByType(const TargetMachine& target,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000182 Function* F,
183 Value* src,
184 Instruction* dest,
185 std::vector<MachineInstr*>& mvec,
186 MachineCodeForInstruction& mcfi) const;
187
188 // Create instruction sequence to produce a sign-extended register value
189 // from an arbitrary sized value (sized in bits, not bytes).
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000190 // The generated instructions are appended to `mvec'.
191 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
Vikram S. Adve242a8082002-05-19 15:25:51 +0000192 // Any stack space required is allocated via mcff.
193 //
194 virtual void CreateSignExtensionInstructions(const TargetMachine& target,
195 Function* F,
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000196 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000197 Value* destVal,
198 unsigned int numLowBits,
Vikram S. Advef36f06b2002-09-05 18:34:31 +0000199 std::vector<MachineInstr*>& mvec,
200 MachineCodeForInstruction& mcfi) const;
201
202 // Create instruction sequence to produce a zero-extended register value
203 // from an arbitrary sized value (sized in bits, not bytes).
204 // The generated instructions are appended to `mvec'.
205 // Any temp. registers (TmpInstruction) created are recorded in mcfi.
206 // Any stack space required is allocated via mcff.
207 //
208 virtual void CreateZeroExtensionInstructions(const TargetMachine& target,
209 Function* F,
210 Value* srcVal,
Vikram S. Adve5cedede2002-09-27 14:29:45 +0000211 Value* destVal,
212 unsigned int numLowBits,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000213 std::vector<MachineInstr*>& mvec,
214 MachineCodeForInstruction& mcfi) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000215};
216
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000217
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000218//----------------------------------------------------------------------------
219// class UltraSparcRegInfo
220//
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000221// This class implements the virtual class MachineRegInfo for Sparc.
222//
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000223//----------------------------------------------------------------------------
224
Chris Lattner699683c2002-02-04 05:59:25 +0000225class UltraSparcRegInfo : public MachineRegInfo {
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000226 // The actual register classes in the Sparc
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000227 //
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000228 enum RegClassIDs {
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000229 IntRegClassID, // Integer
230 FloatRegClassID, // Float (both single/double)
231 IntCCRegClassID, // Int Condition Code
232 FloatCCRegClassID // Float Condition code
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000233 };
234
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000235
236 // Type of registers available in Sparc. There can be several reg types
237 // in the same class. For instace, the float reg class has Single/Double
238 // types
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000239 //
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000240 enum RegTypes {
241 IntRegType,
242 FPSingleRegType,
243 FPDoubleRegType,
244 IntCCRegType,
245 FloatCCRegType
246 };
247
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000248 // **** WARNING: If the above enum order is changed, also modify
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000249 // getRegisterClassOfValue method below since it assumes this particular
250 // order for efficiency.
251
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000252
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000253 // Number of registers used for passing int args (usually 6: %o0 - %o5)
254 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000255 unsigned const NumOfIntArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000256
257 // Number of registers used for passing float args (usually 32: %f0 - %f31)
258 //
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000259 unsigned const NumOfFloatArgRegs;
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000260
261 // An out of bound register number that can be used to initialize register
262 // numbers. Useful for error detection.
263 //
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000264 int const InvalidRegNum;
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000265
266
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000267 // ======================== Private Methods =============================
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000268
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000269 // The following methods are used to color special live ranges (e.g.
Chris Lattnerf57b8452002-04-27 06:56:12 +0000270 // function args and return values etc.) with specific hardware registers
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000271 // as required. See SparcRegInfo.cpp for the implementation.
272 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000273 void suggestReg4RetAddr(MachineInstr *RetMI,
Chris Lattner699683c2002-02-04 05:59:25 +0000274 LiveRangeInfo &LRI) const;
Ruchira Sasankacc3ccac2001-10-15 16:25:28 +0000275
Vikram S. Adve106604e2002-09-28 16:56:59 +0000276 void suggestReg4CallAddr(MachineInstr *CallMI, LiveRangeInfo &LRI) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000277
278 void InitializeOutgoingArg(MachineInstr* CallMI, AddedInstrns *CallAI,
Vikram S. Adve242a8082002-05-19 15:25:51 +0000279 PhyRegAlloc &PRA, LiveRange* LR,
280 unsigned regType, unsigned RegClassID,
281 int UniArgReg, unsigned int argNo,
282 std::vector<MachineInstr *>& AddedInstrnsBefore)
283 const;
284
285 // The following 4 methods are used to find the RegType (see enum above)
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000286 // for a reg class and a given primitive type, a LiveRange, a Value,
287 // or a particular machine register.
288 // The fifth function gives the reg class of the given RegType.
289 //
Vikram S. Adve242a8082002-05-19 15:25:51 +0000290 int getRegType(unsigned regClassID, const Type* type) const;
Chris Lattner699683c2002-02-04 05:59:25 +0000291 int getRegType(const LiveRange *LR) const;
292 int getRegType(const Value *Val) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000293 int getRegType(int unifiedRegNum) const;
Ruchira Sasanka3839e6e2001-11-03 19:59:59 +0000294
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000295 // Used to generate a copy instruction based on the register class of
296 // value.
297 //
Chris Lattner699683c2002-02-04 05:59:25 +0000298 MachineInstr *cpValue2RegMI(Value *Val, unsigned DestReg,
299 int RegType) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000300
301
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000302 // The following 2 methods are used to order the instructions addeed by
Chris Lattnerf57b8452002-04-27 06:56:12 +0000303 // the register allocator in association with function calling. See
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000304 // SparcRegInfo.cpp for more details
305 //
Chris Lattner697954c2002-01-20 22:54:45 +0000306 void moveInst2OrdVec(std::vector<MachineInstr *> &OrdVec,
307 MachineInstr *UnordInst,
308 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000309
Chris Lattner697954c2002-01-20 22:54:45 +0000310 void OrderAddedInstrns(std::vector<MachineInstr *> &UnordVec,
311 std::vector<MachineInstr *> &OrdVec,
312 PhyRegAlloc &PRA) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000313
314
Vikram S. Adve6d783112002-04-25 04:40:24 +0000315 // Compute which register can be used for an argument, if any
316 //
317 int regNumForIntArg(bool inCallee, bool isVarArgsCall,
318 unsigned argNo, unsigned intArgNo, unsigned fpArgNo,
319 unsigned& regClassId) const;
Ruchira Sasankaae4bcd72001-11-10 21:20:43 +0000320
Vikram S. Adve6d783112002-04-25 04:40:24 +0000321 int regNumForFPArg(unsigned RegType, bool inCallee, bool isVarArgsCall,
322 unsigned argNo, unsigned intArgNo, unsigned fpArgNo,
323 unsigned& regClassId) const;
324
Chris Lattner699683c2002-02-04 05:59:25 +0000325public:
326 UltraSparcRegInfo(const UltraSparc &tgt);
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000327
Vikram S. Advedd558992002-03-18 03:02:42 +0000328 // To find the register class used for a specified Type
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000329 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000330 unsigned getRegClassIDOfType(const Type *type,
331 bool isCCReg = false) const;
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000332
Vikram S. Advedd558992002-03-18 03:02:42 +0000333 // To find the register class of a Value
334 //
335 inline unsigned getRegClassIDOfValue(const Value *Val,
336 bool isCCReg = false) const {
337 return getRegClassIDOfType(Val->getType(), isCCReg);
338 }
339
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000340 // To find the register class to which a specified register belongs
341 //
342 unsigned getRegClassIDOfReg(int unifiedRegNum) const;
343 unsigned getRegClassIDOfRegType(int regType) const;
Vikram S. Advedd558992002-03-18 03:02:42 +0000344
Chris Lattner699683c2002-02-04 05:59:25 +0000345 // getZeroRegNum - returns the register that contains always zero this is the
346 // unified register number
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000347 //
Chris Lattner699683c2002-02-04 05:59:25 +0000348 virtual int getZeroRegNum() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000349
Chris Lattner699683c2002-02-04 05:59:25 +0000350 // getCallAddressReg - returns the reg used for pushing the address when a
Chris Lattnerf57b8452002-04-27 06:56:12 +0000351 // function is called. This can be used for other purposes between calls
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000352 //
Chris Lattner699683c2002-02-04 05:59:25 +0000353 unsigned getCallAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000354
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000355 // Returns the register containing the return address.
356 // It should be made sure that this register contains the return
357 // value when a return instruction is reached.
358 //
Chris Lattner699683c2002-02-04 05:59:25 +0000359 unsigned getReturnAddressReg() const;
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000360
Vikram S. Adve242a8082002-05-19 15:25:51 +0000361 // Number of registers used for passing int args (usually 6: %o0 - %o5)
362 // and float args (usually 32: %f0 - %f31)
363 //
364 unsigned const GetNumOfIntArgRegs() const { return NumOfIntArgRegs; }
365 unsigned const GetNumOfFloatArgRegs() const { return NumOfFloatArgRegs; }
366
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000367 // The following methods are used to color special live ranges (e.g.
Chris Lattnerf57b8452002-04-27 06:56:12 +0000368 // function args and return values etc.) with specific hardware registers
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000369 // as required. See SparcRegInfo.cpp for the implementation for Sparc.
370 //
Chris Lattnerb7653df2002-04-08 22:03:57 +0000371 void suggestRegs4MethodArgs(const Function *Meth,
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000372 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000373
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000374 void suggestRegs4CallArgs(MachineInstr *CallMI,
Vikram S. Adve106604e2002-09-28 16:56:59 +0000375 LiveRangeInfo& LRI) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000376
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000377 void suggestReg4RetValue(MachineInstr *RetMI,
Chris Lattner697954c2002-01-20 22:54:45 +0000378 LiveRangeInfo& LRI) const;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000379
Chris Lattnerb7653df2002-04-08 22:03:57 +0000380 void colorMethodArgs(const Function *Meth, LiveRangeInfo &LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000381 AddedInstrns *FirstAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000382
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000383 void colorCallArgs(MachineInstr *CallMI, LiveRangeInfo &LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000384 AddedInstrns *CallAI, PhyRegAlloc &PRA,
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000385 const BasicBlock *BB) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000386
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000387 void colorRetValue(MachineInstr *RetI, LiveRangeInfo& LRI,
Chris Lattner699683c2002-02-04 05:59:25 +0000388 AddedInstrns *RetAI) const;
Ruchira Sasankaab304c42001-09-30 23:19:57 +0000389
390
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000391 // method used for printing a register for debugging purposes
392 //
Chris Lattner699683c2002-02-04 05:59:25 +0000393 static void printReg(const LiveRange *LR);
Ruchira Sasanka89fb46b2001-09-18 22:52:44 +0000394
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000395 // Each register class has a seperate space for register IDs. To convert
396 // a regId in a register class to a common Id, or vice versa,
397 // we use the folloing methods.
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000398 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000399 // This method provides a unique number for each register
400 inline int getUnifiedRegNum(unsigned regClassID, int reg) const {
401
402 if (regClassID == IntRegClassID) {
403 assert(reg < 32 && "Invalid reg. number");
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000404 return reg;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000405 }
406 else if (regClassID == FloatRegClassID) {
407 assert(reg < 64 && "Invalid reg. number");
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000408 return reg + 32; // we have 32 int regs
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000409 }
410 else if (regClassID == FloatCCRegClassID) {
411 assert(reg < 4 && "Invalid reg. number");
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000412 return reg + 32 + 64; // 32 int, 64 float
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000413 }
414 else if (regClassID == IntCCRegClassID ) {
415 assert(reg == 0 && "Invalid reg. number");
416 return reg + 4+ 32 + 64; // only one int CC reg
417 }
418 else if (reg==InvalidRegNum) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000419 return InvalidRegNum;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000420 }
Ruchira Sasankae38bd5332001-09-15 00:30:44 +0000421 else
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000422 assert(0 && "Invalid register class");
Chris Lattner6dad5062001-11-07 13:49:12 +0000423 return 0;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000424 }
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000425
426 // This method converts the unified number to the number in its class,
427 // and returns the class ID in regClassID.
428 inline int getClassRegNum(int ureg, unsigned& regClassID) const {
429 if (ureg < 32) { regClassID = IntRegClassID; return ureg; }
430 else if (ureg < 32+64) { regClassID = FloatRegClassID; return ureg-32; }
431 else if (ureg < 4 +96) { regClassID = FloatCCRegClassID; return ureg-96; }
432 else if (ureg < 1 +100) { regClassID = IntCCRegClassID; return ureg-100;}
433 else if (ureg == InvalidRegNum) { return InvalidRegNum; }
434 else { assert(0 && "Invalid unified register number"); }
Chris Lattnerb82d97e2002-07-25 06:08:32 +0000435 return 0;
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000436 }
437
438 // Returns the assembly-language name of the specified machine register.
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000439 //
Chris Lattner95685682002-08-12 21:25:05 +0000440 virtual const char * const getUnifiedRegName(int reg) const;
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000441
442
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000443 // returns the # of bytes of stack space allocated for each register
444 // type. For Sparc, currently we allocate 8 bytes on stack for all
445 // register types. We can optimize this later if necessary to save stack
446 // space (However, should make sure that stack alignment is correct)
447 //
Chris Lattner699683c2002-02-04 05:59:25 +0000448 inline int getSpilledRegSize(int RegType) const {
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000449 return 8;
Ruchira Sasankad00982a2002-01-07 19:20:28 +0000450 }
451
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000452
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000453 // To obtain the return value and the indirect call address (if any)
454 // contained in a CALL machine instruction
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000455 //
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000456 const Value * getCallInstRetVal(const MachineInstr *CallMI) const;
Vikram S. Advea44c6c02002-03-31 19:04:50 +0000457 const Value * getCallInstIndirectAddrVal(const MachineInstr *CallMI) const;
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000458
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000459 // The following methods are used to generate "copy" machine instructions
460 // for an architecture.
461 //
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000462 // The function regTypeNeedsScratchReg() can be used to check whether a
463 // scratch register is needed to copy a register of type `regType' to
464 // or from memory. If so, such a scratch register can be provided by
465 // the caller (e.g., if it knows which regsiters are free); otherwise
466 // an arbitrary one will be chosen and spilled by the copy instructions.
467 //
468 bool regTypeNeedsScratchReg(int RegType,
469 int& scratchRegClassId) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000470
Vikram S. Advefe09fb22002-07-08 23:34:10 +0000471 void cpReg2RegMI(std::vector<MachineInstr*>& mvec,
472 unsigned SrcReg, unsigned DestReg,
473 int RegType) const;
474
475 void cpReg2MemMI(std::vector<MachineInstr*>& mvec,
476 unsigned SrcReg, unsigned DestPtrReg,
477 int Offset, int RegType, int scratchReg = -1) const;
478
479 void cpMem2RegMI(std::vector<MachineInstr*>& mvec,
480 unsigned SrcPtrReg, int Offset, unsigned DestReg,
481 int RegType, int scratchReg = -1) const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000482
Vikram S. Adve242a8082002-05-19 15:25:51 +0000483 void cpValue2Value(Value *Src, Value *Dest,
Anand Shuklacfb22d32002-06-25 20:55:50 +0000484 std::vector<MachineInstr*>& mvec) const;
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000485
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000486 // To see whether a register is a volatile (i.e., whehter it must be
487 // preserved acorss calls)
488 //
Chris Lattner699683c2002-02-04 05:59:25 +0000489 inline bool isRegVolatile(int RegClassID, int Reg) const {
490 return MachineRegClassArr[RegClassID]->isRegVolatile(Reg);
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000491 }
492
493
Chris Lattner699683c2002-02-04 05:59:25 +0000494 virtual unsigned getFramePointer() const;
495 virtual unsigned getStackPointer() const;
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000496
Chris Lattner699683c2002-02-04 05:59:25 +0000497 virtual int getInvalidRegNum() const {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000498 return InvalidRegNum;
499 }
500
Ruchira Sasanka2563a982002-01-07 20:28:49 +0000501 // This method inserts the caller saving code for call instructions
502 //
Anand Shukla24787fa2002-07-11 00:16:28 +0000503 void insertCallerSavingCode(std::vector<MachineInstr*>& instrnsBefore,
504 std::vector<MachineInstr*>& instrnsAfter,
Vikram S. Adve6a49a1e2002-07-10 21:42:42 +0000505 MachineInstr *MInst,
Ruchira Sasanka20c82b12001-10-28 18:15:12 +0000506 const BasicBlock *BB, PhyRegAlloc &PRA ) const;
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000507};
508
509
510
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000511
512//---------------------------------------------------------------------------
513// class UltraSparcSchedInfo
514//
515// Purpose:
516// Interface to instruction scheduling information for UltraSPARC.
517// The parameter values above are based on UltraSPARC IIi.
518//---------------------------------------------------------------------------
519
520
521class UltraSparcSchedInfo: public MachineSchedInfo {
522public:
Chris Lattner699683c2002-02-04 05:59:25 +0000523 UltraSparcSchedInfo(const TargetMachine &tgt);
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000524protected:
Chris Lattner699683c2002-02-04 05:59:25 +0000525 virtual void initializeResources();
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000526};
527
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000528
529//---------------------------------------------------------------------------
Vikram S. Advec1521632001-10-22 13:31:53 +0000530// class UltraSparcFrameInfo
531//
532// Purpose:
533// Interface to stack frame layout info for the UltraSPARC.
Vikram S. Adve00521d72001-11-12 23:26:35 +0000534// Starting offsets for each area of the stack frame are aligned at
535// a multiple of getStackFrameSizeAlignment().
Vikram S. Advec1521632001-10-22 13:31:53 +0000536//---------------------------------------------------------------------------
537
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000538class UltraSparcFrameInfo: public MachineFrameInfo {
Vikram S. Advec1521632001-10-22 13:31:53 +0000539public:
Chris Lattner699683c2002-02-04 05:59:25 +0000540 UltraSparcFrameInfo(const TargetMachine &tgt) : MachineFrameInfo(tgt) {}
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000541
542public:
Vikram S. Advee1f72802002-09-16 15:39:26 +0000543 // These methods provide constant parameters of the frame layout.
544 //
Chris Lattnerf57b8452002-04-27 06:56:12 +0000545 int getStackFrameSizeAlignment() const { return StackFrameSizeAlignment;}
546 int getMinStackFrameSize() const { return MinStackFrameSize; }
547 int getNumFixedOutgoingArgs() const { return NumFixedOutgoingArgs; }
548 int getSizeOfEachArgOnStack() const { return SizeOfEachArgOnStack; }
549 bool argsOnStackHaveFixedSize() const { return true; }
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000550
Vikram S. Advee1f72802002-09-16 15:39:26 +0000551 // This method adjusts a stack offset to meet alignment rules of target.
552 // The fixed OFFSET (0x7ff) must be subtracted and the result aligned.
553 virtual int adjustAlignment (int unalignedOffset,
554 bool growUp,
555 unsigned int align) const {
556 return unalignedOffset + (growUp? +1:-1)*((unalignedOffset-OFFSET) % align);
557 }
558
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000559 // These methods compute offsets using the frame contents for a
Chris Lattnerf57b8452002-04-27 06:56:12 +0000560 // particular function. The frame contents are obtained from the
561 // MachineCodeInfoForMethod object for the given function.
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000562 //
Misha Brukmanfce11432002-10-28 00:28:31 +0000563 int getFirstIncomingArgOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000564 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000565 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000566 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000567 return FirstIncomingArgOffsetFromFP;
568 }
Misha Brukmanfce11432002-10-28 00:28:31 +0000569 int getFirstOutgoingArgOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000570 bool& growUp) const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000571 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000572 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000573 return FirstOutgoingArgOffsetFromSP;
574 }
Misha Brukmanfce11432002-10-28 00:28:31 +0000575 int getFirstOptionalOutgoingArgOffset(MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000576 bool& growUp)const
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000577 {
Vikram S. Adve6d783112002-04-25 04:40:24 +0000578 growUp = true; // arguments area grows upwards
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000579 return FirstOptionalOutgoingArgOffsetFromSP;
580 }
581
Misha Brukmanfce11432002-10-28 00:28:31 +0000582 int getFirstAutomaticVarOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000583 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000584 int getRegSpillAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000585 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000586 int getTmpAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000587 bool& growUp) const;
Misha Brukmanfce11432002-10-28 00:28:31 +0000588 int getDynamicAreaOffset (MachineFunction& mcInfo,
Vikram S. Adve6d783112002-04-25 04:40:24 +0000589 bool& growUp) const;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000590
591 //
592 // These methods specify the base register used for each stack area
593 // (generally FP or SP)
594 //
595 virtual int getIncomingArgBaseRegNum() const {
596 return (int) target.getRegInfo().getFramePointer();
597 }
598 virtual int getOutgoingArgBaseRegNum() const {
599 return (int) target.getRegInfo().getStackPointer();
600 }
601 virtual int getOptionalOutgoingArgBaseRegNum() const {
602 return (int) target.getRegInfo().getStackPointer();
603 }
604 virtual int getAutomaticVarBaseRegNum() const {
605 return (int) target.getRegInfo().getFramePointer();
606 }
607 virtual int getRegSpillAreaBaseRegNum() const {
608 return (int) target.getRegInfo().getFramePointer();
609 }
610 virtual int getDynamicAreaBaseRegNum() const {
611 return (int) target.getRegInfo().getStackPointer();
612 }
613
614private:
Vikram S. Advee1f72802002-09-16 15:39:26 +0000615 /*----------------------------------------------------------------------
616 This diagram shows the stack frame layout used by llc on Sparc V9.
617 Note that only the location of automatic variables, spill area,
618 temporary storage, and dynamically allocated stack area are chosen
619 by us. The rest conform to the Sparc V9 ABI.
620 All stack addresses are offset by OFFSET = 0x7ff (2047).
621
622 Alignment assumpteions and other invariants:
623 (1) %sp+OFFSET and %fp+OFFSET are always aligned on 16-byte boundary
624 (2) Variables in automatic, spill, temporary, or dynamic regions
625 are aligned according to their size as in all memory accesses.
626 (3) Everything below the dynamically allocated stack area is only used
627 during a call to another function, so it is never needed when
628 the current function is active. This is why space can be allocated
629 dynamically by incrementing %sp any time within the function.
630
631 STACK FRAME LAYOUT:
632
633 ...
634 %fp+OFFSET+176 Optional extra incoming arguments# 1..N
635 %fp+OFFSET+168 Incoming argument #6
636 ... ...
637 %fp+OFFSET+128 Incoming argument #1
638 ... ...
639 ---%fp+OFFSET-0--------Bottom of caller's stack frame--------------------
640 %fp+OFFSET-8 Automatic variables <-- ****TOP OF STACK FRAME****
641 Spill area
642 Temporary storage
643 ...
644
645 %sp+OFFSET+176+8N Bottom of dynamically allocated stack area
646 %sp+OFFSET+168+8N Optional extra outgoing argument# N
647 ... ...
648 %sp+OFFSET+176 Optional extra outgoing argument# 1
649 %sp+OFFSET+168 Outgoing argument #6
650 ... ...
651 %sp+OFFSET+128 Outgoing argument #1
652 %sp+OFFSET+120 Save area for %i7
653 ... ...
654 %sp+OFFSET+0 Save area for %l0 <-- ****BOTTOM OF STACK FRAME****
655
656 *----------------------------------------------------------------------*/
657
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000658 // All stack addresses must be offset by 0x7ff (2047) on Sparc V9.
659 static const int OFFSET = (int) 0x7ff;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000660 static const int StackFrameSizeAlignment = 16;
Vikram S. Advec1521632001-10-22 13:31:53 +0000661 static const int MinStackFrameSize = 176;
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000662 static const int NumFixedOutgoingArgs = 6;
663 static const int SizeOfEachArgOnStack = 8;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000664 static const int FirstIncomingArgOffsetFromFP = 128 + OFFSET;
665 static const int FirstOptionalIncomingArgOffsetFromFP = 176 + OFFSET;
Vikram S. Advee1f72802002-09-16 15:39:26 +0000666 static const int StaticAreaOffsetFromFP = 0 + OFFSET;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000667 static const int FirstOutgoingArgOffsetFromSP = 128 + OFFSET;
668 static const int FirstOptionalOutgoingArgOffsetFromSP = 176 + OFFSET;
Vikram S. Advec1521632001-10-22 13:31:53 +0000669};
670
671
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000672//---------------------------------------------------------------------------
673// class UltraSparcCacheInfo
674//
675// Purpose:
676// Interface to cache parameters for the UltraSPARC.
677// Just use defaults for now.
678//---------------------------------------------------------------------------
679
680class UltraSparcCacheInfo: public MachineCacheInfo {
681public:
Chris Lattner7327d7e2002-02-04 00:04:35 +0000682 UltraSparcCacheInfo(const TargetMachine &T) : MachineCacheInfo(T) {}
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000683};
684
Vikram S. Advec1521632001-10-22 13:31:53 +0000685
686//---------------------------------------------------------------------------
Vikram S. Adved55697c2002-09-20 00:52:09 +0000687// class UltraSparcOptInfo
688//
689// Purpose:
690// Interface to machine-level optimization routines for the UltraSPARC.
691//---------------------------------------------------------------------------
692
693class UltraSparcOptInfo: public MachineOptInfo {
694public:
695 UltraSparcOptInfo(const TargetMachine &T) : MachineOptInfo(T) {}
696
697 virtual bool IsUselessCopy (const MachineInstr* MI) const;
698};
699
700
701//---------------------------------------------------------------------------
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000702// class UltraSparcMachine
703//
704// Purpose:
705// Primary interface to machine description for the UltraSPARC.
706// Primarily just initializes machine-dependent parameters in
707// class TargetMachine, and creates machine-dependent subclasses
Vikram S. Adve339084b2001-09-18 13:04:24 +0000708// for classes such as InstrInfo, SchedInfo and RegInfo.
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000709//---------------------------------------------------------------------------
710
711class UltraSparc : public TargetMachine {
Vikram S. Adve339084b2001-09-18 13:04:24 +0000712private:
713 UltraSparcInstrInfo instrInfo;
714 UltraSparcSchedInfo schedInfo;
715 UltraSparcRegInfo regInfo;
Vikram S. Advec1521632001-10-22 13:31:53 +0000716 UltraSparcFrameInfo frameInfo;
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000717 UltraSparcCacheInfo cacheInfo;
Vikram S. Adved55697c2002-09-20 00:52:09 +0000718 UltraSparcOptInfo optInfo;
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000719public:
720 UltraSparc();
Vikram S. Adved55697c2002-09-20 00:52:09 +0000721
Chris Lattner32f600a2001-09-19 13:47:12 +0000722 virtual const MachineInstrInfo &getInstrInfo() const { return instrInfo; }
723 virtual const MachineSchedInfo &getSchedInfo() const { return schedInfo; }
724 virtual const MachineRegInfo &getRegInfo() const { return regInfo; }
Vikram S. Adve7f37fe52001-11-08 04:55:13 +0000725 virtual const MachineFrameInfo &getFrameInfo() const { return frameInfo; }
Vikram S. Adve5afff3b2001-11-09 02:15:52 +0000726 virtual const MachineCacheInfo &getCacheInfo() const { return cacheInfo; }
Vikram S. Adved55697c2002-09-20 00:52:09 +0000727 virtual const MachineOptInfo &getOptInfo() const { return optInfo; }
Chris Lattner32f600a2001-09-19 13:47:12 +0000728
Vikram S. Advee1f72802002-09-16 15:39:26 +0000729 // getPrologEpilogCodeInserter - Inserts prolog/epilog code.
730 virtual Pass* getPrologEpilogInsertionPass();
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000731
Vikram S. Advee1f72802002-09-16 15:39:26 +0000732 // getFunctionAsmPrinterPass - Writes out machine code for a single function
733 virtual Pass* getFunctionAsmPrinterPass(std::ostream &Out);
734
735 // getModuleAsmPrinterPass - Writes generated machine code to assembly file.
736 virtual Pass* getModuleAsmPrinterPass(std::ostream &Out);
737
738 // getEmitBytecodeToAsmPass - Emits final LLVM bytecode to assembly file.
739 virtual Pass* getEmitBytecodeToAsmPass(std::ostream &Out);
Chris Lattner6edfcc52002-02-03 07:51:17 +0000740};
Chris Lattnerf6e0e282001-09-14 04:32:55 +0000741
Chris Lattnerc6495ee2001-09-14 03:56:45 +0000742#endif