blob: c77cd391f3a93c968277742646ee2056963dcc27 [file] [log] [blame]
Aparna Mallavarapuca676882015-01-19 20:39:06 +05301/* Copyright (c) 2015, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053040#include <pm8x41_hw.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
45#include <platform/gpio.h>
46#include <platform/gpio.h>
47#include <platform/irqs.h>
48#include <platform/clock.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053049#include <platform/timer.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053050#include <crypto5_wrapper.h>
51#include <partition_parser.h>
52#include <stdlib.h>
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +053053#include <rpm-smd.h>
Aparna Mallavarapubc6315e2015-04-11 04:00:43 +053054#include <spmi.h>
55#include <sdhci_msm.h>
56#include <clock.h>
Aparna Mallavarapuca676882015-01-19 20:39:06 +053057
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -070058#include "target/display.h"
59
Aparna Mallavarapuca676882015-01-19 20:39:06 +053060#if LONG_PRESS_POWER_ON
61#include <shutdown_detect.h>
62#endif
63
64#define PMIC_ARB_CHANNEL_NUM 0
65#define PMIC_ARB_OWNER_ID 0
66#define TLMM_VOL_UP_BTN_GPIO 85
Unnati Gandhife004a92015-06-01 13:06:06 +053067#define TLMM_VOL_UP_BTN_GPIO_8956 113
Aparna Mallavarapuca676882015-01-19 20:39:06 +053068
69#define FASTBOOT_MODE 0x77665500
Aparna Mallavarapu680a1332015-04-29 19:14:09 +053070#define RECOVERY_MODE 0x77665502
Aparna Mallavarapuca676882015-01-19 20:39:06 +053071#define PON_SOFT_RB_SPARE 0x88F
72
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +053073#define CE1_INSTANCE 1
74#define CE_EE 1
75#define CE_FIFO_SIZE 64
76#define CE_READ_PIPE 3
77#define CE_WRITE_PIPE 2
78#define CE_READ_PIPE_LOCK_GRP 0
79#define CE_WRITE_PIPE_LOCK_GRP 0
80#define CE_ARRAY_SIZE 20
81
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053082struct mmc_device *dev;
83
84static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapuca676882015-01-19 20:39:06 +053085 { MSM_SDC1_BASE, MSM_SDC2_BASE };
86
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053087static uint32_t mmc_sdhci_base[] =
88 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
89
90static uint32_t mmc_sdc_pwrctl_irq[] =
91 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapuca676882015-01-19 20:39:06 +053092
93void target_early_init(void)
94{
95#if WITH_DEBUG_UART
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +053096 uart_dm_init(2, 0, BLSP1_UART1_BASE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +053097#endif
98}
99
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530100static void set_sdc_power_ctrl()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530101{
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530102 /* Drive strength configs for sdc pins */
103 struct tlmm_cfgs sdc1_hdrv_cfg[] =
104 {
105 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
106 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
107 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
108 };
109
110 /* Pull configs for sdc pins */
111 struct tlmm_cfgs sdc1_pull_cfg[] =
112 {
113 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
114 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
115 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
116 };
117
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530118 struct tlmm_cfgs sdc1_rclk_cfg[] =
119 {
120 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
121 };
122
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530123 /* Set the drive strength & pull control values */
124 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
125 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
Aparna Mallavarapu29138912015-04-13 23:45:35 +0530126 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530127}
128
129void target_sdc_init()
130{
131 struct mmc_config_data config;
132
133 /* Set drive strength & pull ctrl values */
134 set_sdc_power_ctrl();
135
136 /* Try slot 1*/
137 config.slot = 1;
138 config.bus_width = DATA_BUS_WIDTH_8BIT;
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530139 config.max_clk_rate = MMC_CLK_192MHZ;
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530140 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
141 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
142 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
143 config.hs400_support = 1;
144
145 if (!(dev = mmc_init(&config))) {
146 /* Try slot 2 */
147 config.slot = 2;
148 config.max_clk_rate = MMC_CLK_200MHZ;
149 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
150 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
151 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
152 config.hs400_support = 0;
153
154 if (!(dev = mmc_init(&config))) {
155 dprintf(CRITICAL, "mmc init failed!");
156 ASSERT(0);
157 }
158 }
159}
160
161void *target_mmc_device()
162{
163 return (void *) dev;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530164}
165
166/* Return 1 if vol_up pressed */
Rami Butsteine51318a2015-05-27 16:23:17 +0300167int target_volume_up()
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530168{
169 uint8_t status = 0;
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530170 uint32_t vol_up_gpio;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530171
Unnati Gandhife004a92015-06-01 13:06:06 +0530172 if(platform_is_msm8956())
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530173 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO_8956;
174
Unnati Gandhife004a92015-06-01 13:06:06 +0530175 else
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530176 vol_up_gpio = TLMM_VOL_UP_BTN_GPIO;
177
178 gpio_tlmm_config(vol_up_gpio, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530179
180 /* Wait for the gpio config to take effect - debounce time */
181 thread_sleep(10);
182
183 /* Get status of GPIO */
Unnati Gandhie3a5c0e2015-06-14 17:31:07 +0530184 status = gpio_status(vol_up_gpio);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530185
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530186 /* Active low signal. */
Aparna Mallavarapudb938b62015-04-09 01:00:55 +0530187 return !status;
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530188}
189
190/* Return 1 if vol_down pressed */
191uint32_t target_volume_down()
192{
193 /* Volume down button tied in with PMIC RESIN. */
194 return pm8x41_resin_status();
195}
196
Parth Dixit300a3b92015-06-19 16:38:12 +0530197uint32_t target_is_pwrkey_pon_reason()
198{
199 uint8_t pon_reason = pm8950_get_pon_reason();
200 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) || (pon_reason == (KPDPWR_N|PON1))))
201 return 1;
202 else
203 return 0;
204}
205
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530206static void target_keystatus()
207{
208 keys_init();
209
210 if(target_volume_down())
211 keys_post_event(KEY_VOLUMEDOWN, 1);
212
213 if(target_volume_up())
214 keys_post_event(KEY_VOLUMEUP, 1);
215}
216
217/* Configure PMIC and Drop PS_HOLD for shutdown */
218void shutdown_device()
219{
220 dprintf(CRITICAL, "Going down for shutdown.\n");
221
222 /* Configure PMIC for shutdown */
223 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
224
225 /* Drop PS_HOLD for MSM */
226 writel(0x00, MPM2_MPM_PS_HOLD);
227
228 mdelay(5000);
229
230 dprintf(CRITICAL, "shutdown failed\n");
231
232 ASSERT(0);
233}
234
235
236void target_init(void)
237{
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530238 dprintf(INFO, "target_init()\n");
239
240 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
241
242 target_keystatus();
243
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530244 target_sdc_init();
245 if (partition_read_table())
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530246 {
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530247 dprintf(CRITICAL, "Error reading the partition table info\n");
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530248 ASSERT(0);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530249 }
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530250
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530251#if LONG_PRESS_POWER_ON
252 shutdown_detect();
253#endif
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530254 if (target_use_signed_kernel())
255 target_crypto_init_params();
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530256
257#if SMD_SUPPORT
258 rpm_smd_init();
259#endif
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530260}
261
262void target_serialno(unsigned char *buf)
263{
264 uint32_t serialno;
265 if (target_is_emmc_boot()) {
266 serialno = mmc_get_psn();
267 snprintf((char *)buf, 13, "%x", serialno);
268 }
269}
270
271unsigned board_machtype(void)
272{
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530273 return LINUX_MACHTYPE_UNKNOWN;
274}
275
276/* Detect the target type */
277void target_detect(struct board_data *board)
278{
279 /* This is already filled as part of board.c */
280}
281
282/* Detect the modem type */
283void target_baseband_detect(struct board_data *board)
284{
285 uint32_t platform;
286
287 platform = board->platform;
288
289 switch(platform) {
290 case MSM8952:
291 case MSM8956:
292 case MSM8976:
293 board->baseband = BASEBAND_MSM;
294 break;
Aparna Mallavarapu815b3242015-04-29 11:08:14 +0530295 case APQ8052:
296 case APQ8056:
297 case APQ8076:
298 board->baseband = BASEBAND_APQ;
299 break;
Aparna Mallavarapue9bdacd2015-03-15 14:24:21 +0530300 default:
301 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
302 ASSERT(0);
303 };
304}
305
306unsigned target_baseband()
307{
308 return board_baseband();
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530309}
310
311unsigned check_reboot_mode(void)
312{
313 uint32_t restart_reason = 0;
314
315 /* Read reboot reason and scrub it */
316 restart_reason = readl(RESTART_REASON_ADDR);
317 writel(0x00, RESTART_REASON_ADDR);
318
319 return restart_reason;
320}
321
322unsigned check_hard_reboot_mode(void)
323{
324 uint8_t hard_restart_reason = 0;
325 uint8_t value = 0;
326
327 /* Read reboot reason and scrub it
328 * Bit-5, bit-6 and bit-7 of SOFT_RB_SPARE for hard reset reason
329 */
330 value = pm8x41_reg_read(PON_SOFT_RB_SPARE);
331 hard_restart_reason = value >> 5;
332 pm8x41_reg_write(PON_SOFT_RB_SPARE, value & 0x1f);
333
334 return hard_restart_reason;
335}
336
337int set_download_mode(enum dload_mode mode)
338{
339 int ret = 0;
340 ret = scm_dload_mode(mode);
341
342 pm8x41_clear_pmic_watchdog();
343
344 return ret;
345}
346
347int emmc_recovery_init(void)
348{
349 return _emmc_recovery_init();
350}
351
352void reboot_device(unsigned reboot_reason)
353{
354 uint8_t reset_type = 0;
355 uint32_t ret = 0;
356
357 /* Need to clear the SW_RESET_ENTRY register and
358 * write to the BOOT_MISC_REG for known reset cases
359 */
360 if(reboot_reason != DLOAD)
361 scm_dload_mode(NORMAL_MODE);
362
363 writel(reboot_reason, RESTART_REASON_ADDR);
364
365 /* For Reboot-bootloader and Dload cases do a warm reset
366 * For Reboot cases do a hard reset
367 */
Aparna Mallavarapu680a1332015-04-29 19:14:09 +0530368 if((reboot_reason == FASTBOOT_MODE) || (reboot_reason == DLOAD) || (reboot_reason == RECOVERY_MODE))
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530369 reset_type = PON_PSHOLD_WARM_RESET;
370 else
371 reset_type = PON_PSHOLD_HARD_RESET;
372
373 pm8x41_reset_configure(reset_type);
374
375 ret = scm_halt_pmic_arbiter();
376 if (ret)
377 dprintf(CRITICAL , "Failed to halt pmic arbiter: %d\n", ret);
378
379 /* Drop PS_HOLD for MSM */
380 writel(0x00, MPM2_MPM_PS_HOLD);
381
382 mdelay(5000);
383
384 dprintf(CRITICAL, "Rebooting failed\n");
385}
386
387#if USER_FORCE_RESET_SUPPORT
388/* Return 1 if it is a force resin triggered by user. */
389uint32_t is_user_force_reset(void)
390{
391 uint8_t poff_reason1 = pm8x41_get_pon_poff_reason1();
392 uint8_t poff_reason2 = pm8x41_get_pon_poff_reason2();
393
394 dprintf(SPEW, "poff_reason1: %d\n", poff_reason1);
395 dprintf(SPEW, "poff_reason2: %d\n", poff_reason2);
396 if (pm8x41_get_is_cold_boot() && (poff_reason1 == KPDPWR_AND_RESIN ||
397 poff_reason2 == STAGE3))
398 return 1;
399 else
400 return 0;
401}
402#endif
403
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800404#define SMBCHG_USB_RT_STS 0x21310
405#define USBIN_UV_RT_STS BIT(0)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530406unsigned target_pause_for_battery_charge(void)
407{
408 uint8_t pon_reason = pm8x41_get_pon_reason();
409 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800410 bool usb_present_sts = !(USBIN_UV_RT_STS &
411 pm8x41_reg_read(SMBCHG_USB_RT_STS));
412 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
413 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530414 /* In case of fastboot reboot,adb reboot or if we see the power key
415 * pressed we do not want go into charger mode.
416 * fastboot reboot is warm boot with PON hard reset bit not set
417 * adb reboot is a cold boot with PON hard reset bit set
418 */
419 if (is_cold_boot &&
420 (!(pon_reason & HARD_RST)) &&
421 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangb46b9b52015-04-21 19:53:09 +0800422 usb_present_sts)
Aparna Mallavarapuca676882015-01-19 20:39:06 +0530423 return 1;
424 else
425 return 0;
426}
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530427
428void target_uninit(void)
429{
430 mmc_put_card_to_sleep(dev);
431 sdhci_mode_disable(&dev->host);
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530432 if (crypto_initialized())
433 crypto_eng_cleanup();
434
435 if (target_is_ssd_enabled())
436 clock_ce_disable(CE1_INSTANCE);
Aparna Mallavarapufa5f8a72015-03-31 06:21:36 +0530437
438#if SMD_SUPPORT
439 rpm_smd_uninit();
440#endif
Aparna Mallavarapu7b638e62015-03-26 05:51:57 +0530441}
442
443void target_usb_init(void)
444{
445 uint32_t val;
446
447 /* Select and enable external configuration with USB PHY */
448 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_SET);
449
450 /* Enable sess_vld */
451 val = readl(USB_GENCONFIG_2) | GEN2_SESS_VLD_CTRL_EN;
452 writel(val, USB_GENCONFIG_2);
453
454 /* Enable external vbus configuration in the LINK */
455 val = readl(USB_USBCMD);
456 val |= SESS_VLD_CTRL;
457 writel(val, USB_USBCMD);
458}
459
460void target_usb_stop(void)
461{
462 /* Disable VBUS mimicing in the controller. */
463 ulpi_write(ULPI_MISC_A_VBUSVLDEXTSEL | ULPI_MISC_A_VBUSVLDEXT, ULPI_MISC_A_CLEAR);
464}
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530465
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700466static uint8_t splash_override;
467/* Returns 1 if target supports continuous splash screen. */
468int target_cont_splash_screen()
469{
470 uint8_t splash_screen = 0;
471 if (!splash_override) {
472 switch (board_hardware_id()) {
473 case HW_PLATFORM_MTP:
474 case HW_PLATFORM_SURF:
feifanz174c82c2015-04-15 18:57:07 +0800475 case HW_PLATFORM_QRD:
Padmanabhan Komanduru9d49f892015-04-10 12:58:46 -0700476 splash_screen = 1;
477 break;
478 default:
479 splash_screen = 0;
480 break;
481 }
482 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
483 }
484 return splash_screen;
485}
486
487void target_force_cont_splash_disable(uint8_t override)
488{
489 splash_override = override;
490}
491
Aparna Mallavarapu1e8b0932015-03-29 23:38:13 +0530492/* Do any target specific intialization needed before entering fastboot mode */
493void target_fastboot_init(void)
494{
495 if (target_is_ssd_enabled()) {
496 clock_ce_enable(CE1_INSTANCE);
497 target_load_ssd_keystore();
498 }
499}
500
501void target_load_ssd_keystore(void)
502{
503 uint64_t ptn;
504 int index;
505 uint64_t size;
506 uint32_t *buffer = NULL;
507
508 if (!target_is_ssd_enabled())
509 return;
510
511 index = partition_get_index("ssd");
512
513 ptn = partition_get_offset(index);
514 if (ptn == 0){
515 dprintf(CRITICAL, "Error: ssd partition not found\n");
516 return;
517 }
518
519 size = partition_get_size(index);
520 if (size == 0) {
521 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
522 return;
523 }
524
525 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
526 if (!buffer) {
527 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
528 return;
529 }
530
531 if (mmc_read(ptn, buffer, size)) {
532 dprintf(CRITICAL, "Error: cannot read data\n");
533 free(buffer);
534 return;
535 }
536
537 clock_ce_enable(CE1_INSTANCE);
538 scm_protect_keystore(buffer, size);
539 clock_ce_disable(CE1_INSTANCE);
540 free(buffer);
541}
542
543crypto_engine_type board_ce_type(void)
544{
545 return CRYPTO_ENGINE_TYPE_HW;
546}
547
548/* Set up params for h/w CE. */
549void target_crypto_init_params()
550{
551 struct crypto_init_params ce_params;
552
553 /* Set up base addresses and instance. */
554 ce_params.crypto_instance = CE1_INSTANCE;
555 ce_params.crypto_base = MSM_CE1_BASE;
556 ce_params.bam_base = MSM_CE1_BAM_BASE;
557
558 /* Set up BAM config. */
559 ce_params.bam_ee = CE_EE;
560 ce_params.pipes.read_pipe = CE_READ_PIPE;
561 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
562 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
563 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
564
565 /* Assign buffer sizes. */
566 ce_params.num_ce = CE_ARRAY_SIZE;
567 ce_params.read_fifo_size = CE_FIFO_SIZE;
568 ce_params.write_fifo_size = CE_FIFO_SIZE;
569
570 /* BAM is initialized by TZ for this platform.
571 * Do not do it again as the initialization address space
572 * is locked.
573 */
574 ce_params.do_bam_init = 0;
575
576 crypto_init_params(&ce_params);
577}