Channagoud Kadabi | d091f70 | 2013-01-07 16:17:37 -0800 | [diff] [blame] | 1 | /* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved. |
Deepa Dinamani | 2279965 | 2012-07-21 12:26:22 -0700 | [diff] [blame] | 2 | |
| 3 | * Redistribution and use in source and binary forms, with or without |
| 4 | * modification, are permitted provided that the following conditions are |
| 5 | * met: |
| 6 | * * Redistributions of source code must retain the above copyright |
| 7 | * notice, this list of conditions and the following disclaimer. |
| 8 | * * Redistributions in binary form must reproduce the above |
| 9 | * copyright notice, this list of conditions and the following |
| 10 | * disclaimer in the documentation and/or other materials provided |
| 11 | * with the distribution. |
Channagoud Kadabi | 0e60b7d | 2012-11-01 22:56:08 +0530 | [diff] [blame] | 12 | * * Neither the name of The Linux Foundation, Inc. nor the names of its |
Deepa Dinamani | 2279965 | 2012-07-21 12:26:22 -0700 | [diff] [blame] | 13 | * contributors may be used to endorse or promote products derived |
| 14 | * from this software without specific prior written permission. |
| 15 | * |
| 16 | * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED |
| 17 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT |
| 19 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS |
| 20 | * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 21 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 22 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 23 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 24 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 25 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 26 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 27 | */ |
| 28 | |
| 29 | #ifndef _PM8x41_HW_H_ |
| 30 | #define _PM8x41_HW_H_ |
| 31 | |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 32 | /* SMBB Registers */ |
| 33 | #define SMBB_MISC_BOOT_DONE 0x1642 |
Deepa Dinamani | 2279965 | 2012-07-21 12:26:22 -0700 | [diff] [blame] | 34 | |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 35 | /* SMBB bit values */ |
| 36 | #define BOOT_DONE_BIT 7 |
| 37 | |
Deepa Dinamani | 7564f2a | 2013-02-05 17:55:51 -0800 | [diff] [blame] | 38 | #define REVID_REVISION4 0x103 |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 39 | |
| 40 | /* GPIO Registers */ |
| 41 | #define GPIO_PERIPHERAL_BASE 0xC000 |
| 42 | /* Peripheral base address for GPIO_X */ |
| 43 | #define GPIO_N_PERIPHERAL_BASE(x) (GPIO_PERIPHERAL_BASE + ((x) - 1) * 0x100) |
| 44 | |
| 45 | /* Register offsets within GPIO */ |
| 46 | #define GPIO_STATUS 0x08 |
| 47 | #define GPIO_MODE_CTL 0x40 |
| 48 | #define GPIO_DIG_VIN_CTL 0x41 |
| 49 | #define GPIO_DIG_PULL_CTL 0x42 |
| 50 | #define GPIO_DIG_OUT_CTL 0x45 |
| 51 | #define GPIO_EN_CTL 0x46 |
| 52 | |
| 53 | /* GPIO bit values */ |
| 54 | #define PERPH_EN_BIT 7 |
| 55 | #define GPIO_STATUS_VAL_BIT 0 |
| 56 | |
| 57 | |
| 58 | /* PON Peripheral registers */ |
sundarajan srinivasan | d0f59e8 | 2013-02-12 19:17:02 -0800 | [diff] [blame] | 59 | #define PON_PON_REASON1 0x808 |
Ameya Thakur | b0a62ab | 2013-06-25 13:43:10 -0700 | [diff] [blame] | 60 | #define PON_WARMBOOT_STATUS1 0x80A |
| 61 | #define PON_WARMBOOT_STATUS2 0x80B |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 62 | #define PON_INT_RT_STS 0x810 |
| 63 | #define PON_INT_SET_TYPE 0x811 |
| 64 | #define PON_INT_POLARITY_HIGH 0x812 |
| 65 | #define PON_INT_POLARITY_LOW 0x813 |
| 66 | #define PON_INT_LATCHED_CLR 0x814 |
| 67 | #define PON_INT_EN_SET 0x815 |
| 68 | #define PON_INT_LATCHED_STS 0x818 |
| 69 | #define PON_INT_PENDING_STS 0x819 |
| 70 | #define PON_RESIN_N_RESET_S1_TIMER 0x844 /* bits 0:3 : S1_TIMER */ |
| 71 | #define PON_RESIN_N_RESET_S2_TIMER 0x845 /* bits 0:2 : S2_TIMER */ |
| 72 | #define PON_RESIN_N_RESET_S2_CTL 0x846 /* bit 7: S2_RESET_EN, bit 0:3 : RESET_TYPE */ |
Neeti Desai | 120b55d | 2012-08-20 17:15:56 -0700 | [diff] [blame] | 73 | #define PON_PS_HOLD_RESET_CTL 0x85A /* bit 7: S2_RESET_EN, bit 0:3 : RESET_TYPE */ |
Deepa Dinamani | 3c9865d | 2013-03-08 14:03:19 -0800 | [diff] [blame] | 74 | #define PON_PS_HOLD_RESET_CTL2 0x85B |
Xiaocheng Li | 73c5712 | 2013-09-14 17:32:00 +0800 | [diff] [blame^] | 75 | #define PMIC_WD_RESET_S2_CTL2 0x857 |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 76 | |
| 77 | /* PON Peripheral register bit values */ |
Deepa Dinamani | c7f8758 | 2013-02-01 15:24:49 -0800 | [diff] [blame] | 78 | #define RESIN_ON_INT_BIT 1 |
Deepa Dinamani | 9a61293 | 2012-08-14 16:15:03 -0700 | [diff] [blame] | 79 | #define RESIN_BARK_INT_BIT 4 |
| 80 | #define S2_RESET_EN_BIT 7 |
| 81 | |
| 82 | #define S2_RESET_TYPE_WARM 0x1 |
| 83 | #define PON_RESIN_N_RESET_S2_TIMER_MAX_VALUE 0x7 |
Deepa Dinamani | 2279965 | 2012-07-21 12:26:22 -0700 | [diff] [blame] | 84 | |
Deepa Dinamani | c342f12 | 2013-06-12 15:41:31 -0700 | [diff] [blame] | 85 | /* MPP registers */ |
| 86 | #define MPP_DIG_VIN_CTL 0x41 |
| 87 | #define MPP_MODE_CTL 0x40 |
| 88 | #define MPP_EN_CTL 0x46 |
| 89 | |
| 90 | #define MPP_MODE_CTL_MODE_SHIFT 4 |
| 91 | #define MPP_EN_CTL_ENABLE_SHIFT 7 |
| 92 | |
Channagoud Kadabi | d091f70 | 2013-01-07 16:17:37 -0800 | [diff] [blame] | 93 | void pm8x41_reg_write(uint32_t addr, uint8_t val); |
| 94 | uint8_t pm8x41_reg_read(uint32_t addr); |
| 95 | |
| 96 | /* SPMI Macros */ |
| 97 | #define REG_READ(_a) pm8x41_reg_read(_a) |
| 98 | #define REG_WRITE(_a, _v) pm8x41_reg_write(_a, _v) |
| 99 | |
| 100 | #define REG_OFFSET(_addr) ((_addr) & 0xFF) |
| 101 | #define PERIPH_ID(_addr) (((_addr) & 0xFF00) >> 8) |
| 102 | #define SLAVE_ID(_addr) ((_addr) >> 16) |
| 103 | |
Channagoud Kadabi | 0e60b7d | 2012-11-01 22:56:08 +0530 | [diff] [blame] | 104 | #define LDO_RANGE_CTRL 0x40 |
| 105 | #define LDO_STEP_CTRL 0x41 |
| 106 | #define LDO_POWER_MODE 0x45 |
| 107 | #define LDO_EN_CTL_REG 0x46 |
| 108 | |
Amol Jadi | c3231ff | 2013-07-23 14:35:31 -0700 | [diff] [blame] | 109 | /* USB3 phy clock */ |
| 110 | #define DIFF_CLK1_EN_CTL 0x5746 |
| 111 | #define DIFF_CLK1_EN_BIT 7 |
| 112 | |
Deepa Dinamani | 2279965 | 2012-07-21 12:26:22 -0700 | [diff] [blame] | 113 | #endif |