blob: 06d94db8f661c80fd3ad64eda673b7c7d962e0c2 [file] [log] [blame]
Deepa Dinamani554b0622013-05-16 15:00:30 -07001/* Copyright (c) 2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
Channagoud Kadabi908353c2013-09-23 11:38:48 -070042#define gpll4_source_val 5
Deepa Dinamani554b0622013-05-16 15:00:30 -070043#define cxo_mm_source_val 0
44#define mmpll0_mm_source_val 1
45#define mmpll1_mm_source_val 2
46#define mmpll3_mm_source_val 3
47#define gpll0_mm_source_val 5
48
49struct clk_freq_tbl rcg_dummy_freq = F_END;
50
51
52/* Clock Operations */
53static struct clk_ops clk_ops_branch =
54{
55 .enable = clock_lib2_branch_clk_enable,
56 .disable = clock_lib2_branch_clk_disable,
57 .set_rate = clock_lib2_branch_set_rate,
58};
59
60static struct clk_ops clk_ops_rcg_mnd =
61{
62 .enable = clock_lib2_rcg_enable,
63 .set_rate = clock_lib2_rcg_set_rate,
64};
65
66static struct clk_ops clk_ops_rcg =
67{
68 .enable = clock_lib2_rcg_enable,
69 .set_rate = clock_lib2_rcg_set_rate,
70};
71
72static struct clk_ops clk_ops_cxo =
73{
74 .enable = cxo_clk_enable,
75 .disable = cxo_clk_disable,
76};
77
78static struct clk_ops clk_ops_pll_vote =
79{
80 .enable = pll_vote_clk_enable,
81 .disable = pll_vote_clk_disable,
82 .auto_off = pll_vote_clk_disable,
83 .is_enabled = pll_vote_clk_is_enabled,
84};
85
86static struct clk_ops clk_ops_vote =
87{
88 .enable = clock_lib2_vote_clk_enable,
89 .disable = clock_lib2_vote_clk_disable,
90};
91
92/* Clock Sources */
93static struct fixed_clk cxo_clk_src =
94{
95 .c = {
96 .rate = 19200000,
97 .dbg_name = "cxo_clk_src",
98 .ops = &clk_ops_cxo,
99 },
100};
101
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700102static struct pll_vote_clk gpll4_clk_src = {
103 .en_reg = (void *)APCS_GPLL_ENA_VOTE,
104 .en_mask = BIT(4),
105 .status_reg = (void *)GPLL4_STATUS,
106 .status_mask = BIT(17),
107
108 .c = {
109 .rate = 768000000,
110 .dbg_name = "gpll4_clk_src",
111 .ops = &clk_ops_pll_vote,
112 },
113};
114
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700115static struct pll_vote_clk gpll0_clk_src =
116{
117 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
118 .en_mask = BIT(0),
119 .status_reg = (void *) GPLL0_STATUS,
120 .status_mask = BIT(17),
121 .parent = &cxo_clk_src.c,
122
123 .c = {
124 .rate = 600000000,
125 .dbg_name = "gpll0_clk_src",
126 .ops = &clk_ops_pll_vote,
127 },
128};
129
130/* UART Clocks */
131static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
132{
133 F( 3686400, gpll0, 1, 96, 15625),
134 F( 7372800, gpll0, 1, 192, 15625),
135 F(14745600, gpll0, 1, 384, 15625),
136 F(16000000, gpll0, 5, 2, 15),
137 F(19200000, cxo, 1, 0, 0),
138 F(24000000, gpll0, 5, 1, 5),
139 F(32000000, gpll0, 1, 4, 75),
140 F(40000000, gpll0, 15, 0, 0),
141 F(46400000, gpll0, 1, 29, 375),
142 F(48000000, gpll0, 12.5, 0, 0),
143 F(51200000, gpll0, 1, 32, 375),
144 F(56000000, gpll0, 1, 7, 75),
145 F(58982400, gpll0, 1, 1536, 15625),
146 F(60000000, gpll0, 10, 0, 0),
147 F_END
148};
149
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700150static struct rcg_clk blsp2_uart2_apps_clk_src =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700151{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700152 .cmd_reg = (uint32_t *) BLSP2_UART2_APPS_CMD_RCGR,
153 .cfg_reg = (uint32_t *) BLSP2_UART2_APPS_CFG_RCGR,
154 .m_reg = (uint32_t *) BLSP2_UART2_APPS_M,
155 .n_reg = (uint32_t *) BLSP2_UART2_APPS_N,
156 .d_reg = (uint32_t *) BLSP2_UART2_APPS_D,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700157
158 .set_rate = clock_lib2_rcg_set_rate_mnd,
159 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
160 .current_freq = &rcg_dummy_freq,
161
162 .c = {
163 .dbg_name = "blsp1_uart2_apps_clk",
164 .ops = &clk_ops_rcg_mnd,
165 },
166};
167
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700168static struct branch_clk gcc_blsp2_uart2_apps_clk =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700169{
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700170 .cbcr_reg = (uint32_t *) BLSP2_UART2_APPS_CBCR,
171 .parent = &blsp2_uart2_apps_clk_src.c,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700172
173 .c = {
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700174 .dbg_name = "gcc_blsp2_uart2_apps_clk",
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700175 .ops = &clk_ops_branch,
176 },
177};
178
179static struct vote_clk gcc_blsp1_ahb_clk = {
180 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
181 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
182 .en_mask = BIT(17),
183
184 .c = {
185 .dbg_name = "gcc_blsp1_ahb_clk",
186 .ops = &clk_ops_vote,
187 },
188};
189
190static struct vote_clk gcc_blsp2_ahb_clk = {
191 .cbcr_reg = (uint32_t *) BLSP2_AHB_CBCR,
192 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
193 .en_mask = BIT(15),
194
195 .c = {
196 .dbg_name = "gcc_blsp2_ahb_clk",
197 .ops = &clk_ops_vote,
198 },
199};
200
201/* USB Clocks */
202static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
203{
204 F(75000000, gpll0, 8, 0, 0),
205 F_END
206};
207
208static struct rcg_clk usb_hs_system_clk_src =
209{
210 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
211 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
212
213 .set_rate = clock_lib2_rcg_set_rate_hid,
214 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
215 .current_freq = &rcg_dummy_freq,
216
217 .c = {
218 .dbg_name = "usb_hs_system_clk",
219 .ops = &clk_ops_rcg,
220 },
221};
222
223static struct branch_clk gcc_usb_hs_system_clk =
224{
225 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
226 .parent = &usb_hs_system_clk_src.c,
227
228 .c = {
229 .dbg_name = "gcc_usb_hs_system_clk",
230 .ops = &clk_ops_branch,
231 },
232};
233
234static struct branch_clk gcc_usb_hs_ahb_clk =
235{
236 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
237 .has_sibling = 1,
238
239 .c = {
240 .dbg_name = "gcc_usb_hs_ahb_clk",
241 .ops = &clk_ops_branch,
242 },
243};
244
245/* SDCC Clocks */
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700246static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] =
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700247{
248 F( 144000, cxo, 16, 3, 25),
249 F( 400000, cxo, 12, 1, 4),
250 F( 20000000, gpll0, 15, 1, 2),
251 F( 25000000, gpll0, 12, 1, 2),
252 F( 50000000, gpll0, 12, 0, 0),
253 F(100000000, gpll0, 6, 0, 0),
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700254 F(192000000, gpll4, 4, 0, 0),
255 F(384000000, gpll4, 2, 0, 0),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700256 F_END
257};
258
259static struct rcg_clk sdcc1_apps_clk_src =
260{
261 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
262 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
263 .m_reg = (uint32_t *) SDCC1_M,
264 .n_reg = (uint32_t *) SDCC1_N,
265 .d_reg = (uint32_t *) SDCC1_D,
266
267 .set_rate = clock_lib2_rcg_set_rate_mnd,
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700268 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700269 .current_freq = &rcg_dummy_freq,
270
271 .c = {
272 .dbg_name = "sdc1_clk",
273 .ops = &clk_ops_rcg_mnd,
274 },
275};
276
277static struct branch_clk gcc_sdcc1_apps_clk =
278{
279 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
280 .parent = &sdcc1_apps_clk_src.c,
281
282 .c = {
283 .dbg_name = "gcc_sdcc1_apps_clk",
284 .ops = &clk_ops_branch,
285 },
286};
287
288static struct branch_clk gcc_sdcc1_ahb_clk =
289{
290 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
291 .has_sibling = 1,
292
293 .c = {
294 .dbg_name = "gcc_sdcc1_ahb_clk",
295 .ops = &clk_ops_branch,
296 },
297};
298
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700299/* USB 3.0 Clocks */
300static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] =
301{
302 F(125000000, gpll0, 1, 5, 24),
303 F_END
304};
305
306static struct rcg_clk usb30_master_clk_src =
307{
308 .cmd_reg = (uint32_t *) GCC_USB30_MASTER_CMD_RCGR,
309 .cfg_reg = (uint32_t *) GCC_USB30_MASTER_CFG_RCGR,
310 .m_reg = (uint32_t *) GCC_USB30_MASTER_M,
311 .n_reg = (uint32_t *) GCC_USB30_MASTER_N,
312 .d_reg = (uint32_t *) GCC_USB30_MASTER_D,
313
314 .set_rate = clock_lib2_rcg_set_rate_mnd,
315 .freq_tbl = ftbl_gcc_usb30_master_clk,
316 .current_freq = &rcg_dummy_freq,
317
318 .c = {
319 .dbg_name = "usb30_master_clk_src",
320 .ops = &clk_ops_rcg,
321 },
322};
323
324
325static struct branch_clk gcc_usb30_master_clk =
326{
327 .cbcr_reg = (uint32_t *) GCC_USB30_MASTER_CBCR,
328 .parent = &usb30_master_clk_src.c,
329
330 .c = {
331 .dbg_name = "gcc_usb30_master_clk",
332 .ops = &clk_ops_branch,
333 },
334};
335
336static struct branch_clk gcc_sys_noc_usb30_axi_clk =
337{
338 .cbcr_reg = (uint32_t *) SYS_NOC_USB3_AXI_CBCR,
339 .has_sibling = 1,
340
341 .c = {
342 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
343 .ops = &clk_ops_branch,
344 },
345};
346
Dhaval Patel4a87d522013-10-18 19:02:37 -0700347/* Display clocks */
348static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
349 F_MM(19200000, cxo, 1, 0, 0),
350 F_END
351};
352
353static struct clk_freq_tbl ftbl_mdss_esc1_1_clk[] = {
354 F_MM(19200000, cxo, 1, 0, 0),
355 F_END
356};
357
358static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
359 F_MM(19200000, cxo, 1, 0, 0),
360 F_MM(100000000, gpll0, 6, 0, 0),
361 F_END
362};
363
364static struct clk_freq_tbl ftbl_mdp_clk[] = {
365 F_MM( 75000000, gpll0, 8, 0, 0),
366 F_MM( 240000000, gpll0, 2.5, 0, 0),
367 F_END
368};
369
370static struct rcg_clk dsi_esc0_clk_src = {
371 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
372 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
373 .set_rate = clock_lib2_rcg_set_rate_hid,
374 .freq_tbl = ftbl_mdss_esc0_1_clk,
375
376 .c = {
377 .dbg_name = "dsi_esc0_clk_src",
378 .ops = &clk_ops_rcg,
379 },
380};
381
382static struct rcg_clk dsi_esc1_clk_src = {
383 .cmd_reg = (uint32_t *) DSI_ESC1_CMD_RCGR,
384 .cfg_reg = (uint32_t *) DSI_ESC1_CFG_RCGR,
385 .set_rate = clock_lib2_rcg_set_rate_hid,
386 .freq_tbl = ftbl_mdss_esc1_1_clk,
387
388 .c = {
389 .dbg_name = "dsi_esc1_clk_src",
390 .ops = &clk_ops_rcg,
391 },
392};
393
394static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
395 F_MM(19200000, cxo, 1, 0, 0),
396 F_END
397};
398
399static struct rcg_clk vsync_clk_src = {
400 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
401 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
402 .set_rate = clock_lib2_rcg_set_rate_hid,
403 .freq_tbl = ftbl_mdss_vsync_clk,
404
405 .c = {
406 .dbg_name = "vsync_clk_src",
407 .ops = &clk_ops_rcg,
408 },
409};
410
411static struct rcg_clk mdp_axi_clk_src = {
412 .cmd_reg = (uint32_t *) MDP_AXI_CMD_RCGR,
413 .cfg_reg = (uint32_t *) MDP_AXI_CFG_RCGR,
414 .set_rate = clock_lib2_rcg_set_rate_hid,
415 .freq_tbl = ftbl_mmss_axi_clk,
416
417 .c = {
418 .dbg_name = "mdp_axi_clk_src",
419 .ops = &clk_ops_rcg,
420 },
421};
422
423static struct branch_clk mdss_esc0_clk = {
424 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
425 .parent = &dsi_esc0_clk_src.c,
426 .has_sibling = 0,
427
428 .c = {
429 .dbg_name = "mdss_esc0_clk",
430 .ops = &clk_ops_branch,
431 },
432};
433
434static struct branch_clk mdss_esc1_clk = {
435 .cbcr_reg = (uint32_t *) DSI_ESC1_CBCR,
436 .parent = &dsi_esc1_clk_src.c,
437 .has_sibling = 0,
438
439 .c = {
440 .dbg_name = "mdss_esc1_clk",
441 .ops = &clk_ops_branch,
442 },
443};
444
445static struct branch_clk mdss_axi_clk = {
446 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
447 .parent = &mdp_axi_clk_src.c,
448 .has_sibling = 0,
449
450 .c = {
451 .dbg_name = "mdss_axi_clk",
452 .ops = &clk_ops_branch,
453 },
454};
455
456static struct branch_clk mmss_mmssnoc_axi_clk = {
457 .cbcr_reg = (uint32_t *) MMSS_MMSSNOC_AXI_CBCR,
458 .parent = &mdp_axi_clk_src.c,
459 .has_sibling = 0,
460
461 .c = {
462 .dbg_name = "mmss_mmssnoc_axi_clk",
463 .ops = &clk_ops_branch,
464 },
465};
466
467static struct branch_clk mmss_s0_axi_clk = {
468 .cbcr_reg = (uint32_t *) MMSS_S0_AXI_CBCR,
469 .parent = &mdp_axi_clk_src.c,
470 .has_sibling = 0,
471
472 .c = {
473 .dbg_name = "mmss_s0_axi_clk",
474 .ops = &clk_ops_branch,
475 },
476};
477
478static struct branch_clk mdp_ahb_clk = {
479 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
480 .has_sibling = 1,
481
482 .c = {
483 .dbg_name = "mdp_ahb_clk",
484 .ops = &clk_ops_branch,
485 },
486};
487
488static struct rcg_clk mdss_mdp_clk_src = {
489 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
490 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
491 .set_rate = clock_lib2_rcg_set_rate_hid,
492 .freq_tbl = ftbl_mdp_clk,
493 .current_freq = &rcg_dummy_freq,
494
495 .c = {
496 .dbg_name = "mdss_mdp_clk_src",
497 .ops = &clk_ops_rcg,
498 },
499};
500
501static struct branch_clk mdss_mdp_clk = {
502 .cbcr_reg = (uint32_t *) MDP_CBCR,
503 .parent = &mdss_mdp_clk_src.c,
504 .has_sibling = 1,
505
506 .c = {
507 .dbg_name = "mdss_mdp_clk",
508 .ops = &clk_ops_branch,
509 },
510};
511
512static struct branch_clk mdss_mdp_lut_clk = {
513 .cbcr_reg = MDP_LUT_CBCR,
514 .parent = &mdss_mdp_clk_src.c,
515 .has_sibling = 1,
516
517 .c = {
518 .dbg_name = "mdss_mdp_lut_clk",
519 .ops = &clk_ops_branch,
520 },
521};
522
523static struct branch_clk mdss_vsync_clk = {
524 .cbcr_reg = MDSS_VSYNC_CBCR,
525 .parent = &vsync_clk_src.c,
526 .has_sibling = 0,
527
528 .c = {
529 .dbg_name = "mdss_vsync_clk",
530 .ops = &clk_ops_branch,
531 },
532};
533
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700534static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
535 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
536 .has_sibling = 1,
537
538 .c = {
539 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
540 .ops = &clk_ops_branch,
541 },
542};
543
544static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
545 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
546 .has_sibling = 1,
547
548 .c = {
549 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
550 .ops = &clk_ops_branch,
551 },
552};
Dhaval Patel4a87d522013-10-18 19:02:37 -0700553
Deepa Dinamani554b0622013-05-16 15:00:30 -0700554/* Clock lookup table */
555static struct clk_lookup msm_clocks_8084[] =
556{
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700557 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
558 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
Deepa Dinamani554b0622013-05-16 15:00:30 -0700559
Channagoud Kadabi908353c2013-09-23 11:38:48 -0700560 CLK_LOOKUP("gcc_sdcc1_cdccal_sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c),
561 CLK_LOOKUP("gcc_sdcc1_cdccal_ff_clk", gcc_sdcc1_cdccal_ff_clk.c),
562
Sundarajan Srinivasand8b7c6f2013-09-13 16:50:22 -0700563 CLK_LOOKUP("uart7_iface_clk", gcc_blsp2_ahb_clk.c),
564 CLK_LOOKUP("uart7_core_clk", gcc_blsp2_uart2_apps_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700565
566 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
567 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
Amol Jadi0a4c9b42013-10-11 14:22:11 -0700568
569 /* USB 3.0 */
570 CLK_LOOKUP("usb30_iface_clk", gcc_sys_noc_usb30_axi_clk.c),
571 CLK_LOOKUP("usb30_master_clk", gcc_usb30_master_clk.c),
Dhaval Patel4a87d522013-10-18 19:02:37 -0700572
573 /* mdss clocks */
574 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
575 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
576 CLK_LOOKUP("mdss_esc1_clk", mdss_esc1_clk.c),
577 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
578 CLK_LOOKUP("mmss_mmssnoc_axi_clk", mmss_mmssnoc_axi_clk.c),
579 CLK_LOOKUP("mmss_s0_axi_clk", mmss_s0_axi_clk.c),
580 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
581 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
582 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
583 CLK_LOOKUP("mdss_mdp_lut_clk", mdss_mdp_lut_clk.c),
Sundarajan Srinivasan09374ed2013-06-18 13:29:32 -0700584};
Deepa Dinamani554b0622013-05-16 15:00:30 -0700585
586void platform_clock_init(void)
587{
588 clk_init(msm_clocks_8084, ARRAY_SIZE(msm_clocks_8084));
589}