blob: c883b3a9dd7a46d18455b318329fe37b8b4a1f52 [file] [log] [blame]
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -080012 * * Neither the name of The Linux Foundation nor the names of its
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070013 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Shashank Mittal4bfb2e32012-04-16 10:56:27 -070041#include <err.h>
42#include <msm_panel.h>
Kinson Chikfe931032011-07-21 10:01:34 -070043
44extern void mdp_disable(void);
Ajay Dudanib01e5062011-12-03 23:23:42 -080045extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg,
46 unsigned short num_of_lanes);
Kinson Chikfe931032011-07-21 10:01:34 -070047extern void mdp_shutdown(void);
48extern void mdp_start_dma(void);
Deepa Dinamania080a402011-11-05 18:59:26 -070049extern void dsb(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070050
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -070051#if (DISPLAY_TYPE_MDSS == 0)
52#define MIPI_DSI0_BASE MIPI_DSI_BASE
53#define MIPI_DSI1_BASE MIPI_DSI_BASE
54#endif
55
Chandan Uddarajufe93e822010-11-21 20:44:47 -080056#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070057static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080058 .height = TSH_MIPI_FB_HEIGHT,
59 .width = TSH_MIPI_FB_WIDTH,
60 .stride = TSH_MIPI_FB_WIDTH,
61 .format = FB_FORMAT_RGB888,
62 .bpp = 24,
63 .update_start = NULL,
64 .update_done = NULL,
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070065};
Ajay Dudanib01e5062011-12-03 23:23:42 -080066
Kinson Chike5c93432011-06-17 09:10:29 -070067struct mipi_dsi_panel_config toshiba_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080068 .mode = MIPI_VIDEO_MODE,
69 .num_of_lanes = 1,
70 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
71 .panel_cmds = toshiba_panel_video_mode_cmds,
72 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070073};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080074#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
75static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080076 .height = NOV_MIPI_FB_HEIGHT,
77 .width = NOV_MIPI_FB_WIDTH,
78 .stride = NOV_MIPI_FB_WIDTH,
79 .format = FB_FORMAT_RGB888,
80 .bpp = 24,
81 .update_start = NULL,
82 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -080083};
Ajay Dudanib01e5062011-12-03 23:23:42 -080084
Kinson Chike5c93432011-06-17 09:10:29 -070085struct mipi_dsi_panel_config novatek_panel_info = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080086 .mode = MIPI_CMD_MODE,
87 .num_of_lanes = 2,
88 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
89 .panel_cmds = novatek_panel_cmd_mode_cmds,
90 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
Kinson Chike5c93432011-06-17 09:10:29 -070091};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080092#else
93static struct fbcon_config mipi_fb_cfg = {
Ajay Dudanib01e5062011-12-03 23:23:42 -080094 .height = 0,
95 .width = 0,
96 .stride = 0,
97 .format = 0,
98 .bpp = 0,
99 .update_start = NULL,
100 .update_done = NULL,
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800101};
102#endif
103
104static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700105void secure_writel(uint32_t, uint32_t);
106uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700107
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800108struct mipi_dsi_panel_config *get_panel_info(void)
109{
110#if DISPLAY_MIPI_PANEL_TOSHIBA
Ajay Dudanib01e5062011-12-03 23:23:42 -0800111 return &toshiba_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800112#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800113 return &novatek_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800114#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800115 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800116}
117
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700118int dsi_cmd_dma_trigger_for_panel()
119{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800120 unsigned long ReadValue;
121 unsigned long count = 0;
122 int status = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700123
Ajay Dudanib01e5062011-12-03 23:23:42 -0800124 writel(0x03030303, DSI_INT_CTRL);
125 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
126 dsb();
127 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
128 while (ReadValue != 0x00000001) {
129 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
130 count++;
131 if (count > 0xffff) {
132 status = FAIL;
133 dprintf(CRITICAL,
134 "Panel CMD: command mode dma test failed\n");
135 return status;
136 }
137 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700138
Ajay Dudanib01e5062011-12-03 23:23:42 -0800139 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
140 dprintf(SPEW, "Panel CMD: command mode dma tested successfully\n");
141 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700142}
143
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800144int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700145{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800146 int ret = 0;
147 struct mipi_dsi_cmd *cm;
148 int i = 0;
149 char pload[256];
150 uint32_t off;
Deepa Dinamania080a402011-11-05 18:59:26 -0700151
Ajay Dudanib01e5062011-12-03 23:23:42 -0800152 /* Align pload at 8 byte boundry */
153 off = pload;
154 off &= 0x07;
155 if (off)
156 off = 8 - off;
157 off += pload;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700158
Ajay Dudanib01e5062011-12-03 23:23:42 -0800159 cm = cmds;
160 for (i = 0; i < count; i++) {
161 memcpy((void *)off, (cm->payload), cm->size);
162 writel(off, DSI_DMA_CMD_OFFSET);
163 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
164 dsb();
165 ret += dsi_cmd_dma_trigger_for_panel();
166 udelay(80);
167 cm++;
168 }
169 return ret;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800170}
171
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800172/*
173 * mipi_dsi_cmd_rx: can receive at most 16 bytes
174 * per transaction since it only have 4 32bits reigsters
175 * to hold data.
176 * therefore Maximum Return Packet Size need to be set to 16.
177 * any return data more than MRPS need to be break down
178 * to multiple transactions.
179 */
180int mipi_dsi_cmds_rx(char **rp, int len)
181{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800182 uint32_t *lp, data;
183 char *dp;
184 int i, off, cnt;
185 int rlen, res;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800186
Ajay Dudanib01e5062011-12-03 23:23:42 -0800187 if (len <= 2)
188 rlen = 4; /* short read */
189 else
190 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800191
Ajay Dudanib01e5062011-12-03 23:23:42 -0800192 if (rlen > MIPI_DSI_REG_LEN) {
193 return 0;
194 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800195
Ajay Dudanib01e5062011-12-03 23:23:42 -0800196 res = rlen & 0x03;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800197
Ajay Dudanib01e5062011-12-03 23:23:42 -0800198 rlen += res; /* 4 byte align */
199 lp = (uint32_t *) (*rp);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800200
Ajay Dudanib01e5062011-12-03 23:23:42 -0800201 cnt = rlen;
202 cnt += 3;
203 cnt >>= 2;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800204
Ajay Dudanib01e5062011-12-03 23:23:42 -0800205 if (cnt > 4)
206 cnt = 4; /* 4 x 32 bits registers only */
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800207
Ajay Dudanib01e5062011-12-03 23:23:42 -0800208 off = 0x068; /* DSI_RDBK_DATA0 */
209 off += ((cnt - 1) * 4);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800210
Ajay Dudanib01e5062011-12-03 23:23:42 -0800211 for (i = 0; i < cnt; i++) {
212 data = (uint32_t) readl(MIPI_DSI_BASE + off);
213 *lp++ = ntohl(data); /* to network byte order */
214 off -= 4;
215 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800216
Ajay Dudanib01e5062011-12-03 23:23:42 -0800217 if (len > 2) {
218 /*First 4 bytes + paded bytes will be header next len bytes would be payload */
219 for (i = 0; i < len; i++) {
220 dp = *rp;
221 dp[i] = dp[4 + res + i];
222 }
223 }
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800224
Ajay Dudanib01e5062011-12-03 23:23:42 -0800225 return len;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800226}
227
228static int mipi_dsi_cmd_bta_sw_trigger(void)
229{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800230 uint32_t data;
231 int cnt = 0;
232 int err = 0;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800233
Ajay Dudanib01e5062011-12-03 23:23:42 -0800234 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
235 while (cnt < 10000) {
236 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS */
237 if ((data & 0x0010) == 0)
238 break;
239 cnt++;
240 }
241 if (cnt == 10000)
242 err = 1;
243 return err;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800244}
245
246static uint32_t mipi_novatek_manufacture_id(void)
247{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800248 char rec_buf[24];
249 char *rp = rec_buf;
250 uint32_t *lp, data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800251
Ajay Dudanib01e5062011-12-03 23:23:42 -0800252 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
253 mipi_dsi_cmds_rx(&rp, 3);
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800254
Ajay Dudanib01e5062011-12-03 23:23:42 -0800255 lp = (uint32_t *) rp;
256 data = (uint32_t) * lp;
257 data = ntohl(data);
258 data = data >> 8;
259 return data;
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800260}
261
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700262int mdss_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
263{
264 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
265 uint8_t EMBED_MODE1 = 1; // from frame buffer
266 uint8_t POWER_MODE2 = 1; // from frame buffer
267 uint8_t PACK_TYPE1; // long packet
268 uint8_t VC1 = 0;
269 uint8_t DT1 = 0; // non embedded mode
270 uint8_t WC1 = 0; // for non embedded mode only
271 int status = 0;
272 uint8_t DLNx_EN;
273
274 switch (pinfo->num_of_lanes) {
275 default:
276 case 1:
277 DLNx_EN = 1; // 1 lane
278 break;
279 case 2:
280 DLNx_EN = 3; // 2 lane
281 break;
282 case 3:
283 DLNx_EN = 7; // 3 lane
284 break;
285 case 4:
286 DLNx_EN = 0x0F; /* 4 lanes */
287 break;
288 }
289
290 PACK_TYPE1 = pinfo->pack;
291
292 writel(0x0001, DSI_SOFT_RESET);
293 writel(0x0000, DSI_SOFT_RESET);
294
295 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
296 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
297 // trigger 0x4; dma stream1
298
299 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
300 // build
301 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
302 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
303 DSI_COMMAND_MODE_DMA_CTRL);
304
305 if (pinfo->panel_cmds)
306 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
307 pinfo->num_of_panel_cmds);
308
309 return status;
310}
311
312
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800313int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
314{
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800315 uint8_t DMA_STREAM1 = 0; // for mdp display processor path
316 uint8_t EMBED_MODE1 = 1; // from frame buffer
317 uint8_t POWER_MODE2 = 1; // from frame buffer
318 uint8_t PACK_TYPE1; // long packet
319 uint8_t VC1 = 0;
320 uint8_t DT1 = 0; // non embedded mode
321 uint8_t WC1 = 0; // for non embedded mode only
Ajay Dudanib01e5062011-12-03 23:23:42 -0800322 int status = 0;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800323 uint8_t DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700324
Ajay Dudanib01e5062011-12-03 23:23:42 -0800325 switch (pinfo->num_of_lanes) {
326 default:
327 case 1:
328 DLNx_EN = 1; // 1 lane
329 break;
330 case 2:
331 DLNx_EN = 3; // 2 lane
332 break;
333 case 3:
334 DLNx_EN = 7; // 3 lane
335 break;
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300336 case 4:
337 DLNx_EN = 0x0F; /* 4 lanes */
338 break;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800339 }
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800340
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800341 PACK_TYPE1 = pinfo->pack;
342
Ajay Dudanib01e5062011-12-03 23:23:42 -0800343 writel(0x0001, DSI_SOFT_RESET);
344 writel(0x0000, DSI_SOFT_RESET);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800345
Ajay Dudanib01e5062011-12-03 23:23:42 -0800346 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
347 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
348 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700349
Ajay Dudanib01e5062011-12-03 23:23:42 -0800350 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
351 // build
352 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
353 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
354 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700355
Amir Samuelov2d4ba162012-07-22 11:53:14 +0300356 if (pinfo->panel_cmds)
357 status = mipi_dsi_cmds_tx(pinfo->panel_cmds,
358 pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700359
Ajay Dudanib01e5062011-12-03 23:23:42 -0800360 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700361}
362
Kinson Chike5c93432011-06-17 09:10:29 -0700363//TODO: Clean up arguments being passed in not being used
Ajay Dudanib01e5062011-12-03 23:23:42 -0800364int
365config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
366 unsigned short img_width, unsigned short img_height,
367 unsigned short hsync_porch0_fp,
368 unsigned short hsync_porch0_bp,
369 unsigned short vsync_porch0_fp,
370 unsigned short vsync_porch0_bp,
371 unsigned short hsync_width,
372 unsigned short vsync_width, unsigned short dst_format,
373 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700374{
375
Ajay Dudanib01e5062011-12-03 23:23:42 -0800376 unsigned char DST_FORMAT;
377 unsigned char TRAFIC_MODE;
378 unsigned char DLNx_EN;
379 // video mode data ctrl
380 int status = 0;
381 unsigned long low_pwr_stop_mode = 0;
382 unsigned char eof_bllp_pwr = 0x9;
383 unsigned char interleav = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700384
Ajay Dudanib01e5062011-12-03 23:23:42 -0800385 // disable mdp first
386 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700387
Ajay Dudanib01e5062011-12-03 23:23:42 -0800388 writel(0x00000000, DSI_CLK_CTRL);
389 writel(0x00000000, DSI_CLK_CTRL);
390 writel(0x00000000, DSI_CLK_CTRL);
391 writel(0x00000000, DSI_CLK_CTRL);
392 writel(0x00000002, DSI_CLK_CTRL);
393 writel(0x00000006, DSI_CLK_CTRL);
394 writel(0x0000000e, DSI_CLK_CTRL);
395 writel(0x0000001e, DSI_CLK_CTRL);
396 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700397
Ajay Dudanib01e5062011-12-03 23:23:42 -0800398 writel(0, DSI_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700399
Ajay Dudanib01e5062011-12-03 23:23:42 -0800400 writel(0, DSI_ERR_INT_MASK0);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700401
Ajay Dudanib01e5062011-12-03 23:23:42 -0800402 DST_FORMAT = 0; // RGB565
403 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700404
Ajay Dudanib01e5062011-12-03 23:23:42 -0800405 DLNx_EN = 1; // 1 lane with clk programming
406 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700407
Ajay Dudanib01e5062011-12-03 23:23:42 -0800408 TRAFIC_MODE = 0; // non burst mode with sync pulses
409 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700410
Ajay Dudanib01e5062011-12-03 23:23:42 -0800411 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700412
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800413 writel(((hsync_width + img_width + hsync_porch0_bp) << 16)
414 | (hsync_width + hsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800415 DSI_VIDEO_MODE_ACTIVE_H);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700416
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800417 writel(((vsync_width + img_height + vsync_porch0_bp) << 16)
418 | (vsync_width + vsync_porch0_bp),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800419 DSI_VIDEO_MODE_ACTIVE_V);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700420
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800421 writel(((vsync_width + img_height + vsync_porch0_fp + vsync_porch0_bp - 1) << 16)
422 | (hsync_width + img_width + hsync_porch0_fp + hsync_porch0_bp - 1),
Ajay Dudanib01e5062011-12-03 23:23:42 -0800423 DSI_VIDEO_MODE_TOTAL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700424
Ajay Dudanib01e5062011-12-03 23:23:42 -0800425 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700426
Ajay Dudanib01e5062011-12-03 23:23:42 -0800427 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700428
Ajay Dudanib01e5062011-12-03 23:23:42 -0800429 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700430
Ajay Dudanib01e5062011-12-03 23:23:42 -0800431 writel(1, DSI_EOT_PACKET_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700432
Ajay Dudanib01e5062011-12-03 23:23:42 -0800433 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700434
Ajay Dudanib01e5062011-12-03 23:23:42 -0800435 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
436 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700437
Ajay Dudanib01e5062011-12-03 23:23:42 -0800438 writel(0x67, DSI_CAL_STRENGTH_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700439
Ajay Dudanib01e5062011-12-03 23:23:42 -0800440 writel(0x80006711, DSI_CAL_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700441
Ajay Dudanib01e5062011-12-03 23:23:42 -0800442 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700443
Ajay Dudanib01e5062011-12-03 23:23:42 -0800444 writel(0x00010100, DSI_INT_CTRL);
445 writel(0x02010202, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700446
Ajay Dudanib01e5062011-12-03 23:23:42 -0800447 writel(0x02030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700448
Ajay Dudanib01e5062011-12-03 23:23:42 -0800449 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
450 | 0x103, DSI_CTRL);
451 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700452
Ajay Dudanib01e5062011-12-03 23:23:42 -0800453 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700454}
455
Ajay Dudanib01e5062011-12-03 23:23:42 -0800456int
457config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
458 unsigned short img_width, unsigned short img_height,
459 unsigned short dst_format,
460 unsigned short traffic_mode, unsigned short datalane_num)
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800461{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800462 unsigned char DST_FORMAT;
463 unsigned char TRAFIC_MODE;
464 unsigned char DLNx_EN;
465 // video mode data ctrl
466 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700467 unsigned char interleav = 0;
468 unsigned char ystride = 0x03;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800469 // disable mdp first
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800470
Ajay Dudanib01e5062011-12-03 23:23:42 -0800471 writel(0x00000000, DSI_CLK_CTRL);
472 writel(0x00000000, DSI_CLK_CTRL);
473 writel(0x00000000, DSI_CLK_CTRL);
474 writel(0x00000000, DSI_CLK_CTRL);
475 writel(0x00000002, DSI_CLK_CTRL);
476 writel(0x00000006, DSI_CLK_CTRL);
477 writel(0x0000000e, DSI_CLK_CTRL);
478 writel(0x0000001e, DSI_CLK_CTRL);
479 writel(0x0000003e, DSI_CLK_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800480
Ajay Dudanib01e5062011-12-03 23:23:42 -0800481 writel(0x10000000, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800482
Ajay Dudanib01e5062011-12-03 23:23:42 -0800483 // writel(0, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800484
Ajay Dudanib01e5062011-12-03 23:23:42 -0800485 // writel(0, DSI_ERR_INT_MASK0);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800486
Ajay Dudanib01e5062011-12-03 23:23:42 -0800487 DST_FORMAT = 8; // RGB888
488 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800489
Ajay Dudanib01e5062011-12-03 23:23:42 -0800490 DLNx_EN = 3; // 2 lane with clk programming
491 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800492
Ajay Dudanib01e5062011-12-03 23:23:42 -0800493 TRAFIC_MODE = 0; // non burst mode with sync pulses
494 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800495
Ajay Dudanib01e5062011-12-03 23:23:42 -0800496 writel(0x02020202, DSI_INT_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800497
Ajay Dudanib01e5062011-12-03 23:23:42 -0800498 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
499 writel((img_width * ystride + 1) << 16 | 0x0039,
500 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
501 writel((img_width * ystride + 1) << 16 | 0x0039,
502 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
503 writel(img_height << 16 | img_width,
504 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
505 writel(img_height << 16 | img_width,
506 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
507 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
508 writel(0x80000000, DSI_CAL_CTRL);
509 writel(0x40, DSI_TRIG_CTRL);
510 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
511 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
512 DSI_CTRL);
513 mdelay(10);
514 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
515 writel(0x10000000, DSI_MISR_CMD_CTRL);
516 writel(0x00000040, DSI_ERR_INT_MASK0);
517 writel(0x1, DSI_EOT_PACKET_CTRL);
518 // writel(0x0, MDP_OVERLAYPROC0_START);
519 mdp_start_dma();
520 mdelay(10);
521 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800522
Ajay Dudanib01e5062011-12-03 23:23:42 -0800523 status = 1;
524 return status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800525}
526
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800527int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700528{
529
Ajay Dudanib01e5062011-12-03 23:23:42 -0800530 int status = 0;
531 unsigned long ReadValue;
532 unsigned long count = 0;
533 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
534 // bit16, high spd mode 0x0
535 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
536 // let cmd mode eng send packets in hs
537 // or lp mode
538 unsigned short image_wd = mipi_fb_cfg.width;
539 unsigned short image_ht = mipi_fb_cfg.height;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800540 unsigned short display_wd = mipi_fb_cfg.width;
541 unsigned short display_ht = mipi_fb_cfg.height;
542 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
543 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
544 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
545 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
546 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
547 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
548 unsigned short dst_format = 0;
549 unsigned short traffic_mode = 0;
Ajay Dudanib01e5062011-12-03 23:23:42 -0800550 unsigned short pack_pattern = 0x12; //BGR
551 unsigned char ystride = 3;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700552
Ajay Dudanib01e5062011-12-03 23:23:42 -0800553 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
554 // bit24:HFP, bit28:PULSE MODE, need enough
555 // time for swithc from LP to HS
556 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
557 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700558
Ajay Dudanib01e5062011-12-03 23:23:42 -0800559 status +=
560 config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
561 hsync_porch_fp, hsync_porch_bp,
562 vsync_porch_fp, vsync_porch_bp, hsync_width,
563 vsync_width, dst_format, traffic_mode,
564 num_of_lanes);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700565
Ajay Dudanib01e5062011-12-03 23:23:42 -0800566 status +=
567 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd,
568 image_ht, hsync_porch_fp, hsync_porch_bp,
569 vsync_porch_fp, vsync_porch_bp,
570 hsync_width, vsync_width, MIPI_FB_ADDR,
571 image_wd, pack_pattern, ystride);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700572
Ajay Dudanib01e5062011-12-03 23:23:42 -0800573 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
574 while (ReadValue != 0x00010000) {
575 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
576 count++;
577 if (count > 0xffff) {
578 status = FAIL;
579 dprintf(CRITICAL, "Video lane test failed\n");
580 return status;
581 }
582 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700583
Ajay Dudanib01e5062011-12-03 23:23:42 -0800584 dprintf(SPEW, "Video lane tested successfully\n");
585 return status;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700586}
587
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800588int is_cmd_mode_enabled(void)
589{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800590 return cmd_mode_status;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800591}
592
Kinson Chike5c93432011-06-17 09:10:29 -0700593#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800594void mipi_dsi_cmd_mode_trigger(void)
595{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800596 int status = 0;
597 unsigned short display_wd = mipi_fb_cfg.width;
598 unsigned short display_ht = mipi_fb_cfg.height;
599 unsigned short image_wd = mipi_fb_cfg.width;
600 unsigned short image_ht = mipi_fb_cfg.height;
601 unsigned short dst_format = 0;
602 unsigned short traffic_mode = 0;
603 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
604 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
605 mdelay(50);
606 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
607 dst_format, traffic_mode,
608 panel_info->num_of_lanes /* num_of_lanes */ );
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800609}
Kinson Chike5c93432011-06-17 09:10:29 -0700610#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800611
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700612void mipi_dsi_shutdown(void)
613{
Amol Jadi6834f1a2012-06-29 14:42:59 -0700614 if(!target_cont_splash_screen())
615 {
616 mdp_shutdown();
617 writel(0x01010101, DSI_INT_CTRL);
618 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700619
620#if (DISPLAY_MIPI_PANEL_NOVATEK_BLUE \
Amol Jadi6834f1a2012-06-29 14:42:59 -0700621 || DISPLAY_MIPI_PANEL_TOSHIBA)
622 secure_writel(0x0, DSI_CC_REG);
623 secure_writel(0x0, DSI_PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700624#endif
Amol Jadi6834f1a2012-06-29 14:42:59 -0700625
626 writel(0, DSI_CLK_CTRL);
627 writel(0, DSI_CTRL);
628 writel(0, DSIPHY_PLL_CTRL(0));
629 }
630 else
631 {
Chandan Uddaraju4877d372011-07-21 12:51:51 -0700632 /* To keep the splash screen displayed till kernel driver takes
633 control, do not turn off the video mode engine and clocks.
634 Only disabling the MIPI DSI IRQs */
635 writel(0x01010101, DSI_INT_CTRL);
636 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Amol Jadi6834f1a2012-06-29 14:42:59 -0700637 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700638}
639
640struct fbcon_config *mipi_init(void)
641{
Ajay Dudanib01e5062011-12-03 23:23:42 -0800642 int status = 0;
643 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530644
645 if (panel_info == NULL) {
646 dprintf(CRITICAL, "Panel info is null\n");
647 return NULL;
648 }
649
Ajay Dudanib01e5062011-12-03 23:23:42 -0800650 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800651#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G)
Ajay Dudanib01e5062011-12-03 23:23:42 -0800652 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530653#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700654
655#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Ajay Dudanib01e5062011-12-03 23:23:42 -0800656 mipi_dsi_phy_init(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700657#else
Ajay Dudanib01e5062011-12-03 23:23:42 -0800658 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700659#endif
660
Ajay Dudanib01e5062011-12-03 23:23:42 -0800661 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700662
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800663#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Ajay Dudanib01e5062011-12-03 23:23:42 -0800664 mipi_dsi_cmd_bta_sw_trigger();
665 mipi_novatek_manufacture_id();
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800666#endif
Ajay Dudanib01e5062011-12-03 23:23:42 -0800667 mipi_fb_cfg.base = MIPI_FB_ADDR;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700668
Ajay Dudanib01e5062011-12-03 23:23:42 -0800669 if (panel_info->mode == MIPI_VIDEO_MODE)
670 status += mipi_dsi_video_config(panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800671
Ajay Dudanib01e5062011-12-03 23:23:42 -0800672 if (panel_info->mode == MIPI_CMD_MODE)
673 cmd_mode_status = 1;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800674
Ajay Dudanib01e5062011-12-03 23:23:42 -0800675 return &mipi_fb_cfg;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700676}
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700677
678int mipi_config(struct msm_fb_panel_data *panel)
679{
680 int ret = NO_ERROR;
681 struct msm_panel_info *pinfo;
682 struct mipi_dsi_panel_config mipi_pinfo;
683
684 if (!panel)
685 return ERR_INVALID_ARGS;
686
687 pinfo = &(panel->panel_info);
688 mipi_pinfo.mode = pinfo->mipi.mode;
689 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
690 mipi_pinfo.dsi_phy_config = pinfo->mipi.dsi_phy_db;
691 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
692 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530693 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800694 mipi_pinfo.pack = 1;
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700695
696 /* Enable MMSS_AHB_ARB_MATER_PORT_E for
697 arbiter master0 and master 1 request */
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800698#if (!DISPLAY_MIPI_PANEL_RENESAS && !DISPLAY_TYPE_DSI6G)
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700699 writel(0x00001800, MMSS_SFPB_GPREG);
700#endif
701
702 mipi_dsi_phy_init(&mipi_pinfo);
703
704 ret += mipi_dsi_panel_initialize(&mipi_pinfo);
705
Channagoud Kadabi01c91822012-06-06 15:53:30 +0530706 if (pinfo->rotate && panel->rotate)
707 pinfo->rotate();
708
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700709 return ret;
710}
711
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700712int mdss_dsi_video_mode_config(uint16_t disp_width,
713 uint16_t disp_height,
714 uint16_t img_width,
715 uint16_t img_height,
716 uint16_t hsync_porch0_fp,
717 uint16_t hsync_porch0_bp,
718 uint16_t vsync_porch0_fp,
719 uint16_t vsync_porch0_bp,
720 uint16_t hsync_width,
721 uint16_t vsync_width,
722 uint16_t dst_format,
723 uint16_t traffic_mode,
724 uint8_t lane_en,
725 uint16_t low_pwr_stop_mode,
726 uint8_t eof_bllp_pwr,
727 uint8_t interleav)
728{
729
730 int status = 0;
731
732 /* disable mdp first */
733 mdp_disable();
734
735 writel(0x00000000, DSI_CLK_CTRL);
736 writel(0x00000000, DSI_CLK_CTRL);
737 writel(0x00000000, DSI_CLK_CTRL);
738 writel(0x00000000, DSI_CLK_CTRL);
739 writel(0x00000002, DSI_CLK_CTRL);
740 writel(0x00000006, DSI_CLK_CTRL);
741 writel(0x0000000e, DSI_CLK_CTRL);
742 writel(0x0000001e, DSI_CLK_CTRL);
743 writel(0x0000023f, DSI_CLK_CTRL);
744
745 writel(0, DSI_CTRL);
746
747 writel(0, DSI_ERR_INT_MASK0);
748
749 writel(0x02020202, DSI_INT_CTRL);
750
751 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
752 DSI_VIDEO_MODE_ACTIVE_H);
753
754 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
755 DSI_VIDEO_MODE_ACTIVE_V);
756
757 if (mdp_get_revision() >= MDP_REV_41) {
758 writel(((disp_height + vsync_porch0_fp
759 + vsync_porch0_bp - 1) << 16)
760 | (disp_width + hsync_porch0_fp
761 + hsync_porch0_bp - 1),
762 DSI_VIDEO_MODE_TOTAL);
763 } else {
764 writel(((disp_height + vsync_porch0_fp
765 + vsync_porch0_bp) << 16)
766 | (disp_width + hsync_porch0_fp
767 + hsync_porch0_bp),
768 DSI_VIDEO_MODE_TOTAL);
769 }
770
771 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
772
773 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
774
775 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
776
777 writel(0x0, DSI_EOT_PACKET_CTRL);
778
779 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
780
781 if (mdp_get_revision() >= MDP_REV_41) {
782 writel(low_pwr_stop_mode << 16 |
783 eof_bllp_pwr << 12 | traffic_mode << 8
784 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
785 } else {
786 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
787 eof_bllp_pwr << 12 | traffic_mode << 8
788 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
789 }
790
791 writel(0x3fd08, DSI_HS_TIMER_CTRL);
792 writel(0x67, DSI_CAL_STRENGTH_CTRL);
793 writel(0x80006711, DSI_CAL_CTRL);
794 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
795
796 writel(0x00010100, DSI_INT_CTRL);
797 writel(0x02010202, DSI_INT_CTRL);
798 writel(0x02030303, DSI_INT_CTRL);
799
800 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
801 | 0x103, DSI_CTRL);
802
803 return status;
804}
805
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800806int mdss_dsi_config(struct msm_fb_panel_data *panel)
807{
808 int ret = NO_ERROR;
809 struct msm_panel_info *pinfo;
810 struct mipi_dsi_panel_config mipi_pinfo;
811
812 if (!panel)
813 return ERR_INVALID_ARGS;
814
815 pinfo = &(panel->panel_info);
816 mipi_pinfo.mode = pinfo->mipi.mode;
817 mipi_pinfo.num_of_lanes = pinfo->mipi.num_of_lanes;
818 mipi_pinfo.mdss_dsi_phy_config = pinfo->mipi.mdss_dsi_phy_db;
819 mipi_pinfo.panel_cmds = pinfo->mipi.panel_cmds;
820 mipi_pinfo.num_of_panel_cmds = pinfo->mipi.num_of_panel_cmds;
821 mipi_pinfo.lane_swap = pinfo->mipi.lane_swap;
822 mipi_pinfo.pack = 0;
823
Siddhartha Agrawal1b2ed842013-05-29 18:02:28 -0700824 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI0_BASE);
825 if (pinfo->mipi.dual_dsi)
826 mdss_dsi_phy_init(&mipi_pinfo, MIPI_DSI1_BASE);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800827
Siddhartha Agrawal06bb82f2013-05-24 12:32:33 -0700828 ret += mdss_dsi_panel_initialize(&mipi_pinfo);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -0800829
830 if (pinfo->rotate && panel->rotate)
831 pinfo->rotate();
832
833 return ret;
834}
835
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700836int mipi_dsi_video_mode_config(unsigned short disp_width,
837 unsigned short disp_height,
838 unsigned short img_width,
839 unsigned short img_height,
840 unsigned short hsync_porch0_fp,
841 unsigned short hsync_porch0_bp,
842 unsigned short vsync_porch0_fp,
843 unsigned short vsync_porch0_bp,
844 unsigned short hsync_width,
845 unsigned short vsync_width,
846 unsigned short dst_format,
847 unsigned short traffic_mode,
848 unsigned char lane_en,
849 unsigned low_pwr_stop_mode,
850 unsigned char eof_bllp_pwr,
851 unsigned char interleav)
852{
853
854 int status = 0;
855
856 /* disable mdp first */
857 mdp_disable();
858
859 writel(0x00000000, DSI_CLK_CTRL);
860 writel(0x00000000, DSI_CLK_CTRL);
861 writel(0x00000000, DSI_CLK_CTRL);
862 writel(0x00000000, DSI_CLK_CTRL);
863 writel(0x00000002, DSI_CLK_CTRL);
864 writel(0x00000006, DSI_CLK_CTRL);
865 writel(0x0000000e, DSI_CLK_CTRL);
866 writel(0x0000001e, DSI_CLK_CTRL);
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700867 writel(0x0000023f, DSI_CLK_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700868
869 writel(0, DSI_CTRL);
870
871 writel(0, DSI_ERR_INT_MASK0);
872
873 writel(0x02020202, DSI_INT_CTRL);
874
875 writel(((disp_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
876 DSI_VIDEO_MODE_ACTIVE_H);
877
878 writel(((disp_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
879 DSI_VIDEO_MODE_ACTIVE_V);
880
881 if (mdp_get_revision() >= MDP_REV_41) {
882 writel(((disp_height + vsync_porch0_fp
883 + vsync_porch0_bp - 1) << 16)
884 | (disp_width + hsync_porch0_fp
885 + hsync_porch0_bp - 1),
886 DSI_VIDEO_MODE_TOTAL);
887 } else {
888 writel(((disp_height + vsync_porch0_fp
889 + vsync_porch0_bp) << 16)
890 | (disp_width + hsync_porch0_fp
891 + hsync_porch0_bp),
892 DSI_VIDEO_MODE_TOTAL);
893 }
894
895 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
896
897 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
898
899 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
900
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700901 writel(0x0, DSI_EOT_PACKET_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700902
903 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
904
Channagoud Kadabi539ef722012-03-29 16:02:50 +0530905 if (mdp_get_revision() >= MDP_REV_41) {
906 writel(low_pwr_stop_mode << 16 |
907 eof_bllp_pwr << 12 | traffic_mode << 8
908 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
909 } else {
910 writel(1 << 28 | 1 << 24 | 1 << 20 | low_pwr_stop_mode << 16 |
911 eof_bllp_pwr << 12 | traffic_mode << 8
912 | dst_format << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
913 }
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700914
Chandan Uddarajueb1decb2013-04-23 14:27:49 -0700915 writel(0x3fd08, DSI_HS_TIMER_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -0700916 writel(0x67, DSI_CAL_STRENGTH_CTRL);
917 writel(0x80006711, DSI_CAL_CTRL);
918 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
919
920 writel(0x00010100, DSI_INT_CTRL);
921 writel(0x02010202, DSI_INT_CTRL);
922 writel(0x02030303, DSI_INT_CTRL);
923
924 writel(interleav << 30 | 0 << 24 | 0 << 20 | lane_en << 4
925 | 0x103, DSI_CTRL);
926
927 return status;
928}
929
Siddhartha Agrawal7317e482013-04-21 16:16:57 -0700930int mdss_dsi_cmd_mode_config(uint16_t disp_width,
931 uint16_t disp_height,
932 uint16_t img_width,
933 uint16_t img_height,
934 uint16_t dst_format,
935 uint16_t traffic_mode)
936{
937 uint8_t DST_FORMAT;
938 uint8_t TRAFIC_MODE;
939 uint8_t DLNx_EN;
940 // video mode data ctrl
941 int status = 0;
942 uint8_t interleav = 0;
943 uint8_t ystride = 0x03;
944 // disable mdp first
945
946 writel(0x00000000, DSI_CLK_CTRL);
947 writel(0x00000000, DSI_CLK_CTRL);
948 writel(0x00000000, DSI_CLK_CTRL);
949 writel(0x00000000, DSI_CLK_CTRL);
950 writel(0x00000002, DSI_CLK_CTRL);
951 writel(0x00000006, DSI_CLK_CTRL);
952 writel(0x0000000e, DSI_CLK_CTRL);
953 writel(0x0000001e, DSI_CLK_CTRL);
954 writel(0x0000023f, DSI_CLK_CTRL);
955
956 writel(0, DSI_CTRL);
957
958 writel(0, DSI_ERR_INT_MASK0);
959
960 writel(0x02020202, DSI_INT_CTRL);
961
962 DST_FORMAT = 8; // RGB888
963 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
964
965 DLNx_EN = 0xf; // 4 lane with clk programming
966 dprintf(SPEW, "Data Lane: 4 lane\n");
967
968 TRAFIC_MODE = 0; // non burst mode with sync pulses
969 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
970
971 writel(DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
972 writel((img_width * ystride + 1) << 16 | 0x0039,
973 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
974 writel((img_width * ystride + 1) << 16 | 0x0039,
975 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
976 writel(img_height << 16 | img_width,
977 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
978 writel(img_height << 16 | img_width,
979 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
980 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
981 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
982 DSI_CTRL);
983 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
984 writel(0x10000000, DSI_MISR_CMD_CTRL);
985
986 return NO_ERROR;
987}
988
Channagoud Kadabi10189fd2012-05-25 13:33:39 +0530989int mipi_dsi_cmd_mode_config(unsigned short disp_width,
990 unsigned short disp_height,
991 unsigned short img_width,
992 unsigned short img_height,
993 unsigned short dst_format,
994 unsigned short traffic_mode)
995{
996 unsigned char DST_FORMAT;
997 unsigned char TRAFIC_MODE;
998 unsigned char DLNx_EN;
999 // video mode data ctrl
1000 int status = 0;
1001 unsigned char interleav = 0;
1002 unsigned char ystride = 0x03;
1003 // disable mdp first
1004
1005 writel(0x00000000, DSI_CLK_CTRL);
1006 writel(0x00000000, DSI_CLK_CTRL);
1007 writel(0x00000000, DSI_CLK_CTRL);
1008 writel(0x00000000, DSI_CLK_CTRL);
1009 writel(0x00000002, DSI_CLK_CTRL);
1010 writel(0x00000006, DSI_CLK_CTRL);
1011 writel(0x0000000e, DSI_CLK_CTRL);
1012 writel(0x0000001e, DSI_CLK_CTRL);
1013 writel(0x0000003e, DSI_CLK_CTRL);
1014
1015 writel(0x10000000, DSI_ERR_INT_MASK0);
1016
1017
1018 DST_FORMAT = 8; // RGB888
1019 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
1020
1021 DLNx_EN = 3; // 2 lane with clk programming
1022 dprintf(SPEW, "Data Lane: 2 lane\n");
1023
1024 TRAFIC_MODE = 0; // non burst mode with sync pulses
1025 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
1026
1027 writel(0x02020202, DSI_INT_CTRL);
1028
1029 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
1030 writel((img_width * ystride + 1) << 16 | 0x0039,
1031 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
1032 writel((img_width * ystride + 1) << 16 | 0x0039,
1033 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
1034 writel(img_height << 16 | img_width,
1035 DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
1036 writel(img_height << 16 | img_width,
1037 DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
1038 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
1039 writel(0x80000000, DSI_CAL_CTRL);
1040 writel(0x40, DSI_TRIG_CTRL);
1041 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
1042 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
1043 DSI_CTRL);
1044 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
1045 writel(0x10000000, DSI_MISR_CMD_CTRL);
1046 writel(0x00000040, DSI_ERR_INT_MASK0);
1047 writel(0x1, DSI_EOT_PACKET_CTRL);
1048
1049 return NO_ERROR;
1050}
1051
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001052int mipi_dsi_on()
1053{
1054 int ret = NO_ERROR;
1055 unsigned long ReadValue;
1056 unsigned long count = 0;
1057
1058 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1059
1060 mdelay(10);
1061
1062 while (ReadValue != 0x00010000) {
1063 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
1064 count++;
1065 if (count > 0xffff) {
1066 dprintf(CRITICAL, "Video lane test failed\n");
1067 return ERROR;
1068 }
1069 }
1070
Amir Samuelov2d4ba162012-07-22 11:53:14 +03001071 dprintf(INFO, "Video lane tested successfully\n");
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001072 return ret;
1073}
1074
1075int mipi_dsi_off()
1076{
Amol Jadi6834f1a2012-06-29 14:42:59 -07001077 if(!target_cont_splash_screen())
1078 {
1079 writel(0, DSI_CLK_CTRL);
Siddhartha Agrawal3e694ea2013-01-23 17:01:31 -08001080 writel(0x1F1, DSI_CTRL);
1081 writel(0x00000001, DSIPHY_SW_RESET);
1082 writel(0x00000000, DSIPHY_SW_RESET);
1083 mdelay(10);
1084 writel(0x0001, DSI_SOFT_RESET);
1085 writel(0x0000, DSI_SOFT_RESET);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001086 writel(0x1115501, DSI_INT_CTRL);
Amol Jadi6834f1a2012-06-29 14:42:59 -07001087 writel(0, DSI_CTRL);
Siddhartha Agrawale0033a12013-02-23 15:37:42 -08001088 }
1089
1090 writel(0x1115501, DSI_INT_CTRL);
Shashank Mittal4bfb2e32012-04-16 10:56:27 -07001091
1092 return NO_ERROR;
1093}
Channagoud Kadabi10189fd2012-05-25 13:33:39 +05301094
1095int mipi_cmd_trigger()
1096{
1097 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
1098
1099 return NO_ERROR;
1100}