blob: 97f42222ffd62e582080ffbe933255dff5ed5252 [file] [log] [blame]
Eugene Yasman6382ee02013-01-16 13:00:56 +02001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -08002 *
3 * Redistribution and use in source and binary forms, with or without
Deepa Dinamani1e094942012-10-30 15:49:02 -07004 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080015 *
Deepa Dinamani1e094942012-10-30 15:49:02 -070016 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080027 */
28
29#include <debug.h>
30#include <platform/iomap.h>
Channagoud Kadabi744c8902013-04-02 11:54:53 -070031#include <platform/gpio.h>
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080032#include <reg.h>
33#include <target.h>
34#include <platform.h>
Pavel Nedev03511492013-03-08 19:05:32 -080035#include <dload_util.h>
Deepa Dinamani26e93262012-05-21 17:35:14 -070036#include <uart_dm.h>
Amol Jadi29f95032012-06-22 12:52:54 -070037#include <mmc.h>
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080038#include <spmi.h>
Neeti Desai465491e2012-07-31 12:53:35 -070039#include <board.h>
40#include <smem.h>
41#include <baseband.h>
Deepa Dinamani9a612932012-08-14 16:15:03 -070042#include <dev/keys.h>
43#include <pm8x41.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080044#include <crypto5_wrapper.h>
Eugene Yasmana0d18122013-02-26 13:23:05 +020045#include <hsusb.h>
46#include <clock.h>
sundarajan srinivasana098d832013-03-07 12:19:30 -080047#include <partition_parser.h>
48#include <scm.h>
49#include <platform/clock.h>
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070050#include <platform/gpio.h>
Channagoud Kadabif84830c2013-04-19 14:35:47 -070051#include <stdlib.h>
Deepa Dinamanib9a57202012-12-20 18:05:11 -080052
53extern bool target_use_signed_kernel(void);
Channagoud Kadabi744c8902013-04-02 11:54:53 -070054static void set_sdc_power_ctrl();
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080055
56static unsigned int target_id;
Deepa Dinamani07f15712013-03-08 17:02:13 -080057static uint32_t pmic_ver;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080058
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070059#if MMC_SDHCI_SUPPORT
60struct mmc_device *dev;
61#endif
62
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080063#define PMIC_ARB_CHANNEL_NUM 0
64#define PMIC_ARB_OWNER_ID 0
65
Deepa Dinamani1e094942012-10-30 15:49:02 -070066#define WDOG_DEBUG_DISABLE_BIT 17
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080067
Deepa Dinamanib9a57202012-12-20 18:05:11 -080068#define CE_INSTANCE 2
69#define CE_EE 1
70#define CE_FIFO_SIZE 64
71#define CE_READ_PIPE 3
72#define CE_WRITE_PIPE 2
73#define CE_ARRAY_SIZE 20
74
sundarajan srinivasana098d832013-03-07 12:19:30 -080075#ifdef SSD_ENABLE
76#define SSD_CE_INSTANCE_1 1
77#define SSD_PARTITION_SIZE 8192
78#endif
79
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -070080#if MMC_SDHCI_SUPPORT
81static uint32_t mmc_sdhci_base[] =
82 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE, MSM_SDC3_SDHCI_BASE, MSM_SDC4_SDHCI_BASE };
83#endif
84
Deepa Dinamanica5ad852012-05-07 18:19:47 -070085static uint32_t mmc_sdc_base[] =
86 { MSM_SDC1_BASE, MSM_SDC2_BASE, MSM_SDC3_BASE, MSM_SDC4_BASE };
87
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080088void target_early_init(void)
89{
Deepa Dinamanib073ba22012-08-10 11:06:41 -070090#if WITH_DEBUG_UART
Neeti Desaiac011272012-08-29 18:24:54 -070091 uart_dm_init(1, 0, BLSP1_UART1_BASE);
Deepa Dinamanib073ba22012-08-10 11:06:41 -070092#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080093}
94
Deepa Dinamani9a612932012-08-14 16:15:03 -070095/* Return 1 if vol_up pressed */
96static int target_volume_up()
97{
98 uint8_t status = 0;
99 struct pm8x41_gpio gpio;
100
101 /* CDP vol_up seems to be always grounded. So gpio status is read as 0,
102 * whether key is pressed or not.
103 * Ignore volume_up key on CDP for now.
104 */
105 if (board_hardware_id() == HW_PLATFORM_SURF)
106 return 0;
107
108 /* Configure the GPIO */
109 gpio.direction = PM_GPIO_DIR_IN;
110 gpio.function = 0;
111 gpio.pull = PM_GPIO_PULL_UP_30;
Eugene Yasman6382ee02013-01-16 13:00:56 +0200112 gpio.vin_sel = 2;
Deepa Dinamani9a612932012-08-14 16:15:03 -0700113
114 pm8x41_gpio_config(5, &gpio);
115
116 /* Get status of P_GPIO_5 */
117 pm8x41_gpio_get(5, &status);
118
119 return !status; /* active low */
120}
121
122/* Return 1 if vol_down pressed */
Deepa Dinamani66a87962013-02-04 10:39:30 -0800123uint32_t target_volume_down()
Deepa Dinamani9a612932012-08-14 16:15:03 -0700124{
Deepa Dinamani66a87962013-02-04 10:39:30 -0800125 /* Volume down button is tied in with RESIN on MSM8974. */
Deepa Dinamani07f15712013-03-08 17:02:13 -0800126 if (pmic_ver == PMIC_VERSION_V2)
Deepa Dinamani13bfc852013-02-05 17:56:47 -0800127 return pm8x41_resin_bark_workaround_status();
128 else
129 return pm8x41_resin_status();
Deepa Dinamani9a612932012-08-14 16:15:03 -0700130}
131
132static void target_keystatus()
133{
134 keys_init();
135
136 if(target_volume_down())
137 keys_post_event(KEY_VOLUMEDOWN, 1);
138
139 if(target_volume_up())
140 keys_post_event(KEY_VOLUMEUP, 1);
141}
142
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800143/* Set up params for h/w CE. */
144void target_crypto_init_params()
145{
146 struct crypto_init_params ce_params;
147
148 /* Set up base addresses and instance. */
149 ce_params.crypto_instance = CE_INSTANCE;
150 ce_params.crypto_base = MSM_CE2_BASE;
151 ce_params.bam_base = MSM_CE2_BAM_BASE;
152
153 /* Set up BAM config. */
154 ce_params.bam_ee = CE_EE;
155 ce_params.pipes.read_pipe = CE_READ_PIPE;
156 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
157
158 /* Assign buffer sizes. */
159 ce_params.num_ce = CE_ARRAY_SIZE;
160 ce_params.read_fifo_size = CE_FIFO_SIZE;
161 ce_params.write_fifo_size = CE_FIFO_SIZE;
162
Deepa Dinamanie505d3d2013-05-14 16:55:38 -0700163 /* BAM is initialized by TZ for this platform.
164 * Do not do it again as the initialization address space
165 * is locked.
166 */
167 ce_params.do_bam_init = 0;
168
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800169 crypto_init_params(&ce_params);
170}
171
172crypto_engine_type board_ce_type(void)
173{
174 return CRYPTO_ENGINE_TYPE_HW;
175}
176
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700177#if MMC_SDHCI_SUPPORT
178static target_mmc_sdhci_init()
179{
180 struct mmc_config_data config;
181 uint32_t soc_ver = 0;
182
183 /* Enable sdhci mode */
184 sdhci_mode_enable(1);
185
186 soc_ver = board_soc_version();
187
188 /*
189 * 8974 v1 fluid devices, have a hardware bug
190 * which limits the bus width to 4 bit.
191 */
192 switch(board_hardware_id())
193 {
194 case HW_PLATFORM_FLUID:
195 if (soc_ver >= BOARD_SOC_VERSION2)
196 config.bus_width = DATA_BUS_WIDTH_8BIT;
197 else
198 config.bus_width = DATA_BUS_WIDTH_4BIT;
199 break;
200 default:
201 config.bus_width = DATA_BUS_WIDTH_8BIT;
202 };
203
204 config.max_clk_rate = MMC_CLK_200MHZ;
205
206 /* Trying Slot 1*/
207 config.slot = 1;
208 config.base = mmc_sdhci_base[config.slot - 1];
209
210 if (!(dev = mmc_init(&config))) {
211 /* Trying Slot 2 next */
212 config.slot = 2;
213 config.base = mmc_sdhci_base[config.slot - 1];
214 if (!(dev = mmc_init(&config))) {
215 dprintf(CRITICAL, "mmc init failed!");
216 ASSERT(0);
217 }
218 }
219}
220
221struct mmc_device *target_mmc_device()
222{
223 return dev;
224}
225#else
226static target_mmc_mci_init()
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800227{
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700228 uint32_t base_addr;
229 uint8_t slot;
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800230
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700231 /* Trying Slot 1 */
232 slot = 1;
233 base_addr = mmc_sdc_base[slot - 1];
234
235 if (mmc_boot_main(slot, base_addr))
236 {
237 /* Trying Slot 2 next */
238 slot = 2;
239 base_addr = mmc_sdc_base[slot - 1];
240 if (mmc_boot_main(slot, base_addr)) {
241 dprintf(CRITICAL, "mmc init failed!");
242 ASSERT(0);
243 }
244 }
245}
246
247/*
248 * Function to set the capabilities for the host
249 */
250void target_mmc_caps(struct mmc_host *host)
251{
252 uint32_t soc_ver = 0;
253
254 soc_ver = board_soc_version();
255
256 /*
257 * 8974 v1 fluid devices, have a hardware bug
258 * which limits the bus width to 4 bit.
259 */
260 switch(board_hardware_id())
261 {
262 case HW_PLATFORM_FLUID:
263 if (soc_ver >= BOARD_SOC_VERSION2)
264 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_8_BIT;
265 else
266 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_4_BIT;
267 break;
268 default:
269 host->caps.bus_width = MMC_BOOT_BUS_WIDTH_8_BIT;
270 };
271
272 host->caps.ddr_mode = 1;
273 host->caps.hs200_mode = 1;
274 host->caps.hs_clk_rate = MMC_CLK_96MHZ;
275}
276#endif
277
278
279void target_init(void)
280{
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800281 dprintf(INFO, "target_init()\n");
282
Deepa Dinamanic2a9b362012-02-23 15:15:54 -0800283 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800284
Deepa Dinamani07f15712013-03-08 17:02:13 -0800285 /* Save PM8941 version info. */
286 pmic_ver = pm8x41_get_pmic_rev();
287
Deepa Dinamani9a612932012-08-14 16:15:03 -0700288 target_keystatus();
289
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800290 if (target_use_signed_kernel())
291 target_crypto_init_params();
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800292 /* Display splash screen if enabled */
293#if DISPLAY_SPLASH_SCREEN
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800294 dprintf(INFO, "Display Init: Start\n");
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800295 display_init();
Channagoud Kadabi8a9c6a22013-02-05 14:43:48 -0800296 dprintf(INFO, "Display Init: Done\n");
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800297#endif
Deepa Dinamanib9a57202012-12-20 18:05:11 -0800298
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700299 /*
300 * Set drive strength & pull ctrl for
301 * emmc
302 */
303 set_sdc_power_ctrl();
304
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700305#if MMC_SDHCI_SUPPORT
306 target_mmc_sdhci_init();
307#else
308 target_mmc_mci_init();
309#endif
Deepa Dinamanid18b47a2012-06-27 13:06:03 -0700310
Channagoud Kadabic1fdc8d2013-04-05 11:29:23 -0700311 /*
312 * MMC initialization is complete, read the partition table info
313 */
314 if (partition_read_table()) {
315 dprintf(CRITICAL, "Error reading the partition table info\n");
316 ASSERT(0);
Deepa Dinamanica5ad852012-05-07 18:19:47 -0700317 }
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800318}
319
320unsigned board_machtype(void)
321{
322 return target_id;
323}
324
325/* Do any target specific intialization needed before entering fastboot mode */
sundarajan srinivasana098d832013-03-07 12:19:30 -0800326#ifdef SSD_ENABLE
sundarajan srinivasana098d832013-03-07 12:19:30 -0800327static void ssd_load_keystore_from_emmc()
328{
329 uint64_t ptn = 0;
330 int index = -1;
331 uint32_t size = SSD_PARTITION_SIZE;
332 int ret = -1;
333
Channagoud Kadabif84830c2013-04-19 14:35:47 -0700334 uint32_t *buffer = (uint32_t *)memalign(CACHE_LINE,
335 ROUNDUP(SSD_PARTITION_SIZE, CACHE_LINE));
336
337 if (!buffer) {
338 dprintf(CRITICAL, "Error Allocating memory for SSD buffer\n");
339 ASSERT(0);
340 }
341
sundarajan srinivasana098d832013-03-07 12:19:30 -0800342 index = partition_get_index("ssd");
343
344 ptn = partition_get_offset(index);
345 if(ptn == 0){
346 dprintf(CRITICAL,"ERROR: ssd parition not found");
347 return;
348 }
349
350 if(mmc_read(ptn, buffer, size)){
351 dprintf(CRITICAL,"ERROR:Cannot read data\n");
352 return;
353 }
354
355 ret = scm_protect_keystore((uint32_t *)&buffer[0],size);
356 if(ret != 0)
357 dprintf(CRITICAL,"ERROR: scm_protect_keystore Failed");
Channagoud Kadabif84830c2013-04-19 14:35:47 -0700358
359 free(buffer);
sundarajan srinivasana098d832013-03-07 12:19:30 -0800360}
361#endif
362
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800363void target_fastboot_init(void)
364{
Deepa Dinamani9a612932012-08-14 16:15:03 -0700365 /* Set the BOOT_DONE flag in PM8921 */
366 pm8x41_set_boot_done();
sundarajan srinivasana098d832013-03-07 12:19:30 -0800367
368#ifdef SSD_ENABLE
369 clock_ce_enable(SSD_CE_INSTANCE_1);
370 ssd_load_keystore_from_emmc();
371#endif
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800372}
Neeti Desai465491e2012-07-31 12:53:35 -0700373
374/* Detect the target type */
375void target_detect(struct board_data *board)
376{
377 board->target = LINUX_MACHTYPE_UNKNOWN;
378}
379
380/* Detect the modem type */
381void target_baseband_detect(struct board_data *board)
382{
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800383 uint32_t platform;
384 uint32_t platform_subtype;
385
386 platform = board->platform;
387 platform_subtype = board->platform_subtype;
388
389 /*
390 * Look for platform subtype if present, else
391 * check for platform type to decide on the
392 * baseband type
393 */
394 switch(platform_subtype) {
395 case HW_PLATFORM_SUBTYPE_UNKNOWN:
396 break;
Joel Kingead31e82013-04-20 11:26:01 -0700397 case HW_PLATFORM_SUBTYPE_MDM:
398 board->baseband = BASEBAND_MDM;
399 return;
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800400 default:
401 dprintf(CRITICAL, "Platform Subtype : %u is not supported\n",platform_subtype);
402 ASSERT(0);
403 };
404
405 switch(platform) {
406 case MSM8974:
Deepa Dinamani713a76f2013-05-03 13:17:24 -0700407 case MSM8274:
408 case MSM8674:
Neeti Desai465491e2012-07-31 12:53:35 -0700409 board->baseband = BASEBAND_MSM;
Channagoud Kadabif1d44422013-02-21 22:59:35 -0800410 break;
411 case APQ8074:
412 board->baseband = BASEBAND_APQ;
413 break;
414 default:
415 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
416 ASSERT(0);
417 };
Neeti Desai465491e2012-07-31 12:53:35 -0700418}
Deepa Dinamani9a612932012-08-14 16:15:03 -0700419
Deepa Dinamani927a6b62013-03-28 17:05:32 -0700420unsigned target_baseband()
421{
422 return board_baseband();
423}
424
Deepa Dinamani9a612932012-08-14 16:15:03 -0700425void target_serialno(unsigned char *buf)
426{
427 unsigned int serialno;
428 if (target_is_emmc_boot()) {
429 serialno = mmc_get_psn();
430 snprintf((char *)buf, 13, "%x", serialno);
431 }
432}
Amol Jadi6639d452012-08-16 14:51:19 -0700433
434unsigned check_reboot_mode(void)
435{
436 uint32_t restart_reason = 0;
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800437 uint32_t soc_ver = 0;
438 uint32_t restart_reason_addr;
439
440 soc_ver = board_soc_version();
441
442 if (soc_ver >= BOARD_SOC_VERSION2)
443 restart_reason_addr = RESTART_REASON_ADDR_V2;
444 else
445 restart_reason_addr = RESTART_REASON_ADDR;
Amol Jadi6639d452012-08-16 14:51:19 -0700446
447 /* Read reboot reason and scrub it */
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800448 restart_reason = readl(restart_reason_addr);
449 writel(0x00, restart_reason_addr);
Amol Jadi6639d452012-08-16 14:51:19 -0700450
451 return restart_reason;
452}
Neeti Desai120b55d2012-08-20 17:15:56 -0700453
454void reboot_device(unsigned reboot_reason)
455{
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800456 uint32_t soc_ver = 0;
457
458 soc_ver = board_soc_version();
459
Neeti Desai120b55d2012-08-20 17:15:56 -0700460 /* Write the reboot reason */
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -0800461 if (soc_ver >= BOARD_SOC_VERSION2)
462 writel(reboot_reason, RESTART_REASON_ADDR_V2);
463 else
464 writel(reboot_reason, RESTART_REASON_ADDR);
Neeti Desai120b55d2012-08-20 17:15:56 -0700465
466 /* Configure PMIC for warm reset */
Deepa Dinamani07f15712013-03-08 17:02:13 -0800467 if (pmic_ver == PMIC_VERSION_V2)
468 pm8x41_v2_reset_configure(PON_PSHOLD_WARM_RESET);
469 else
470 pm8x41_reset_configure(PON_PSHOLD_WARM_RESET);
Neeti Desai120b55d2012-08-20 17:15:56 -0700471
Deepa Dinamani1e094942012-10-30 15:49:02 -0700472 /* Disable Watchdog Debug.
473 * Required becuase of a H/W bug which causes the system to
474 * reset partially even for non watchdog resets.
475 */
476 writel(readl(GCC_WDOG_DEBUG) & ~(1 << WDOG_DEBUG_DISABLE_BIT), GCC_WDOG_DEBUG);
477
Deepa Dinamanie0808e52012-11-26 15:22:46 -0800478 dsb();
479
480 /* Wait until the write takes effect. */
481 while(readl(GCC_WDOG_DEBUG) & (1 << WDOG_DEBUG_DISABLE_BIT));
482
Neeti Desai120b55d2012-08-20 17:15:56 -0700483 /* Drop PS_HOLD for MSM */
484 writel(0x00, MPM2_MPM_PS_HOLD);
485
486 mdelay(5000);
487
488 dprintf(CRITICAL, "Rebooting failed\n");
489}
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800490
Pavel Nedeva4c9d3a2013-05-15 14:42:34 +0300491int set_download_mode(enum dload_mode mode)
Pavel Nedev03511492013-03-08 19:05:32 -0800492{
Pavel Nedeva4c9d3a2013-05-15 14:42:34 +0300493 dload_util_write_cookie(mode == NORMAL_DLOAD ?
494 DLOAD_MODE_ADDR_V2 : EMERGENCY_DLOAD_MODE_ADDR_V2, mode);
Pavel Nedev03511492013-03-08 19:05:32 -0800495
496 return 0;
497}
498
Eugene Yasmana0d18122013-02-26 13:23:05 +0200499/* Do target specific usb initialization */
500void target_usb_init(void)
501{
502 /* Enable secondary USB PHY on DragonBoard8074 */
503 if (board_hardware_id() == HW_PLATFORM_DRAGON) {
504 /* Route ChipIDea to use secondary USB HS port2 */
505 writel_relaxed(1, USB2_PHY_SEL);
506
507 /* Enable access to secondary PHY by clamping the low
508 * voltage interface between DVDD of the PHY and Vddcx
509 * (set bit16 (USB2_PHY_HS2_DIG_CLAMP_N_2) = 1) */
510 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_SEC_CTRL)
511 | 0x00010000, USB_OTG_HS_PHY_SEC_CTRL);
512
513 /* Perform power-on-reset of the PHY.
514 * Delay values are arbitrary */
515 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL)|1,
516 USB_OTG_HS_PHY_CTRL);
517 thread_sleep(10);
518 writel_relaxed(readl_relaxed(USB_OTG_HS_PHY_CTRL) & 0xFFFFFFFE,
519 USB_OTG_HS_PHY_CTRL);
520 thread_sleep(10);
521
522 /* Enable HSUSB PHY port for ULPI interface,
523 * then configure related parameters within the PHY */
524 writel_relaxed(((readl_relaxed(USB_PORTSC) & 0xC0000000)
525 | 0x8c000004), USB_PORTSC);
526 }
527}
528
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800529/* Returns 1 if target supports continuous splash screen. */
530int target_cont_splash_screen()
531{
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800532 switch(board_hardware_id())
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800533 {
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800534 case HW_PLATFORM_SURF:
535 case HW_PLATFORM_MTP:
536 case HW_PLATFORM_FLUID:
Asaf Pensob85263f2013-05-01 10:54:34 +0300537 case HW_PLATFORM_DRAGON:
Siddhartha Agrawal17a6b832013-02-17 18:36:25 -0800538 dprintf(SPEW, "Target_cont_splash=1\n");
539 return 1;
540 break;
541 default:
542 dprintf(SPEW, "Target_cont_splash=0\n");
543 return 0;
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800544 }
545}
sundarajan srinivasanb5db0a92013-02-12 19:19:27 -0800546
547unsigned target_pause_for_battery_charge(void)
548{
549 uint8_t pon_reason = pm8x41_get_pon_reason();
550
551 /* This function will always return 0 to facilitate
552 * automated testing/reboot with usb connected.
553 * uncomment if this feature is needed */
554 /* if ((pon_reason == USB_CHG) || (pon_reason == DC_CHG))
555 return 1;*/
556
557 return 0;
558}
sundarajan srinivasana098d832013-03-07 12:19:30 -0800559
Channagoud Kadabi9faa45b2013-06-18 18:33:02 -0700560void target_uninit(void)
sundarajan srinivasana098d832013-03-07 12:19:30 -0800561{
Channagoud Kadabi9faa45b2013-06-18 18:33:02 -0700562#if MMC_SDHCI_SUPPORT
563 mmc_put_card_to_sleep(dev);
564#else
565 mmc_put_card_to_sleep();
566#endif
sundarajan srinivasana098d832013-03-07 12:19:30 -0800567#ifdef SSD_ENABLE
568 clock_ce_disable(SSD_CE_INSTANCE_1);
569#endif
570}
Deepa Dinamani65df9822013-03-08 13:38:34 -0800571
572void shutdown_device()
573{
574 dprintf(CRITICAL, "Going down for shutdown.\n");
575
576 /* Configure PMIC for shutdown. */
577 if (pmic_ver == PMIC_VERSION_V2)
578 pm8x41_v2_reset_configure(PON_PSHOLD_SHUTDOWN);
579 else
580 pm8x41_reset_configure(PON_PSHOLD_SHUTDOWN);
581
582 /* Drop PS_HOLD for MSM */
583 writel(0x00, MPM2_MPM_PS_HOLD);
584
585 mdelay(5000);
586
587 dprintf(CRITICAL, "Shutdown failed\n");
Channagoud Kadabi744c8902013-04-02 11:54:53 -0700588}
589
590static void set_sdc_power_ctrl()
591{
592 /* Drive strength configs for sdc pins */
593 struct tlmm_cfgs sdc1_hdrv_cfg[] =
594 {
595 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK },
596 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
597 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK },
598 };
599
600 /* Pull configs for sdc pins */
601 struct tlmm_cfgs sdc1_pull_cfg[] =
602 {
603 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK },
604 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
605 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK },
606 };
607
608 /* Set the drive strength & pull control values */
609 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
610 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
611}
Stanimir Varbanovf64a0292013-04-29 11:58:27 +0300612
613int emmc_recovery_init(void)
614{
615 return _emmc_recovery_init();
616}