blob: d8b4916e000adc8ee6ce417425872d079f411190 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000047 *
48 * TODO: When modesetting has fully transitioned to atomic, the below
49 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
50 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010051 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000052#define _wait_for(COND, US, W) ({ \
53 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010054 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040055 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010056 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010057 if (!(COND)) \
58 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 break; \
60 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020061 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000062 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070063 } else { \
64 cpu_relax(); \
65 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 } \
67 ret__; \
68})
69
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000070#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
71#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
72
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000073/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
75# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
76#else
77# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
78#endif
79
80#define _wait_for_atomic(COND, US) ({ \
81 unsigned long end__; \
82 int ret__ = 0; \
83 _WAIT_FOR_ATOMIC_CHECK; \
84 BUILD_BUG_ON((US) > 50000); \
85 end__ = (local_clock() >> 10) + (US) + 1; \
86 while (!(COND)) { \
87 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
88 /* Unlike the regular wait_for(), this atomic variant \
89 * cannot be preempted (and we'll just ignore the issue\
90 * of irq interruptions) and so we know that no time \
91 * has passed since the last check of COND and can \
92 * immediately report the timeout. \
93 */ \
94 ret__ = -ETIMEDOUT; \
95 break; \
96 } \
97 cpu_relax(); \
98 } \
99 ret__; \
100})
101
102#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
103#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
Chris Wilson481b6af2010-08-23 17:43:35 +0100104
Jani Nikula49938ac2014-01-10 17:10:20 +0200105#define KHz(x) (1000 * (x))
106#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100107
Jesse Barnes79e53942008-11-07 14:24:08 -0800108/*
109 * Display related stuff
110 */
111
112/* store information about an Ixxx DVO */
113/* The i830->i865 use multiple DVOs with multiple i2cs */
114/* the i915, i945 have a single sDVO i2c bus - which is different */
115#define MAX_OUTPUTS 6
116/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800117
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530118/* Maximum cursor sizes */
119#define GEN2_CURSOR_WIDTH 64
120#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000121#define MAX_CURSOR_WIDTH 256
122#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530123
Jesse Barnes79e53942008-11-07 14:24:08 -0800124#define INTEL_I2C_BUS_DVO 1
125#define INTEL_I2C_BUS_SDVO 2
126
127/* these are outputs from the chip - integrated only
128 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200129enum intel_output_type {
130 INTEL_OUTPUT_UNUSED = 0,
131 INTEL_OUTPUT_ANALOG = 1,
132 INTEL_OUTPUT_DVO = 2,
133 INTEL_OUTPUT_SDVO = 3,
134 INTEL_OUTPUT_LVDS = 4,
135 INTEL_OUTPUT_TVOUT = 5,
136 INTEL_OUTPUT_HDMI = 6,
137 INTEL_OUTPUT_DISPLAYPORT = 7,
138 INTEL_OUTPUT_EDP = 8,
139 INTEL_OUTPUT_DSI = 9,
140 INTEL_OUTPUT_UNKNOWN = 10,
141 INTEL_OUTPUT_DP_MST = 11,
142};
Jesse Barnes79e53942008-11-07 14:24:08 -0800143
144#define INTEL_DVO_CHIP_NONE 0
145#define INTEL_DVO_CHIP_LVDS 1
146#define INTEL_DVO_CHIP_TMDS 2
147#define INTEL_DVO_CHIP_TVOUT 4
148
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530149#define INTEL_DSI_VIDEO_MODE 0
150#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300151
Jesse Barnes79e53942008-11-07 14:24:08 -0800152struct intel_framebuffer {
153 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000154 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200155 struct intel_rotation_info rot_info;
Jesse Barnes79e53942008-11-07 14:24:08 -0800156};
157
Chris Wilson37811fc2010-08-25 22:45:57 +0100158struct intel_fbdev {
159 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800160 struct intel_framebuffer *fb;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800161 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100162};
Jesse Barnes79e53942008-11-07 14:24:08 -0800163
Eric Anholt21d40d32010-03-25 11:11:14 -0700164struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100165 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200166
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200167 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200168 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700169 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100170 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200171 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100172 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200173 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200174 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100175 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200176 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200177 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300178 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200179 /* Read out the current hw state of this connector, returning true if
180 * the encoder is active. If the encoder is enabled it also set the pipe
181 * it is connected to in the pipe parameter. */
182 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700183 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200184 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800185 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
186 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700187 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200188 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300189 /*
190 * Called during system suspend after all pending requests for the
191 * encoder are flushed (for example for DP AUX transactions) and
192 * device interrupts are disabled.
193 */
194 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800195 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500196 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800197};
198
Jani Nikula1d508702012-10-19 14:51:49 +0300199struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300200 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530201 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300202 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200203
204 /* backlight */
205 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200206 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200207 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300208 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200209 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200210 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200211 bool combination_mode; /* gen 2/4 only */
212 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530213
214 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530215 bool util_pin_active_low; /* bxt+ */
216 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530217 struct pwm_device *pwm;
218
Jani Nikula58c68772013-11-08 16:48:54 +0200219 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300220
Jani Nikula5507fae2015-09-14 14:03:48 +0300221 /* Connector and platform specific backlight functions */
222 int (*setup)(struct intel_connector *connector, enum pipe pipe);
223 uint32_t (*get)(struct intel_connector *connector);
224 void (*set)(struct intel_connector *connector, uint32_t level);
225 void (*disable)(struct intel_connector *connector);
226 void (*enable)(struct intel_connector *connector);
227 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
228 uint32_t hz);
229 void (*power)(struct intel_connector *, bool enable);
230 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300231};
232
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800233struct intel_connector {
234 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200235 /*
236 * The fixed encoder this connector is connected to.
237 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100238 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200239
Daniel Vetterf0947c32012-07-02 13:10:34 +0200240 /* Reads out the current hw, returning true if the connector is enabled
241 * and active (i.e. dpms ON state). */
242 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300243
Imre Deak4932e2c2014-02-11 17:12:48 +0200244 /*
245 * Removes all interfaces through which the connector is accessible
246 * - like sysfs, debugfs entries -, so that no new operations can be
247 * started on the connector. Also makes sure all currently pending
248 * operations finish before returing.
249 */
250 void (*unregister)(struct intel_connector *);
251
Jani Nikula1d508702012-10-19 14:51:49 +0300252 /* Panel info for eDP and LVDS */
253 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300254
255 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
256 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100257 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200258
259 /* since POLL and HPD connectors may use the same HPD line keep the native
260 state of connector->polled in case hotplug storm detection changes it */
261 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000262
263 void *port; /* store this opaque as its illegal to dereference it */
264
265 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800266};
267
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300268typedef struct dpll {
269 /* given values */
270 int n;
271 int m1, m2;
272 int p1, p2;
273 /* derived values */
274 int dot;
275 int vco;
276 int m;
277 int p;
278} intel_clock_t;
279
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200280struct intel_atomic_state {
281 struct drm_atomic_state base;
282
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200283 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100284
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100285 /*
286 * Calculated device cdclk, can be different from cdclk
287 * only when all crtc's are DPMS off.
288 */
289 unsigned int dev_cdclk;
290
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100291 bool dpll_set, modeset;
292
293 unsigned int active_crtcs;
294 unsigned int min_pixclk[I915_MAX_PIPES];
295
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200296 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Roperaa363132015-09-24 15:53:18 -0700297 struct intel_wm_config wm_config;
Matt Ropered4a6a72016-02-23 17:20:13 -0800298
299 /*
300 * Current watermarks can't be trusted during hardware readout, so
301 * don't bother calculating intermediate watermarks.
302 */
303 bool skip_intermediate_wm;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200304};
305
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300306struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800307 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300308 struct drm_rect src;
309 struct drm_rect dst;
310 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300311 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800312
313 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700314 * scaler_id
315 * = -1 : not using a scaler
316 * >= 0 : using a scalers
317 *
318 * plane requiring a scaler:
319 * - During check_plane, its bit is set in
320 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200321 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700322 * - scaler_id indicates the scaler it got assigned.
323 *
324 * plane doesn't require a scaler:
325 * - this can happen when scaling is no more required or plane simply
326 * got disabled.
327 * - During check_plane, corresponding bit is reset in
328 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200329 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700330 */
331 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200332
333 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200334
335 /* async flip related structures */
336 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300337};
338
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000339struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000340 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000341 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800342 int size;
343 u32 base;
344};
345
Chandra Kondurube41e332015-04-07 15:28:36 -0700346#define SKL_MIN_SRC_W 8
347#define SKL_MAX_SRC_W 4096
348#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700349#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700350#define SKL_MIN_DST_W 8
351#define SKL_MAX_DST_W 4096
352#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700353#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700354
355struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700356 int in_use;
357 uint32_t mode;
358};
359
360struct intel_crtc_scaler_state {
361#define SKL_NUM_SCALERS 2
362 struct intel_scaler scalers[SKL_NUM_SCALERS];
363
364 /*
365 * scaler_users: keeps track of users requesting scalers on this crtc.
366 *
367 * If a bit is set, a user is using a scaler.
368 * Here user can be a plane or crtc as defined below:
369 * bits 0-30 - plane (bit position is index from drm_plane_index)
370 * bit 31 - crtc
371 *
372 * Instead of creating a new index to cover planes and crtc, using
373 * existing drm_plane_index for planes which is well less than 31
374 * planes and bit 31 for crtc. This should be fine to cover all
375 * our platforms.
376 *
377 * intel_atomic_setup_scalers will setup available scalers to users
378 * requesting scalers. It will gracefully fail if request exceeds
379 * avilability.
380 */
381#define SKL_CRTC_INDEX 31
382 unsigned scaler_users;
383
384 /* scaler used by crtc for panel fitting purpose */
385 int scaler_id;
386};
387
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200388/* drm_mode->private_flags */
389#define I915_MODE_FLAG_INHERITED 1
390
Matt Roper4e0963c2015-09-24 15:53:15 -0700391struct intel_pipe_wm {
392 struct intel_wm_level wm[5];
393 uint32_t linetime;
394 bool fbc_wm_enabled;
395 bool pipe_enabled;
396 bool sprites_enabled;
397 bool sprites_scaled;
398};
399
400struct skl_pipe_wm {
401 struct skl_wm_level wm[8];
402 struct skl_wm_level trans_wm;
403 uint32_t linetime;
404};
405
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200406struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200407 struct drm_crtc_state base;
408
Daniel Vetterbb760062013-06-06 14:55:52 +0200409 /**
410 * quirks - bitfield with hw state readout quirks
411 *
412 * For various reasons the hw state readout code might not be able to
413 * completely faithfully read out the current state. These cases are
414 * tracked with quirk flags so that fastboot and state checker can act
415 * accordingly.
416 */
Daniel Vetter99535992014-04-13 12:00:33 +0200417#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200418 unsigned long quirks;
419
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100420 bool update_pipe; /* can a fast modeset be performed? */
421 bool disable_cxsr;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +0100422 bool wm_changed; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100423 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200424
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300425 /* Pipe source size (ie. panel fitter input size)
426 * All planes will be positioned inside this space,
427 * and get clipped at the edges. */
428 int pipe_src_w, pipe_src_h;
429
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100430 /* Whether to set up the PCH/FDI. Note that we never allow sharing
431 * between pch encoders and cpu encoders. */
432 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100433
Jesse Barnese43823e2014-11-05 14:26:08 -0800434 /* Are we sending infoframes on the attached port */
435 bool has_infoframe;
436
Daniel Vetter3b117c82013-04-17 20:15:07 +0200437 /* CPU Transcoder for the pipe. Currently this can only differ from the
438 * pipe on Haswell (where we have a special eDP transcoder). */
439 enum transcoder cpu_transcoder;
440
Daniel Vetter50f3b012013-03-27 00:44:56 +0100441 /*
442 * Use reduced/limited/broadcast rbg range, compressing from the full
443 * range fed into the crtcs.
444 */
445 bool limited_color_range;
446
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200447 /* DP has a bunch of special case unfortunately, so mark the pipe
448 * accordingly. */
449 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200450
Jani Nikulaa65347b2015-11-27 12:21:46 +0200451 /* DSI has special cases */
452 bool has_dsi_encoder;
453
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200454 /* Whether we should send NULL infoframes. Required for audio. */
455 bool has_hdmi_sink;
456
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200457 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
458 * has_dp_encoder is set. */
459 bool has_audio;
460
Daniel Vetterd8b32242013-04-25 17:54:44 +0200461 /*
462 * Enable dithering, used when the selected pipe bpp doesn't match the
463 * plane bpp.
464 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100465 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100466
467 /* Controls for the clock computation, to override various stages. */
468 bool clock_set;
469
Daniel Vetter09ede542013-04-30 14:01:45 +0200470 /* SDVO TV has a bunch of special case. To make multifunction encoders
471 * work correctly, we need to track this at runtime.*/
472 bool sdvo_tv_clock;
473
Daniel Vettere29c22c2013-02-21 00:00:16 +0100474 /*
475 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
476 * required. This is set in the 2nd loop of calling encoder's
477 * ->compute_config if the first pick doesn't work out.
478 */
479 bool bw_constrained;
480
Daniel Vetterf47709a2013-03-28 10:42:02 +0100481 /* Settings for the intel dpll used on pretty much everything but
482 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300483 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100484
Daniel Vettera43f6e02013-06-07 23:10:32 +0200485 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
486 enum intel_dpll_id shared_dpll;
487
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000488 /*
489 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
490 * - enum skl_dpll on SKL
491 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300492 uint32_t ddi_pll_sel;
493
Daniel Vetter66e985c2013-06-05 13:34:20 +0200494 /* Actual register state of the dpll, for shared dpll cross-checking. */
495 struct intel_dpll_hw_state dpll_hw_state;
496
Daniel Vetter965e0c42013-03-27 00:44:57 +0100497 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200498 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200499
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530500 /* m2_n2 for eDP downclock */
501 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700502 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530503
Daniel Vetterff9a6752013-06-01 17:16:21 +0200504 /*
505 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300506 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
507 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100508 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200509 int port_clock;
510
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100511 /* Used by SDVO (and if we ever fix it, HDMI). */
512 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700513
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300514 uint8_t lane_count;
515
Jesse Barnes2dd24552013-04-25 12:55:01 -0700516 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700517 struct {
518 u32 control;
519 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200520 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700521 } gmch_pfit;
522
523 /* Panel fitter placement and size for Ironlake+ */
524 struct {
525 u32 pos;
526 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100527 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200528 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700529 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100530
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100531 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100532 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100533 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300534
535 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300536
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200537 bool enable_fbc;
538
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300539 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000540
541 bool dp_encoder_is_mst;
542 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700543
544 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200545
546 /* w/a for waiting 2 vblanks during crtc enable */
547 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700548
549 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
550 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700551
552 struct {
553 /*
Matt Ropered4a6a72016-02-23 17:20:13 -0800554 * Optimal watermarks, programmed post-vblank when this state
555 * is committed.
Matt Roper4e0963c2015-09-24 15:53:15 -0700556 */
557 union {
558 struct intel_pipe_wm ilk;
559 struct skl_pipe_wm skl;
560 } optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -0800561
562 /*
563 * Intermediate watermarks; these can be programmed immediately
564 * since they satisfy both the current configuration we're
565 * switching away from and the new configuration we're switching
566 * to.
567 */
568 struct intel_pipe_wm intermediate;
569
570 /*
571 * Platforms with two-step watermark programming will need to
572 * update watermark programming post-vblank to switch from the
573 * safe intermediate watermarks to the optimal final
574 * watermarks.
575 */
576 bool need_postvbl_update;
Matt Roper4e0963c2015-09-24 15:53:15 -0700577 } wm;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100578};
579
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300580struct vlv_wm_state {
581 struct vlv_pipe_wm wm[3];
582 struct vlv_sr_wm sr[3];
583 uint8_t num_active_planes;
584 uint8_t num_levels;
585 uint8_t level;
586 bool cxsr;
587};
588
Sourab Gupta84c33a62014-06-02 16:47:17 +0530589struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200590 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100591 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200592 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100593 struct intel_crtc *crtc;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +0100594 unsigned int rotation;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530595};
596
Matt Roper32b7eee2014-12-24 07:59:06 -0800597/*
598 * Tracking of operations that need to be performed at the beginning/end of an
599 * atomic commit, outside the atomic section where interrupts are disabled.
600 * These are generally operations that grab mutexes or might otherwise sleep
601 * and thus can't be run with interrupts disabled.
602 */
603struct intel_crtc_atomic_commit {
604 /* Sleepable operations to perform before commit */
Matt Roper32b7eee2014-12-24 07:59:06 -0800605
606 /* Sleepable operations to perform after commit */
607 unsigned fb_bits;
Matt Roper32b7eee2014-12-24 07:59:06 -0800608 bool post_enable_primary;
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200609
610 /* Sleepable operations to perform before and after commit */
611 bool update_fbc;
Matt Roper32b7eee2014-12-24 07:59:06 -0800612};
613
Jesse Barnes79e53942008-11-07 14:24:08 -0800614struct intel_crtc {
615 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700616 enum pipe pipe;
617 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200619 /*
620 * Whether the crtc and the connected output pipeline is active. Implies
621 * that crtc->enabled is set, i.e. the current mode configuration has
622 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200623 */
624 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300625 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700626 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200627 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500628 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100629
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000630 atomic_t unpin_work_count;
631
Daniel Vettere506a0c2012-07-05 12:17:29 +0200632 /* Display surface base address adjustement for pageflips. Note that on
633 * gen4+ this only adjusts up to a tile, offsets within a tile are
634 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200635 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300636 int adjusted_x;
637 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200638
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100639 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300640 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300641 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300642 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200644 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100645
Ville Syrjälä10d83732013-01-29 18:13:34 +0200646 /* reset counter value when the last flip was submitted */
647 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300648
649 /* Access to these should be protected by dev_priv->irq_lock. */
650 bool cpu_fifo_underrun_disabled;
651 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300652
653 /* per-pipe watermark state */
654 struct {
655 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700656 union {
657 struct intel_pipe_wm ilk;
658 struct skl_pipe_wm skl;
659 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800660
Ville Syrjälä852eb002015-06-24 22:00:07 +0300661 /* allow CxSR on this pipe */
662 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300663 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300664
Ville Syrjälä80715b22014-05-15 20:23:23 +0300665 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800666
Jesse Barneseb120ef2015-09-15 14:19:32 -0700667 struct {
668 unsigned start_vbl_count;
669 ktime_t start_vbl_time;
670 int min_vbl, max_vbl;
671 int scanline_start;
672 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200673
Matt Roper32b7eee2014-12-24 07:59:06 -0800674 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700675
676 /* scalers available on this crtc */
677 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300678
679 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680};
681
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300682struct intel_plane_wm_parameters {
683 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200684 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700685 /*
686 * For packed pixel formats:
687 * bytes_per_pixel - holds bytes per pixel
688 * For planar pixel formats:
689 * bytes_per_pixel - holds bytes per pixel for uv-plane
690 * y_bytes_per_pixel - holds bytes per pixel for y-plane
691 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300692 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700693 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300694 bool enabled;
695 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000696 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000697 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300698 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300699};
700
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800701struct intel_plane {
702 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700703 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800704 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100705 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800706 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300707 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300708
709 /* Since we need to change the watermarks before/after
710 * enabling/disabling the planes, we need to store the parameters here
711 * as the other pieces of the struct may not reflect the values we want
712 * for the watermark calculations. Currently only Haswell uses this.
713 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300714 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300715
Matt Roper8e7d6882015-01-21 16:35:41 -0800716 /*
717 * NOTE: Do not place new plane state fields here (e.g., when adding
718 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100719 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800720 */
721
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800722 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100723 const struct intel_crtc_state *crtc_state,
724 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300725 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200726 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800727 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200728 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800729 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730};
731
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732struct intel_watermark_params {
733 unsigned long fifo_size;
734 unsigned long max_wm;
735 unsigned long default_wm;
736 unsigned long guard_size;
737 unsigned long cacheline_size;
738};
739
740struct cxsr_latency {
741 int is_desktop;
742 int is_ddr3;
743 unsigned long fsb_freq;
744 unsigned long mem_freq;
745 unsigned long display_sr;
746 unsigned long display_hpll_disable;
747 unsigned long cursor_sr;
748 unsigned long cursor_hpll_disable;
749};
750
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200751#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800752#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200753#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800754#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100755#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800756#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800757#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800758#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700759#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800760
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300761struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200762 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300763 int ddc_bus;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300764 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200765 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300766 bool has_hdmi_sink;
767 bool has_audio;
768 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200769 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530770 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530771 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300772 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100773 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200774 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300775 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200776 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300777 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200778 bool (*infoframe_enabled)(struct drm_encoder *encoder,
779 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300780};
781
Dave Airlie0e32b392014-05-02 14:02:48 +1000782struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400783#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300784
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530785/*
786 * enum link_m_n_set:
787 * When platform provides two set of M_N registers for dp, we can
788 * program them and switch between them incase of DRRS.
789 * But When only one such register is provided, we have to program the
790 * required divider value on that registers itself based on the DRRS state.
791 *
792 * M1_N1 : Program dp_m_n on M1_N1 registers
793 * dp_m2_n2 on M2_N2 registers (If supported)
794 *
795 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
796 * M2_N2 registers are not supported
797 */
798
799enum link_m_n_set {
800 /* Sets the m1_n1 and m2_n2 */
801 M1_N1 = 0,
802 M2_N2
803};
804
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300805struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200806 i915_reg_t output_reg;
807 i915_reg_t aux_ch_ctl_reg;
808 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300809 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300810 int link_rate;
811 uint8_t lane_count;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300812 bool has_audio;
813 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300814 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200815 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300816 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300817 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400818 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200819 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
820 uint8_t num_sink_rates;
821 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200822 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300823 uint8_t train_set[4];
824 int panel_power_up_delay;
825 int panel_power_down_delay;
826 int panel_power_cycle_delay;
827 int backlight_on_delay;
828 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300829 struct delayed_work panel_vdd_work;
830 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200831 unsigned long last_power_on;
832 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800833 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000834
Clint Taylor01527b32014-07-07 13:01:46 -0700835 struct notifier_block edp_notifier;
836
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300837 /*
838 * Pipe whose power sequencer is currently locked into
839 * this port. Only relevant on VLV/CHV.
840 */
841 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300842 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300843
Dave Airlie0e32b392014-05-02 14:02:48 +1000844 bool can_mst; /* this port supports mst */
845 bool is_mst;
846 int active_mst_links;
847 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300848 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000849
Dave Airlie0e32b392014-05-02 14:02:48 +1000850 /* mst connector list */
851 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
852 struct drm_dp_mst_topology_mgr mst_mgr;
853
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000854 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000855 /*
856 * This function returns the value we have to program the AUX_CTL
857 * register with to kick off an AUX transaction.
858 */
859 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
860 bool has_aux_irq,
861 int send_bytes,
862 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300863
864 /* This is called before a link training is starterd */
865 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
866
Mika Kahola4e96c972015-04-29 09:17:39 +0300867 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700868
869 /* Displayport compliance testing */
870 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700871 unsigned long compliance_test_data;
872 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300873};
874
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200875struct intel_digital_port {
876 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200877 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700878 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200879 struct intel_dp dp;
880 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100881 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300882 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200883 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100884 /* for communication with audio component; protected by av_mutex */
885 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200886};
887
Dave Airlie0e32b392014-05-02 14:02:48 +1000888struct intel_dp_mst_encoder {
889 struct intel_encoder base;
890 enum pipe pipe;
891 struct intel_digital_port *primary;
892 void *port; /* store this opaque as its illegal to dereference it */
893};
894
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300895static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700896vlv_dport_to_channel(struct intel_digital_port *dport)
897{
898 switch (dport->port) {
899 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300900 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800901 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700902 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800903 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700904 default:
905 BUG();
906 }
907}
908
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300909static inline enum dpio_phy
910vlv_dport_to_phy(struct intel_digital_port *dport)
911{
912 switch (dport->port) {
913 case PORT_B:
914 case PORT_C:
915 return DPIO_PHY0;
916 case PORT_D:
917 return DPIO_PHY1;
918 default:
919 BUG();
920 }
921}
922
923static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300924vlv_pipe_to_channel(enum pipe pipe)
925{
926 switch (pipe) {
927 case PIPE_A:
928 case PIPE_C:
929 return DPIO_CH0;
930 case PIPE_B:
931 return DPIO_CH1;
932 default:
933 BUG();
934 }
935}
936
Chris Wilsonf875c152010-09-09 15:44:14 +0100937static inline struct drm_crtc *
938intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 return dev_priv->pipe_to_crtc_mapping[pipe];
942}
943
Chris Wilson417ae142011-01-19 15:04:42 +0000944static inline struct drm_crtc *
945intel_get_crtc_for_plane(struct drm_device *dev, int plane)
946{
947 struct drm_i915_private *dev_priv = dev->dev_private;
948 return dev_priv->plane_to_crtc_mapping[plane];
949}
950
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100951struct intel_unpin_work {
952 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000953 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000954 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000955 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100956 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000957 atomic_t pending;
958#define INTEL_FLIP_INACTIVE 0
959#define INTEL_FLIP_PENDING 1
960#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300961 u32 flip_count;
962 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000963 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +0300964 u32 flip_queued_vblank;
965 u32 flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100966 bool enable_stall_check;
967};
968
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300969struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +0100970 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300971};
Daniel Vetterb9805142012-08-31 17:37:33 +0200972
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300973static inline struct intel_encoder *
974intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100975{
976 return to_intel_connector(connector)->encoder;
977}
978
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200979static inline struct intel_digital_port *
980enc_to_dig_port(struct drm_encoder *encoder)
981{
982 return container_of(encoder, struct intel_digital_port, base.base);
983}
984
Dave Airlie0e32b392014-05-02 14:02:48 +1000985static inline struct intel_dp_mst_encoder *
986enc_to_mst(struct drm_encoder *encoder)
987{
988 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
989}
990
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300991static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
992{
993 return &enc_to_dig_port(encoder)->dp;
994}
995
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200996static inline struct intel_digital_port *
997dp_to_dig_port(struct intel_dp *intel_dp)
998{
999 return container_of(intel_dp, struct intel_digital_port, dp);
1000}
1001
1002static inline struct intel_digital_port *
1003hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1004{
1005 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001006}
1007
Damien Lespiau6af31a62014-03-28 00:18:33 +05301008/*
1009 * Returns the number of planes for this pipe, ie the number of sprites + 1
1010 * (primary plane). This doesn't count the cursor plane then.
1011 */
1012static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1013{
1014 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1015}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001016
Daniel Vetter47339cd2014-09-30 10:56:46 +02001017/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001018bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001019 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001020bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001021 enum transcoder pch_transcoder,
1022 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001023void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1024 enum pipe pipe);
1025void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1026 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001027void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1028void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001029
1030/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001031void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1032void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1033void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1034void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +02001035void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +02001036void gen6_enable_rps_interrupts(struct drm_device *dev);
1037void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +02001038u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001039void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1040void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001041static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1042{
1043 /*
1044 * We only use drm_irq_uninstall() at unload and VT switch, so
1045 * this is the only thing we need to check.
1046 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001047 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001048}
1049
Ville Syrjäläa225f072014-04-29 13:35:45 +03001050int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001051void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1052 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001053void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1054 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08001055
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001056/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001057void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001058
Jesse Barnes79e53942008-11-07 14:24:08 -08001059
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001060/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001061void intel_ddi_clk_select(struct intel_encoder *encoder,
1062 const struct intel_crtc_state *pipe_config);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001063void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001064void hsw_fdi_link_train(struct drm_crtc *crtc);
1065void intel_ddi_init(struct drm_device *dev, enum port port);
1066enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1067bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001068void intel_ddi_pll_init(struct drm_device *dev);
1069void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1070void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1071 enum transcoder cpu_transcoder);
1072void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1073void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001074bool intel_ddi_pll_select(struct intel_crtc *crtc,
1075 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001076void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001077void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001078bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1079void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Libin Yang3d52ccf2015-12-02 14:09:44 +08001080bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1081 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001082void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001083 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05301084struct intel_encoder *
1085intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001086
Dave Airlie44905a272014-05-02 13:36:43 +10001087void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001088void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001089 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001090void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001091uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001092
Daniel Vetterb680c372014-09-19 18:27:27 +02001093/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +02001094void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001095 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001096void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1097 unsigned frontbuffer_bits);
1098void intel_frontbuffer_flip_complete(struct drm_device *dev,
1099 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001100void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +02001101 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001102unsigned int intel_fb_align_height(struct drm_device *dev,
1103 unsigned int height,
1104 uint32_t pixel_format,
1105 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -07001106void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1107 enum fb_op_origin origin);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001108u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1109 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001110
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001111/* intel_audio.c */
1112void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001113void intel_audio_codec_enable(struct intel_encoder *encoder);
1114void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001115void i915_audio_component_init(struct drm_i915_private *dev_priv);
1116void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001117
Daniel Vetterb680c372014-09-19 18:27:27 +02001118/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -08001119extern const struct drm_plane_funcs intel_plane_funcs;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001120unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001121bool intel_has_pending_fb_unpin(struct drm_device *dev);
1122int intel_pch_rawclk(struct drm_device *dev);
Jani Nikula79e50a42015-08-26 10:58:20 +03001123int intel_hrawclk(struct drm_device *dev);
Daniel Vetterb680c372014-09-19 18:27:27 +02001124void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001125void intel_mark_idle(struct drm_device *dev);
1126void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001127int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001128void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001129int intel_connector_init(struct intel_connector *);
1130struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001131bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001132void intel_connector_attach_encoder(struct intel_connector *connector,
1133 struct intel_encoder *encoder);
1134struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1135struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1136 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001137enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001138int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001140enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1141 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001142bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001143static inline void
1144intel_wait_for_vblank(struct drm_device *dev, int pipe)
1145{
1146 drm_wait_one_vblank(dev, pipe);
1147}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001148static inline void
1149intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1150{
1151 const struct intel_crtc *crtc =
1152 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1153
1154 if (crtc->active)
1155 intel_wait_for_vblank(dev, pipe);
1156}
Paulo Zanoni87440422013-09-24 15:48:31 -03001157int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001158void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001159 struct intel_digital_port *dport,
1160 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001161bool intel_get_load_detect_pipe(struct drm_connector *connector,
1162 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001163 struct intel_load_detect_pipe *old,
1164 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001165void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001166 struct intel_load_detect_pipe *old,
1167 struct drm_modeset_acquire_ctx *ctx);
Ville Syrjälä3465c582016-02-15 22:54:43 +02001168int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1169 unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001170struct drm_framebuffer *
1171__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001172 struct drm_mode_fb_cmd2 *mode_cmd,
1173 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001174void intel_prepare_page_flip(struct drm_device *dev, int plane);
1175void intel_finish_page_flip(struct drm_device *dev, int pipe);
1176void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001177void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001178int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001179 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001180void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001181 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001182int intel_plane_atomic_get_property(struct drm_plane *plane,
1183 const struct drm_plane_state *state,
1184 struct drm_property *property,
1185 uint64_t *val);
1186int intel_plane_atomic_set_property(struct drm_plane *plane,
1187 struct drm_plane_state *state,
1188 struct drm_property *property,
1189 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001190int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1191 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001192
Ville Syrjälä832be822016-01-12 21:08:33 +02001193unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1194 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001195
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001196static inline bool
1197intel_rotation_90_or_270(unsigned int rotation)
1198{
1199 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1200}
1201
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301202void intel_create_rotation_property(struct drm_device *dev,
1203 struct intel_plane *plane);
1204
Daniel Vetter716c2e52014-06-25 22:02:02 +03001205/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001206struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1207void assert_shared_dpll(struct drm_i915_private *dev_priv,
1208 struct intel_shared_dpll *pll,
1209 bool state);
1210#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1211#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001212struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1213 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001214
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001215int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1216 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001217void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001218int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001219
Daniel Vetter716c2e52014-06-25 22:02:02 +03001220/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001221void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1222 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001223void assert_pll(struct drm_i915_private *dev_priv,
1224 enum pipe pipe, bool state);
1225#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1226#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1227void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1228 enum pipe pipe, bool state);
1229#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1230#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001231void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001232#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1233#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001234u32 intel_compute_tile_offset(int *x, int *y,
1235 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02001236 unsigned int pitch,
1237 unsigned int rotation);
Ville Syrjälä75147472014-11-24 18:28:11 +02001238void intel_prepare_reset(struct drm_device *dev);
1239void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001240void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1241void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301242void broxton_init_cdclk(struct drm_device *dev);
1243void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301244void broxton_ddi_phy_init(struct drm_device *dev);
1245void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301246void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1247void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001248void skl_init_cdclk(struct drm_i915_private *dev_priv);
Shobhit Kumarc73666f2015-10-20 18:13:12 +05301249int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001250void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301251void skl_enable_dc6(struct drm_i915_private *dev_priv);
1252void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001253void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001254 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301255void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001256int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001257bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1258 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001259int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1260
Paulo Zanoni87440422013-09-24 15:48:31 -03001261bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001262void hsw_enable_ips(struct intel_crtc *crtc);
1263void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001264enum intel_display_power_domain
1265intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001266enum intel_display_power_domain
1267intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001268void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001269 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001270
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001271int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001272int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001273
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02001274u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1275 struct drm_i915_gem_object *obj,
1276 unsigned int plane);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001277
Chandra Konduru6156a452015-04-27 13:48:39 -07001278u32 skl_plane_ctl_format(uint32_t pixel_format);
1279u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1280u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001281
Daniel Vettereb805622015-05-04 14:58:44 +02001282/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001283void intel_csr_ucode_init(struct drm_i915_private *);
Mika Kuoppala1e657ad2016-02-18 17:21:14 +02001284bool intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001285void intel_csr_ucode_fini(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001286
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001287/* intel_dp.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001289bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1290 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001291void intel_dp_set_link_params(struct intel_dp *intel_dp,
1292 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001293void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001294void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1295void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1296void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001297int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001298bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001299 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001300bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001301enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1302 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001303void intel_edp_backlight_on(struct intel_dp *intel_dp);
1304void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001305void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001306void intel_edp_panel_on(struct intel_dp *intel_dp);
1307void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001308void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1309void intel_dp_mst_suspend(struct drm_device *dev);
1310void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001311int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001312int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001313void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001314void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001315uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001316void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301317void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1318void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301319void intel_edp_drrs_invalidate(struct drm_device *dev,
1320 unsigned frontbuffer_bits);
1321void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301322bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1323 struct intel_digital_port *port);
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001324void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001325
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001326void
1327intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1328 uint8_t dp_train_pat);
1329void
1330intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1331void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1332uint8_t
1333intel_dp_voltage_max(struct intel_dp *intel_dp);
1334uint8_t
1335intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1336void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1337 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001338bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001339bool
1340intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1341
Dave Airlie0e32b392014-05-02 14:02:48 +10001342/* intel_dp_mst.c */
1343int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1344void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001345/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001346void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001347
1348
1349/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001350void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001351
1352
Daniel Vetter0632fef2013-10-08 17:44:49 +02001353/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001354#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001355extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001356extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001357extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001358extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001359extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1360extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001361#else
1362static inline int intel_fbdev_init(struct drm_device *dev)
1363{
1364 return 0;
1365}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001366
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001367static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001368{
1369}
1370
1371static inline void intel_fbdev_fini(struct drm_device *dev)
1372{
1373}
1374
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001375static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001376{
1377}
1378
Daniel Vetter0632fef2013-10-08 17:44:49 +02001379static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001380{
1381}
1382#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001383
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001384/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001385void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1386 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001387bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001388void intel_fbc_pre_update(struct intel_crtc *crtc);
1389void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001390void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001391void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001392void intel_fbc_enable(struct intel_crtc *crtc);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001393void intel_fbc_disable(struct intel_crtc *crtc);
1394void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001395void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1396 unsigned int frontbuffer_bits,
1397 enum fb_op_origin origin);
1398void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001399 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001400void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001401
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001402/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001403void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001404void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1405 struct intel_connector *intel_connector);
1406struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1407bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001408 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001409
1410
1411/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001412void intel_lvds_init(struct drm_device *dev);
1413bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001414
1415
1416/* intel_modes.c */
1417int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001418 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001419int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001420void intel_attach_force_audio_property(struct drm_connector *connector);
1421void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001422void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001423
1424
1425/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001426void intel_setup_overlay(struct drm_device *dev);
1427void intel_cleanup_overlay(struct drm_device *dev);
1428int intel_overlay_switch_off(struct intel_overlay *overlay);
1429int intel_overlay_put_image(struct drm_device *dev, void *data,
1430 struct drm_file *file_priv);
1431int intel_overlay_attrs(struct drm_device *dev, void *data,
1432 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001433void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001434
1435
1436/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001437int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301438 struct drm_display_mode *fixed_mode,
1439 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001440void intel_panel_fini(struct intel_panel *panel);
1441void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1442 struct drm_display_mode *adjusted_mode);
1443void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001444 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001445 int fitting_mode);
1446void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001448 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001449void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1450 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001451int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001452void intel_panel_enable_backlight(struct intel_connector *connector);
1453void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +02001454void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001455enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301456extern struct drm_display_mode *intel_find_panel_downclock(
1457 struct drm_device *dev,
1458 struct drm_display_mode *fixed_mode,
1459 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001460void intel_backlight_register(struct drm_device *dev);
1461void intel_backlight_unregister(struct drm_device *dev);
1462
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001463
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001464/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001465void intel_psr_enable(struct intel_dp *intel_dp);
1466void intel_psr_disable(struct intel_dp *intel_dp);
1467void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001468 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001469void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001470 unsigned frontbuffer_bits,
1471 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001472void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001473void intel_psr_single_frame_update(struct drm_device *dev,
1474 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001475
Daniel Vetter9c065a72014-09-30 10:56:38 +02001476/* intel_runtime_pm.c */
1477int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001478void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001479void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1480void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Damien Lespiau2f693e22015-11-04 19:24:12 +02001481void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1482void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001483void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001484const char *
1485intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001486
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001487bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1488 enum intel_display_power_domain domain);
1489bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1490 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001491void intel_display_power_get(struct drm_i915_private *dev_priv,
1492 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001493bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1494 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001495void intel_display_power_put(struct drm_i915_private *dev_priv,
1496 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001497
1498static inline void
1499assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1500{
1501 WARN_ONCE(dev_priv->pm.suspended,
1502 "Device suspended during HW access\n");
1503}
1504
1505static inline void
1506assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1507{
1508 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001509 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1510 * too much noise. */
1511 if (!atomic_read(&dev_priv->pm.wakeref_count))
1512 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001513}
1514
Imre Deak2b19efe2015-12-15 20:10:37 +02001515static inline int
1516assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1517{
1518 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1519
1520 assert_rpm_wakelock_held(dev_priv);
1521
1522 return seq;
1523}
1524
1525static inline void
1526assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1527{
1528 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1529 "HW access outside of RPM atomic section\n");
1530}
1531
Imre Deak1f814da2015-12-16 02:52:19 +02001532/**
1533 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1534 * @dev_priv: i915 device instance
1535 *
1536 * This function disable asserts that check if we hold an RPM wakelock
1537 * reference, while keeping the device-not-suspended checks still enabled.
1538 * It's meant to be used only in special circumstances where our rule about
1539 * the wakelock refcount wrt. the device power state doesn't hold. According
1540 * to this rule at any point where we access the HW or want to keep the HW in
1541 * an active state we must hold an RPM wakelock reference acquired via one of
1542 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1543 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1544 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1545 * users should avoid using this function.
1546 *
1547 * Any calls to this function must have a symmetric call to
1548 * enable_rpm_wakeref_asserts().
1549 */
1550static inline void
1551disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1552{
1553 atomic_inc(&dev_priv->pm.wakeref_count);
1554}
1555
1556/**
1557 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1558 * @dev_priv: i915 device instance
1559 *
1560 * This function re-enables the RPM assert checks after disabling them with
1561 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1562 * circumstances otherwise its use should be avoided.
1563 *
1564 * Any calls to this function must have a symmetric call to
1565 * disable_rpm_wakeref_asserts().
1566 */
1567static inline void
1568enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1569{
1570 atomic_dec(&dev_priv->pm.wakeref_count);
1571}
1572
1573/* TODO: convert users of these to rely instead on proper RPM refcounting */
1574#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1575 disable_rpm_wakeref_asserts(dev_priv)
1576
1577#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1578 enable_rpm_wakeref_asserts(dev_priv)
1579
Daniel Vetter9c065a72014-09-30 10:56:38 +02001580void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001581bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001582void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1583void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1584
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001585void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1586
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001587void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1588 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001589bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1590 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001591
1592
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001593/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001594void intel_init_clock_gating(struct drm_device *dev);
1595void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001596int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001597void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001598void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001599void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001600void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1601void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001602void intel_init_gt_powersave(struct drm_device *dev);
1603void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001604void intel_enable_gt_powersave(struct drm_device *dev);
1605void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001606void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001607void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001608void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001609void gen6_rps_busy(struct drm_i915_private *dev_priv);
1610void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001611void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001612void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001613 struct intel_rps_client *rps,
1614 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001615void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001616 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001617void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001618void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001619void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001620void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1621 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001622uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001623bool ilk_disable_lp_wm(struct drm_device *dev);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05301624int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001625
1626/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001627bool intel_sdvo_init(struct drm_device *dev,
1628 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001629
1630
1631/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001632int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001633int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1634 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001635void intel_pipe_update_start(struct intel_crtc *crtc);
1636void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001637
1638/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001639void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001640
Matt Roperea2c67b2014-12-23 10:41:52 -08001641/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001642int intel_connector_atomic_get_property(struct drm_connector *connector,
1643 const struct drm_connector_state *state,
1644 struct drm_property *property,
1645 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001646struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1647void intel_crtc_destroy_state(struct drm_crtc *crtc,
1648 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001649struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1650void intel_atomic_state_clear(struct drm_atomic_state *);
1651struct intel_shared_dpll_config *
1652intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1653
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001654static inline struct intel_crtc_state *
1655intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1656 struct intel_crtc *crtc)
1657{
1658 struct drm_crtc_state *crtc_state;
1659 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1660 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001661 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001662
1663 return to_intel_crtc_state(crtc_state);
1664}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001665
1666static inline struct intel_plane_state *
1667intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1668 struct intel_plane *plane)
1669{
1670 struct drm_plane_state *plane_state;
1671
1672 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1673
1674 return to_intel_plane_state(plane_state);
1675}
1676
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001677int intel_atomic_setup_scalers(struct drm_device *dev,
1678 struct intel_crtc *intel_crtc,
1679 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001680
1681/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001682struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001683struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1684void intel_plane_destroy_state(struct drm_plane *plane,
1685 struct drm_plane_state *state);
1686extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1687
Jesse Barnes79e53942008-11-07 14:24:08 -08001688#endif /* __INTEL_DRV_H__ */