blob: 16c691dbc372946069631c58c10e420462da6325 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Rob Clarkf5f94542012-12-04 13:59:12 -060037 struct omap_video_timings timings;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040 struct omap_drm_irq error_irq;
41
Tomi Valkeinena36af732015-02-26 15:20:24 +020042 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030043
44 bool pending;
45 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060046};
47
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020048/* -----------------------------------------------------------------------------
49 * Helper Functions
50 */
51
Archit Taneja0d8f3712013-03-26 19:15:19 +053052uint32_t pipe2vbl(struct drm_crtc *crtc)
53{
54 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
55
56 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
57}
58
Laurent Pinchart40297552015-05-28 02:34:05 +030059struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020060{
61 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
62 return &omap_crtc->timings;
63}
64
65enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
66{
67 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
68 return omap_crtc->channel;
69}
70
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030071int omap_crtc_wait_pending(struct drm_crtc *crtc)
72{
73 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
74
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020075 /*
76 * Timeout is set to a "sufficiently" high value, which should cover
77 * a single frame refresh even on slower displays.
78 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030079 return wait_event_timeout(omap_crtc->pending_wait,
80 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020081 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030082}
83
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020084/* -----------------------------------------------------------------------------
85 * DSS Manager Functions
86 */
87
Rob Clarkf5f94542012-12-04 13:59:12 -060088/*
89 * Manager-ops, callbacks from output when they need to configure
90 * the upstream part of the video pipe.
91 *
92 * Most of these we can ignore until we add support for command-mode
93 * panels.. for video-mode the crtc-helpers already do an adequate
94 * job of sequencing the setup of the video pipe in the proper order
95 */
96
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030097/* ovl-mgr-id -> crtc */
98static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +030099static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300100
Rob Clarkf5f94542012-12-04 13:59:12 -0600101/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200102static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300103 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300104{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200105 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300106 return -EINVAL;
107
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200108 if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300109 return -EINVAL;
110
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200111 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200112 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300113
114 return 0;
115}
116
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200117static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300118 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300119{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200120 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200121 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300122}
123
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200124static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600125{
126}
127
Laurent Pinchart40297552015-05-28 02:34:05 +0300128/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200129static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
130{
131 struct drm_device *dev = crtc->dev;
132 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
133 enum omap_channel channel = omap_crtc->channel;
134 struct omap_irq_wait *wait;
135 u32 framedone_irq, vsync_irq;
136 int ret;
137
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300138 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200139 dispc_mgr_enable(channel, enable);
140 return;
141 }
142
Laurent Pinchart8472b572015-01-15 00:45:17 +0200143 if (dispc_mgr_is_enabled(channel) == enable)
144 return;
145
Tomi Valkeinenef422282015-02-26 15:20:25 +0200146 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
147 /*
148 * Digit output produces some sync lost interrupts during the
149 * first frame when enabling, so we need to ignore those.
150 */
151 omap_crtc->ignore_digit_sync_lost = true;
152 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200153
154 framedone_irq = dispc_mgr_get_framedone_irq(channel);
155 vsync_irq = dispc_mgr_get_vsync_irq(channel);
156
157 if (enable) {
158 wait = omap_irq_wait_init(dev, vsync_irq, 1);
159 } else {
160 /*
161 * When we disable the digit output, we need to wait for
162 * FRAMEDONE to know that DISPC has finished with the output.
163 *
164 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
165 * that case we need to use vsync interrupt, and wait for both
166 * even and odd frames.
167 */
168
169 if (framedone_irq)
170 wait = omap_irq_wait_init(dev, framedone_irq, 1);
171 else
172 wait = omap_irq_wait_init(dev, vsync_irq, 2);
173 }
174
175 dispc_mgr_enable(channel, enable);
176
177 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
178 if (ret) {
179 dev_err(dev->dev, "%s: timeout waiting for %s\n",
180 omap_crtc->name, enable ? "enable" : "disable");
181 }
182
Tomi Valkeinenef422282015-02-26 15:20:25 +0200183 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
184 omap_crtc->ignore_digit_sync_lost = false;
185 /* make sure the irq handler sees the value above */
186 mb();
187 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200188}
189
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300190
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200191static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600192{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200193 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200194 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300195
Laurent Pinchartdee82602015-03-06 19:00:18 +0200196 memset(&info, 0, sizeof(info));
197 info.default_color = 0x00000000;
198 info.trans_key = 0x00000000;
199 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
200 info.trans_enabled = false;
201
202 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300203 dispc_mgr_set_timings(omap_crtc->channel,
204 &omap_crtc->timings);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200205 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300206
Rob Clarkf5f94542012-12-04 13:59:12 -0600207 return 0;
208}
209
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200210static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600211{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200212 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300213
Laurent Pinchart8472b572015-01-15 00:45:17 +0200214 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600215}
216
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200217static void omap_crtc_dss_set_timings(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600218 const struct omap_video_timings *timings)
219{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200220 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600221 DBG("%s", omap_crtc->name);
222 omap_crtc->timings = *timings;
Rob Clarkf5f94542012-12-04 13:59:12 -0600223}
224
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200225static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600226 const struct dss_lcd_mgr_config *config)
227{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200228 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600229 DBG("%s", omap_crtc->name);
230 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
231}
232
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200233static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200234 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600235 void (*handler)(void *), void *data)
236{
237 return 0;
238}
239
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200240static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200241 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600242 void (*handler)(void *), void *data)
243{
244}
245
246static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200247 .connect = omap_crtc_dss_connect,
248 .disconnect = omap_crtc_dss_disconnect,
249 .start_update = omap_crtc_dss_start_update,
250 .enable = omap_crtc_dss_enable,
251 .disable = omap_crtc_dss_disable,
252 .set_timings = omap_crtc_dss_set_timings,
253 .set_lcd_config = omap_crtc_dss_set_lcd_config,
254 .register_framedone_handler = omap_crtc_dss_register_framedone,
255 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600256};
257
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200258/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200259 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200260 */
261
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200262static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200263{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200264 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200265 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200266 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200267
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300268 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200269
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300270 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200271 return;
272
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300273 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter8c04fde2016-01-25 22:16:50 +0100274 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300275 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200276}
277
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200278static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
279{
280 struct omap_crtc *omap_crtc =
281 container_of(irq, struct omap_crtc, error_irq);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200282
283 if (omap_crtc->ignore_digit_sync_lost) {
284 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
285 if (!irqstatus)
286 return;
287 }
288
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200289 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200290}
291
Laurent Pincharta42133a2015-01-17 19:09:26 +0200292static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200293{
294 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200295 container_of(irq, struct omap_crtc, vblank_irq);
296 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200297
Laurent Pincharta42133a2015-01-17 19:09:26 +0200298 if (dispc_mgr_go_busy(omap_crtc->channel))
299 return;
300
301 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300302
Laurent Pincharta42133a2015-01-17 19:09:26 +0200303 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
304
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300305 rmb();
306 WARN_ON(!omap_crtc->pending);
307 omap_crtc->pending = false;
308 wmb();
309
310 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200311 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200312
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300313 /* wake up omap_atomic_complete */
314 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200315}
316
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200317/* -----------------------------------------------------------------------------
318 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600319 */
320
Rob Clarkcd5351f2011-11-12 12:09:40 -0600321static void omap_crtc_destroy(struct drm_crtc *crtc)
322{
323 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600324
325 DBG("%s", omap_crtc->name);
326
Laurent Pincharta42133a2015-01-17 19:09:26 +0200327 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600328 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
329
Rob Clarkcd5351f2011-11-12 12:09:40 -0600330 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600331
Rob Clarkcd5351f2011-11-12 12:09:40 -0600332 kfree(omap_crtc);
333}
334
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200335static void omap_crtc_enable(struct drm_crtc *crtc)
336{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200337 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200338
339 DBG("%s", omap_crtc->name);
340
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300341 rmb();
342 WARN_ON(omap_crtc->pending);
343 omap_crtc->pending = true;
344 wmb();
345
346 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
347
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200348 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200349}
350
351static void omap_crtc_disable(struct drm_crtc *crtc)
352{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200354
355 DBG("%s", omap_crtc->name);
356
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200357 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200358}
359
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200360static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600361{
362 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200363 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600364
365 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200366 omap_crtc->name, mode->base.id, mode->name,
367 mode->vrefresh, mode->clock,
368 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
369 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
370 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600371
372 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600373}
374
Jyri Sarha492a4262016-06-07 15:09:17 +0300375static int omap_crtc_atomic_check(struct drm_crtc *crtc,
376 struct drm_crtc_state *state)
377{
378 if (state->color_mgmt_changed && state->gamma_lut) {
379 uint length = state->gamma_lut->length /
380 sizeof(struct drm_color_lut);
381
382 if (length < 2)
383 return -EINVAL;
384 }
385
386 return 0;
387}
388
Daniel Vetterc201d002015-08-06 14:09:35 +0200389static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
390 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200391{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200392}
393
Daniel Vetterc201d002015-08-06 14:09:35 +0200394static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
395 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200396{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300397 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
398
399 WARN_ON(omap_crtc->vblank_irq.registered);
400
Jyri Sarha492a4262016-06-07 15:09:17 +0300401 if (crtc->state->color_mgmt_changed) {
402 struct drm_color_lut *lut = NULL;
403 uint length = 0;
404
405 if (crtc->state->gamma_lut) {
406 lut = (struct drm_color_lut *)
407 crtc->state->gamma_lut->data;
408 length = crtc->state->gamma_lut->length /
409 sizeof(*lut);
410 }
411 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
412 }
413
414 if (crtc->state->color_mgmt_changed) {
415 struct drm_color_lut *lut = NULL;
416 uint length = 0;
417
418 if (crtc->state->gamma_lut) {
419 lut = (struct drm_color_lut *)
420 crtc->state->gamma_lut->data;
421 length = crtc->state->gamma_lut->length /
422 sizeof(*lut);
423 }
424 dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
425 }
426
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300427 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300428
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300429 DBG("%s: GO", omap_crtc->name);
430
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300431 rmb();
432 WARN_ON(omap_crtc->pending);
433 omap_crtc->pending = true;
434 wmb();
435
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300436 dispc_mgr_go(omap_crtc->channel);
437 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300438 }
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200439}
440
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300441static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200442 struct drm_property *property)
443{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300444 struct drm_device *dev = crtc->dev;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200445 struct omap_drm_private *priv = dev->dev_private;
446
447 return property == priv->zorder_prop ||
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300448 property == crtc->primary->rotation_property;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200449}
450
Laurent Pinchartafc34932015-03-06 18:35:16 +0200451static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
452 struct drm_crtc_state *state,
453 struct drm_property *property,
454 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500455{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300456 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200457 struct drm_plane_state *plane_state;
458 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200459
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200460 /*
461 * Delegate property set to the primary plane. Get the plane
462 * state and set the property directly.
463 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200464
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200465 plane_state = drm_atomic_get_plane_state(state->state, plane);
466 if (IS_ERR(plane_state))
467 return PTR_ERR(plane_state);
468
469 return drm_atomic_plane_set_property(plane, plane_state,
470 property, val);
471 }
472
473 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200474}
475
476static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
477 const struct drm_crtc_state *state,
478 struct drm_property *property,
479 uint64_t *val)
480{
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300481 if (omap_crtc_is_plane_prop(crtc, property)) {
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200482 /*
483 * Delegate property get to the primary plane. The
484 * drm_atomic_plane_get_property() function isn't exported, but
485 * can be called through drm_object_property_get_value() as that
486 * will call drm_atomic_get_property() for atomic drivers.
487 */
488 return drm_object_property_get_value(&crtc->primary->base,
489 property, val);
490 }
491
492 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500493}
494
Rob Clarkcd5351f2011-11-12 12:09:40 -0600495static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200496 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200497 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600498 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200499 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300500 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200501 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200502 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
503 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200504 .atomic_set_property = omap_crtc_atomic_set_property,
505 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600506};
507
508static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200509 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200510 .disable = omap_crtc_disable,
511 .enable = omap_crtc_enable,
Jyri Sarha492a4262016-06-07 15:09:17 +0300512 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200513 .atomic_begin = omap_crtc_atomic_begin,
514 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600515};
516
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200517/* -----------------------------------------------------------------------------
518 * Init and Cleanup
519 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300520
Rob Clarkf5f94542012-12-04 13:59:12 -0600521static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200522 [OMAP_DSS_CHANNEL_LCD] = "lcd",
523 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
524 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
525 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600526};
527
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300528void omap_crtc_pre_init(void)
529{
530 dss_install_mgr_ops(&mgr_ops);
531}
532
Archit Taneja3a01ab22014-01-02 14:49:51 +0530533void omap_crtc_pre_uninit(void)
534{
535 dss_uninstall_mgr_ops();
536}
537
Rob Clarkcd5351f2011-11-12 12:09:40 -0600538/* initialize crtc */
539struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600540 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600541{
542 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600543 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200544 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600545
Rob Clarkf5f94542012-12-04 13:59:12 -0600546 DBG("%s", channel_names[channel]);
547
548 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800549 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200550 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600551
Rob Clarkcd5351f2011-11-12 12:09:40 -0600552 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600553
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300554 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600555
Archit Taneja0d8f3712013-03-26 19:15:19 +0530556 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530557 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530558
Laurent Pincharta42133a2015-01-17 19:09:26 +0200559 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
560 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600561
562 omap_crtc->error_irq.irqmask =
563 dispc_mgr_get_sync_lost_irq(channel);
564 omap_crtc->error_irq.irq = omap_crtc_error_irq;
565 omap_irq_register(dev, &omap_crtc->error_irq);
566
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200567 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200568 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200569 if (ret < 0) {
570 kfree(omap_crtc);
571 return NULL;
572 }
573
Rob Clarkcd5351f2011-11-12 12:09:40 -0600574 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
575
Jyri Sarha492a4262016-06-07 15:09:17 +0300576 /* The dispc API adapts to what ever size, but the HW supports
577 * 256 element gamma table for LCDs and 1024 element table for
578 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
579 * tables so lets use that. Size of HW gamma table can be
580 * extracted with dispc_mgr_gamma_size(). If it returns 0
581 * gamma table is not supprted.
582 */
583 if (dispc_mgr_gamma_size(channel)) {
584 uint gamma_lut_size = 256;
585
586 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
587 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
588 }
589
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200590 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500591
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300592 omap_crtcs[channel] = omap_crtc;
593
Rob Clarkcd5351f2011-11-12 12:09:40 -0600594 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600595}