blob: 46bf7e3887d4dbff248555c74e32e8df8e9ba658 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700138 return i915_gem_obj_ggtt_bound(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700181 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700612 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700742 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300959 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
Chris Wilsond26e3af2013-06-29 22:05:26 +01001090static int
1091i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1092 struct intel_ring_buffer *ring)
1093{
1094 i915_gem_retire_requests_ring(ring);
1095
1096 /* Manually manage the write flush as we may have not yet
1097 * retired the buffer.
1098 *
1099 * Note that the last_write_seqno is always the earlier of
1100 * the two (read/write) seqno, so if we haved successfully waited,
1101 * we know we have passed the last write.
1102 */
1103 obj->last_write_seqno = 0;
1104 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1105
1106 return 0;
1107}
1108
Chris Wilsonb3612372012-08-24 09:35:08 +01001109/**
1110 * Ensures that all rendering to the object has completed and the object is
1111 * safe to unbind from the GTT or access from the CPU.
1112 */
1113static __must_check int
1114i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1115 bool readonly)
1116{
1117 struct intel_ring_buffer *ring = obj->ring;
1118 u32 seqno;
1119 int ret;
1120
1121 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1122 if (seqno == 0)
1123 return 0;
1124
1125 ret = i915_wait_seqno(ring, seqno);
1126 if (ret)
1127 return ret;
1128
Chris Wilsond26e3af2013-06-29 22:05:26 +01001129 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001130}
1131
Chris Wilson3236f572012-08-24 09:35:09 +01001132/* A nonblocking variant of the above wait. This is a highly dangerous routine
1133 * as the object state may change during this call.
1134 */
1135static __must_check int
1136i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1137 bool readonly)
1138{
1139 struct drm_device *dev = obj->base.dev;
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001142 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001143 u32 seqno;
1144 int ret;
1145
1146 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1147 BUG_ON(!dev_priv->mm.interruptible);
1148
1149 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1150 if (seqno == 0)
1151 return 0;
1152
Daniel Vetter33196de2012-11-14 17:14:05 +01001153 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 if (ret)
1155 return ret;
1156
1157 ret = i915_gem_check_olr(ring, seqno);
1158 if (ret)
1159 return ret;
1160
Daniel Vetterf69061b2012-12-06 09:01:42 +01001161 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001162 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001165 if (ret)
1166 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001167
Chris Wilsond26e3af2013-06-29 22:05:26 +01001168 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001169}
1170
Eric Anholt673a3942008-07-30 12:06:12 -07001171/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 * Called when user space prepares to use an object with the CPU, either
1173 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001174 */
1175int
1176i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001178{
1179 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001180 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 uint32_t read_domains = args->read_domains;
1182 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001183 int ret;
1184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001186 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 return -EINVAL;
1188
Chris Wilson21d509e2009-06-06 09:46:02 +01001189 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 return -EINVAL;
1191
1192 /* Having something in the write domain implies it's in the read
1193 * domain, and only that read domain. Enforce that in the request.
1194 */
1195 if (write_domain != 0 && read_domains != write_domain)
1196 return -EINVAL;
1197
Chris Wilson76c1dec2010-09-25 11:22:51 +01001198 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001199 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001201
Chris Wilson05394f32010-11-08 19:18:58 +00001202 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001203 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 ret = -ENOENT;
1205 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001207
Chris Wilson3236f572012-08-24 09:35:09 +01001208 /* Try to flush the object off the GPU without holding the lock.
1209 * We will repeat the flush holding the lock in the normal manner
1210 * to catch cases where we are gazumped.
1211 */
1212 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1213 if (ret)
1214 goto unref;
1215
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001216 if (read_domains & I915_GEM_DOMAIN_GTT) {
1217 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001218
1219 /* Silently promote "you're not bound, there was nothing to do"
1220 * to success, since the client was just asking us to
1221 * make sure everything was done.
1222 */
1223 if (ret == -EINVAL)
1224 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001225 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001226 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 }
1228
Chris Wilson3236f572012-08-24 09:35:09 +01001229unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001230 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001231unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001232 mutex_unlock(&dev->struct_mutex);
1233 return ret;
1234}
1235
1236/**
1237 * Called when user space has done writes to this buffer
1238 */
1239int
1240i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001245 int ret = 0;
1246
Chris Wilson76c1dec2010-09-25 11:22:51 +01001247 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001248 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250
Chris Wilson05394f32010-11-08 19:18:58 +00001251 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001252 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 ret = -ENOENT;
1254 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001255 }
1256
Eric Anholt673a3942008-07-30 12:06:12 -07001257 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001258 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001259 i915_gem_object_flush_cpu_write_domain(obj);
1260
Chris Wilson05394f32010-11-08 19:18:58 +00001261 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001263 mutex_unlock(&dev->struct_mutex);
1264 return ret;
1265}
1266
1267/**
1268 * Maps the contents of an object, returning the address it is mapped
1269 * into.
1270 *
1271 * While the mapping holds a reference on the contents of the object, it doesn't
1272 * imply a ref on the object itself.
1273 */
1274int
1275i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
1278 struct drm_i915_gem_mmap *args = data;
1279 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001280 unsigned long addr;
1281
Chris Wilson05394f32010-11-08 19:18:58 +00001282 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001283 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001284 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001285
Daniel Vetter1286ff72012-05-10 15:25:09 +02001286 /* prime objects have no backing filp to GEM mmap
1287 * pages from.
1288 */
1289 if (!obj->filp) {
1290 drm_gem_object_unreference_unlocked(obj);
1291 return -EINVAL;
1292 }
1293
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001294 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001295 PROT_READ | PROT_WRITE, MAP_SHARED,
1296 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001297 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001298 if (IS_ERR((void *)addr))
1299 return addr;
1300
1301 args->addr_ptr = (uint64_t) addr;
1302
1303 return 0;
1304}
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306/**
1307 * i915_gem_fault - fault a page into the GTT
1308 * vma: VMA in question
1309 * vmf: fault info
1310 *
1311 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1312 * from userspace. The fault handler takes care of binding the object to
1313 * the GTT (if needed), allocating and programming a fence register (again,
1314 * only if needed based on whether the old reg is still valid or the object
1315 * is tiled) and inserting a new PTE into the faulting process.
1316 *
1317 * Note that the faulting process may involve evicting existing objects
1318 * from the GTT and/or fence registers to make room. So performance may
1319 * suffer if the GTT working set is large or there are few fence registers
1320 * left.
1321 */
1322int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1323{
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1325 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001326 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327 pgoff_t page_offset;
1328 unsigned long pfn;
1329 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001330 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331
1332 /* We don't use vmf->pgoff since that has the fake offset */
1333 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1334 PAGE_SHIFT;
1335
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001336 ret = i915_mutex_lock_interruptible(dev);
1337 if (ret)
1338 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001339
Chris Wilsondb53a302011-02-03 11:57:46 +00001340 trace_i915_gem_object_fault(obj, page_offset, true, write);
1341
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001342 /* Access to snoopable pages through the GTT is incoherent. */
1343 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1344 ret = -EINVAL;
1345 goto unlock;
1346 }
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001349 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001350 if (ret)
1351 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001352
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1354 if (ret)
1355 goto unpin;
1356
1357 ret = i915_gem_object_get_fence(obj);
1358 if (ret)
1359 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001360
Chris Wilson6299f992010-11-24 12:23:44 +00001361 obj->fault_mappable = true;
1362
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001363 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1364 pfn >>= PAGE_SHIFT;
1365 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366
1367 /* Finally, remap it using the new GTT offset */
1368 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001369unpin:
1370 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001371unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001376 /* If this -EIO is due to a gpu hang, give the reset code a
1377 * chance to clean up the mess. Otherwise return the proper
1378 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001380 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001381 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001382 /* Give the error handler a chance to run and move the
1383 * objects off the GPU active list. Next time we service the
1384 * fault, we should be able to transition the page into the
1385 * GTT without touching the GPU (and so avoid further
1386 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1387 * with coherency, just lost writes.
1388 */
Chris Wilson045e7692010-11-07 09:18:22 +00001389 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001390 case 0:
1391 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001392 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001393 case -EBUSY:
1394 /*
1395 * EBUSY is ok: this just means that another thread
1396 * already did the job.
1397 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001398 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001401 case -ENOSPC:
1402 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 }
1407}
1408
1409/**
Chris Wilson901782b2009-07-10 08:18:50 +01001410 * i915_gem_release_mmap - remove physical page mappings
1411 * @obj: obj in question
1412 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001413 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001414 * relinquish ownership of the pages back to the system.
1415 *
1416 * It is vital that we remove the page mapping if we have mapped a tiled
1417 * object through the GTT and then lose the fence register due to
1418 * resource pressure. Similarly if the object has been moved out of the
1419 * aperture, than pages mapped into userspace must be revoked. Removing the
1420 * mapping will then trigger a page fault on the next user access, allowing
1421 * fixup by i915_gem_fault().
1422 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001423void
Chris Wilson05394f32010-11-08 19:18:58 +00001424i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001425{
Chris Wilson6299f992010-11-24 12:23:44 +00001426 if (!obj->fault_mappable)
1427 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001428
Chris Wilsonf6e47882011-03-20 21:09:12 +00001429 if (obj->base.dev->dev_mapping)
1430 unmap_mapping_range(obj->base.dev->dev_mapping,
1431 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1432 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001433
Chris Wilson6299f992010-11-24 12:23:44 +00001434 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001435}
1436
Imre Deak0fa87792013-01-07 21:47:35 +02001437uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001438i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439{
Chris Wilsone28f8712011-07-18 13:11:49 -07001440 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
1442 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 tiling_mode == I915_TILING_NONE)
1444 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445
1446 /* Previous chips need a power-of-two fence region when tiling */
1447 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 while (gtt_size < size)
1453 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456}
1457
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458/**
1459 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1460 * @obj: object to check
1461 *
1462 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001463 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464 */
Imre Deakd865110c2013-01-07 21:47:33 +02001465uint32_t
1466i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1467 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 /*
1470 * Minimum alignment is 4k (GTT page size), but might be greater
1471 * if a fence register is needed for the object.
1472 */
Imre Deakd865110c2013-01-07 21:47:33 +02001473 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001474 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 return 4096;
1476
1477 /*
1478 * Previous chips need to be aligned to the size of the smallest
1479 * fence register that can contain the object.
1480 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001481 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001482}
1483
Chris Wilsond8cb5082012-08-11 15:41:03 +01001484static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1485{
1486 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1487 int ret;
1488
1489 if (obj->base.map_list.map)
1490 return 0;
1491
Daniel Vetterda494d72012-12-20 15:11:16 +01001492 dev_priv->mm.shrinker_no_lock_stealing = true;
1493
Chris Wilsond8cb5082012-08-11 15:41:03 +01001494 ret = drm_gem_create_mmap_offset(&obj->base);
1495 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001496 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497
1498 /* Badly fragmented mmap space? The only way we can recover
1499 * space is by destroying unwanted objects. We can't randomly release
1500 * mmap_offsets as userspace expects them to be persistent for the
1501 * lifetime of the objects. The closest we can is to release the
1502 * offsets on purgeable objects by truncating it and marking it purged,
1503 * which prevents userspace from ever using that object again.
1504 */
1505 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1506 ret = drm_gem_create_mmap_offset(&obj->base);
1507 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001508 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001509
1510 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 ret = drm_gem_create_mmap_offset(&obj->base);
1512out:
1513 dev_priv->mm.shrinker_no_lock_stealing = false;
1514
1515 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516}
1517
1518static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1519{
1520 if (!obj->base.map_list.map)
1521 return;
1522
1523 drm_gem_free_mmap_offset(&obj->base);
1524}
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526int
Dave Airlieff72145b2011-02-07 12:16:14 +10001527i915_gem_mmap_gtt(struct drm_file *file,
1528 struct drm_device *dev,
1529 uint32_t handle,
1530 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531{
Chris Wilsonda761a62010-10-27 17:37:08 +01001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001533 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534 int ret;
1535
Chris Wilson76c1dec2010-09-25 11:22:51 +01001536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001537 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539
Dave Airlieff72145b2011-02-07 12:16:14 +10001540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542 ret = -ENOENT;
1543 goto unlock;
1544 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001546 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001547 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001548 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 }
1550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001552 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -EINVAL;
1554 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001555 }
1556
Chris Wilsond8cb5082012-08-11 15:41:03 +01001557 ret = i915_gem_object_create_mmap_offset(obj);
1558 if (ret)
1559 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560
Dave Airlieff72145b2011-02-07 12:16:14 +10001561 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563out:
Chris Wilson05394f32010-11-08 19:18:58 +00001564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568}
1569
Dave Airlieff72145b2011-02-07 12:16:14 +10001570/**
1571 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1572 * @dev: DRM device
1573 * @data: GTT mapping ioctl data
1574 * @file: GEM object info
1575 *
1576 * Simply returns the fake offset to userspace so it can mmap it.
1577 * The mmap call will end up in drm_gem_mmap(), which will set things
1578 * up so we can get faults in the handler above.
1579 *
1580 * The fault handler will take care of binding the object into the GTT
1581 * (since it may have been evicted to make room for something), allocating
1582 * a fence register, and mapping the appropriate aperture address into
1583 * userspace.
1584 */
1585int
1586i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file)
1588{
1589 struct drm_i915_gem_mmap_gtt *args = data;
1590
Dave Airlieff72145b2011-02-07 12:16:14 +10001591 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1592}
1593
Daniel Vetter225067e2012-08-20 10:23:20 +02001594/* Immediately discard the backing storage */
1595static void
1596i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001600 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 if (obj->base.filp == NULL)
1603 return;
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605 /* Our goal here is to return as much of the memory as
1606 * is possible back to the system as we are called from OOM.
1607 * To do this we must instruct the shmfs to drop all of its
1608 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 */
Al Viro496ad9a2013-01-23 17:07:38 -05001610 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001611 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001612
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616static inline int
1617i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1618{
1619 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620}
1621
Chris Wilson5cdf5882010-09-27 15:51:07 +01001622static void
Chris Wilson05394f32010-11-08 19:18:58 +00001623i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001624{
Imre Deak90797e62013-02-18 19:28:03 +02001625 struct sg_page_iter sg_iter;
1626 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson05394f32010-11-08 19:18:58 +00001628 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001629
Chris Wilson6c085a72012-08-20 11:40:46 +02001630 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1631 if (ret) {
1632 /* In the event of a disaster, abandon all caches and
1633 * hope for the best.
1634 */
1635 WARN_ON(ret != -EIO);
1636 i915_gem_clflush_object(obj);
1637 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1638 }
1639
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001640 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001641 i915_gem_object_save_bit_17_swizzle(obj);
1642
Chris Wilson05394f32010-11-08 19:18:58 +00001643 if (obj->madv == I915_MADV_DONTNEED)
1644 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001645
Imre Deak90797e62013-02-18 19:28:03 +02001646 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001647 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001648
Chris Wilson05394f32010-11-08 19:18:58 +00001649 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001653 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656 }
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson9da3da62012-06-01 15:20:22 +01001659 sg_free_table(obj->pages);
1660 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001661}
1662
Chris Wilsondd624af2013-01-15 12:39:35 +00001663int
Chris Wilson37e680a2012-06-07 15:38:42 +01001664i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1665{
1666 const struct drm_i915_gem_object_ops *ops = obj->ops;
1667
Chris Wilson2f745ad2012-09-04 21:02:58 +01001668 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001669 return 0;
1670
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001671 BUG_ON(i915_gem_obj_ggtt_bound(obj));
Chris Wilson37e680a2012-06-07 15:38:42 +01001672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Chris Wilsona2165e32012-12-03 11:49:00 +00001676 /* ->put_pages might need to allocate memory for the bit17 swizzle
1677 * array, hence protect them from being reaped by removing them from gtt
1678 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001679 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001680
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001683
Chris Wilson6c085a72012-08-20 11:40:46 +02001684 if (i915_gem_object_is_purgeable(obj))
1685 i915_gem_object_truncate(obj);
1686
1687 return 0;
1688}
1689
1690static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001691__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1692 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001693{
1694 struct drm_i915_gem_object *obj, *next;
1695 long count = 0;
1696
1697 list_for_each_entry_safe(obj, next,
1698 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001699 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001700 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001701 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001702 count += obj->base.size >> PAGE_SHIFT;
1703 if (count >= target)
1704 return count;
1705 }
1706 }
1707
1708 list_for_each_entry_safe(obj, next,
1709 &dev_priv->mm.inactive_list,
1710 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001711 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001712 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001713 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001714 count += obj->base.size >> PAGE_SHIFT;
1715 if (count >= target)
1716 return count;
1717 }
1718 }
1719
1720 return count;
1721}
1722
Daniel Vetter93927ca2013-01-10 18:03:00 +01001723static long
1724i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1725{
1726 return __i915_gem_shrink(dev_priv, target, true);
1727}
1728
Chris Wilson6c085a72012-08-20 11:40:46 +02001729static void
1730i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1731{
1732 struct drm_i915_gem_object *obj, *next;
1733
1734 i915_gem_evict_everything(dev_priv->dev);
1735
Ben Widawsky35c20a62013-05-31 11:28:48 -07001736 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1737 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001738 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001739}
1740
Chris Wilson37e680a2012-06-07 15:38:42 +01001741static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001742i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001743{
Chris Wilson6c085a72012-08-20 11:40:46 +02001744 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001745 int page_count, i;
1746 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001747 struct sg_table *st;
1748 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001749 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001750 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001751 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001752 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001753
Chris Wilson6c085a72012-08-20 11:40:46 +02001754 /* Assert that the object is not currently in any GPU domain. As it
1755 * wasn't in the GTT, there shouldn't be any way it could have been in
1756 * a GPU cache
1757 */
1758 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1759 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1760
Chris Wilson9da3da62012-06-01 15:20:22 +01001761 st = kmalloc(sizeof(*st), GFP_KERNEL);
1762 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001763 return -ENOMEM;
1764
Chris Wilson9da3da62012-06-01 15:20:22 +01001765 page_count = obj->base.size / PAGE_SIZE;
1766 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1767 sg_free_table(st);
1768 kfree(st);
1769 return -ENOMEM;
1770 }
1771
1772 /* Get the list of pages out of our struct file. They'll be pinned
1773 * at this point until we release them.
1774 *
1775 * Fail silently without starting the shrinker
1776 */
Al Viro496ad9a2013-01-23 17:07:38 -05001777 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001779 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001780 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001781 sg = st->sgl;
1782 st->nents = 0;
1783 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001784 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1785 if (IS_ERR(page)) {
1786 i915_gem_purge(dev_priv, page_count);
1787 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1788 }
1789 if (IS_ERR(page)) {
1790 /* We've tried hard to allocate the memory by reaping
1791 * our own buffer, now let the real VM do its job and
1792 * go down in flames if truly OOM.
1793 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001794 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 gfp |= __GFP_IO | __GFP_WAIT;
1796
1797 i915_gem_shrink_all(dev_priv);
1798 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1799 if (IS_ERR(page))
1800 goto err_pages;
1801
Linus Torvaldscaf49192012-12-10 10:51:16 -08001802 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 gfp &= ~(__GFP_IO | __GFP_WAIT);
1804 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001805#ifdef CONFIG_SWIOTLB
1806 if (swiotlb_nr_tbl()) {
1807 st->nents++;
1808 sg_set_page(sg, page, PAGE_SIZE, 0);
1809 sg = sg_next(sg);
1810 continue;
1811 }
1812#endif
Imre Deak90797e62013-02-18 19:28:03 +02001813 if (!i || page_to_pfn(page) != last_pfn + 1) {
1814 if (i)
1815 sg = sg_next(sg);
1816 st->nents++;
1817 sg_set_page(sg, page, PAGE_SIZE, 0);
1818 } else {
1819 sg->length += PAGE_SIZE;
1820 }
1821 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001822 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001823#ifdef CONFIG_SWIOTLB
1824 if (!swiotlb_nr_tbl())
1825#endif
1826 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001827 obj->pages = st;
1828
Eric Anholt673a3942008-07-30 12:06:12 -07001829 if (i915_gem_object_needs_bit17_swizzle(obj))
1830 i915_gem_object_do_bit_17_swizzle(obj);
1831
1832 return 0;
1833
1834err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001835 sg_mark_end(sg);
1836 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001837 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001838 sg_free_table(st);
1839 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001840 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001841}
1842
Chris Wilson37e680a2012-06-07 15:38:42 +01001843/* Ensure that the associated pages are gathered from the backing storage
1844 * and pinned into our object. i915_gem_object_get_pages() may be called
1845 * multiple times before they are released by a single call to
1846 * i915_gem_object_put_pages() - once the pages are no longer referenced
1847 * either as a result of memory pressure (reaping pages under the shrinker)
1848 * or as the object is itself released.
1849 */
1850int
1851i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1852{
1853 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1854 const struct drm_i915_gem_object_ops *ops = obj->ops;
1855 int ret;
1856
Chris Wilson2f745ad2012-09-04 21:02:58 +01001857 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001858 return 0;
1859
Chris Wilson43e28f02013-01-08 10:53:09 +00001860 if (obj->madv != I915_MADV_WILLNEED) {
1861 DRM_ERROR("Attempting to obtain a purgeable object\n");
1862 return -EINVAL;
1863 }
1864
Chris Wilsona5570172012-09-04 21:02:54 +01001865 BUG_ON(obj->pages_pin_count);
1866
Chris Wilson37e680a2012-06-07 15:38:42 +01001867 ret = ops->get_pages(obj);
1868 if (ret)
1869 return ret;
1870
Ben Widawsky35c20a62013-05-31 11:28:48 -07001871 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001872 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001873}
1874
Chris Wilson54cf91d2010-11-25 18:00:26 +00001875void
Chris Wilson05394f32010-11-08 19:18:58 +00001876i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001877 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001878{
Chris Wilson05394f32010-11-08 19:18:58 +00001879 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001881 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001882
Zou Nan hai852835f2010-05-21 09:08:56 +08001883 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001884 if (obj->ring != ring && obj->last_write_seqno) {
1885 /* Keep the seqno relative to the current ring */
1886 obj->last_write_seqno = seqno;
1887 }
Chris Wilson05394f32010-11-08 19:18:58 +00001888 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001889
1890 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001891 if (!obj->active) {
1892 drm_gem_object_reference(&obj->base);
1893 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001894 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001895
Eric Anholt673a3942008-07-30 12:06:12 -07001896 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001897 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1898 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899
Chris Wilson0201f1e2012-07-20 12:41:01 +01001900 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001901
Chris Wilsoncaea7472010-11-12 13:53:37 +00001902 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001903 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001904
Chris Wilson7dd49062012-03-21 10:48:18 +00001905 /* Bump MRU to take account of the delayed flush */
1906 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1907 struct drm_i915_fence_reg *reg;
1908
1909 reg = &dev_priv->fence_regs[obj->fence_reg];
1910 list_move_tail(&reg->lru_list,
1911 &dev_priv->mm.fence_list);
1912 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913 }
1914}
1915
1916static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001917i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1918{
1919 struct drm_device *dev = obj->base.dev;
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921
Chris Wilson65ce3022012-07-20 12:41:02 +01001922 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001924
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1926
Chris Wilson65ce3022012-07-20 12:41:02 +01001927 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001928 obj->ring = NULL;
1929
Chris Wilson65ce3022012-07-20 12:41:02 +01001930 obj->last_read_seqno = 0;
1931 obj->last_write_seqno = 0;
1932 obj->base.write_domain = 0;
1933
1934 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001935 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001936
1937 obj->active = 0;
1938 drm_gem_object_unreference(&obj->base);
1939
1940 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001941}
Eric Anholt673a3942008-07-30 12:06:12 -07001942
Chris Wilson9d7730912012-11-27 16:22:52 +00001943static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001944i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001945{
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 struct drm_i915_private *dev_priv = dev->dev_private;
1947 struct intel_ring_buffer *ring;
1948 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001949
Chris Wilson107f27a52012-12-10 13:56:17 +02001950 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001951 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001952 ret = intel_ring_idle(ring);
1953 if (ret)
1954 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001955 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001956 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001957
1958 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001959 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001960 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001961
Chris Wilson9d7730912012-11-27 16:22:52 +00001962 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1963 ring->sync_seqno[j] = 0;
1964 }
1965
1966 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001967}
1968
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001969int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1970{
1971 struct drm_i915_private *dev_priv = dev->dev_private;
1972 int ret;
1973
1974 if (seqno == 0)
1975 return -EINVAL;
1976
1977 /* HWS page needs to be set less than what we
1978 * will inject to ring
1979 */
1980 ret = i915_gem_init_seqno(dev, seqno - 1);
1981 if (ret)
1982 return ret;
1983
1984 /* Carefully set the last_seqno value so that wrap
1985 * detection still works
1986 */
1987 dev_priv->next_seqno = seqno;
1988 dev_priv->last_seqno = seqno - 1;
1989 if (dev_priv->last_seqno == 0)
1990 dev_priv->last_seqno--;
1991
1992 return 0;
1993}
1994
Chris Wilson9d7730912012-11-27 16:22:52 +00001995int
1996i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001997{
Chris Wilson9d7730912012-11-27 16:22:52 +00001998 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001999
Chris Wilson9d7730912012-11-27 16:22:52 +00002000 /* reserve 0 for non-seqno */
2001 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002002 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002003 if (ret)
2004 return ret;
2005
2006 dev_priv->next_seqno = 1;
2007 }
2008
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002009 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002010 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002011}
2012
Mika Kuoppala0025c072013-06-12 12:35:30 +03002013int __i915_add_request(struct intel_ring_buffer *ring,
2014 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002015 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002016 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002017{
Chris Wilsondb53a302011-02-03 11:57:46 +00002018 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002019 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002020 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002021 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002022 int ret;
2023
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002024 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002025 /*
2026 * Emit any outstanding flushes - execbuf can fail to emit the flush
2027 * after having emitted the batchbuffer command. Hence we need to fix
2028 * things up similar to emitting the lazy request. The difference here
2029 * is that the flush _must_ happen before the next request, no matter
2030 * what.
2031 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002032 ret = intel_ring_flush_all_caches(ring);
2033 if (ret)
2034 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002035
Chris Wilsonacb868d2012-09-26 13:47:30 +01002036 request = kmalloc(sizeof(*request), GFP_KERNEL);
2037 if (request == NULL)
2038 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002039
Eric Anholt673a3942008-07-30 12:06:12 -07002040
Chris Wilsona71d8d92012-02-15 11:25:36 +00002041 /* Record the position of the start of the request so that
2042 * should we detect the updated seqno part-way through the
2043 * GPU processing the request, we never over-estimate the
2044 * position of the head.
2045 */
2046 request_ring_position = intel_ring_get_tail(ring);
2047
Chris Wilson9d7730912012-11-27 16:22:52 +00002048 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002049 if (ret) {
2050 kfree(request);
2051 return ret;
2052 }
Eric Anholt673a3942008-07-30 12:06:12 -07002053
Chris Wilson9d7730912012-11-27 16:22:52 +00002054 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002055 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002056 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002057 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002058 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002059 request->batch_obj = obj;
2060
2061 /* Whilst this request exists, batch_obj will be on the
2062 * active_list, and so will hold the active reference. Only when this
2063 * request is retired will the the batch_obj be moved onto the
2064 * inactive_list and lose its active reference. Hence we do not need
2065 * to explicitly hold another reference here.
2066 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002067
2068 if (request->ctx)
2069 i915_gem_context_reference(request->ctx);
2070
Eric Anholt673a3942008-07-30 12:06:12 -07002071 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002072 was_empty = list_empty(&ring->request_list);
2073 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002074 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002075
Chris Wilsondb53a302011-02-03 11:57:46 +00002076 if (file) {
2077 struct drm_i915_file_private *file_priv = file->driver_priv;
2078
Chris Wilson1c255952010-09-26 11:03:27 +01002079 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002080 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002081 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002082 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002083 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002084 }
Eric Anholt673a3942008-07-30 12:06:12 -07002085
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002087 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002088
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002089 if (!dev_priv->ums.mm_suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002090 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002091 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002092 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002093 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002094 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002095 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002096 &dev_priv->mm.retire_work,
2097 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002098 intel_mark_busy(dev_priv->dev);
2099 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002100 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002101
Chris Wilsonacb868d2012-09-26 13:47:30 +01002102 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002103 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002104 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002105}
2106
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002107static inline void
2108i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002109{
Chris Wilson1c255952010-09-26 11:03:27 +01002110 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002111
Chris Wilson1c255952010-09-26 11:03:27 +01002112 if (!file_priv)
2113 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002114
Chris Wilson1c255952010-09-26 11:03:27 +01002115 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002116 if (request->file_priv) {
2117 list_del(&request->client_list);
2118 request->file_priv = NULL;
2119 }
Chris Wilson1c255952010-09-26 11:03:27 +01002120 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002121}
2122
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002123static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2124{
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002125 if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
2126 acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002127 return true;
2128
2129 return false;
2130}
2131
2132static bool i915_head_inside_request(const u32 acthd_unmasked,
2133 const u32 request_start,
2134 const u32 request_end)
2135{
2136 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2137
2138 if (request_start < request_end) {
2139 if (acthd >= request_start && acthd < request_end)
2140 return true;
2141 } else if (request_start > request_end) {
2142 if (acthd >= request_start || acthd < request_end)
2143 return true;
2144 }
2145
2146 return false;
2147}
2148
2149static bool i915_request_guilty(struct drm_i915_gem_request *request,
2150 const u32 acthd, bool *inside)
2151{
2152 /* There is a possibility that unmasked head address
2153 * pointing inside the ring, matches the batch_obj address range.
2154 * However this is extremely unlikely.
2155 */
2156
2157 if (request->batch_obj) {
2158 if (i915_head_inside_object(acthd, request->batch_obj)) {
2159 *inside = true;
2160 return true;
2161 }
2162 }
2163
2164 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2165 *inside = false;
2166 return true;
2167 }
2168
2169 return false;
2170}
2171
2172static void i915_set_reset_status(struct intel_ring_buffer *ring,
2173 struct drm_i915_gem_request *request,
2174 u32 acthd)
2175{
2176 struct i915_ctx_hang_stats *hs = NULL;
2177 bool inside, guilty;
2178
2179 /* Innocent until proven guilty */
2180 guilty = false;
2181
2182 if (ring->hangcheck.action != wait &&
2183 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002184 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002185 ring->name,
2186 inside ? "inside" : "flushing",
2187 request->batch_obj ?
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002188 i915_gem_obj_ggtt_offset(request->batch_obj) : 0,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002189 request->ctx ? request->ctx->id : 0,
2190 acthd);
2191
2192 guilty = true;
2193 }
2194
2195 /* If contexts are disabled or this is the default context, use
2196 * file_priv->reset_state
2197 */
2198 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2199 hs = &request->ctx->hang_stats;
2200 else if (request->file_priv)
2201 hs = &request->file_priv->hang_stats;
2202
2203 if (hs) {
2204 if (guilty)
2205 hs->batch_active++;
2206 else
2207 hs->batch_pending++;
2208 }
2209}
2210
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002211static void i915_gem_free_request(struct drm_i915_gem_request *request)
2212{
2213 list_del(&request->list);
2214 i915_gem_request_remove_from_client(request);
2215
2216 if (request->ctx)
2217 i915_gem_context_unreference(request->ctx);
2218
2219 kfree(request);
2220}
2221
Chris Wilsondfaae392010-09-22 10:31:52 +01002222static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2223 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002224{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002225 u32 completed_seqno;
2226 u32 acthd;
2227
2228 acthd = intel_ring_get_active_head(ring);
2229 completed_seqno = ring->get_seqno(ring, false);
2230
Chris Wilsondfaae392010-09-22 10:31:52 +01002231 while (!list_empty(&ring->request_list)) {
2232 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002233
Chris Wilsondfaae392010-09-22 10:31:52 +01002234 request = list_first_entry(&ring->request_list,
2235 struct drm_i915_gem_request,
2236 list);
2237
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002238 if (request->seqno > completed_seqno)
2239 i915_set_reset_status(ring, request, acthd);
2240
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002241 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002242 }
2243
2244 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002245 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002246
Chris Wilson05394f32010-11-08 19:18:58 +00002247 obj = list_first_entry(&ring->active_list,
2248 struct drm_i915_gem_object,
2249 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002250
Chris Wilson05394f32010-11-08 19:18:58 +00002251 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002252 }
Eric Anholt673a3942008-07-30 12:06:12 -07002253}
2254
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002255void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
2258 int i;
2259
Daniel Vetter4b9de732011-10-09 21:52:02 +02002260 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002261 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002262 i915_gem_write_fence(dev, i, reg->obj);
Chris Wilson312817a2010-11-22 11:50:11 +00002263 }
2264}
2265
Chris Wilson069efc12010-09-30 16:53:18 +01002266void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002267{
Chris Wilsondfaae392010-09-22 10:31:52 +01002268 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002269 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002270 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002271 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002272
Chris Wilsonb4519512012-05-11 14:29:30 +01002273 for_each_ring(ring, dev_priv, i)
2274 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002275
Chris Wilsondfaae392010-09-22 10:31:52 +01002276 /* Move everything out of the GPU domains to ensure we do any
2277 * necessary invalidation upon reuse.
2278 */
Chris Wilson05394f32010-11-08 19:18:58 +00002279 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002280 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002281 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002282 {
Chris Wilson05394f32010-11-08 19:18:58 +00002283 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002284 }
Chris Wilson069efc12010-09-30 16:53:18 +01002285
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002286 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002287}
2288
2289/**
2290 * This function clears the request list as sequence numbers are passed.
2291 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002292void
Chris Wilsondb53a302011-02-03 11:57:46 +00002293i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002294{
Eric Anholt673a3942008-07-30 12:06:12 -07002295 uint32_t seqno;
2296
Chris Wilsondb53a302011-02-03 11:57:46 +00002297 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002298 return;
2299
Chris Wilsondb53a302011-02-03 11:57:46 +00002300 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002301
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002302 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002303
Zou Nan hai852835f2010-05-21 09:08:56 +08002304 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002305 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002306
Zou Nan hai852835f2010-05-21 09:08:56 +08002307 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002308 struct drm_i915_gem_request,
2309 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002310
Chris Wilsondfaae392010-09-22 10:31:52 +01002311 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002312 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002313
Chris Wilsondb53a302011-02-03 11:57:46 +00002314 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002315 /* We know the GPU must have read the request to have
2316 * sent us the seqno + interrupt, so use the position
2317 * of tail of the request to update the last known position
2318 * of the GPU head.
2319 */
2320 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002321
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002322 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002323 }
2324
2325 /* Move any buffers on the active list that are no longer referenced
2326 * by the ringbuffer to the flushing/inactive lists as appropriate.
2327 */
2328 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002329 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002330
Akshay Joshi0206e352011-08-16 15:34:10 -04002331 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002332 struct drm_i915_gem_object,
2333 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002334
Chris Wilson0201f1e2012-07-20 12:41:01 +01002335 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002336 break;
2337
Chris Wilson65ce3022012-07-20 12:41:02 +01002338 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002339 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002340
Chris Wilsondb53a302011-02-03 11:57:46 +00002341 if (unlikely(ring->trace_irq_seqno &&
2342 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002343 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002344 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002345 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002346
Chris Wilsondb53a302011-02-03 11:57:46 +00002347 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002348}
2349
2350void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002351i915_gem_retire_requests(struct drm_device *dev)
2352{
2353 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002354 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002355 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002356
Chris Wilsonb4519512012-05-11 14:29:30 +01002357 for_each_ring(ring, dev_priv, i)
2358 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002359}
2360
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002361static void
Eric Anholt673a3942008-07-30 12:06:12 -07002362i915_gem_retire_work_handler(struct work_struct *work)
2363{
2364 drm_i915_private_t *dev_priv;
2365 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002366 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002367 bool idle;
2368 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002369
2370 dev_priv = container_of(work, drm_i915_private_t,
2371 mm.retire_work.work);
2372 dev = dev_priv->dev;
2373
Chris Wilson891b48c2010-09-29 12:26:37 +01002374 /* Come back later if the device is busy... */
2375 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002376 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2377 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002378 return;
2379 }
2380
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002381 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002382
Chris Wilson0a587052011-01-09 21:05:44 +00002383 /* Send a periodic flush down the ring so we don't hold onto GEM
2384 * objects indefinitely.
2385 */
2386 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002387 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002388 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002389 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002390
2391 idle &= list_empty(&ring->request_list);
2392 }
2393
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002394 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002395 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2396 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002397 if (idle)
2398 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002399
Eric Anholt673a3942008-07-30 12:06:12 -07002400 mutex_unlock(&dev->struct_mutex);
2401}
2402
Ben Widawsky5816d642012-04-11 11:18:19 -07002403/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002404 * Ensures that an object will eventually get non-busy by flushing any required
2405 * write domains, emitting any outstanding lazy request and retiring and
2406 * completed requests.
2407 */
2408static int
2409i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2410{
2411 int ret;
2412
2413 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002414 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002415 if (ret)
2416 return ret;
2417
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002418 i915_gem_retire_requests_ring(obj->ring);
2419 }
2420
2421 return 0;
2422}
2423
2424/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002425 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2426 * @DRM_IOCTL_ARGS: standard ioctl arguments
2427 *
2428 * Returns 0 if successful, else an error is returned with the remaining time in
2429 * the timeout parameter.
2430 * -ETIME: object is still busy after timeout
2431 * -ERESTARTSYS: signal interrupted the wait
2432 * -ENONENT: object doesn't exist
2433 * Also possible, but rare:
2434 * -EAGAIN: GPU wedged
2435 * -ENOMEM: damn
2436 * -ENODEV: Internal IRQ fail
2437 * -E?: The add request failed
2438 *
2439 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2440 * non-zero timeout parameter the wait ioctl will wait for the given number of
2441 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2442 * without holding struct_mutex the object may become re-busied before this
2443 * function completes. A similar but shorter * race condition exists in the busy
2444 * ioctl
2445 */
2446int
2447i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2448{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002449 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002450 struct drm_i915_gem_wait *args = data;
2451 struct drm_i915_gem_object *obj;
2452 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002453 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002454 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002455 u32 seqno = 0;
2456 int ret = 0;
2457
Ben Widawskyeac1f142012-06-05 15:24:24 -07002458 if (args->timeout_ns >= 0) {
2459 timeout_stack = ns_to_timespec(args->timeout_ns);
2460 timeout = &timeout_stack;
2461 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002462
2463 ret = i915_mutex_lock_interruptible(dev);
2464 if (ret)
2465 return ret;
2466
2467 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2468 if (&obj->base == NULL) {
2469 mutex_unlock(&dev->struct_mutex);
2470 return -ENOENT;
2471 }
2472
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002473 /* Need to make sure the object gets inactive eventually. */
2474 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002475 if (ret)
2476 goto out;
2477
2478 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002479 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002480 ring = obj->ring;
2481 }
2482
2483 if (seqno == 0)
2484 goto out;
2485
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002486 /* Do this after OLR check to make sure we make forward progress polling
2487 * on this IOCTL with a 0 timeout (like busy ioctl)
2488 */
2489 if (!args->timeout_ns) {
2490 ret = -ETIME;
2491 goto out;
2492 }
2493
2494 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002495 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002496 mutex_unlock(&dev->struct_mutex);
2497
Daniel Vetterf69061b2012-12-06 09:01:42 +01002498 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002499 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002500 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002501 return ret;
2502
2503out:
2504 drm_gem_object_unreference(&obj->base);
2505 mutex_unlock(&dev->struct_mutex);
2506 return ret;
2507}
2508
2509/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002510 * i915_gem_object_sync - sync an object to a ring.
2511 *
2512 * @obj: object which may be in use on another ring.
2513 * @to: ring we wish to use the object on. May be NULL.
2514 *
2515 * This code is meant to abstract object synchronization with the GPU.
2516 * Calling with NULL implies synchronizing the object with the CPU
2517 * rather than a particular GPU ring.
2518 *
2519 * Returns 0 if successful, else propagates up the lower layer error.
2520 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002521int
2522i915_gem_object_sync(struct drm_i915_gem_object *obj,
2523 struct intel_ring_buffer *to)
2524{
2525 struct intel_ring_buffer *from = obj->ring;
2526 u32 seqno;
2527 int ret, idx;
2528
2529 if (from == NULL || to == from)
2530 return 0;
2531
Ben Widawsky5816d642012-04-11 11:18:19 -07002532 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002533 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002534
2535 idx = intel_ring_sync_index(from, to);
2536
Chris Wilson0201f1e2012-07-20 12:41:01 +01002537 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002538 if (seqno <= from->sync_seqno[idx])
2539 return 0;
2540
Ben Widawskyb4aca012012-04-25 20:50:12 -07002541 ret = i915_gem_check_olr(obj->ring, seqno);
2542 if (ret)
2543 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002544
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002545 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002546 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002547 /* We use last_read_seqno because sync_to()
2548 * might have just caused seqno wrap under
2549 * the radar.
2550 */
2551 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002552
Ben Widawskye3a5a222012-04-11 11:18:20 -07002553 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002554}
2555
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002556static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2557{
2558 u32 old_write_domain, old_read_domains;
2559
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002560 /* Force a pagefault for domain tracking on next user access */
2561 i915_gem_release_mmap(obj);
2562
Keith Packardb97c3d92011-06-24 21:02:59 -07002563 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2564 return;
2565
Chris Wilson97c809fd2012-10-09 19:24:38 +01002566 /* Wait for any direct GTT access to complete */
2567 mb();
2568
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002569 old_read_domains = obj->base.read_domains;
2570 old_write_domain = obj->base.write_domain;
2571
2572 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2573 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2574
2575 trace_i915_gem_object_change_domain(obj,
2576 old_read_domains,
2577 old_write_domain);
2578}
2579
Eric Anholt673a3942008-07-30 12:06:12 -07002580/**
2581 * Unbinds an object from the GTT aperture.
2582 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002583int
Chris Wilson05394f32010-11-08 19:18:58 +00002584i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002585{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002586 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002587 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002588
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002589 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt673a3942008-07-30 12:06:12 -07002590 return 0;
2591
Chris Wilson31d8d652012-05-24 19:11:20 +01002592 if (obj->pin_count)
2593 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002594
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002595 BUG_ON(obj->pages == NULL);
2596
Chris Wilsona8198ee2011-04-13 22:04:09 +01002597 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002598 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002599 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002600 /* Continue on if we fail due to EIO, the GPU is hung so we
2601 * should be safe and we need to cleanup or else we might
2602 * cause memory corruption through use-after-free.
2603 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002604
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002605 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002606
Daniel Vetter96b47b62009-12-15 17:50:00 +01002607 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002608 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002609 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002610 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002611
Chris Wilsondb53a302011-02-03 11:57:46 +00002612 trace_i915_gem_object_unbind(obj);
2613
Daniel Vetter74898d72012-02-15 23:50:22 +01002614 if (obj->has_global_gtt_mapping)
2615 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002616 if (obj->has_aliasing_ppgtt_mapping) {
2617 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2618 obj->has_aliasing_ppgtt_mapping = 0;
2619 }
Daniel Vetter74163902012-02-15 23:50:21 +01002620 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002621 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002622
Chris Wilson6c085a72012-08-20 11:40:46 +02002623 list_del(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07002624 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002625 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002626 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002627
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002628 drm_mm_remove_node(&obj->gtt_space);
Eric Anholt673a3942008-07-30 12:06:12 -07002629
Chris Wilson88241782011-01-07 17:09:48 +00002630 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002631}
2632
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002633int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002634{
2635 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002636 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002637 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002638
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002639 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002640 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002641 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2642 if (ret)
2643 return ret;
2644
Chris Wilson3e960502012-11-27 16:22:54 +00002645 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002646 if (ret)
2647 return ret;
2648 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002649
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002650 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002651}
2652
Chris Wilson9ce079e2012-04-17 15:31:30 +01002653static void i965_write_fence_reg(struct drm_device *dev, int reg,
2654 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002655{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002656 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002657 int fence_reg;
2658 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002659
Imre Deak56c844e2013-01-07 21:47:34 +02002660 if (INTEL_INFO(dev)->gen >= 6) {
2661 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2662 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2663 } else {
2664 fence_reg = FENCE_REG_965_0;
2665 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2666 }
2667
Chris Wilsond18b9612013-07-10 13:36:23 +01002668 fence_reg += reg * 8;
2669
2670 /* To w/a incoherency with non-atomic 64-bit register updates,
2671 * we split the 64-bit update into two 32-bit writes. In order
2672 * for a partial fence not to be evaluated between writes, we
2673 * precede the update with write to turn off the fence register,
2674 * and only enable the fence as the last step.
2675 *
2676 * For extra levels of paranoia, we make sure each step lands
2677 * before applying the next step.
2678 */
2679 I915_WRITE(fence_reg, 0);
2680 POSTING_READ(fence_reg);
2681
Chris Wilson9ce079e2012-04-17 15:31:30 +01002682 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002683 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002684 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002685
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002686 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002687 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002688 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002689 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002690 if (obj->tiling_mode == I915_TILING_Y)
2691 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2692 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002693
Chris Wilsond18b9612013-07-10 13:36:23 +01002694 I915_WRITE(fence_reg + 4, val >> 32);
2695 POSTING_READ(fence_reg + 4);
2696
2697 I915_WRITE(fence_reg + 0, val);
2698 POSTING_READ(fence_reg);
2699 } else {
2700 I915_WRITE(fence_reg + 4, 0);
2701 POSTING_READ(fence_reg + 4);
2702 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002703}
2704
Chris Wilson9ce079e2012-04-17 15:31:30 +01002705static void i915_write_fence_reg(struct drm_device *dev, int reg,
2706 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002707{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002708 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002709 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002710
Chris Wilson9ce079e2012-04-17 15:31:30 +01002711 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002712 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002713 int pitch_val;
2714 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002715
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002716 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002717 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002718 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2719 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2720 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002721
2722 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2723 tile_width = 128;
2724 else
2725 tile_width = 512;
2726
2727 /* Note: pitch better be a power of two tile widths */
2728 pitch_val = obj->stride / tile_width;
2729 pitch_val = ffs(pitch_val) - 1;
2730
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002731 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002732 if (obj->tiling_mode == I915_TILING_Y)
2733 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2734 val |= I915_FENCE_SIZE_BITS(size);
2735 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2736 val |= I830_FENCE_REG_VALID;
2737 } else
2738 val = 0;
2739
2740 if (reg < 8)
2741 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002742 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002743 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002744
Chris Wilson9ce079e2012-04-17 15:31:30 +01002745 I915_WRITE(reg, val);
2746 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747}
2748
Chris Wilson9ce079e2012-04-17 15:31:30 +01002749static void i830_write_fence_reg(struct drm_device *dev, int reg,
2750 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002753 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002754
Chris Wilson9ce079e2012-04-17 15:31:30 +01002755 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002756 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002757 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002758
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002759 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002760 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002761 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2762 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2763 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002764
Chris Wilson9ce079e2012-04-17 15:31:30 +01002765 pitch_val = obj->stride / 128;
2766 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002767
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002768 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002769 if (obj->tiling_mode == I915_TILING_Y)
2770 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2771 val |= I830_FENCE_SIZE_BITS(size);
2772 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2773 val |= I830_FENCE_REG_VALID;
2774 } else
2775 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002776
Chris Wilson9ce079e2012-04-17 15:31:30 +01002777 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2778 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2779}
2780
Chris Wilsond0a57782012-10-09 19:24:37 +01002781inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2782{
2783 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2784}
2785
Chris Wilson9ce079e2012-04-17 15:31:30 +01002786static void i915_gem_write_fence(struct drm_device *dev, int reg,
2787 struct drm_i915_gem_object *obj)
2788{
Chris Wilsond0a57782012-10-09 19:24:37 +01002789 struct drm_i915_private *dev_priv = dev->dev_private;
2790
2791 /* Ensure that all CPU reads are completed before installing a fence
2792 * and all writes before removing the fence.
2793 */
2794 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2795 mb();
2796
Chris Wilson9ce079e2012-04-17 15:31:30 +01002797 switch (INTEL_INFO(dev)->gen) {
2798 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002799 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002800 case 5:
2801 case 4: i965_write_fence_reg(dev, reg, obj); break;
2802 case 3: i915_write_fence_reg(dev, reg, obj); break;
2803 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002804 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002805 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002806
2807 /* And similarly be paranoid that no direct access to this region
2808 * is reordered to before the fence is installed.
2809 */
2810 if (i915_gem_object_needs_mb(obj))
2811 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002812}
2813
Chris Wilson61050802012-04-17 15:31:31 +01002814static inline int fence_number(struct drm_i915_private *dev_priv,
2815 struct drm_i915_fence_reg *fence)
2816{
2817 return fence - dev_priv->fence_regs;
2818}
2819
2820static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2821 struct drm_i915_fence_reg *fence,
2822 bool enable)
2823{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002824 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002825 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002826
Chris Wilson46a0b632013-07-10 13:36:24 +01002827 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002828
2829 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002830 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002831 fence->obj = obj;
2832 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2833 } else {
2834 obj->fence_reg = I915_FENCE_REG_NONE;
2835 fence->obj = NULL;
2836 list_del_init(&fence->lru_list);
2837 }
2838}
2839
Chris Wilsond9e86c02010-11-10 16:40:20 +00002840static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002841i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002842{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002843 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002844 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002845 if (ret)
2846 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002847
2848 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002849 }
2850
Chris Wilson86d5bc32012-07-20 12:41:04 +01002851 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002852 return 0;
2853}
2854
2855int
2856i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2857{
Chris Wilson61050802012-04-17 15:31:31 +01002858 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002859 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002860 int ret;
2861
Chris Wilsond0a57782012-10-09 19:24:37 +01002862 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002863 if (ret)
2864 return ret;
2865
Chris Wilson61050802012-04-17 15:31:31 +01002866 if (obj->fence_reg == I915_FENCE_REG_NONE)
2867 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002868
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002869 fence = &dev_priv->fence_regs[obj->fence_reg];
2870
Chris Wilson61050802012-04-17 15:31:31 +01002871 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002872 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002873
2874 return 0;
2875}
2876
2877static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002878i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002879{
Daniel Vetterae3db242010-02-19 11:51:58 +01002880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002881 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002882 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002883
2884 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002885 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002886 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2887 reg = &dev_priv->fence_regs[i];
2888 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002889 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002890
Chris Wilson1690e1e2011-12-14 13:57:08 +01002891 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002892 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002893 }
2894
Chris Wilsond9e86c02010-11-10 16:40:20 +00002895 if (avail == NULL)
2896 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002897
2898 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002899 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002900 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002901 continue;
2902
Chris Wilson8fe301a2012-04-17 15:31:28 +01002903 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002904 }
2905
Chris Wilson8fe301a2012-04-17 15:31:28 +01002906 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002907}
2908
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002910 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002911 * @obj: object to map through a fence reg
2912 *
2913 * When mapping objects through the GTT, userspace wants to be able to write
2914 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002915 * This function walks the fence regs looking for a free one for @obj,
2916 * stealing one if it can't find any.
2917 *
2918 * It then sets up the reg based on the object's properties: address, pitch
2919 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002920 *
2921 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002922 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002923int
Chris Wilson06d98132012-04-17 15:31:24 +01002924i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002925{
Chris Wilson05394f32010-11-08 19:18:58 +00002926 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002928 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002929 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002930 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002931
Chris Wilson14415742012-04-17 15:31:33 +01002932 /* Have we updated the tiling parameters upon the object and so
2933 * will need to serialise the write to the associated fence register?
2934 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002935 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002936 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002937 if (ret)
2938 return ret;
2939 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002940
Chris Wilsond9e86c02010-11-10 16:40:20 +00002941 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002942 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2943 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002944 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002945 list_move_tail(&reg->lru_list,
2946 &dev_priv->mm.fence_list);
2947 return 0;
2948 }
2949 } else if (enable) {
2950 reg = i915_find_fence_reg(dev);
2951 if (reg == NULL)
2952 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002953
Chris Wilson14415742012-04-17 15:31:33 +01002954 if (reg->obj) {
2955 struct drm_i915_gem_object *old = reg->obj;
2956
Chris Wilsond0a57782012-10-09 19:24:37 +01002957 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002958 if (ret)
2959 return ret;
2960
Chris Wilson14415742012-04-17 15:31:33 +01002961 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002962 }
Chris Wilson14415742012-04-17 15:31:33 +01002963 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002964 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002965
Chris Wilson14415742012-04-17 15:31:33 +01002966 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002967 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002968
Chris Wilson9ce079e2012-04-17 15:31:30 +01002969 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002970}
2971
Chris Wilson42d6ab42012-07-26 11:49:32 +01002972static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2973 struct drm_mm_node *gtt_space,
2974 unsigned long cache_level)
2975{
2976 struct drm_mm_node *other;
2977
2978 /* On non-LLC machines we have to be careful when putting differing
2979 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002980 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002981 */
2982 if (HAS_LLC(dev))
2983 return true;
2984
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002985 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002986 return true;
2987
2988 if (list_empty(&gtt_space->node_list))
2989 return true;
2990
2991 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2992 if (other->allocated && !other->hole_follows && other->color != cache_level)
2993 return false;
2994
2995 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2996 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2997 return false;
2998
2999 return true;
3000}
3001
3002static void i915_gem_verify_gtt(struct drm_device *dev)
3003{
3004#if WATCH_GTT
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 struct drm_i915_gem_object *obj;
3007 int err = 0;
3008
Ben Widawsky35c20a62013-05-31 11:28:48 -07003009 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003010 if (obj->gtt_space == NULL) {
3011 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3012 err++;
3013 continue;
3014 }
3015
3016 if (obj->cache_level != obj->gtt_space->color) {
3017 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003018 i915_gem_obj_ggtt_offset(obj),
3019 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003020 obj->cache_level,
3021 obj->gtt_space->color);
3022 err++;
3023 continue;
3024 }
3025
3026 if (!i915_gem_valid_gtt_space(dev,
3027 obj->gtt_space,
3028 obj->cache_level)) {
3029 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003030 i915_gem_obj_ggtt_offset(obj),
3031 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003032 obj->cache_level);
3033 err++;
3034 continue;
3035 }
3036 }
3037
3038 WARN_ON(err);
3039#endif
3040}
3041
Jesse Barnesde151cf2008-11-12 10:03:55 -08003042/**
Eric Anholt673a3942008-07-30 12:06:12 -07003043 * Finds free space in the GTT aperture and binds the object there.
3044 */
3045static int
Chris Wilson05394f32010-11-08 19:18:58 +00003046i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003047 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003048 bool map_and_fenceable,
3049 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003050{
Chris Wilson05394f32010-11-08 19:18:58 +00003051 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003052 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003053 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003054 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003055 size_t gtt_max = map_and_fenceable ?
3056 dev_priv->gtt.mappable_end : dev_priv->gtt.total;
Chris Wilson07f73f62009-09-14 16:50:30 +01003057 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003058
Chris Wilsone28f8712011-07-18 13:11:49 -07003059 fence_size = i915_gem_get_gtt_size(dev,
3060 obj->base.size,
3061 obj->tiling_mode);
3062 fence_alignment = i915_gem_get_gtt_alignment(dev,
3063 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003064 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003065 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003066 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003067 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003068 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003069
Eric Anholt673a3942008-07-30 12:06:12 -07003070 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003071 alignment = map_and_fenceable ? fence_alignment :
3072 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003073 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003074 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3075 return -EINVAL;
3076 }
3077
Chris Wilson05394f32010-11-08 19:18:58 +00003078 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003079
Chris Wilson654fc602010-05-27 13:18:21 +01003080 /* If the object is bigger than the entire aperture, reject it early
3081 * before evicting everything in a vain attempt to find space.
3082 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003083 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003084 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003085 obj->base.size,
3086 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003087 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003088 return -E2BIG;
3089 }
3090
Chris Wilson37e680a2012-06-07 15:38:42 +01003091 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003092 if (ret)
3093 return ret;
3094
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003095 i915_gem_object_pin_pages(obj);
3096
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003097search_free:
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003098 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space,
3099 &obj->gtt_space,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003100 size, alignment,
3101 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003102 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003103 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003104 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003105 map_and_fenceable,
3106 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003107 if (ret == 0)
3108 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003109
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003110 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003111 return ret;
3112 }
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003113 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &obj->gtt_space,
3114 obj->cache_level))) {
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003115 i915_gem_object_unpin_pages(obj);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003116 drm_mm_remove_node(&obj->gtt_space);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003117 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003118 }
3119
Daniel Vetter74163902012-02-15 23:50:21 +01003120 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003121 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003122 i915_gem_object_unpin_pages(obj);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003123 drm_mm_remove_node(&obj->gtt_space);
Chris Wilson6c085a72012-08-20 11:40:46 +02003124 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003125 }
Eric Anholt673a3942008-07-30 12:06:12 -07003126
Ben Widawsky35c20a62013-05-31 11:28:48 -07003127 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003128 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003129
Daniel Vetter75e9e912010-11-04 17:11:09 +01003130 fenceable =
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003131 i915_gem_obj_ggtt_size(obj) == fence_size &&
3132 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003133
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003134 mappable = i915_gem_obj_ggtt_offset(obj) + obj->base.size <=
3135 dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003136
Chris Wilson05394f32010-11-08 19:18:58 +00003137 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003138
Chris Wilsondb53a302011-02-03 11:57:46 +00003139 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003140 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003141 return 0;
3142}
3143
3144void
Chris Wilson05394f32010-11-08 19:18:58 +00003145i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003146{
Eric Anholt673a3942008-07-30 12:06:12 -07003147 /* If we don't have a page list set up, then we're not pinned
3148 * to GPU, and we can ignore the cache flush because it'll happen
3149 * again at bind time.
3150 */
Chris Wilson05394f32010-11-08 19:18:58 +00003151 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003152 return;
3153
Imre Deak769ce462013-02-13 21:56:05 +02003154 /*
3155 * Stolen memory is always coherent with the GPU as it is explicitly
3156 * marked as wc by the system, or the system is cache-coherent.
3157 */
3158 if (obj->stolen)
3159 return;
3160
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003161 /* If the GPU is snooping the contents of the CPU cache,
3162 * we do not need to manually clear the CPU cache lines. However,
3163 * the caches are only snooped when the render cache is
3164 * flushed/invalidated. As we always have to emit invalidations
3165 * and flushes when moving into and out of the RENDER domain, correct
3166 * snooping behaviour occurs naturally as the result of our domain
3167 * tracking.
3168 */
3169 if (obj->cache_level != I915_CACHE_NONE)
3170 return;
3171
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003172 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003173
Chris Wilson9da3da62012-06-01 15:20:22 +01003174 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003175}
3176
3177/** Flushes the GTT write domain for the object if it's dirty. */
3178static void
Chris Wilson05394f32010-11-08 19:18:58 +00003179i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003180{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003181 uint32_t old_write_domain;
3182
Chris Wilson05394f32010-11-08 19:18:58 +00003183 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 return;
3185
Chris Wilson63256ec2011-01-04 18:42:07 +00003186 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003187 * to it immediately go to main memory as far as we know, so there's
3188 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003189 *
3190 * However, we do have to enforce the order so that all writes through
3191 * the GTT land before any writes to the device, such as updates to
3192 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003193 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003194 wmb();
3195
Chris Wilson05394f32010-11-08 19:18:58 +00003196 old_write_domain = obj->base.write_domain;
3197 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003198
3199 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003200 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003201 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003202}
3203
3204/** Flushes the CPU write domain for the object if it's dirty. */
3205static void
Chris Wilson05394f32010-11-08 19:18:58 +00003206i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003207{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003209
Chris Wilson05394f32010-11-08 19:18:58 +00003210 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003211 return;
3212
3213 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003214 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003215 old_write_domain = obj->base.write_domain;
3216 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003217
3218 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003219 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003220 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003221}
3222
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003223/**
3224 * Moves a single object to the GTT read, and possibly write domain.
3225 *
3226 * This function returns when the move is complete, including waiting on
3227 * flushes to occur.
3228 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003229int
Chris Wilson20217462010-11-23 15:26:33 +00003230i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003231{
Chris Wilson8325a092012-04-24 15:52:35 +01003232 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003233 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003234 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003235
Eric Anholt02354392008-11-26 13:58:13 -08003236 /* Not valid to be called on unbound objects. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003237 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003238 return -EINVAL;
3239
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003240 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3241 return 0;
3242
Chris Wilson0201f1e2012-07-20 12:41:01 +01003243 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003244 if (ret)
3245 return ret;
3246
Chris Wilson72133422010-09-13 23:56:38 +01003247 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248
Chris Wilsond0a57782012-10-09 19:24:37 +01003249 /* Serialise direct access to this object with the barriers for
3250 * coherent writes from the GPU, by effectively invalidating the
3251 * GTT domain upon first access.
3252 */
3253 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3254 mb();
3255
Chris Wilson05394f32010-11-08 19:18:58 +00003256 old_write_domain = obj->base.write_domain;
3257 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003258
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003259 /* It should now be out of any other write domains, and we can update
3260 * the domain values for our changes.
3261 */
Chris Wilson05394f32010-11-08 19:18:58 +00003262 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3263 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003264 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003265 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3266 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3267 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003268 }
3269
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003270 trace_i915_gem_object_change_domain(obj,
3271 old_read_domains,
3272 old_write_domain);
3273
Chris Wilson8325a092012-04-24 15:52:35 +01003274 /* And bump the LRU for this access */
3275 if (i915_gem_object_is_inactive(obj))
3276 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3277
Eric Anholte47c68e2008-11-14 13:35:19 -08003278 return 0;
3279}
3280
Chris Wilsone4ffd172011-04-04 09:44:39 +01003281int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3282 enum i915_cache_level cache_level)
3283{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003284 struct drm_device *dev = obj->base.dev;
3285 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003286 int ret;
3287
3288 if (obj->cache_level == cache_level)
3289 return 0;
3290
3291 if (obj->pin_count) {
3292 DRM_DEBUG("can not change the cache level of pinned objects\n");
3293 return -EBUSY;
3294 }
3295
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003296 if (!i915_gem_valid_gtt_space(dev, &obj->gtt_space, cache_level)) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003297 ret = i915_gem_object_unbind(obj);
3298 if (ret)
3299 return ret;
3300 }
3301
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003302 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003303 ret = i915_gem_object_finish_gpu(obj);
3304 if (ret)
3305 return ret;
3306
3307 i915_gem_object_finish_gtt(obj);
3308
3309 /* Before SandyBridge, you could not use tiling or fence
3310 * registers with snooped memory, so relinquish any fences
3311 * currently pointing to our region in the aperture.
3312 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003313 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003314 ret = i915_gem_object_put_fence(obj);
3315 if (ret)
3316 return ret;
3317 }
3318
Daniel Vetter74898d72012-02-15 23:50:22 +01003319 if (obj->has_global_gtt_mapping)
3320 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003321 if (obj->has_aliasing_ppgtt_mapping)
3322 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3323 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003324
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003325 i915_gem_obj_ggtt_set_color(obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003326 }
3327
3328 if (cache_level == I915_CACHE_NONE) {
3329 u32 old_read_domains, old_write_domain;
3330
3331 /* If we're coming from LLC cached, then we haven't
3332 * actually been tracking whether the data is in the
3333 * CPU cache or not, since we only allow one bit set
3334 * in obj->write_domain and have been skipping the clflushes.
3335 * Just set it to the CPU cache for now.
3336 */
3337 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3338 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3339
3340 old_read_domains = obj->base.read_domains;
3341 old_write_domain = obj->base.write_domain;
3342
3343 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3344 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3345
3346 trace_i915_gem_object_change_domain(obj,
3347 old_read_domains,
3348 old_write_domain);
3349 }
3350
3351 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003352 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003353 return 0;
3354}
3355
Ben Widawsky199adf42012-09-21 17:01:20 -07003356int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3357 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003358{
Ben Widawsky199adf42012-09-21 17:01:20 -07003359 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003360 struct drm_i915_gem_object *obj;
3361 int ret;
3362
3363 ret = i915_mutex_lock_interruptible(dev);
3364 if (ret)
3365 return ret;
3366
3367 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3368 if (&obj->base == NULL) {
3369 ret = -ENOENT;
3370 goto unlock;
3371 }
3372
Ben Widawsky199adf42012-09-21 17:01:20 -07003373 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003374
3375 drm_gem_object_unreference(&obj->base);
3376unlock:
3377 mutex_unlock(&dev->struct_mutex);
3378 return ret;
3379}
3380
Ben Widawsky199adf42012-09-21 17:01:20 -07003381int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3382 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003383{
Ben Widawsky199adf42012-09-21 17:01:20 -07003384 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003385 struct drm_i915_gem_object *obj;
3386 enum i915_cache_level level;
3387 int ret;
3388
Ben Widawsky199adf42012-09-21 17:01:20 -07003389 switch (args->caching) {
3390 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391 level = I915_CACHE_NONE;
3392 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003393 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003394 level = I915_CACHE_LLC;
3395 break;
3396 default:
3397 return -EINVAL;
3398 }
3399
Ben Widawsky3bc29132012-09-26 16:15:20 -07003400 ret = i915_mutex_lock_interruptible(dev);
3401 if (ret)
3402 return ret;
3403
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3405 if (&obj->base == NULL) {
3406 ret = -ENOENT;
3407 goto unlock;
3408 }
3409
3410 ret = i915_gem_object_set_cache_level(obj, level);
3411
3412 drm_gem_object_unreference(&obj->base);
3413unlock:
3414 mutex_unlock(&dev->struct_mutex);
3415 return ret;
3416}
3417
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003418/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003419 * Prepare buffer for display plane (scanout, cursors, etc).
3420 * Can be called from an uninterruptible phase (modesetting) and allows
3421 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003422 */
3423int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003424i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3425 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003426 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003427{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003428 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003429 int ret;
3430
Chris Wilson0be73282010-12-06 14:36:27 +00003431 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003432 ret = i915_gem_object_sync(obj, pipelined);
3433 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003434 return ret;
3435 }
3436
Eric Anholta7ef0642011-03-29 16:59:54 -07003437 /* The display engine is not coherent with the LLC cache on gen6. As
3438 * a result, we make sure that the pinning that is about to occur is
3439 * done with uncached PTEs. This is lowest common denominator for all
3440 * chipsets.
3441 *
3442 * However for gen6+, we could do better by using the GFDT bit instead
3443 * of uncaching, which would allow us to flush all the LLC-cached data
3444 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3445 */
3446 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3447 if (ret)
3448 return ret;
3449
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003450 /* As the user may map the buffer once pinned in the display plane
3451 * (e.g. libkms for the bootup splash), we have to ensure that we
3452 * always use map_and_fenceable for all scanout buffers.
3453 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003454 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003455 if (ret)
3456 return ret;
3457
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003458 i915_gem_object_flush_cpu_write_domain(obj);
3459
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003460 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003461 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003462
3463 /* It should now be out of any other write domains, and we can update
3464 * the domain values for our changes.
3465 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003466 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003467 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003468
3469 trace_i915_gem_object_change_domain(obj,
3470 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003471 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003472
3473 return 0;
3474}
3475
Chris Wilson85345512010-11-13 09:49:11 +00003476int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003477i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003478{
Chris Wilson88241782011-01-07 17:09:48 +00003479 int ret;
3480
Chris Wilsona8198ee2011-04-13 22:04:09 +01003481 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003482 return 0;
3483
Chris Wilson0201f1e2012-07-20 12:41:01 +01003484 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003485 if (ret)
3486 return ret;
3487
Chris Wilsona8198ee2011-04-13 22:04:09 +01003488 /* Ensure that we invalidate the GPU's caches and TLBs. */
3489 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003490 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003491}
3492
Eric Anholte47c68e2008-11-14 13:35:19 -08003493/**
3494 * Moves a single object to the CPU read, and possibly write domain.
3495 *
3496 * This function returns when the move is complete, including waiting on
3497 * flushes to occur.
3498 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003499int
Chris Wilson919926a2010-11-12 13:42:53 +00003500i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003501{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003502 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003503 int ret;
3504
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003505 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3506 return 0;
3507
Chris Wilson0201f1e2012-07-20 12:41:01 +01003508 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003509 if (ret)
3510 return ret;
3511
Eric Anholte47c68e2008-11-14 13:35:19 -08003512 i915_gem_object_flush_gtt_write_domain(obj);
3513
Chris Wilson05394f32010-11-08 19:18:58 +00003514 old_write_domain = obj->base.write_domain;
3515 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003516
Eric Anholte47c68e2008-11-14 13:35:19 -08003517 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003518 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003519 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003520
Chris Wilson05394f32010-11-08 19:18:58 +00003521 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003522 }
3523
3524 /* It should now be out of any other write domains, and we can update
3525 * the domain values for our changes.
3526 */
Chris Wilson05394f32010-11-08 19:18:58 +00003527 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003528
3529 /* If we're writing through the CPU, then the GPU read domains will
3530 * need to be invalidated at next use.
3531 */
3532 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003533 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3534 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003535 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003536
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003537 trace_i915_gem_object_change_domain(obj,
3538 old_read_domains,
3539 old_write_domain);
3540
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003541 return 0;
3542}
3543
Eric Anholt673a3942008-07-30 12:06:12 -07003544/* Throttle our rendering by waiting until the ring has completed our requests
3545 * emitted over 20 msec ago.
3546 *
Eric Anholtb9624422009-06-03 07:27:35 +00003547 * Note that if we were to use the current jiffies each time around the loop,
3548 * we wouldn't escape the function with any frames outstanding if the time to
3549 * render a frame was over 20ms.
3550 *
Eric Anholt673a3942008-07-30 12:06:12 -07003551 * This should get us reasonable parallelism between CPU and GPU but also
3552 * relatively low latency when blocking on a particular request to finish.
3553 */
3554static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003555i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003556{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003557 struct drm_i915_private *dev_priv = dev->dev_private;
3558 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003559 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003560 struct drm_i915_gem_request *request;
3561 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003562 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003563 u32 seqno = 0;
3564 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003565
Daniel Vetter308887a2012-11-14 17:14:06 +01003566 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3567 if (ret)
3568 return ret;
3569
3570 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3571 if (ret)
3572 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003573
Chris Wilson1c255952010-09-26 11:03:27 +01003574 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003575 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003576 if (time_after_eq(request->emitted_jiffies, recent_enough))
3577 break;
3578
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003579 ring = request->ring;
3580 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003581 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003582 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003583 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003584
3585 if (seqno == 0)
3586 return 0;
3587
Daniel Vetterf69061b2012-12-06 09:01:42 +01003588 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003589 if (ret == 0)
3590 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003591
Eric Anholt673a3942008-07-30 12:06:12 -07003592 return ret;
3593}
3594
Eric Anholt673a3942008-07-30 12:06:12 -07003595int
Chris Wilson05394f32010-11-08 19:18:58 +00003596i915_gem_object_pin(struct drm_i915_gem_object *obj,
3597 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003598 bool map_and_fenceable,
3599 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003600{
Eric Anholt673a3942008-07-30 12:06:12 -07003601 int ret;
3602
Chris Wilson7e81a422012-09-15 09:41:57 +01003603 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3604 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003605
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003606 if (i915_gem_obj_ggtt_bound(obj)) {
3607 if ((alignment && i915_gem_obj_ggtt_offset(obj) & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003608 (map_and_fenceable && !obj->map_and_fenceable)) {
3609 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003610 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003611 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003612 " obj->map_and_fenceable=%d\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003613 i915_gem_obj_ggtt_offset(obj), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003614 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003615 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003616 ret = i915_gem_object_unbind(obj);
3617 if (ret)
3618 return ret;
3619 }
3620 }
3621
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003622 if (!i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson87422672012-11-21 13:04:03 +00003623 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3624
Chris Wilsona00b10c2010-09-24 21:15:47 +01003625 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003626 map_and_fenceable,
3627 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003628 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003629 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003630
3631 if (!dev_priv->mm.aliasing_ppgtt)
3632 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003633 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003634
Daniel Vetter74898d72012-02-15 23:50:22 +01003635 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3636 i915_gem_gtt_bind_object(obj, obj->cache_level);
3637
Chris Wilson1b502472012-04-24 15:47:30 +01003638 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003639 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003640
3641 return 0;
3642}
3643
3644void
Chris Wilson05394f32010-11-08 19:18:58 +00003645i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003646{
Chris Wilson05394f32010-11-08 19:18:58 +00003647 BUG_ON(obj->pin_count == 0);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003648 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003649
Chris Wilson1b502472012-04-24 15:47:30 +01003650 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003651 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003652}
3653
3654int
3655i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003656 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003657{
3658 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003659 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003660 int ret;
3661
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003662 ret = i915_mutex_lock_interruptible(dev);
3663 if (ret)
3664 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003665
Chris Wilson05394f32010-11-08 19:18:58 +00003666 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003667 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003668 ret = -ENOENT;
3669 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003670 }
Eric Anholt673a3942008-07-30 12:06:12 -07003671
Chris Wilson05394f32010-11-08 19:18:58 +00003672 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003673 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003674 ret = -EINVAL;
3675 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003676 }
3677
Chris Wilson05394f32010-11-08 19:18:58 +00003678 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003679 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3680 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003681 ret = -EINVAL;
3682 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003683 }
3684
Chris Wilson93be8782013-01-02 10:31:22 +00003685 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003686 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003687 if (ret)
3688 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003689 }
3690
Chris Wilson93be8782013-01-02 10:31:22 +00003691 obj->user_pin_count++;
3692 obj->pin_filp = file;
3693
Eric Anholt673a3942008-07-30 12:06:12 -07003694 /* XXX - flush the CPU caches for pinned objects
3695 * as the X server doesn't manage domains yet
3696 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003697 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003698 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003699out:
Chris Wilson05394f32010-11-08 19:18:58 +00003700 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003701unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003702 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003703 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003704}
3705
3706int
3707i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003708 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003709{
3710 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003711 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003712 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003713
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003714 ret = i915_mutex_lock_interruptible(dev);
3715 if (ret)
3716 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003717
Chris Wilson05394f32010-11-08 19:18:58 +00003718 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003719 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003720 ret = -ENOENT;
3721 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003722 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003723
Chris Wilson05394f32010-11-08 19:18:58 +00003724 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003725 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3726 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003727 ret = -EINVAL;
3728 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003729 }
Chris Wilson05394f32010-11-08 19:18:58 +00003730 obj->user_pin_count--;
3731 if (obj->user_pin_count == 0) {
3732 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003733 i915_gem_object_unpin(obj);
3734 }
Eric Anholt673a3942008-07-30 12:06:12 -07003735
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003736out:
Chris Wilson05394f32010-11-08 19:18:58 +00003737 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003738unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003739 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003740 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003741}
3742
3743int
3744i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003745 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003746{
3747 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003748 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003749 int ret;
3750
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003751 ret = i915_mutex_lock_interruptible(dev);
3752 if (ret)
3753 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003754
Chris Wilson05394f32010-11-08 19:18:58 +00003755 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003756 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003757 ret = -ENOENT;
3758 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003759 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003760
Chris Wilson0be555b2010-08-04 15:36:30 +01003761 /* Count all active objects as busy, even if they are currently not used
3762 * by the gpu. Users of this interface expect objects to eventually
3763 * become non-busy without any further actions, therefore emit any
3764 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003765 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003766 ret = i915_gem_object_flush_active(obj);
3767
Chris Wilson05394f32010-11-08 19:18:58 +00003768 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003769 if (obj->ring) {
3770 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3771 args->busy |= intel_ring_flag(obj->ring) << 16;
3772 }
Eric Anholt673a3942008-07-30 12:06:12 -07003773
Chris Wilson05394f32010-11-08 19:18:58 +00003774 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003775unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003776 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003777 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003778}
3779
3780int
3781i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3782 struct drm_file *file_priv)
3783{
Akshay Joshi0206e352011-08-16 15:34:10 -04003784 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003785}
3786
Chris Wilson3ef94da2009-09-14 16:50:29 +01003787int
3788i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3789 struct drm_file *file_priv)
3790{
3791 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003792 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003793 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003794
3795 switch (args->madv) {
3796 case I915_MADV_DONTNEED:
3797 case I915_MADV_WILLNEED:
3798 break;
3799 default:
3800 return -EINVAL;
3801 }
3802
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003803 ret = i915_mutex_lock_interruptible(dev);
3804 if (ret)
3805 return ret;
3806
Chris Wilson05394f32010-11-08 19:18:58 +00003807 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003808 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003809 ret = -ENOENT;
3810 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003811 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003812
Chris Wilson05394f32010-11-08 19:18:58 +00003813 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003814 ret = -EINVAL;
3815 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003816 }
3817
Chris Wilson05394f32010-11-08 19:18:58 +00003818 if (obj->madv != __I915_MADV_PURGED)
3819 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003820
Chris Wilson6c085a72012-08-20 11:40:46 +02003821 /* if the object is no longer attached, discard its backing storage */
3822 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003823 i915_gem_object_truncate(obj);
3824
Chris Wilson05394f32010-11-08 19:18:58 +00003825 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003826
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003827out:
Chris Wilson05394f32010-11-08 19:18:58 +00003828 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003829unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003830 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003831 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003832}
3833
Chris Wilson37e680a2012-06-07 15:38:42 +01003834void i915_gem_object_init(struct drm_i915_gem_object *obj,
3835 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003836{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003837 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003838 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003839 INIT_LIST_HEAD(&obj->ring_list);
3840 INIT_LIST_HEAD(&obj->exec_list);
3841
Chris Wilson37e680a2012-06-07 15:38:42 +01003842 obj->ops = ops;
3843
Chris Wilson0327d6b2012-08-11 15:41:06 +01003844 obj->fence_reg = I915_FENCE_REG_NONE;
3845 obj->madv = I915_MADV_WILLNEED;
3846 /* Avoid an unnecessary call to unbind on the first bind. */
3847 obj->map_and_fenceable = true;
3848
3849 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3850}
3851
Chris Wilson37e680a2012-06-07 15:38:42 +01003852static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3853 .get_pages = i915_gem_object_get_pages_gtt,
3854 .put_pages = i915_gem_object_put_pages_gtt,
3855};
3856
Chris Wilson05394f32010-11-08 19:18:58 +00003857struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3858 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003859{
Daniel Vetterc397b902010-04-09 19:05:07 +00003860 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003861 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003862 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003863
Chris Wilson42dcedd2012-11-15 11:32:30 +00003864 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003865 if (obj == NULL)
3866 return NULL;
3867
3868 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003869 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003870 return NULL;
3871 }
3872
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003873 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3874 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3875 /* 965gm cannot relocate objects above 4GiB. */
3876 mask &= ~__GFP_HIGHMEM;
3877 mask |= __GFP_DMA32;
3878 }
3879
Al Viro496ad9a2013-01-23 17:07:38 -05003880 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003881 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003882
Chris Wilson37e680a2012-06-07 15:38:42 +01003883 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003884
Daniel Vetterc397b902010-04-09 19:05:07 +00003885 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3886 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3887
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003888 if (HAS_LLC(dev)) {
3889 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003890 * cache) for about a 10% performance improvement
3891 * compared to uncached. Graphics requests other than
3892 * display scanout are coherent with the CPU in
3893 * accessing this cache. This means in this mode we
3894 * don't need to clflush on the CPU side, and on the
3895 * GPU side we only need to flush internal caches to
3896 * get data visible to the CPU.
3897 *
3898 * However, we maintain the display planes as UC, and so
3899 * need to rebind when first used as such.
3900 */
3901 obj->cache_level = I915_CACHE_LLC;
3902 } else
3903 obj->cache_level = I915_CACHE_NONE;
3904
Chris Wilson05394f32010-11-08 19:18:58 +00003905 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003906}
3907
Eric Anholt673a3942008-07-30 12:06:12 -07003908int i915_gem_init_object(struct drm_gem_object *obj)
3909{
Daniel Vetterc397b902010-04-09 19:05:07 +00003910 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003911
Eric Anholt673a3942008-07-30 12:06:12 -07003912 return 0;
3913}
3914
Chris Wilson1488fc02012-04-24 15:47:31 +01003915void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003916{
Chris Wilson1488fc02012-04-24 15:47:31 +01003917 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003918 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003919 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003920
Chris Wilson26e12f82011-03-20 11:20:19 +00003921 trace_i915_gem_object_destroy(obj);
3922
Chris Wilson1488fc02012-04-24 15:47:31 +01003923 if (obj->phys_obj)
3924 i915_gem_detach_phys_object(dev, obj);
3925
3926 obj->pin_count = 0;
3927 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3928 bool was_interruptible;
3929
3930 was_interruptible = dev_priv->mm.interruptible;
3931 dev_priv->mm.interruptible = false;
3932
3933 WARN_ON(i915_gem_object_unbind(obj));
3934
3935 dev_priv->mm.interruptible = was_interruptible;
3936 }
3937
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003938 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3939 * before progressing. */
3940 if (obj->stolen)
3941 i915_gem_object_unpin_pages(obj);
3942
Ben Widawsky401c29f2013-05-31 11:28:47 -07003943 if (WARN_ON(obj->pages_pin_count))
3944 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003945 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003946 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003947 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003948
Chris Wilson9da3da62012-06-01 15:20:22 +01003949 BUG_ON(obj->pages);
3950
Chris Wilson2f745ad2012-09-04 21:02:58 +01003951 if (obj->base.import_attach)
3952 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003953
Chris Wilson05394f32010-11-08 19:18:58 +00003954 drm_gem_object_release(&obj->base);
3955 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003956
Chris Wilson05394f32010-11-08 19:18:58 +00003957 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003958 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003959}
3960
Jesse Barnes5669fca2009-02-17 15:13:31 -08003961int
Eric Anholt673a3942008-07-30 12:06:12 -07003962i915_gem_idle(struct drm_device *dev)
3963{
3964 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003965 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003966
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02003967 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003968 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003969 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003970 }
Eric Anholt673a3942008-07-30 12:06:12 -07003971
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003972 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003973 if (ret) {
3974 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003975 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003976 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003977 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003978
Chris Wilson29105cc2010-01-07 10:39:13 +00003979 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003980 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003981 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003982
Daniel Vetter99584db2012-11-14 17:14:04 +01003983 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003984
3985 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003986 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003987
Chris Wilson29105cc2010-01-07 10:39:13 +00003988 /* Cancel the retire work handler, which should be idle now. */
3989 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3990
Eric Anholt673a3942008-07-30 12:06:12 -07003991 return 0;
3992}
3993
Ben Widawskyb9524a12012-05-25 16:56:24 -07003994void i915_gem_l3_remap(struct drm_device *dev)
3995{
3996 drm_i915_private_t *dev_priv = dev->dev_private;
3997 u32 misccpctl;
3998 int i;
3999
Daniel Vettereb32e452013-02-14 19:46:07 +01004000 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004001 return;
4002
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004003 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004004 return;
4005
4006 misccpctl = I915_READ(GEN7_MISCCPCTL);
4007 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4008 POSTING_READ(GEN7_MISCCPCTL);
4009
4010 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4011 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004012 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004013 DRM_DEBUG("0x%x was already programmed to %x\n",
4014 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004015 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004016 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004017 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004018 }
4019
4020 /* Make sure all the writes land before disabling dop clock gating */
4021 POSTING_READ(GEN7_L3LOG_BASE);
4022
4023 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4024}
4025
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004026void i915_gem_init_swizzling(struct drm_device *dev)
4027{
4028 drm_i915_private_t *dev_priv = dev->dev_private;
4029
Daniel Vetter11782b02012-01-31 16:47:55 +01004030 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004031 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4032 return;
4033
4034 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4035 DISP_TILE_SURFACE_SWIZZLING);
4036
Daniel Vetter11782b02012-01-31 16:47:55 +01004037 if (IS_GEN5(dev))
4038 return;
4039
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004040 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4041 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004042 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004043 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004044 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004045 else
4046 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004047}
Daniel Vettere21af882012-02-09 20:53:27 +01004048
Chris Wilson67b1b572012-07-05 23:49:40 +01004049static bool
4050intel_enable_blt(struct drm_device *dev)
4051{
4052 if (!HAS_BLT(dev))
4053 return false;
4054
4055 /* The blitter was dysfunctional on early prototypes */
4056 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4057 DRM_INFO("BLT not supported on this pre-production hardware;"
4058 " graphics performance will be degraded.\n");
4059 return false;
4060 }
4061
4062 return true;
4063}
4064
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004065static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004066{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004067 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004068 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004069
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004070 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004071 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004072 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004073
4074 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004075 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004076 if (ret)
4077 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004078 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004079
Chris Wilson67b1b572012-07-05 23:49:40 +01004080 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004081 ret = intel_init_blt_ring_buffer(dev);
4082 if (ret)
4083 goto cleanup_bsd_ring;
4084 }
4085
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004086 if (HAS_VEBOX(dev)) {
4087 ret = intel_init_vebox_ring_buffer(dev);
4088 if (ret)
4089 goto cleanup_blt_ring;
4090 }
4091
4092
Mika Kuoppala99433932013-01-22 14:12:17 +02004093 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4094 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004095 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004096
4097 return 0;
4098
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004099cleanup_vebox_ring:
4100 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004101cleanup_blt_ring:
4102 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4103cleanup_bsd_ring:
4104 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4105cleanup_render_ring:
4106 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4107
4108 return ret;
4109}
4110
4111int
4112i915_gem_init_hw(struct drm_device *dev)
4113{
4114 drm_i915_private_t *dev_priv = dev->dev_private;
4115 int ret;
4116
4117 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4118 return -EIO;
4119
4120 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4121 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4122
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004123 if (HAS_PCH_NOP(dev)) {
4124 u32 temp = I915_READ(GEN7_MSG_CTL);
4125 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4126 I915_WRITE(GEN7_MSG_CTL, temp);
4127 }
4128
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004129 i915_gem_l3_remap(dev);
4130
4131 i915_gem_init_swizzling(dev);
4132
4133 ret = i915_gem_init_rings(dev);
4134 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004135 return ret;
4136
Ben Widawsky254f9652012-06-04 14:42:42 -07004137 /*
4138 * XXX: There was some w/a described somewhere suggesting loading
4139 * contexts before PPGTT.
4140 */
4141 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004142 if (dev_priv->mm.aliasing_ppgtt) {
4143 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4144 if (ret) {
4145 i915_gem_cleanup_aliasing_ppgtt(dev);
4146 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4147 }
4148 }
Daniel Vettere21af882012-02-09 20:53:27 +01004149
Chris Wilson68f95ba2010-05-27 13:18:22 +01004150 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004151}
4152
Chris Wilson1070a422012-04-24 15:47:41 +01004153int i915_gem_init(struct drm_device *dev)
4154{
4155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004156 int ret;
4157
Chris Wilson1070a422012-04-24 15:47:41 +01004158 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004159
4160 if (IS_VALLEYVIEW(dev)) {
4161 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4162 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4163 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4164 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4165 }
4166
Ben Widawskyd7e50082012-12-18 10:31:25 -08004167 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004168
Chris Wilson1070a422012-04-24 15:47:41 +01004169 ret = i915_gem_init_hw(dev);
4170 mutex_unlock(&dev->struct_mutex);
4171 if (ret) {
4172 i915_gem_cleanup_aliasing_ppgtt(dev);
4173 return ret;
4174 }
4175
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004176 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4177 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4178 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004179 return 0;
4180}
4181
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004182void
4183i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4184{
4185 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004186 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004187 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004188
Chris Wilsonb4519512012-05-11 14:29:30 +01004189 for_each_ring(ring, dev_priv, i)
4190 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004191}
4192
4193int
Eric Anholt673a3942008-07-30 12:06:12 -07004194i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4195 struct drm_file *file_priv)
4196{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004198 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004199
Jesse Barnes79e53942008-11-07 14:24:08 -08004200 if (drm_core_check_feature(dev, DRIVER_MODESET))
4201 return 0;
4202
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004203 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004204 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004205 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004206 }
4207
Eric Anholt673a3942008-07-30 12:06:12 -07004208 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004209 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004210
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004211 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004212 if (ret != 0) {
4213 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004214 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004215 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004216
Chris Wilson69dc4982010-10-19 10:36:51 +01004217 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004218 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004219
Chris Wilson5f353082010-06-07 14:03:03 +01004220 ret = drm_irq_install(dev);
4221 if (ret)
4222 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004223
Eric Anholt673a3942008-07-30 12:06:12 -07004224 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004225
4226cleanup_ringbuffer:
4227 mutex_lock(&dev->struct_mutex);
4228 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004229 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004230 mutex_unlock(&dev->struct_mutex);
4231
4232 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004233}
4234
4235int
4236i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4237 struct drm_file *file_priv)
4238{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004239 struct drm_i915_private *dev_priv = dev->dev_private;
4240 int ret;
4241
Jesse Barnes79e53942008-11-07 14:24:08 -08004242 if (drm_core_check_feature(dev, DRIVER_MODESET))
4243 return 0;
4244
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004245 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004246
4247 mutex_lock(&dev->struct_mutex);
4248 ret = i915_gem_idle(dev);
4249
4250 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4251 * We need to replace this with a semaphore, or something.
4252 * And not confound ums.mm_suspended!
4253 */
4254 if (ret != 0)
4255 dev_priv->ums.mm_suspended = 1;
4256 mutex_unlock(&dev->struct_mutex);
4257
4258 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004259}
4260
4261void
4262i915_gem_lastclose(struct drm_device *dev)
4263{
4264 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004265
Eric Anholte806b492009-01-22 09:56:58 -08004266 if (drm_core_check_feature(dev, DRIVER_MODESET))
4267 return;
4268
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004269 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004270 ret = i915_gem_idle(dev);
4271 if (ret)
4272 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004273 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004274}
4275
Chris Wilson64193402010-10-24 12:38:05 +01004276static void
4277init_ring_lists(struct intel_ring_buffer *ring)
4278{
4279 INIT_LIST_HEAD(&ring->active_list);
4280 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004281}
4282
Eric Anholt673a3942008-07-30 12:06:12 -07004283void
4284i915_gem_load(struct drm_device *dev)
4285{
4286 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004287 int i;
4288
4289 dev_priv->slab =
4290 kmem_cache_create("i915_gem_object",
4291 sizeof(struct drm_i915_gem_object), 0,
4292 SLAB_HWCACHE_ALIGN,
4293 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004294
Chris Wilson69dc4982010-10-19 10:36:51 +01004295 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004296 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004297 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4298 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004299 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004300 for (i = 0; i < I915_NUM_RINGS; i++)
4301 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004302 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004303 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004304 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4305 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004306 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004307
Dave Airlie94400122010-07-20 13:15:31 +10004308 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4309 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004310 I915_WRITE(MI_ARB_STATE,
4311 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004312 }
4313
Chris Wilson72bfa192010-12-19 11:42:05 +00004314 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4315
Jesse Barnesde151cf2008-11-12 10:03:55 -08004316 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004317 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4318 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004319
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004320 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4321 dev_priv->num_fence_regs = 32;
4322 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004323 dev_priv->num_fence_regs = 16;
4324 else
4325 dev_priv->num_fence_regs = 8;
4326
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004327 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004328 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4329 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004330
Eric Anholt673a3942008-07-30 12:06:12 -07004331 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004332 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004333
Chris Wilsonce453d82011-02-21 14:43:56 +00004334 dev_priv->mm.interruptible = true;
4335
Chris Wilson17250b72010-10-28 12:51:39 +01004336 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4337 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4338 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004339}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340
4341/*
4342 * Create a physically contiguous memory object for this object
4343 * e.g. for cursor + overlay regs
4344 */
Chris Wilson995b67622010-08-20 13:23:26 +01004345static int i915_gem_init_phys_object(struct drm_device *dev,
4346 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004347{
4348 drm_i915_private_t *dev_priv = dev->dev_private;
4349 struct drm_i915_gem_phys_object *phys_obj;
4350 int ret;
4351
4352 if (dev_priv->mm.phys_objs[id - 1] || !size)
4353 return 0;
4354
Eric Anholt9a298b22009-03-24 12:23:04 -07004355 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 if (!phys_obj)
4357 return -ENOMEM;
4358
4359 phys_obj->id = id;
4360
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004361 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004362 if (!phys_obj->handle) {
4363 ret = -ENOMEM;
4364 goto kfree_obj;
4365 }
4366#ifdef CONFIG_X86
4367 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4368#endif
4369
4370 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4371
4372 return 0;
4373kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004374 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375 return ret;
4376}
4377
Chris Wilson995b67622010-08-20 13:23:26 +01004378static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004379{
4380 drm_i915_private_t *dev_priv = dev->dev_private;
4381 struct drm_i915_gem_phys_object *phys_obj;
4382
4383 if (!dev_priv->mm.phys_objs[id - 1])
4384 return;
4385
4386 phys_obj = dev_priv->mm.phys_objs[id - 1];
4387 if (phys_obj->cur_obj) {
4388 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4389 }
4390
4391#ifdef CONFIG_X86
4392 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4393#endif
4394 drm_pci_free(dev, phys_obj->handle);
4395 kfree(phys_obj);
4396 dev_priv->mm.phys_objs[id - 1] = NULL;
4397}
4398
4399void i915_gem_free_all_phys_object(struct drm_device *dev)
4400{
4401 int i;
4402
Dave Airlie260883c2009-01-22 17:58:49 +10004403 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004404 i915_gem_free_phys_object(dev, i);
4405}
4406
4407void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004408 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004409{
Al Viro496ad9a2013-01-23 17:07:38 -05004410 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004411 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004412 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004413 int page_count;
4414
Chris Wilson05394f32010-11-08 19:18:58 +00004415 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004416 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004417 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004418
Chris Wilson05394f32010-11-08 19:18:58 +00004419 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004420 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004421 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004422 if (!IS_ERR(page)) {
4423 char *dst = kmap_atomic(page);
4424 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4425 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004426
Chris Wilsone5281cc2010-10-28 13:45:36 +01004427 drm_clflush_pages(&page, 1);
4428
4429 set_page_dirty(page);
4430 mark_page_accessed(page);
4431 page_cache_release(page);
4432 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004433 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004434 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004435
Chris Wilson05394f32010-11-08 19:18:58 +00004436 obj->phys_obj->cur_obj = NULL;
4437 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004438}
4439
4440int
4441i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004442 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004443 int id,
4444 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004445{
Al Viro496ad9a2013-01-23 17:07:38 -05004446 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004447 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004448 int ret = 0;
4449 int page_count;
4450 int i;
4451
4452 if (id > I915_MAX_PHYS_OBJECT)
4453 return -EINVAL;
4454
Chris Wilson05394f32010-11-08 19:18:58 +00004455 if (obj->phys_obj) {
4456 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004457 return 0;
4458 i915_gem_detach_phys_object(dev, obj);
4459 }
4460
Dave Airlie71acb5e2008-12-30 20:31:46 +10004461 /* create a new object */
4462 if (!dev_priv->mm.phys_objs[id - 1]) {
4463 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004464 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004465 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004466 DRM_ERROR("failed to init phys object %d size: %zu\n",
4467 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004468 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004469 }
4470 }
4471
4472 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004473 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4474 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004475
Chris Wilson05394f32010-11-08 19:18:58 +00004476 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004477
4478 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004479 struct page *page;
4480 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004481
Hugh Dickins5949eac2011-06-27 16:18:18 -07004482 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004483 if (IS_ERR(page))
4484 return PTR_ERR(page);
4485
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004486 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004487 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004488 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004489 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004490
4491 mark_page_accessed(page);
4492 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004493 }
4494
4495 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004496}
4497
4498static int
Chris Wilson05394f32010-11-08 19:18:58 +00004499i915_gem_phys_pwrite(struct drm_device *dev,
4500 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004501 struct drm_i915_gem_pwrite *args,
4502 struct drm_file *file_priv)
4503{
Chris Wilson05394f32010-11-08 19:18:58 +00004504 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004505 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004506
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004507 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4508 unsigned long unwritten;
4509
4510 /* The physical object once assigned is fixed for the lifetime
4511 * of the obj, so we can safely drop the lock and continue
4512 * to access vaddr.
4513 */
4514 mutex_unlock(&dev->struct_mutex);
4515 unwritten = copy_from_user(vaddr, user_data, args->size);
4516 mutex_lock(&dev->struct_mutex);
4517 if (unwritten)
4518 return -EFAULT;
4519 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004520
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004521 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004522 return 0;
4523}
Eric Anholtb9624422009-06-03 07:27:35 +00004524
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004525void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004526{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004527 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004528
4529 /* Clean up our request list when the client is going away, so that
4530 * later retire_requests won't dereference our soon-to-be-gone
4531 * file_priv.
4532 */
Chris Wilson1c255952010-09-26 11:03:27 +01004533 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004534 while (!list_empty(&file_priv->mm.request_list)) {
4535 struct drm_i915_gem_request *request;
4536
4537 request = list_first_entry(&file_priv->mm.request_list,
4538 struct drm_i915_gem_request,
4539 client_list);
4540 list_del(&request->client_list);
4541 request->file_priv = NULL;
4542 }
Chris Wilson1c255952010-09-26 11:03:27 +01004543 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004544}
Chris Wilson31169712009-09-14 16:50:28 +01004545
Chris Wilson57745062012-11-21 13:04:04 +00004546static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4547{
4548 if (!mutex_is_locked(mutex))
4549 return false;
4550
4551#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4552 return mutex->owner == task;
4553#else
4554 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4555 return false;
4556#endif
4557}
4558
Chris Wilson31169712009-09-14 16:50:28 +01004559static int
Ying Han1495f232011-05-24 17:12:27 -07004560i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004561{
Chris Wilson17250b72010-10-28 12:51:39 +01004562 struct drm_i915_private *dev_priv =
4563 container_of(shrinker,
4564 struct drm_i915_private,
4565 mm.inactive_shrinker);
4566 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004567 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004568 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004569 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004570 int cnt;
4571
Chris Wilson57745062012-11-21 13:04:04 +00004572 if (!mutex_trylock(&dev->struct_mutex)) {
4573 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4574 return 0;
4575
Daniel Vetter677feac2012-12-19 14:33:45 +01004576 if (dev_priv->mm.shrinker_no_lock_stealing)
4577 return 0;
4578
Chris Wilson57745062012-11-21 13:04:04 +00004579 unlock = false;
4580 }
Chris Wilson31169712009-09-14 16:50:28 +01004581
Chris Wilson6c085a72012-08-20 11:40:46 +02004582 if (nr_to_scan) {
4583 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4584 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004585 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4586 false);
4587 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004588 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004589 }
4590
Chris Wilson17250b72010-10-28 12:51:39 +01004591 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004592 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004593 if (obj->pages_pin_count == 0)
4594 cnt += obj->base.size >> PAGE_SHIFT;
Xiong Zhang06755602013-07-05 18:53:29 +08004595 list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004596 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004597 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004598
Chris Wilson57745062012-11-21 13:04:04 +00004599 if (unlock)
4600 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004601 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004602}