blob: 769f75262febf7ad0d28bd64f9882ffef355e80b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Chris Wilson6c085a72012-08-20 11:40:46 +0200138 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
181 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200425 if (obj->gtt_space) {
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Chris Wilson05394f32010-11-08 19:18:58 +0000612 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200742 if (obj->gtt_space) {
743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300959 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
Chris Wilsond26e3af2013-06-29 22:05:26 +01001090static int
1091i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1092 struct intel_ring_buffer *ring)
1093{
1094 i915_gem_retire_requests_ring(ring);
1095
1096 /* Manually manage the write flush as we may have not yet
1097 * retired the buffer.
1098 *
1099 * Note that the last_write_seqno is always the earlier of
1100 * the two (read/write) seqno, so if we haved successfully waited,
1101 * we know we have passed the last write.
1102 */
1103 obj->last_write_seqno = 0;
1104 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1105
1106 return 0;
1107}
1108
Chris Wilsonb3612372012-08-24 09:35:08 +01001109/**
1110 * Ensures that all rendering to the object has completed and the object is
1111 * safe to unbind from the GTT or access from the CPU.
1112 */
1113static __must_check int
1114i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1115 bool readonly)
1116{
1117 struct intel_ring_buffer *ring = obj->ring;
1118 u32 seqno;
1119 int ret;
1120
1121 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1122 if (seqno == 0)
1123 return 0;
1124
1125 ret = i915_wait_seqno(ring, seqno);
1126 if (ret)
1127 return ret;
1128
Chris Wilsond26e3af2013-06-29 22:05:26 +01001129 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001130}
1131
Chris Wilson3236f572012-08-24 09:35:09 +01001132/* A nonblocking variant of the above wait. This is a highly dangerous routine
1133 * as the object state may change during this call.
1134 */
1135static __must_check int
1136i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1137 bool readonly)
1138{
1139 struct drm_device *dev = obj->base.dev;
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001142 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001143 u32 seqno;
1144 int ret;
1145
1146 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1147 BUG_ON(!dev_priv->mm.interruptible);
1148
1149 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1150 if (seqno == 0)
1151 return 0;
1152
Daniel Vetter33196de2012-11-14 17:14:05 +01001153 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 if (ret)
1155 return ret;
1156
1157 ret = i915_gem_check_olr(ring, seqno);
1158 if (ret)
1159 return ret;
1160
Daniel Vetterf69061b2012-12-06 09:01:42 +01001161 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001162 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001165 if (ret)
1166 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001167
Chris Wilsond26e3af2013-06-29 22:05:26 +01001168 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001169}
1170
Eric Anholt673a3942008-07-30 12:06:12 -07001171/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 * Called when user space prepares to use an object with the CPU, either
1173 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001174 */
1175int
1176i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001178{
1179 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001180 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 uint32_t read_domains = args->read_domains;
1182 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001183 int ret;
1184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001186 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 return -EINVAL;
1188
Chris Wilson21d509e2009-06-06 09:46:02 +01001189 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 return -EINVAL;
1191
1192 /* Having something in the write domain implies it's in the read
1193 * domain, and only that read domain. Enforce that in the request.
1194 */
1195 if (write_domain != 0 && read_domains != write_domain)
1196 return -EINVAL;
1197
Chris Wilson76c1dec2010-09-25 11:22:51 +01001198 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001199 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001201
Chris Wilson05394f32010-11-08 19:18:58 +00001202 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001203 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 ret = -ENOENT;
1205 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001207
Chris Wilson3236f572012-08-24 09:35:09 +01001208 /* Try to flush the object off the GPU without holding the lock.
1209 * We will repeat the flush holding the lock in the normal manner
1210 * to catch cases where we are gazumped.
1211 */
1212 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1213 if (ret)
1214 goto unref;
1215
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001216 if (read_domains & I915_GEM_DOMAIN_GTT) {
1217 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001218
1219 /* Silently promote "you're not bound, there was nothing to do"
1220 * to success, since the client was just asking us to
1221 * make sure everything was done.
1222 */
1223 if (ret == -EINVAL)
1224 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001225 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001226 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 }
1228
Chris Wilson3236f572012-08-24 09:35:09 +01001229unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001230 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001231unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001232 mutex_unlock(&dev->struct_mutex);
1233 return ret;
1234}
1235
1236/**
1237 * Called when user space has done writes to this buffer
1238 */
1239int
1240i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001245 int ret = 0;
1246
Chris Wilson76c1dec2010-09-25 11:22:51 +01001247 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001248 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250
Chris Wilson05394f32010-11-08 19:18:58 +00001251 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001252 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 ret = -ENOENT;
1254 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001255 }
1256
Eric Anholt673a3942008-07-30 12:06:12 -07001257 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001258 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001259 i915_gem_object_flush_cpu_write_domain(obj);
1260
Chris Wilson05394f32010-11-08 19:18:58 +00001261 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001263 mutex_unlock(&dev->struct_mutex);
1264 return ret;
1265}
1266
1267/**
1268 * Maps the contents of an object, returning the address it is mapped
1269 * into.
1270 *
1271 * While the mapping holds a reference on the contents of the object, it doesn't
1272 * imply a ref on the object itself.
1273 */
1274int
1275i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
1278 struct drm_i915_gem_mmap *args = data;
1279 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001280 unsigned long addr;
1281
Chris Wilson05394f32010-11-08 19:18:58 +00001282 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001283 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001284 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001285
Daniel Vetter1286ff72012-05-10 15:25:09 +02001286 /* prime objects have no backing filp to GEM mmap
1287 * pages from.
1288 */
1289 if (!obj->filp) {
1290 drm_gem_object_unreference_unlocked(obj);
1291 return -EINVAL;
1292 }
1293
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001294 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001295 PROT_READ | PROT_WRITE, MAP_SHARED,
1296 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001297 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001298 if (IS_ERR((void *)addr))
1299 return addr;
1300
1301 args->addr_ptr = (uint64_t) addr;
1302
1303 return 0;
1304}
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306/**
1307 * i915_gem_fault - fault a page into the GTT
1308 * vma: VMA in question
1309 * vmf: fault info
1310 *
1311 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1312 * from userspace. The fault handler takes care of binding the object to
1313 * the GTT (if needed), allocating and programming a fence register (again,
1314 * only if needed based on whether the old reg is still valid or the object
1315 * is tiled) and inserting a new PTE into the faulting process.
1316 *
1317 * Note that the faulting process may involve evicting existing objects
1318 * from the GTT and/or fence registers to make room. So performance may
1319 * suffer if the GTT working set is large or there are few fence registers
1320 * left.
1321 */
1322int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1323{
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1325 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001326 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327 pgoff_t page_offset;
1328 unsigned long pfn;
1329 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001330 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331
1332 /* We don't use vmf->pgoff since that has the fake offset */
1333 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1334 PAGE_SHIFT;
1335
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001336 ret = i915_mutex_lock_interruptible(dev);
1337 if (ret)
1338 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001339
Chris Wilsondb53a302011-02-03 11:57:46 +00001340 trace_i915_gem_object_fault(obj, page_offset, true, write);
1341
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001342 /* Access to snoopable pages through the GTT is incoherent. */
1343 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1344 ret = -EINVAL;
1345 goto unlock;
1346 }
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001349 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001350 if (ret)
1351 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001352
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1354 if (ret)
1355 goto unpin;
1356
1357 ret = i915_gem_object_get_fence(obj);
1358 if (ret)
1359 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001360
Chris Wilson6299f992010-11-24 12:23:44 +00001361 obj->fault_mappable = true;
1362
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001363 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364 page_offset;
1365
1366 /* Finally, remap it using the new GTT offset */
1367 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001368unpin:
1369 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001370unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001371 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001372out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001375 /* If this -EIO is due to a gpu hang, give the reset code a
1376 * chance to clean up the mess. Otherwise return the proper
1377 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001378 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001379 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001380 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001381 /* Give the error handler a chance to run and move the
1382 * objects off the GPU active list. Next time we service the
1383 * fault, we should be able to transition the page into the
1384 * GTT without touching the GPU (and so avoid further
1385 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1386 * with coherency, just lost writes.
1387 */
Chris Wilson045e7692010-11-07 09:18:22 +00001388 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001389 case 0:
1390 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001391 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001392 case -EBUSY:
1393 /*
1394 * EBUSY is ok: this just means that another thread
1395 * already did the job.
1396 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001397 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001400 case -ENOSPC:
1401 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001403 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001404 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 }
1406}
1407
1408/**
Chris Wilson901782b2009-07-10 08:18:50 +01001409 * i915_gem_release_mmap - remove physical page mappings
1410 * @obj: obj in question
1411 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001412 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001413 * relinquish ownership of the pages back to the system.
1414 *
1415 * It is vital that we remove the page mapping if we have mapped a tiled
1416 * object through the GTT and then lose the fence register due to
1417 * resource pressure. Similarly if the object has been moved out of the
1418 * aperture, than pages mapped into userspace must be revoked. Removing the
1419 * mapping will then trigger a page fault on the next user access, allowing
1420 * fixup by i915_gem_fault().
1421 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001422void
Chris Wilson05394f32010-11-08 19:18:58 +00001423i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001424{
Chris Wilson6299f992010-11-24 12:23:44 +00001425 if (!obj->fault_mappable)
1426 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001427
Chris Wilsonf6e47882011-03-20 21:09:12 +00001428 if (obj->base.dev->dev_mapping)
1429 unmap_mapping_range(obj->base.dev->dev_mapping,
1430 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1431 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001432
Chris Wilson6299f992010-11-24 12:23:44 +00001433 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001434}
1435
Imre Deak0fa87792013-01-07 21:47:35 +02001436uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001437i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001438{
Chris Wilsone28f8712011-07-18 13:11:49 -07001439 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440
1441 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 tiling_mode == I915_TILING_NONE)
1443 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444
1445 /* Previous chips need a power-of-two fence region when tiling */
1446 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001447 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 while (gtt_size < size)
1452 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455}
1456
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457/**
1458 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1459 * @obj: object to check
1460 *
1461 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001462 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463 */
Imre Deakd865110c2013-01-07 21:47:33 +02001464uint32_t
1465i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1466 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468 /*
1469 * Minimum alignment is 4k (GTT page size), but might be greater
1470 * if a fence register is needed for the object.
1471 */
Imre Deakd865110c2013-01-07 21:47:33 +02001472 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 return 4096;
1475
1476 /*
1477 * Previous chips need to be aligned to the size of the smallest
1478 * fence register that can contain the object.
1479 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481}
1482
Chris Wilsond8cb5082012-08-11 15:41:03 +01001483static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1484{
1485 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1486 int ret;
1487
1488 if (obj->base.map_list.map)
1489 return 0;
1490
Daniel Vetterda494d72012-12-20 15:11:16 +01001491 dev_priv->mm.shrinker_no_lock_stealing = true;
1492
Chris Wilsond8cb5082012-08-11 15:41:03 +01001493 ret = drm_gem_create_mmap_offset(&obj->base);
1494 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001495 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001496
1497 /* Badly fragmented mmap space? The only way we can recover
1498 * space is by destroying unwanted objects. We can't randomly release
1499 * mmap_offsets as userspace expects them to be persistent for the
1500 * lifetime of the objects. The closest we can is to release the
1501 * offsets on purgeable objects by truncating it and marking it purged,
1502 * which prevents userspace from ever using that object again.
1503 */
1504 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1505 ret = drm_gem_create_mmap_offset(&obj->base);
1506 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001507 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001508
1509 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001510 ret = drm_gem_create_mmap_offset(&obj->base);
1511out:
1512 dev_priv->mm.shrinker_no_lock_stealing = false;
1513
1514 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001515}
1516
1517static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1518{
1519 if (!obj->base.map_list.map)
1520 return;
1521
1522 drm_gem_free_mmap_offset(&obj->base);
1523}
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525int
Dave Airlieff72145b2011-02-07 12:16:14 +10001526i915_gem_mmap_gtt(struct drm_file *file,
1527 struct drm_device *dev,
1528 uint32_t handle,
1529 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530{
Chris Wilsonda761a62010-10-27 17:37:08 +01001531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001532 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533 int ret;
1534
Chris Wilson76c1dec2010-09-25 11:22:51 +01001535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001536 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001537 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001538
Dave Airlieff72145b2011-02-07 12:16:14 +10001539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001541 ret = -ENOENT;
1542 goto unlock;
1543 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001544
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001545 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001546 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001547 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001548 }
1549
Chris Wilson05394f32010-11-08 19:18:58 +00001550 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001551 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001552 ret = -EINVAL;
1553 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001554 }
1555
Chris Wilsond8cb5082012-08-11 15:41:03 +01001556 ret = i915_gem_object_create_mmap_offset(obj);
1557 if (ret)
1558 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559
Dave Airlieff72145b2011-02-07 12:16:14 +10001560 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001562out:
Chris Wilson05394f32010-11-08 19:18:58 +00001563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567}
1568
Dave Airlieff72145b2011-02-07 12:16:14 +10001569/**
1570 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1571 * @dev: DRM device
1572 * @data: GTT mapping ioctl data
1573 * @file: GEM object info
1574 *
1575 * Simply returns the fake offset to userspace so it can mmap it.
1576 * The mmap call will end up in drm_gem_mmap(), which will set things
1577 * up so we can get faults in the handler above.
1578 *
1579 * The fault handler will take care of binding the object into the GTT
1580 * (since it may have been evicted to make room for something), allocating
1581 * a fence register, and mapping the appropriate aperture address into
1582 * userspace.
1583 */
1584int
1585i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1586 struct drm_file *file)
1587{
1588 struct drm_i915_gem_mmap_gtt *args = data;
1589
Dave Airlieff72145b2011-02-07 12:16:14 +10001590 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1591}
1592
Daniel Vetter225067e2012-08-20 10:23:20 +02001593/* Immediately discard the backing storage */
1594static void
1595i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001596{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001599 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001600
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001601 if (obj->base.filp == NULL)
1602 return;
1603
Daniel Vetter225067e2012-08-20 10:23:20 +02001604 /* Our goal here is to return as much of the memory as
1605 * is possible back to the system as we are called from OOM.
1606 * To do this we must instruct the shmfs to drop all of its
1607 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001608 */
Al Viro496ad9a2013-01-23 17:07:38 -05001609 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001610 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001611
Daniel Vetter225067e2012-08-20 10:23:20 +02001612 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001613}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615static inline int
1616i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1617{
1618 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001619}
1620
Chris Wilson5cdf5882010-09-27 15:51:07 +01001621static void
Chris Wilson05394f32010-11-08 19:18:58 +00001622i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001623{
Imre Deak90797e62013-02-18 19:28:03 +02001624 struct sg_page_iter sg_iter;
1625 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001628
Chris Wilson6c085a72012-08-20 11:40:46 +02001629 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1630 if (ret) {
1631 /* In the event of a disaster, abandon all caches and
1632 * hope for the best.
1633 */
1634 WARN_ON(ret != -EIO);
1635 i915_gem_clflush_object(obj);
1636 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1637 }
1638
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001639 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001640 i915_gem_object_save_bit_17_swizzle(obj);
1641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 if (obj->madv == I915_MADV_DONTNEED)
1643 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001644
Imre Deak90797e62013-02-18 19:28:03 +02001645 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001646 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001649 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001655 }
Chris Wilson05394f32010-11-08 19:18:58 +00001656 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 sg_free_table(obj->pages);
1659 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001660}
1661
Chris Wilsondd624af2013-01-15 12:39:35 +00001662int
Chris Wilson37e680a2012-06-07 15:38:42 +01001663i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1664{
1665 const struct drm_i915_gem_object_ops *ops = obj->ops;
1666
Chris Wilson2f745ad2012-09-04 21:02:58 +01001667 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001668 return 0;
1669
1670 BUG_ON(obj->gtt_space);
1671
Chris Wilsona5570172012-09-04 21:02:54 +01001672 if (obj->pages_pin_count)
1673 return -EBUSY;
1674
Chris Wilsona2165e32012-12-03 11:49:00 +00001675 /* ->put_pages might need to allocate memory for the bit17 swizzle
1676 * array, hence protect them from being reaped by removing them from gtt
1677 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001678 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001679
Chris Wilson37e680a2012-06-07 15:38:42 +01001680 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001681 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001682
Chris Wilson6c085a72012-08-20 11:40:46 +02001683 if (i915_gem_object_is_purgeable(obj))
1684 i915_gem_object_truncate(obj);
1685
1686 return 0;
1687}
1688
1689static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001690__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1691 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001692{
1693 struct drm_i915_gem_object *obj, *next;
1694 long count = 0;
1695
1696 list_for_each_entry_safe(obj, next,
1697 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001698 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001699 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001700 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001701 count += obj->base.size >> PAGE_SHIFT;
1702 if (count >= target)
1703 return count;
1704 }
1705 }
1706
1707 list_for_each_entry_safe(obj, next,
1708 &dev_priv->mm.inactive_list,
1709 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001710 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001711 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001712 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 count += obj->base.size >> PAGE_SHIFT;
1714 if (count >= target)
1715 return count;
1716 }
1717 }
1718
1719 return count;
1720}
1721
Daniel Vetter93927ca2013-01-10 18:03:00 +01001722static long
1723i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1724{
1725 return __i915_gem_shrink(dev_priv, target, true);
1726}
1727
Chris Wilson6c085a72012-08-20 11:40:46 +02001728static void
1729i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1730{
1731 struct drm_i915_gem_object *obj, *next;
1732
1733 i915_gem_evict_everything(dev_priv->dev);
1734
Ben Widawsky35c20a62013-05-31 11:28:48 -07001735 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1736 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001738}
1739
Chris Wilson37e680a2012-06-07 15:38:42 +01001740static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001741i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001742{
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001744 int page_count, i;
1745 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 struct sg_table *st;
1747 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001748 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001750 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 /* Assert that the object is not currently in any GPU domain. As it
1754 * wasn't in the GTT, there shouldn't be any way it could have been in
1755 * a GPU cache
1756 */
1757 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1758 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 st = kmalloc(sizeof(*st), GFP_KERNEL);
1761 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001762 return -ENOMEM;
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 page_count = obj->base.size / PAGE_SIZE;
1765 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1766 sg_free_table(st);
1767 kfree(st);
1768 return -ENOMEM;
1769 }
1770
1771 /* Get the list of pages out of our struct file. They'll be pinned
1772 * at this point until we release them.
1773 *
1774 * Fail silently without starting the shrinker
1775 */
Al Viro496ad9a2013-01-23 17:07:38 -05001776 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001780 sg = st->sgl;
1781 st->nents = 0;
1782 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1784 if (IS_ERR(page)) {
1785 i915_gem_purge(dev_priv, page_count);
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 }
1788 if (IS_ERR(page)) {
1789 /* We've tried hard to allocate the memory by reaping
1790 * our own buffer, now let the real VM do its job and
1791 * go down in flames if truly OOM.
1792 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001793 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 gfp |= __GFP_IO | __GFP_WAIT;
1795
1796 i915_gem_shrink_all(dev_priv);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 if (IS_ERR(page))
1799 goto err_pages;
1800
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
1803 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001804#ifdef CONFIG_SWIOTLB
1805 if (swiotlb_nr_tbl()) {
1806 st->nents++;
1807 sg_set_page(sg, page, PAGE_SIZE, 0);
1808 sg = sg_next(sg);
1809 continue;
1810 }
1811#endif
Imre Deak90797e62013-02-18 19:28:03 +02001812 if (!i || page_to_pfn(page) != last_pfn + 1) {
1813 if (i)
1814 sg = sg_next(sg);
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 } else {
1818 sg->length += PAGE_SIZE;
1819 }
1820 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001821 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001822#ifdef CONFIG_SWIOTLB
1823 if (!swiotlb_nr_tbl())
1824#endif
1825 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001826 obj->pages = st;
1827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 if (i915_gem_object_needs_bit17_swizzle(obj))
1829 i915_gem_object_do_bit_17_swizzle(obj);
1830
1831 return 0;
1832
1833err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001834 sg_mark_end(sg);
1835 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001836 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001837 sg_free_table(st);
1838 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001839 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001840}
1841
Chris Wilson37e680a2012-06-07 15:38:42 +01001842/* Ensure that the associated pages are gathered from the backing storage
1843 * and pinned into our object. i915_gem_object_get_pages() may be called
1844 * multiple times before they are released by a single call to
1845 * i915_gem_object_put_pages() - once the pages are no longer referenced
1846 * either as a result of memory pressure (reaping pages under the shrinker)
1847 * or as the object is itself released.
1848 */
1849int
1850i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1851{
1852 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1853 const struct drm_i915_gem_object_ops *ops = obj->ops;
1854 int ret;
1855
Chris Wilson2f745ad2012-09-04 21:02:58 +01001856 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001857 return 0;
1858
Chris Wilson43e28f02013-01-08 10:53:09 +00001859 if (obj->madv != I915_MADV_WILLNEED) {
1860 DRM_ERROR("Attempting to obtain a purgeable object\n");
1861 return -EINVAL;
1862 }
1863
Chris Wilsona5570172012-09-04 21:02:54 +01001864 BUG_ON(obj->pages_pin_count);
1865
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 ret = ops->get_pages(obj);
1867 if (ret)
1868 return ret;
1869
Ben Widawsky35c20a62013-05-31 11:28:48 -07001870 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001871 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001872}
1873
Chris Wilson54cf91d2010-11-25 18:00:26 +00001874void
Chris Wilson05394f32010-11-08 19:18:58 +00001875i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001876 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilson05394f32010-11-08 19:18:58 +00001878 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001880 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001881
Zou Nan hai852835f2010-05-21 09:08:56 +08001882 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001883 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001884
1885 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001886 if (!obj->active) {
1887 drm_gem_object_reference(&obj->base);
1888 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001889 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001890
Eric Anholt673a3942008-07-30 12:06:12 -07001891 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001892 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1893 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894
Chris Wilson0201f1e2012-07-20 12:41:01 +01001895 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001896
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899
Chris Wilson7dd49062012-03-21 10:48:18 +00001900 /* Bump MRU to take account of the delayed flush */
1901 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1902 struct drm_i915_fence_reg *reg;
1903
1904 reg = &dev_priv->fence_regs[obj->fence_reg];
1905 list_move_tail(&reg->lru_list,
1906 &dev_priv->mm.fence_list);
1907 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908 }
1909}
1910
1911static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1913{
1914 struct drm_device *dev = obj->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
1916
Chris Wilson65ce3022012-07-20 12:41:02 +01001917 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001919
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1921
Chris Wilson65ce3022012-07-20 12:41:02 +01001922 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923 obj->ring = NULL;
1924
Chris Wilson65ce3022012-07-20 12:41:02 +01001925 obj->last_read_seqno = 0;
1926 obj->last_write_seqno = 0;
1927 obj->base.write_domain = 0;
1928
1929 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001931
1932 obj->active = 0;
1933 drm_gem_object_unreference(&obj->base);
1934
1935 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001936}
Eric Anholt673a3942008-07-30 12:06:12 -07001937
Chris Wilson9d7730912012-11-27 16:22:52 +00001938static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001939i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001940{
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 struct drm_i915_private *dev_priv = dev->dev_private;
1942 struct intel_ring_buffer *ring;
1943 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944
Chris Wilson107f27a52012-12-10 13:56:17 +02001945 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 ret = intel_ring_idle(ring);
1948 if (ret)
1949 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001950 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001951 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001952
1953 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001954 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001955 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001956
Chris Wilson9d7730912012-11-27 16:22:52 +00001957 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1958 ring->sync_seqno[j] = 0;
1959 }
1960
1961 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001962}
1963
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001964int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 int ret;
1968
1969 if (seqno == 0)
1970 return -EINVAL;
1971
1972 /* HWS page needs to be set less than what we
1973 * will inject to ring
1974 */
1975 ret = i915_gem_init_seqno(dev, seqno - 1);
1976 if (ret)
1977 return ret;
1978
1979 /* Carefully set the last_seqno value so that wrap
1980 * detection still works
1981 */
1982 dev_priv->next_seqno = seqno;
1983 dev_priv->last_seqno = seqno - 1;
1984 if (dev_priv->last_seqno == 0)
1985 dev_priv->last_seqno--;
1986
1987 return 0;
1988}
1989
Chris Wilson9d7730912012-11-27 16:22:52 +00001990int
1991i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001992{
Chris Wilson9d7730912012-11-27 16:22:52 +00001993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 /* reserve 0 for non-seqno */
1996 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001997 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001998 if (ret)
1999 return ret;
2000
2001 dev_priv->next_seqno = 1;
2002 }
2003
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002004 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002005 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002006}
2007
Mika Kuoppala0025c072013-06-12 12:35:30 +03002008int __i915_add_request(struct intel_ring_buffer *ring,
2009 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002010 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002011 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002012{
Chris Wilsondb53a302011-02-03 11:57:46 +00002013 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002014 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002015 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002016 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002017 int ret;
2018
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002019 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002020 /*
2021 * Emit any outstanding flushes - execbuf can fail to emit the flush
2022 * after having emitted the batchbuffer command. Hence we need to fix
2023 * things up similar to emitting the lazy request. The difference here
2024 * is that the flush _must_ happen before the next request, no matter
2025 * what.
2026 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002027 ret = intel_ring_flush_all_caches(ring);
2028 if (ret)
2029 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002030
Chris Wilsonacb868d2012-09-26 13:47:30 +01002031 request = kmalloc(sizeof(*request), GFP_KERNEL);
2032 if (request == NULL)
2033 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002034
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Chris Wilsona71d8d92012-02-15 11:25:36 +00002036 /* Record the position of the start of the request so that
2037 * should we detect the updated seqno part-way through the
2038 * GPU processing the request, we never over-estimate the
2039 * position of the head.
2040 */
2041 request_ring_position = intel_ring_get_tail(ring);
2042
Chris Wilson9d7730912012-11-27 16:22:52 +00002043 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002044 if (ret) {
2045 kfree(request);
2046 return ret;
2047 }
Eric Anholt673a3942008-07-30 12:06:12 -07002048
Chris Wilson9d7730912012-11-27 16:22:52 +00002049 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002050 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002051 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002052 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002053 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002054 request->batch_obj = obj;
2055
2056 /* Whilst this request exists, batch_obj will be on the
2057 * active_list, and so will hold the active reference. Only when this
2058 * request is retired will the the batch_obj be moved onto the
2059 * inactive_list and lose its active reference. Hence we do not need
2060 * to explicitly hold another reference here.
2061 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002062
2063 if (request->ctx)
2064 i915_gem_context_reference(request->ctx);
2065
Eric Anholt673a3942008-07-30 12:06:12 -07002066 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002067 was_empty = list_empty(&ring->request_list);
2068 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002069 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002070
Chris Wilsondb53a302011-02-03 11:57:46 +00002071 if (file) {
2072 struct drm_i915_file_private *file_priv = file->driver_priv;
2073
Chris Wilson1c255952010-09-26 11:03:27 +01002074 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002075 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002076 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002078 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002079 }
Eric Anholt673a3942008-07-30 12:06:12 -07002080
Chris Wilson9d7730912012-11-27 16:22:52 +00002081 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002082 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002083
Ben Gamarif65d9422009-09-14 17:48:44 -04002084 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002085 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002086 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002087 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002088 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002089 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002090 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002091 &dev_priv->mm.retire_work,
2092 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002093 intel_mark_busy(dev_priv->dev);
2094 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002095 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002096
Chris Wilsonacb868d2012-09-26 13:47:30 +01002097 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002098 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002099 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002100}
2101
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002102static inline void
2103i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002104{
Chris Wilson1c255952010-09-26 11:03:27 +01002105 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002106
Chris Wilson1c255952010-09-26 11:03:27 +01002107 if (!file_priv)
2108 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002109
Chris Wilson1c255952010-09-26 11:03:27 +01002110 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002111 if (request->file_priv) {
2112 list_del(&request->client_list);
2113 request->file_priv = NULL;
2114 }
Chris Wilson1c255952010-09-26 11:03:27 +01002115 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002118static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2119{
2120 if (acthd >= obj->gtt_offset &&
2121 acthd < obj->gtt_offset + obj->base.size)
2122 return true;
2123
2124 return false;
2125}
2126
2127static bool i915_head_inside_request(const u32 acthd_unmasked,
2128 const u32 request_start,
2129 const u32 request_end)
2130{
2131 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2132
2133 if (request_start < request_end) {
2134 if (acthd >= request_start && acthd < request_end)
2135 return true;
2136 } else if (request_start > request_end) {
2137 if (acthd >= request_start || acthd < request_end)
2138 return true;
2139 }
2140
2141 return false;
2142}
2143
2144static bool i915_request_guilty(struct drm_i915_gem_request *request,
2145 const u32 acthd, bool *inside)
2146{
2147 /* There is a possibility that unmasked head address
2148 * pointing inside the ring, matches the batch_obj address range.
2149 * However this is extremely unlikely.
2150 */
2151
2152 if (request->batch_obj) {
2153 if (i915_head_inside_object(acthd, request->batch_obj)) {
2154 *inside = true;
2155 return true;
2156 }
2157 }
2158
2159 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2160 *inside = false;
2161 return true;
2162 }
2163
2164 return false;
2165}
2166
2167static void i915_set_reset_status(struct intel_ring_buffer *ring,
2168 struct drm_i915_gem_request *request,
2169 u32 acthd)
2170{
2171 struct i915_ctx_hang_stats *hs = NULL;
2172 bool inside, guilty;
2173
2174 /* Innocent until proven guilty */
2175 guilty = false;
2176
2177 if (ring->hangcheck.action != wait &&
2178 i915_request_guilty(request, acthd, &inside)) {
2179 DRM_ERROR("%s hung %s bo (0x%x ctx %d) at 0x%x\n",
2180 ring->name,
2181 inside ? "inside" : "flushing",
2182 request->batch_obj ?
2183 request->batch_obj->gtt_offset : 0,
2184 request->ctx ? request->ctx->id : 0,
2185 acthd);
2186
2187 guilty = true;
2188 }
2189
2190 /* If contexts are disabled or this is the default context, use
2191 * file_priv->reset_state
2192 */
2193 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2194 hs = &request->ctx->hang_stats;
2195 else if (request->file_priv)
2196 hs = &request->file_priv->hang_stats;
2197
2198 if (hs) {
2199 if (guilty)
2200 hs->batch_active++;
2201 else
2202 hs->batch_pending++;
2203 }
2204}
2205
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002206static void i915_gem_free_request(struct drm_i915_gem_request *request)
2207{
2208 list_del(&request->list);
2209 i915_gem_request_remove_from_client(request);
2210
2211 if (request->ctx)
2212 i915_gem_context_unreference(request->ctx);
2213
2214 kfree(request);
2215}
2216
Chris Wilsondfaae392010-09-22 10:31:52 +01002217static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2218 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002219{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002220 u32 completed_seqno;
2221 u32 acthd;
2222
2223 acthd = intel_ring_get_active_head(ring);
2224 completed_seqno = ring->get_seqno(ring, false);
2225
Chris Wilsondfaae392010-09-22 10:31:52 +01002226 while (!list_empty(&ring->request_list)) {
2227 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002228
Chris Wilsondfaae392010-09-22 10:31:52 +01002229 request = list_first_entry(&ring->request_list,
2230 struct drm_i915_gem_request,
2231 list);
2232
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002233 if (request->seqno > completed_seqno)
2234 i915_set_reset_status(ring, request, acthd);
2235
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002236 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002237 }
2238
2239 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002240 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilson05394f32010-11-08 19:18:58 +00002242 obj = list_first_entry(&ring->active_list,
2243 struct drm_i915_gem_object,
2244 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002245
Chris Wilson05394f32010-11-08 19:18:58 +00002246 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002247 }
Eric Anholt673a3942008-07-30 12:06:12 -07002248}
2249
Chris Wilson312817a2010-11-22 11:50:11 +00002250static void i915_gem_reset_fences(struct drm_device *dev)
2251{
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 int i;
2254
Daniel Vetter4b9de732011-10-09 21:52:02 +02002255 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002256 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002257
Chris Wilsonada726c2012-04-17 15:31:32 +01002258 if (reg->obj)
2259 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002260
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002261 i915_gem_write_fence(dev, i, NULL);
2262
Chris Wilsonada726c2012-04-17 15:31:32 +01002263 reg->pin_count = 0;
2264 reg->obj = NULL;
2265 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002266 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002267
2268 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002269}
2270
Chris Wilson069efc12010-09-30 16:53:18 +01002271void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002272{
Chris Wilsondfaae392010-09-22 10:31:52 +01002273 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002274 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002275 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002276 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002277
Chris Wilsonb4519512012-05-11 14:29:30 +01002278 for_each_ring(ring, dev_priv, i)
2279 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002280
Chris Wilsondfaae392010-09-22 10:31:52 +01002281 /* Move everything out of the GPU domains to ensure we do any
2282 * necessary invalidation upon reuse.
2283 */
Chris Wilson05394f32010-11-08 19:18:58 +00002284 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002285 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002286 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002287 {
Chris Wilson05394f32010-11-08 19:18:58 +00002288 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002289 }
Chris Wilson069efc12010-09-30 16:53:18 +01002290
2291 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002292 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002293}
2294
2295/**
2296 * This function clears the request list as sequence numbers are passed.
2297 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002298void
Chris Wilsondb53a302011-02-03 11:57:46 +00002299i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002300{
Eric Anholt673a3942008-07-30 12:06:12 -07002301 uint32_t seqno;
2302
Chris Wilsondb53a302011-02-03 11:57:46 +00002303 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002304 return;
2305
Chris Wilsondb53a302011-02-03 11:57:46 +00002306 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002307
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002308 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002309
Zou Nan hai852835f2010-05-21 09:08:56 +08002310 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002311 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002312
Zou Nan hai852835f2010-05-21 09:08:56 +08002313 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002314 struct drm_i915_gem_request,
2315 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002316
Chris Wilsondfaae392010-09-22 10:31:52 +01002317 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002318 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002319
Chris Wilsondb53a302011-02-03 11:57:46 +00002320 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002321 /* We know the GPU must have read the request to have
2322 * sent us the seqno + interrupt, so use the position
2323 * of tail of the request to update the last known position
2324 * of the GPU head.
2325 */
2326 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002327
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002328 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002329 }
2330
2331 /* Move any buffers on the active list that are no longer referenced
2332 * by the ringbuffer to the flushing/inactive lists as appropriate.
2333 */
2334 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002335 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002336
Akshay Joshi0206e352011-08-16 15:34:10 -04002337 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002338 struct drm_i915_gem_object,
2339 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002340
Chris Wilson0201f1e2012-07-20 12:41:01 +01002341 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002342 break;
2343
Chris Wilson65ce3022012-07-20 12:41:02 +01002344 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002345 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002346
Chris Wilsondb53a302011-02-03 11:57:46 +00002347 if (unlikely(ring->trace_irq_seqno &&
2348 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002349 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002350 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002351 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002352
Chris Wilsondb53a302011-02-03 11:57:46 +00002353 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002354}
2355
2356void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002357i915_gem_retire_requests(struct drm_device *dev)
2358{
2359 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002360 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002361 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002362
Chris Wilsonb4519512012-05-11 14:29:30 +01002363 for_each_ring(ring, dev_priv, i)
2364 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002365}
2366
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002367static void
Eric Anholt673a3942008-07-30 12:06:12 -07002368i915_gem_retire_work_handler(struct work_struct *work)
2369{
2370 drm_i915_private_t *dev_priv;
2371 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002372 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002373 bool idle;
2374 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002375
2376 dev_priv = container_of(work, drm_i915_private_t,
2377 mm.retire_work.work);
2378 dev = dev_priv->dev;
2379
Chris Wilson891b48c2010-09-29 12:26:37 +01002380 /* Come back later if the device is busy... */
2381 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002382 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2383 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002384 return;
2385 }
2386
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002387 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002388
Chris Wilson0a587052011-01-09 21:05:44 +00002389 /* Send a periodic flush down the ring so we don't hold onto GEM
2390 * objects indefinitely.
2391 */
2392 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002393 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002394 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002395 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002396
2397 idle &= list_empty(&ring->request_list);
2398 }
2399
2400 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002401 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2402 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002403 if (idle)
2404 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002405
Eric Anholt673a3942008-07-30 12:06:12 -07002406 mutex_unlock(&dev->struct_mutex);
2407}
2408
Ben Widawsky5816d642012-04-11 11:18:19 -07002409/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002410 * Ensures that an object will eventually get non-busy by flushing any required
2411 * write domains, emitting any outstanding lazy request and retiring and
2412 * completed requests.
2413 */
2414static int
2415i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2416{
2417 int ret;
2418
2419 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002420 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002421 if (ret)
2422 return ret;
2423
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002424 i915_gem_retire_requests_ring(obj->ring);
2425 }
2426
2427 return 0;
2428}
2429
2430/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002431 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2432 * @DRM_IOCTL_ARGS: standard ioctl arguments
2433 *
2434 * Returns 0 if successful, else an error is returned with the remaining time in
2435 * the timeout parameter.
2436 * -ETIME: object is still busy after timeout
2437 * -ERESTARTSYS: signal interrupted the wait
2438 * -ENONENT: object doesn't exist
2439 * Also possible, but rare:
2440 * -EAGAIN: GPU wedged
2441 * -ENOMEM: damn
2442 * -ENODEV: Internal IRQ fail
2443 * -E?: The add request failed
2444 *
2445 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2446 * non-zero timeout parameter the wait ioctl will wait for the given number of
2447 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2448 * without holding struct_mutex the object may become re-busied before this
2449 * function completes. A similar but shorter * race condition exists in the busy
2450 * ioctl
2451 */
2452int
2453i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2454{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002455 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002456 struct drm_i915_gem_wait *args = data;
2457 struct drm_i915_gem_object *obj;
2458 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002459 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002460 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002461 u32 seqno = 0;
2462 int ret = 0;
2463
Ben Widawskyeac1f142012-06-05 15:24:24 -07002464 if (args->timeout_ns >= 0) {
2465 timeout_stack = ns_to_timespec(args->timeout_ns);
2466 timeout = &timeout_stack;
2467 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002468
2469 ret = i915_mutex_lock_interruptible(dev);
2470 if (ret)
2471 return ret;
2472
2473 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2474 if (&obj->base == NULL) {
2475 mutex_unlock(&dev->struct_mutex);
2476 return -ENOENT;
2477 }
2478
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002479 /* Need to make sure the object gets inactive eventually. */
2480 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002481 if (ret)
2482 goto out;
2483
2484 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002485 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002486 ring = obj->ring;
2487 }
2488
2489 if (seqno == 0)
2490 goto out;
2491
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002492 /* Do this after OLR check to make sure we make forward progress polling
2493 * on this IOCTL with a 0 timeout (like busy ioctl)
2494 */
2495 if (!args->timeout_ns) {
2496 ret = -ETIME;
2497 goto out;
2498 }
2499
2500 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002501 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002502 mutex_unlock(&dev->struct_mutex);
2503
Daniel Vetterf69061b2012-12-06 09:01:42 +01002504 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002505 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002506 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002507 return ret;
2508
2509out:
2510 drm_gem_object_unreference(&obj->base);
2511 mutex_unlock(&dev->struct_mutex);
2512 return ret;
2513}
2514
2515/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002516 * i915_gem_object_sync - sync an object to a ring.
2517 *
2518 * @obj: object which may be in use on another ring.
2519 * @to: ring we wish to use the object on. May be NULL.
2520 *
2521 * This code is meant to abstract object synchronization with the GPU.
2522 * Calling with NULL implies synchronizing the object with the CPU
2523 * rather than a particular GPU ring.
2524 *
2525 * Returns 0 if successful, else propagates up the lower layer error.
2526 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002527int
2528i915_gem_object_sync(struct drm_i915_gem_object *obj,
2529 struct intel_ring_buffer *to)
2530{
2531 struct intel_ring_buffer *from = obj->ring;
2532 u32 seqno;
2533 int ret, idx;
2534
2535 if (from == NULL || to == from)
2536 return 0;
2537
Ben Widawsky5816d642012-04-11 11:18:19 -07002538 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002539 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002540
2541 idx = intel_ring_sync_index(from, to);
2542
Chris Wilson0201f1e2012-07-20 12:41:01 +01002543 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002544 if (seqno <= from->sync_seqno[idx])
2545 return 0;
2546
Ben Widawskyb4aca012012-04-25 20:50:12 -07002547 ret = i915_gem_check_olr(obj->ring, seqno);
2548 if (ret)
2549 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002550
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002551 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002552 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002553 /* We use last_read_seqno because sync_to()
2554 * might have just caused seqno wrap under
2555 * the radar.
2556 */
2557 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002558
Ben Widawskye3a5a222012-04-11 11:18:20 -07002559 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002560}
2561
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002562static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2563{
2564 u32 old_write_domain, old_read_domains;
2565
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002566 /* Force a pagefault for domain tracking on next user access */
2567 i915_gem_release_mmap(obj);
2568
Keith Packardb97c3d92011-06-24 21:02:59 -07002569 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2570 return;
2571
Chris Wilson97c809fd2012-10-09 19:24:38 +01002572 /* Wait for any direct GTT access to complete */
2573 mb();
2574
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002575 old_read_domains = obj->base.read_domains;
2576 old_write_domain = obj->base.write_domain;
2577
2578 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2579 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2580
2581 trace_i915_gem_object_change_domain(obj,
2582 old_read_domains,
2583 old_write_domain);
2584}
2585
Eric Anholt673a3942008-07-30 12:06:12 -07002586/**
2587 * Unbinds an object from the GTT aperture.
2588 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002589int
Chris Wilson05394f32010-11-08 19:18:58 +00002590i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002591{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002592 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002593 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002594
Chris Wilson05394f32010-11-08 19:18:58 +00002595 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002596 return 0;
2597
Chris Wilson31d8d652012-05-24 19:11:20 +01002598 if (obj->pin_count)
2599 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002600
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002601 BUG_ON(obj->pages == NULL);
2602
Chris Wilsona8198ee2011-04-13 22:04:09 +01002603 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002604 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002605 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002606 /* Continue on if we fail due to EIO, the GPU is hung so we
2607 * should be safe and we need to cleanup or else we might
2608 * cause memory corruption through use-after-free.
2609 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002610
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002611 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002612
Daniel Vetter96b47b62009-12-15 17:50:00 +01002613 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002615 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002617
Chris Wilsondb53a302011-02-03 11:57:46 +00002618 trace_i915_gem_object_unbind(obj);
2619
Daniel Vetter74898d72012-02-15 23:50:22 +01002620 if (obj->has_global_gtt_mapping)
2621 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002622 if (obj->has_aliasing_ppgtt_mapping) {
2623 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2624 obj->has_aliasing_ppgtt_mapping = 0;
2625 }
Daniel Vetter74163902012-02-15 23:50:21 +01002626 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002627 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002628
Chris Wilson6c085a72012-08-20 11:40:46 +02002629 list_del(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07002630 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002631 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002632 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002633
Chris Wilson05394f32010-11-08 19:18:58 +00002634 drm_mm_put_block(obj->gtt_space);
2635 obj->gtt_space = NULL;
2636 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002637
Chris Wilson88241782011-01-07 17:09:48 +00002638 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002639}
2640
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002641int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002642{
2643 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002644 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002645 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002646
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002647 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002648 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002649 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2650 if (ret)
2651 return ret;
2652
Chris Wilson3e960502012-11-27 16:22:54 +00002653 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002654 if (ret)
2655 return ret;
2656 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002657
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002658 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002659}
2660
Chris Wilson9ce079e2012-04-17 15:31:30 +01002661static void i965_write_fence_reg(struct drm_device *dev, int reg,
2662 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002663{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002664 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002665 int fence_reg;
2666 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002667 uint64_t val;
2668
Imre Deak56c844e2013-01-07 21:47:34 +02002669 if (INTEL_INFO(dev)->gen >= 6) {
2670 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2671 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2672 } else {
2673 fence_reg = FENCE_REG_965_0;
2674 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2675 }
2676
Chris Wilson9ce079e2012-04-17 15:31:30 +01002677 if (obj) {
2678 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002679
Chris Wilson9ce079e2012-04-17 15:31:30 +01002680 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2681 0xfffff000) << 32;
2682 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002683 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002684 if (obj->tiling_mode == I915_TILING_Y)
2685 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2686 val |= I965_FENCE_REG_VALID;
2687 } else
2688 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002689
Imre Deak56c844e2013-01-07 21:47:34 +02002690 fence_reg += reg * 8;
2691 I915_WRITE64(fence_reg, val);
2692 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002693}
2694
Chris Wilson9ce079e2012-04-17 15:31:30 +01002695static void i915_write_fence_reg(struct drm_device *dev, int reg,
2696 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002697{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002698 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002699 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002700
Chris Wilson9ce079e2012-04-17 15:31:30 +01002701 if (obj) {
2702 u32 size = obj->gtt_space->size;
2703 int pitch_val;
2704 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002705
Chris Wilson9ce079e2012-04-17 15:31:30 +01002706 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2707 (size & -size) != size ||
2708 (obj->gtt_offset & (size - 1)),
2709 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2710 obj->gtt_offset, obj->map_and_fenceable, size);
2711
2712 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2713 tile_width = 128;
2714 else
2715 tile_width = 512;
2716
2717 /* Note: pitch better be a power of two tile widths */
2718 pitch_val = obj->stride / tile_width;
2719 pitch_val = ffs(pitch_val) - 1;
2720
2721 val = obj->gtt_offset;
2722 if (obj->tiling_mode == I915_TILING_Y)
2723 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2724 val |= I915_FENCE_SIZE_BITS(size);
2725 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2726 val |= I830_FENCE_REG_VALID;
2727 } else
2728 val = 0;
2729
2730 if (reg < 8)
2731 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002732 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002733 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002734
Chris Wilson9ce079e2012-04-17 15:31:30 +01002735 I915_WRITE(reg, val);
2736 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002737}
2738
Chris Wilson9ce079e2012-04-17 15:31:30 +01002739static void i830_write_fence_reg(struct drm_device *dev, int reg,
2740 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002741{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002742 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002743 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744
Chris Wilson9ce079e2012-04-17 15:31:30 +01002745 if (obj) {
2746 u32 size = obj->gtt_space->size;
2747 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002748
Chris Wilson9ce079e2012-04-17 15:31:30 +01002749 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2750 (size & -size) != size ||
2751 (obj->gtt_offset & (size - 1)),
2752 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2753 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002754
Chris Wilson9ce079e2012-04-17 15:31:30 +01002755 pitch_val = obj->stride / 128;
2756 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002757
Chris Wilson9ce079e2012-04-17 15:31:30 +01002758 val = obj->gtt_offset;
2759 if (obj->tiling_mode == I915_TILING_Y)
2760 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2761 val |= I830_FENCE_SIZE_BITS(size);
2762 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2763 val |= I830_FENCE_REG_VALID;
2764 } else
2765 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002766
Chris Wilson9ce079e2012-04-17 15:31:30 +01002767 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2768 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2769}
2770
Chris Wilsond0a57782012-10-09 19:24:37 +01002771inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2772{
2773 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2774}
2775
Chris Wilson9ce079e2012-04-17 15:31:30 +01002776static void i915_gem_write_fence(struct drm_device *dev, int reg,
2777 struct drm_i915_gem_object *obj)
2778{
Chris Wilsond0a57782012-10-09 19:24:37 +01002779 struct drm_i915_private *dev_priv = dev->dev_private;
2780
2781 /* Ensure that all CPU reads are completed before installing a fence
2782 * and all writes before removing the fence.
2783 */
2784 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2785 mb();
2786
Chris Wilson9ce079e2012-04-17 15:31:30 +01002787 switch (INTEL_INFO(dev)->gen) {
2788 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002789 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002790 case 5:
2791 case 4: i965_write_fence_reg(dev, reg, obj); break;
2792 case 3: i915_write_fence_reg(dev, reg, obj); break;
2793 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002794 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002795 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002796
2797 /* And similarly be paranoid that no direct access to this region
2798 * is reordered to before the fence is installed.
2799 */
2800 if (i915_gem_object_needs_mb(obj))
2801 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002802}
2803
Chris Wilson61050802012-04-17 15:31:31 +01002804static inline int fence_number(struct drm_i915_private *dev_priv,
2805 struct drm_i915_fence_reg *fence)
2806{
2807 return fence - dev_priv->fence_regs;
2808}
2809
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002810struct write_fence {
2811 struct drm_device *dev;
2812 struct drm_i915_gem_object *obj;
2813 int fence;
2814};
2815
Chris Wilson25ff1192013-04-04 21:31:03 +01002816static void i915_gem_write_fence__ipi(void *data)
2817{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002818 struct write_fence *args = data;
2819
2820 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002821 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002822
2823 /* Required for VLV */
2824 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002825}
2826
Chris Wilson61050802012-04-17 15:31:31 +01002827static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2828 struct drm_i915_fence_reg *fence,
2829 bool enable)
2830{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002831 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2832 struct write_fence args = {
2833 .dev = obj->base.dev,
2834 .fence = fence_number(dev_priv, fence),
2835 .obj = enable ? obj : NULL,
2836 };
Chris Wilson61050802012-04-17 15:31:31 +01002837
Chris Wilson25ff1192013-04-04 21:31:03 +01002838 /* In order to fully serialize access to the fenced region and
2839 * the update to the fence register we need to take extreme
2840 * measures on SNB+. In theory, the write to the fence register
2841 * flushes all memory transactions before, and coupled with the
2842 * mb() placed around the register write we serialise all memory
2843 * operations with respect to the changes in the tiler. Yet, on
2844 * SNB+ we need to take a step further and emit an explicit wbinvd()
2845 * on each processor in order to manually flush all memory
2846 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002847 *
2848 * However, Valleyview complicates matter. There the wbinvd is
2849 * insufficient and unlike SNB/IVB requires the serialising
2850 * register write. (Note that that register write by itself is
2851 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002852 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002853 if (INTEL_INFO(args.dev)->gen >= 6)
2854 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2855 else
2856 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002857
2858 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002859 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002860 fence->obj = obj;
2861 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2862 } else {
2863 obj->fence_reg = I915_FENCE_REG_NONE;
2864 fence->obj = NULL;
2865 list_del_init(&fence->lru_list);
2866 }
2867}
2868
Chris Wilsond9e86c02010-11-10 16:40:20 +00002869static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002870i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002871{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002872 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002873 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002874 if (ret)
2875 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002876
2877 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002878 }
2879
Chris Wilson86d5bc32012-07-20 12:41:04 +01002880 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002881 return 0;
2882}
2883
2884int
2885i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2886{
Chris Wilson61050802012-04-17 15:31:31 +01002887 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002888 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002889 int ret;
2890
Chris Wilsond0a57782012-10-09 19:24:37 +01002891 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002892 if (ret)
2893 return ret;
2894
Chris Wilson61050802012-04-17 15:31:31 +01002895 if (obj->fence_reg == I915_FENCE_REG_NONE)
2896 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002897
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002898 fence = &dev_priv->fence_regs[obj->fence_reg];
2899
Chris Wilson61050802012-04-17 15:31:31 +01002900 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002901 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002902
2903 return 0;
2904}
2905
2906static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002907i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002908{
Daniel Vetterae3db242010-02-19 11:51:58 +01002909 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002910 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002911 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002912
2913 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002914 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002915 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2916 reg = &dev_priv->fence_regs[i];
2917 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002918 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002919
Chris Wilson1690e1e2011-12-14 13:57:08 +01002920 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002921 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002922 }
2923
Chris Wilsond9e86c02010-11-10 16:40:20 +00002924 if (avail == NULL)
2925 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002926
2927 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002928 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002929 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002930 continue;
2931
Chris Wilson8fe301a2012-04-17 15:31:28 +01002932 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002933 }
2934
Chris Wilson8fe301a2012-04-17 15:31:28 +01002935 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002936}
2937
Jesse Barnesde151cf2008-11-12 10:03:55 -08002938/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002939 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002940 * @obj: object to map through a fence reg
2941 *
2942 * When mapping objects through the GTT, userspace wants to be able to write
2943 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002944 * This function walks the fence regs looking for a free one for @obj,
2945 * stealing one if it can't find any.
2946 *
2947 * It then sets up the reg based on the object's properties: address, pitch
2948 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002949 *
2950 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002951 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002952int
Chris Wilson06d98132012-04-17 15:31:24 +01002953i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002954{
Chris Wilson05394f32010-11-08 19:18:58 +00002955 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002956 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002957 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002958 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002959 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002960
Chris Wilson14415742012-04-17 15:31:33 +01002961 /* Have we updated the tiling parameters upon the object and so
2962 * will need to serialise the write to the associated fence register?
2963 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002964 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002965 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002966 if (ret)
2967 return ret;
2968 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002969
Chris Wilsond9e86c02010-11-10 16:40:20 +00002970 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002971 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2972 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002973 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002974 list_move_tail(&reg->lru_list,
2975 &dev_priv->mm.fence_list);
2976 return 0;
2977 }
2978 } else if (enable) {
2979 reg = i915_find_fence_reg(dev);
2980 if (reg == NULL)
2981 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002982
Chris Wilson14415742012-04-17 15:31:33 +01002983 if (reg->obj) {
2984 struct drm_i915_gem_object *old = reg->obj;
2985
Chris Wilsond0a57782012-10-09 19:24:37 +01002986 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002987 if (ret)
2988 return ret;
2989
Chris Wilson14415742012-04-17 15:31:33 +01002990 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002991 }
Chris Wilson14415742012-04-17 15:31:33 +01002992 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002993 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002994
Chris Wilson14415742012-04-17 15:31:33 +01002995 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002996 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002997
Chris Wilson9ce079e2012-04-17 15:31:30 +01002998 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002999}
3000
Chris Wilson42d6ab42012-07-26 11:49:32 +01003001static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3002 struct drm_mm_node *gtt_space,
3003 unsigned long cache_level)
3004{
3005 struct drm_mm_node *other;
3006
3007 /* On non-LLC machines we have to be careful when putting differing
3008 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003009 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003010 */
3011 if (HAS_LLC(dev))
3012 return true;
3013
3014 if (gtt_space == NULL)
3015 return true;
3016
3017 if (list_empty(&gtt_space->node_list))
3018 return true;
3019
3020 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3021 if (other->allocated && !other->hole_follows && other->color != cache_level)
3022 return false;
3023
3024 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3025 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3026 return false;
3027
3028 return true;
3029}
3030
3031static void i915_gem_verify_gtt(struct drm_device *dev)
3032{
3033#if WATCH_GTT
3034 struct drm_i915_private *dev_priv = dev->dev_private;
3035 struct drm_i915_gem_object *obj;
3036 int err = 0;
3037
Ben Widawsky35c20a62013-05-31 11:28:48 -07003038 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003039 if (obj->gtt_space == NULL) {
3040 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3041 err++;
3042 continue;
3043 }
3044
3045 if (obj->cache_level != obj->gtt_space->color) {
3046 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3047 obj->gtt_space->start,
3048 obj->gtt_space->start + obj->gtt_space->size,
3049 obj->cache_level,
3050 obj->gtt_space->color);
3051 err++;
3052 continue;
3053 }
3054
3055 if (!i915_gem_valid_gtt_space(dev,
3056 obj->gtt_space,
3057 obj->cache_level)) {
3058 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3059 obj->gtt_space->start,
3060 obj->gtt_space->start + obj->gtt_space->size,
3061 obj->cache_level);
3062 err++;
3063 continue;
3064 }
3065 }
3066
3067 WARN_ON(err);
3068#endif
3069}
3070
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071/**
Eric Anholt673a3942008-07-30 12:06:12 -07003072 * Finds free space in the GTT aperture and binds the object there.
3073 */
3074static int
Chris Wilson05394f32010-11-08 19:18:58 +00003075i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003076 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003077 bool map_and_fenceable,
3078 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003079{
Chris Wilson05394f32010-11-08 19:18:58 +00003080 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003081 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003082 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01003083 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003084 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003085 size_t gtt_max = map_and_fenceable ?
3086 dev_priv->gtt.mappable_end : dev_priv->gtt.total;
Chris Wilson07f73f62009-09-14 16:50:30 +01003087 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003088
Chris Wilsone28f8712011-07-18 13:11:49 -07003089 fence_size = i915_gem_get_gtt_size(dev,
3090 obj->base.size,
3091 obj->tiling_mode);
3092 fence_alignment = i915_gem_get_gtt_alignment(dev,
3093 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003094 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003095 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003096 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003097 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003098 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003099
Eric Anholt673a3942008-07-30 12:06:12 -07003100 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003101 alignment = map_and_fenceable ? fence_alignment :
3102 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003103 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003104 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3105 return -EINVAL;
3106 }
3107
Chris Wilson05394f32010-11-08 19:18:58 +00003108 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003109
Chris Wilson654fc602010-05-27 13:18:21 +01003110 /* If the object is bigger than the entire aperture, reject it early
3111 * before evicting everything in a vain attempt to find space.
3112 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003113 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003114 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003115 obj->base.size,
3116 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003117 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003118 return -E2BIG;
3119 }
3120
Chris Wilson37e680a2012-06-07 15:38:42 +01003121 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003122 if (ret)
3123 return ret;
3124
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003125 i915_gem_object_pin_pages(obj);
3126
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003127 node = kzalloc(sizeof(*node), GFP_KERNEL);
3128 if (node == NULL) {
3129 i915_gem_object_unpin_pages(obj);
3130 return -ENOMEM;
3131 }
3132
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003133search_free:
3134 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
3135 size, alignment,
3136 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003137 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003138 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003139 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003140 map_and_fenceable,
3141 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003142 if (ret == 0)
3143 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003144
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003145 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003146 kfree(node);
3147 return ret;
3148 }
3149 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
3150 i915_gem_object_unpin_pages(obj);
3151 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003152 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003153 }
3154
Daniel Vetter74163902012-02-15 23:50:21 +01003155 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003156 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003157 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003158 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003159 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003160 }
Eric Anholt673a3942008-07-30 12:06:12 -07003161
Ben Widawsky35c20a62013-05-31 11:28:48 -07003162 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003163 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003164
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003165 obj->gtt_space = node;
3166 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003167
Daniel Vetter75e9e912010-11-04 17:11:09 +01003168 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003169 node->size == fence_size &&
3170 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003171
Daniel Vetter75e9e912010-11-04 17:11:09 +01003172 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003173 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003174
Chris Wilson05394f32010-11-08 19:18:58 +00003175 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003176
Chris Wilsondb53a302011-02-03 11:57:46 +00003177 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003178 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003179 return 0;
3180}
3181
3182void
Chris Wilson05394f32010-11-08 19:18:58 +00003183i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003184{
Eric Anholt673a3942008-07-30 12:06:12 -07003185 /* If we don't have a page list set up, then we're not pinned
3186 * to GPU, and we can ignore the cache flush because it'll happen
3187 * again at bind time.
3188 */
Chris Wilson05394f32010-11-08 19:18:58 +00003189 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003190 return;
3191
Imre Deak769ce462013-02-13 21:56:05 +02003192 /*
3193 * Stolen memory is always coherent with the GPU as it is explicitly
3194 * marked as wc by the system, or the system is cache-coherent.
3195 */
3196 if (obj->stolen)
3197 return;
3198
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003199 /* If the GPU is snooping the contents of the CPU cache,
3200 * we do not need to manually clear the CPU cache lines. However,
3201 * the caches are only snooped when the render cache is
3202 * flushed/invalidated. As we always have to emit invalidations
3203 * and flushes when moving into and out of the RENDER domain, correct
3204 * snooping behaviour occurs naturally as the result of our domain
3205 * tracking.
3206 */
3207 if (obj->cache_level != I915_CACHE_NONE)
3208 return;
3209
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003210 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003211
Chris Wilson9da3da62012-06-01 15:20:22 +01003212 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003213}
3214
3215/** Flushes the GTT write domain for the object if it's dirty. */
3216static void
Chris Wilson05394f32010-11-08 19:18:58 +00003217i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003218{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003219 uint32_t old_write_domain;
3220
Chris Wilson05394f32010-11-08 19:18:58 +00003221 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003222 return;
3223
Chris Wilson63256ec2011-01-04 18:42:07 +00003224 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003225 * to it immediately go to main memory as far as we know, so there's
3226 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003227 *
3228 * However, we do have to enforce the order so that all writes through
3229 * the GTT land before any writes to the device, such as updates to
3230 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003231 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003232 wmb();
3233
Chris Wilson05394f32010-11-08 19:18:58 +00003234 old_write_domain = obj->base.write_domain;
3235 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003236
3237 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003238 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003239 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003240}
3241
3242/** Flushes the CPU write domain for the object if it's dirty. */
3243static void
Chris Wilson05394f32010-11-08 19:18:58 +00003244i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003245{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003246 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003247
Chris Wilson05394f32010-11-08 19:18:58 +00003248 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003249 return;
3250
3251 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003252 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003253 old_write_domain = obj->base.write_domain;
3254 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003255
3256 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003257 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003258 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003259}
3260
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003261/**
3262 * Moves a single object to the GTT read, and possibly write domain.
3263 *
3264 * This function returns when the move is complete, including waiting on
3265 * flushes to occur.
3266 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003267int
Chris Wilson20217462010-11-23 15:26:33 +00003268i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003269{
Chris Wilson8325a092012-04-24 15:52:35 +01003270 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003271 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003272 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003273
Eric Anholt02354392008-11-26 13:58:13 -08003274 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003275 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003276 return -EINVAL;
3277
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003278 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3279 return 0;
3280
Chris Wilson0201f1e2012-07-20 12:41:01 +01003281 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003282 if (ret)
3283 return ret;
3284
Chris Wilson72133422010-09-13 23:56:38 +01003285 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003286
Chris Wilsond0a57782012-10-09 19:24:37 +01003287 /* Serialise direct access to this object with the barriers for
3288 * coherent writes from the GPU, by effectively invalidating the
3289 * GTT domain upon first access.
3290 */
3291 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3292 mb();
3293
Chris Wilson05394f32010-11-08 19:18:58 +00003294 old_write_domain = obj->base.write_domain;
3295 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003296
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003297 /* It should now be out of any other write domains, and we can update
3298 * the domain values for our changes.
3299 */
Chris Wilson05394f32010-11-08 19:18:58 +00003300 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3301 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003302 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003303 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3304 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3305 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003306 }
3307
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003308 trace_i915_gem_object_change_domain(obj,
3309 old_read_domains,
3310 old_write_domain);
3311
Chris Wilson8325a092012-04-24 15:52:35 +01003312 /* And bump the LRU for this access */
3313 if (i915_gem_object_is_inactive(obj))
3314 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3315
Eric Anholte47c68e2008-11-14 13:35:19 -08003316 return 0;
3317}
3318
Chris Wilsone4ffd172011-04-04 09:44:39 +01003319int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3320 enum i915_cache_level cache_level)
3321{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003322 struct drm_device *dev = obj->base.dev;
3323 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003324 int ret;
3325
3326 if (obj->cache_level == cache_level)
3327 return 0;
3328
3329 if (obj->pin_count) {
3330 DRM_DEBUG("can not change the cache level of pinned objects\n");
3331 return -EBUSY;
3332 }
3333
Chris Wilson42d6ab42012-07-26 11:49:32 +01003334 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3335 ret = i915_gem_object_unbind(obj);
3336 if (ret)
3337 return ret;
3338 }
3339
Chris Wilsone4ffd172011-04-04 09:44:39 +01003340 if (obj->gtt_space) {
3341 ret = i915_gem_object_finish_gpu(obj);
3342 if (ret)
3343 return ret;
3344
3345 i915_gem_object_finish_gtt(obj);
3346
3347 /* Before SandyBridge, you could not use tiling or fence
3348 * registers with snooped memory, so relinquish any fences
3349 * currently pointing to our region in the aperture.
3350 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003351 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352 ret = i915_gem_object_put_fence(obj);
3353 if (ret)
3354 return ret;
3355 }
3356
Daniel Vetter74898d72012-02-15 23:50:22 +01003357 if (obj->has_global_gtt_mapping)
3358 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003359 if (obj->has_aliasing_ppgtt_mapping)
3360 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3361 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003362
3363 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003364 }
3365
3366 if (cache_level == I915_CACHE_NONE) {
3367 u32 old_read_domains, old_write_domain;
3368
3369 /* If we're coming from LLC cached, then we haven't
3370 * actually been tracking whether the data is in the
3371 * CPU cache or not, since we only allow one bit set
3372 * in obj->write_domain and have been skipping the clflushes.
3373 * Just set it to the CPU cache for now.
3374 */
3375 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3376 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3377
3378 old_read_domains = obj->base.read_domains;
3379 old_write_domain = obj->base.write_domain;
3380
3381 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3382 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3383
3384 trace_i915_gem_object_change_domain(obj,
3385 old_read_domains,
3386 old_write_domain);
3387 }
3388
3389 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003390 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003391 return 0;
3392}
3393
Ben Widawsky199adf42012-09-21 17:01:20 -07003394int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3395 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003396{
Ben Widawsky199adf42012-09-21 17:01:20 -07003397 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398 struct drm_i915_gem_object *obj;
3399 int ret;
3400
3401 ret = i915_mutex_lock_interruptible(dev);
3402 if (ret)
3403 return ret;
3404
3405 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3406 if (&obj->base == NULL) {
3407 ret = -ENOENT;
3408 goto unlock;
3409 }
3410
Ben Widawsky199adf42012-09-21 17:01:20 -07003411 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003412
3413 drm_gem_object_unreference(&obj->base);
3414unlock:
3415 mutex_unlock(&dev->struct_mutex);
3416 return ret;
3417}
3418
Ben Widawsky199adf42012-09-21 17:01:20 -07003419int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3420 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003421{
Ben Widawsky199adf42012-09-21 17:01:20 -07003422 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423 struct drm_i915_gem_object *obj;
3424 enum i915_cache_level level;
3425 int ret;
3426
Ben Widawsky199adf42012-09-21 17:01:20 -07003427 switch (args->caching) {
3428 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003429 level = I915_CACHE_NONE;
3430 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003431 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432 level = I915_CACHE_LLC;
3433 break;
3434 default:
3435 return -EINVAL;
3436 }
3437
Ben Widawsky3bc29132012-09-26 16:15:20 -07003438 ret = i915_mutex_lock_interruptible(dev);
3439 if (ret)
3440 return ret;
3441
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3443 if (&obj->base == NULL) {
3444 ret = -ENOENT;
3445 goto unlock;
3446 }
3447
3448 ret = i915_gem_object_set_cache_level(obj, level);
3449
3450 drm_gem_object_unreference(&obj->base);
3451unlock:
3452 mutex_unlock(&dev->struct_mutex);
3453 return ret;
3454}
3455
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003456/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003457 * Prepare buffer for display plane (scanout, cursors, etc).
3458 * Can be called from an uninterruptible phase (modesetting) and allows
3459 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003460 */
3461int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003462i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3463 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003464 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003465{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003466 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003467 int ret;
3468
Chris Wilson0be73282010-12-06 14:36:27 +00003469 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003470 ret = i915_gem_object_sync(obj, pipelined);
3471 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003472 return ret;
3473 }
3474
Eric Anholta7ef0642011-03-29 16:59:54 -07003475 /* The display engine is not coherent with the LLC cache on gen6. As
3476 * a result, we make sure that the pinning that is about to occur is
3477 * done with uncached PTEs. This is lowest common denominator for all
3478 * chipsets.
3479 *
3480 * However for gen6+, we could do better by using the GFDT bit instead
3481 * of uncaching, which would allow us to flush all the LLC-cached data
3482 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3483 */
3484 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3485 if (ret)
3486 return ret;
3487
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003488 /* As the user may map the buffer once pinned in the display plane
3489 * (e.g. libkms for the bootup splash), we have to ensure that we
3490 * always use map_and_fenceable for all scanout buffers.
3491 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003492 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003493 if (ret)
3494 return ret;
3495
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003496 i915_gem_object_flush_cpu_write_domain(obj);
3497
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003498 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003499 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003500
3501 /* It should now be out of any other write domains, and we can update
3502 * the domain values for our changes.
3503 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003504 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003505 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003506
3507 trace_i915_gem_object_change_domain(obj,
3508 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510
3511 return 0;
3512}
3513
Chris Wilson85345512010-11-13 09:49:11 +00003514int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003515i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003516{
Chris Wilson88241782011-01-07 17:09:48 +00003517 int ret;
3518
Chris Wilsona8198ee2011-04-13 22:04:09 +01003519 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003520 return 0;
3521
Chris Wilson0201f1e2012-07-20 12:41:01 +01003522 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003523 if (ret)
3524 return ret;
3525
Chris Wilsona8198ee2011-04-13 22:04:09 +01003526 /* Ensure that we invalidate the GPU's caches and TLBs. */
3527 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003528 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003529}
3530
Eric Anholte47c68e2008-11-14 13:35:19 -08003531/**
3532 * Moves a single object to the CPU read, and possibly write domain.
3533 *
3534 * This function returns when the move is complete, including waiting on
3535 * flushes to occur.
3536 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003537int
Chris Wilson919926a2010-11-12 13:42:53 +00003538i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003539{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003540 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003541 int ret;
3542
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003543 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3544 return 0;
3545
Chris Wilson0201f1e2012-07-20 12:41:01 +01003546 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003547 if (ret)
3548 return ret;
3549
Eric Anholte47c68e2008-11-14 13:35:19 -08003550 i915_gem_object_flush_gtt_write_domain(obj);
3551
Chris Wilson05394f32010-11-08 19:18:58 +00003552 old_write_domain = obj->base.write_domain;
3553 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003554
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003556 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003557 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003558
Chris Wilson05394f32010-11-08 19:18:58 +00003559 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003560 }
3561
3562 /* It should now be out of any other write domains, and we can update
3563 * the domain values for our changes.
3564 */
Chris Wilson05394f32010-11-08 19:18:58 +00003565 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003566
3567 /* If we're writing through the CPU, then the GPU read domains will
3568 * need to be invalidated at next use.
3569 */
3570 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003571 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3572 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003573 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003574
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003575 trace_i915_gem_object_change_domain(obj,
3576 old_read_domains,
3577 old_write_domain);
3578
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003579 return 0;
3580}
3581
Eric Anholt673a3942008-07-30 12:06:12 -07003582/* Throttle our rendering by waiting until the ring has completed our requests
3583 * emitted over 20 msec ago.
3584 *
Eric Anholtb9624422009-06-03 07:27:35 +00003585 * Note that if we were to use the current jiffies each time around the loop,
3586 * we wouldn't escape the function with any frames outstanding if the time to
3587 * render a frame was over 20ms.
3588 *
Eric Anholt673a3942008-07-30 12:06:12 -07003589 * This should get us reasonable parallelism between CPU and GPU but also
3590 * relatively low latency when blocking on a particular request to finish.
3591 */
3592static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003593i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003594{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003595 struct drm_i915_private *dev_priv = dev->dev_private;
3596 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003597 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003598 struct drm_i915_gem_request *request;
3599 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003600 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003601 u32 seqno = 0;
3602 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003603
Daniel Vetter308887a2012-11-14 17:14:06 +01003604 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3605 if (ret)
3606 return ret;
3607
3608 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3609 if (ret)
3610 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003611
Chris Wilson1c255952010-09-26 11:03:27 +01003612 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003613 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003614 if (time_after_eq(request->emitted_jiffies, recent_enough))
3615 break;
3616
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003617 ring = request->ring;
3618 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003619 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003620 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003621 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003622
3623 if (seqno == 0)
3624 return 0;
3625
Daniel Vetterf69061b2012-12-06 09:01:42 +01003626 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003627 if (ret == 0)
3628 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003629
Eric Anholt673a3942008-07-30 12:06:12 -07003630 return ret;
3631}
3632
Eric Anholt673a3942008-07-30 12:06:12 -07003633int
Chris Wilson05394f32010-11-08 19:18:58 +00003634i915_gem_object_pin(struct drm_i915_gem_object *obj,
3635 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003636 bool map_and_fenceable,
3637 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003638{
Eric Anholt673a3942008-07-30 12:06:12 -07003639 int ret;
3640
Chris Wilson7e81a422012-09-15 09:41:57 +01003641 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3642 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003643
Chris Wilson05394f32010-11-08 19:18:58 +00003644 if (obj->gtt_space != NULL) {
3645 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3646 (map_and_fenceable && !obj->map_and_fenceable)) {
3647 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003648 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003649 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3650 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003651 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003652 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003653 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003654 ret = i915_gem_object_unbind(obj);
3655 if (ret)
3656 return ret;
3657 }
3658 }
3659
Chris Wilson05394f32010-11-08 19:18:58 +00003660 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003661 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3662
Chris Wilsona00b10c2010-09-24 21:15:47 +01003663 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003664 map_and_fenceable,
3665 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003666 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003667 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003668
3669 if (!dev_priv->mm.aliasing_ppgtt)
3670 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003671 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003672
Daniel Vetter74898d72012-02-15 23:50:22 +01003673 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3674 i915_gem_gtt_bind_object(obj, obj->cache_level);
3675
Chris Wilson1b502472012-04-24 15:47:30 +01003676 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003677 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003678
3679 return 0;
3680}
3681
3682void
Chris Wilson05394f32010-11-08 19:18:58 +00003683i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003684{
Chris Wilson05394f32010-11-08 19:18:58 +00003685 BUG_ON(obj->pin_count == 0);
3686 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003687
Chris Wilson1b502472012-04-24 15:47:30 +01003688 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003689 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003690}
3691
3692int
3693i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003694 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003695{
3696 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003697 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003698 int ret;
3699
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003700 ret = i915_mutex_lock_interruptible(dev);
3701 if (ret)
3702 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003703
Chris Wilson05394f32010-11-08 19:18:58 +00003704 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003705 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003706 ret = -ENOENT;
3707 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003708 }
Eric Anholt673a3942008-07-30 12:06:12 -07003709
Chris Wilson05394f32010-11-08 19:18:58 +00003710 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003711 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003712 ret = -EINVAL;
3713 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003714 }
3715
Chris Wilson05394f32010-11-08 19:18:58 +00003716 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003717 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3718 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003719 ret = -EINVAL;
3720 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003721 }
3722
Chris Wilson93be8782013-01-02 10:31:22 +00003723 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003724 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003725 if (ret)
3726 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003727 }
3728
Chris Wilson93be8782013-01-02 10:31:22 +00003729 obj->user_pin_count++;
3730 obj->pin_filp = file;
3731
Eric Anholt673a3942008-07-30 12:06:12 -07003732 /* XXX - flush the CPU caches for pinned objects
3733 * as the X server doesn't manage domains yet
3734 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003735 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003736 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003737out:
Chris Wilson05394f32010-11-08 19:18:58 +00003738 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003739unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003740 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003741 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003742}
3743
3744int
3745i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003746 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003747{
3748 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003749 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003750 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003751
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003752 ret = i915_mutex_lock_interruptible(dev);
3753 if (ret)
3754 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003755
Chris Wilson05394f32010-11-08 19:18:58 +00003756 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003757 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003758 ret = -ENOENT;
3759 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003760 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003761
Chris Wilson05394f32010-11-08 19:18:58 +00003762 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003763 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3764 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003765 ret = -EINVAL;
3766 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003767 }
Chris Wilson05394f32010-11-08 19:18:58 +00003768 obj->user_pin_count--;
3769 if (obj->user_pin_count == 0) {
3770 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003771 i915_gem_object_unpin(obj);
3772 }
Eric Anholt673a3942008-07-30 12:06:12 -07003773
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003774out:
Chris Wilson05394f32010-11-08 19:18:58 +00003775 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003776unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003777 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003778 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003779}
3780
3781int
3782i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003783 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003784{
3785 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003786 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003787 int ret;
3788
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003789 ret = i915_mutex_lock_interruptible(dev);
3790 if (ret)
3791 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003792
Chris Wilson05394f32010-11-08 19:18:58 +00003793 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003794 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003795 ret = -ENOENT;
3796 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003797 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003798
Chris Wilson0be555b2010-08-04 15:36:30 +01003799 /* Count all active objects as busy, even if they are currently not used
3800 * by the gpu. Users of this interface expect objects to eventually
3801 * become non-busy without any further actions, therefore emit any
3802 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003803 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003804 ret = i915_gem_object_flush_active(obj);
3805
Chris Wilson05394f32010-11-08 19:18:58 +00003806 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003807 if (obj->ring) {
3808 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3809 args->busy |= intel_ring_flag(obj->ring) << 16;
3810 }
Eric Anholt673a3942008-07-30 12:06:12 -07003811
Chris Wilson05394f32010-11-08 19:18:58 +00003812 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003813unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003814 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003815 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003816}
3817
3818int
3819i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3820 struct drm_file *file_priv)
3821{
Akshay Joshi0206e352011-08-16 15:34:10 -04003822 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003823}
3824
Chris Wilson3ef94da2009-09-14 16:50:29 +01003825int
3826i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3827 struct drm_file *file_priv)
3828{
3829 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003830 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003831 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003832
3833 switch (args->madv) {
3834 case I915_MADV_DONTNEED:
3835 case I915_MADV_WILLNEED:
3836 break;
3837 default:
3838 return -EINVAL;
3839 }
3840
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003841 ret = i915_mutex_lock_interruptible(dev);
3842 if (ret)
3843 return ret;
3844
Chris Wilson05394f32010-11-08 19:18:58 +00003845 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003846 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003847 ret = -ENOENT;
3848 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003849 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003850
Chris Wilson05394f32010-11-08 19:18:58 +00003851 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003852 ret = -EINVAL;
3853 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003854 }
3855
Chris Wilson05394f32010-11-08 19:18:58 +00003856 if (obj->madv != __I915_MADV_PURGED)
3857 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003858
Chris Wilson6c085a72012-08-20 11:40:46 +02003859 /* if the object is no longer attached, discard its backing storage */
3860 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003861 i915_gem_object_truncate(obj);
3862
Chris Wilson05394f32010-11-08 19:18:58 +00003863 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003864
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003865out:
Chris Wilson05394f32010-11-08 19:18:58 +00003866 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003867unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003868 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003869 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003870}
3871
Chris Wilson37e680a2012-06-07 15:38:42 +01003872void i915_gem_object_init(struct drm_i915_gem_object *obj,
3873 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003874{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003875 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003876 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003877 INIT_LIST_HEAD(&obj->ring_list);
3878 INIT_LIST_HEAD(&obj->exec_list);
3879
Chris Wilson37e680a2012-06-07 15:38:42 +01003880 obj->ops = ops;
3881
Chris Wilson0327d6b2012-08-11 15:41:06 +01003882 obj->fence_reg = I915_FENCE_REG_NONE;
3883 obj->madv = I915_MADV_WILLNEED;
3884 /* Avoid an unnecessary call to unbind on the first bind. */
3885 obj->map_and_fenceable = true;
3886
3887 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3888}
3889
Chris Wilson37e680a2012-06-07 15:38:42 +01003890static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3891 .get_pages = i915_gem_object_get_pages_gtt,
3892 .put_pages = i915_gem_object_put_pages_gtt,
3893};
3894
Chris Wilson05394f32010-11-08 19:18:58 +00003895struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3896 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003897{
Daniel Vetterc397b902010-04-09 19:05:07 +00003898 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003899 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003900 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003901
Chris Wilson42dcedd2012-11-15 11:32:30 +00003902 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003903 if (obj == NULL)
3904 return NULL;
3905
3906 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003907 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003908 return NULL;
3909 }
3910
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003911 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3912 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3913 /* 965gm cannot relocate objects above 4GiB. */
3914 mask &= ~__GFP_HIGHMEM;
3915 mask |= __GFP_DMA32;
3916 }
3917
Al Viro496ad9a2013-01-23 17:07:38 -05003918 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003919 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003920
Chris Wilson37e680a2012-06-07 15:38:42 +01003921 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003922
Daniel Vetterc397b902010-04-09 19:05:07 +00003923 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3924 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3925
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003926 if (HAS_LLC(dev)) {
3927 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003928 * cache) for about a 10% performance improvement
3929 * compared to uncached. Graphics requests other than
3930 * display scanout are coherent with the CPU in
3931 * accessing this cache. This means in this mode we
3932 * don't need to clflush on the CPU side, and on the
3933 * GPU side we only need to flush internal caches to
3934 * get data visible to the CPU.
3935 *
3936 * However, we maintain the display planes as UC, and so
3937 * need to rebind when first used as such.
3938 */
3939 obj->cache_level = I915_CACHE_LLC;
3940 } else
3941 obj->cache_level = I915_CACHE_NONE;
3942
Chris Wilson05394f32010-11-08 19:18:58 +00003943 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003944}
3945
Eric Anholt673a3942008-07-30 12:06:12 -07003946int i915_gem_init_object(struct drm_gem_object *obj)
3947{
Daniel Vetterc397b902010-04-09 19:05:07 +00003948 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003949
Eric Anholt673a3942008-07-30 12:06:12 -07003950 return 0;
3951}
3952
Chris Wilson1488fc02012-04-24 15:47:31 +01003953void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003954{
Chris Wilson1488fc02012-04-24 15:47:31 +01003955 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003956 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003957 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003958
Chris Wilson26e12f82011-03-20 11:20:19 +00003959 trace_i915_gem_object_destroy(obj);
3960
Chris Wilson1488fc02012-04-24 15:47:31 +01003961 if (obj->phys_obj)
3962 i915_gem_detach_phys_object(dev, obj);
3963
3964 obj->pin_count = 0;
3965 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3966 bool was_interruptible;
3967
3968 was_interruptible = dev_priv->mm.interruptible;
3969 dev_priv->mm.interruptible = false;
3970
3971 WARN_ON(i915_gem_object_unbind(obj));
3972
3973 dev_priv->mm.interruptible = was_interruptible;
3974 }
3975
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003976 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3977 * before progressing. */
3978 if (obj->stolen)
3979 i915_gem_object_unpin_pages(obj);
3980
Ben Widawsky401c29f2013-05-31 11:28:47 -07003981 if (WARN_ON(obj->pages_pin_count))
3982 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003983 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003984 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003985 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003986
Chris Wilson9da3da62012-06-01 15:20:22 +01003987 BUG_ON(obj->pages);
3988
Chris Wilson2f745ad2012-09-04 21:02:58 +01003989 if (obj->base.import_attach)
3990 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003991
Chris Wilson05394f32010-11-08 19:18:58 +00003992 drm_gem_object_release(&obj->base);
3993 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003994
Chris Wilson05394f32010-11-08 19:18:58 +00003995 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003996 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003997}
3998
Jesse Barnes5669fca2009-02-17 15:13:31 -08003999int
Eric Anholt673a3942008-07-30 12:06:12 -07004000i915_gem_idle(struct drm_device *dev)
4001{
4002 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004003 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004004
Keith Packard6dbe2772008-10-14 21:41:13 -07004005 mutex_lock(&dev->struct_mutex);
4006
Chris Wilson87acb0a2010-10-19 10:13:00 +01004007 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004008 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004009 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004010 }
Eric Anholt673a3942008-07-30 12:06:12 -07004011
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004012 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004013 if (ret) {
4014 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004015 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004016 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004017 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004018
Chris Wilson29105cc2010-01-07 10:39:13 +00004019 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004020 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004021 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004022
Chris Wilson312817a2010-11-22 11:50:11 +00004023 i915_gem_reset_fences(dev);
4024
Chris Wilson29105cc2010-01-07 10:39:13 +00004025 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4026 * We need to replace this with a semaphore, or something.
4027 * And not confound mm.suspended!
4028 */
4029 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01004030 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004031
4032 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004033 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004034
Keith Packard6dbe2772008-10-14 21:41:13 -07004035 mutex_unlock(&dev->struct_mutex);
4036
Chris Wilson29105cc2010-01-07 10:39:13 +00004037 /* Cancel the retire work handler, which should be idle now. */
4038 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4039
Eric Anholt673a3942008-07-30 12:06:12 -07004040 return 0;
4041}
4042
Ben Widawskyb9524a12012-05-25 16:56:24 -07004043void i915_gem_l3_remap(struct drm_device *dev)
4044{
4045 drm_i915_private_t *dev_priv = dev->dev_private;
4046 u32 misccpctl;
4047 int i;
4048
Daniel Vettereb32e452013-02-14 19:46:07 +01004049 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004050 return;
4051
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004052 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004053 return;
4054
4055 misccpctl = I915_READ(GEN7_MISCCPCTL);
4056 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4057 POSTING_READ(GEN7_MISCCPCTL);
4058
4059 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4060 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004061 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004062 DRM_DEBUG("0x%x was already programmed to %x\n",
4063 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004064 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004065 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004066 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004067 }
4068
4069 /* Make sure all the writes land before disabling dop clock gating */
4070 POSTING_READ(GEN7_L3LOG_BASE);
4071
4072 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4073}
4074
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004075void i915_gem_init_swizzling(struct drm_device *dev)
4076{
4077 drm_i915_private_t *dev_priv = dev->dev_private;
4078
Daniel Vetter11782b02012-01-31 16:47:55 +01004079 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004080 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4081 return;
4082
4083 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4084 DISP_TILE_SURFACE_SWIZZLING);
4085
Daniel Vetter11782b02012-01-31 16:47:55 +01004086 if (IS_GEN5(dev))
4087 return;
4088
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004089 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4090 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004091 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004092 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004093 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004094 else
4095 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004096}
Daniel Vettere21af882012-02-09 20:53:27 +01004097
Chris Wilson67b1b572012-07-05 23:49:40 +01004098static bool
4099intel_enable_blt(struct drm_device *dev)
4100{
4101 if (!HAS_BLT(dev))
4102 return false;
4103
4104 /* The blitter was dysfunctional on early prototypes */
4105 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4106 DRM_INFO("BLT not supported on this pre-production hardware;"
4107 " graphics performance will be degraded.\n");
4108 return false;
4109 }
4110
4111 return true;
4112}
4113
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004114static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004115{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004116 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004117 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004118
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004119 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004120 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004121 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004122
4123 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004124 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004125 if (ret)
4126 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004127 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004128
Chris Wilson67b1b572012-07-05 23:49:40 +01004129 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004130 ret = intel_init_blt_ring_buffer(dev);
4131 if (ret)
4132 goto cleanup_bsd_ring;
4133 }
4134
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004135 if (HAS_VEBOX(dev)) {
4136 ret = intel_init_vebox_ring_buffer(dev);
4137 if (ret)
4138 goto cleanup_blt_ring;
4139 }
4140
4141
Mika Kuoppala99433932013-01-22 14:12:17 +02004142 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4143 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004144 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004145
4146 return 0;
4147
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004148cleanup_vebox_ring:
4149 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004150cleanup_blt_ring:
4151 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4152cleanup_bsd_ring:
4153 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4154cleanup_render_ring:
4155 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4156
4157 return ret;
4158}
4159
4160int
4161i915_gem_init_hw(struct drm_device *dev)
4162{
4163 drm_i915_private_t *dev_priv = dev->dev_private;
4164 int ret;
4165
4166 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4167 return -EIO;
4168
4169 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4170 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4171
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004172 if (HAS_PCH_NOP(dev)) {
4173 u32 temp = I915_READ(GEN7_MSG_CTL);
4174 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4175 I915_WRITE(GEN7_MSG_CTL, temp);
4176 }
4177
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004178 i915_gem_l3_remap(dev);
4179
4180 i915_gem_init_swizzling(dev);
4181
4182 ret = i915_gem_init_rings(dev);
4183 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004184 return ret;
4185
Ben Widawsky254f9652012-06-04 14:42:42 -07004186 /*
4187 * XXX: There was some w/a described somewhere suggesting loading
4188 * contexts before PPGTT.
4189 */
4190 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004191 if (dev_priv->mm.aliasing_ppgtt) {
4192 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4193 if (ret) {
4194 i915_gem_cleanup_aliasing_ppgtt(dev);
4195 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4196 }
4197 }
Daniel Vettere21af882012-02-09 20:53:27 +01004198
Chris Wilson68f95ba2010-05-27 13:18:22 +01004199 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004200}
4201
Chris Wilson1070a422012-04-24 15:47:41 +01004202int i915_gem_init(struct drm_device *dev)
4203{
4204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004205 int ret;
4206
Chris Wilson1070a422012-04-24 15:47:41 +01004207 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004208
4209 if (IS_VALLEYVIEW(dev)) {
4210 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4211 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4212 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4213 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4214 }
4215
Ben Widawskyd7e50082012-12-18 10:31:25 -08004216 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004217
Chris Wilson1070a422012-04-24 15:47:41 +01004218 ret = i915_gem_init_hw(dev);
4219 mutex_unlock(&dev->struct_mutex);
4220 if (ret) {
4221 i915_gem_cleanup_aliasing_ppgtt(dev);
4222 return ret;
4223 }
4224
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004225 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4226 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4227 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004228 return 0;
4229}
4230
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004231void
4232i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4233{
4234 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004235 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004236 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004237
Chris Wilsonb4519512012-05-11 14:29:30 +01004238 for_each_ring(ring, dev_priv, i)
4239 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004240}
4241
4242int
Eric Anholt673a3942008-07-30 12:06:12 -07004243i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4244 struct drm_file *file_priv)
4245{
4246 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004247 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004248
Jesse Barnes79e53942008-11-07 14:24:08 -08004249 if (drm_core_check_feature(dev, DRIVER_MODESET))
4250 return 0;
4251
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004252 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004253 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004254 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004255 }
4256
Eric Anholt673a3942008-07-30 12:06:12 -07004257 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004258 dev_priv->mm.suspended = 0;
4259
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004260 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004261 if (ret != 0) {
4262 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004263 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004264 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004265
Chris Wilson69dc4982010-10-19 10:36:51 +01004266 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004267 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004268
Chris Wilson5f353082010-06-07 14:03:03 +01004269 ret = drm_irq_install(dev);
4270 if (ret)
4271 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004272
Eric Anholt673a3942008-07-30 12:06:12 -07004273 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004274
4275cleanup_ringbuffer:
4276 mutex_lock(&dev->struct_mutex);
4277 i915_gem_cleanup_ringbuffer(dev);
4278 dev_priv->mm.suspended = 1;
4279 mutex_unlock(&dev->struct_mutex);
4280
4281 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004282}
4283
4284int
4285i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4286 struct drm_file *file_priv)
4287{
Jesse Barnes79e53942008-11-07 14:24:08 -08004288 if (drm_core_check_feature(dev, DRIVER_MODESET))
4289 return 0;
4290
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004291 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004292 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004293}
4294
4295void
4296i915_gem_lastclose(struct drm_device *dev)
4297{
4298 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004299
Eric Anholte806b492009-01-22 09:56:58 -08004300 if (drm_core_check_feature(dev, DRIVER_MODESET))
4301 return;
4302
Keith Packard6dbe2772008-10-14 21:41:13 -07004303 ret = i915_gem_idle(dev);
4304 if (ret)
4305 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004306}
4307
Chris Wilson64193402010-10-24 12:38:05 +01004308static void
4309init_ring_lists(struct intel_ring_buffer *ring)
4310{
4311 INIT_LIST_HEAD(&ring->active_list);
4312 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004313}
4314
Eric Anholt673a3942008-07-30 12:06:12 -07004315void
4316i915_gem_load(struct drm_device *dev)
4317{
4318 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004319 int i;
4320
4321 dev_priv->slab =
4322 kmem_cache_create("i915_gem_object",
4323 sizeof(struct drm_i915_gem_object), 0,
4324 SLAB_HWCACHE_ALIGN,
4325 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004326
Chris Wilson69dc4982010-10-19 10:36:51 +01004327 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004328 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004329 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4330 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004331 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004332 for (i = 0; i < I915_NUM_RINGS; i++)
4333 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004334 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004335 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004336 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4337 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004338 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004339
Dave Airlie94400122010-07-20 13:15:31 +10004340 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4341 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004342 I915_WRITE(MI_ARB_STATE,
4343 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004344 }
4345
Chris Wilson72bfa192010-12-19 11:42:05 +00004346 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4347
Jesse Barnesde151cf2008-11-12 10:03:55 -08004348 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004349 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4350 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004351
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004352 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4353 dev_priv->num_fence_regs = 32;
4354 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004355 dev_priv->num_fence_regs = 16;
4356 else
4357 dev_priv->num_fence_regs = 8;
4358
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004359 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004360 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004361
Eric Anholt673a3942008-07-30 12:06:12 -07004362 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004363 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004364
Chris Wilsonce453d82011-02-21 14:43:56 +00004365 dev_priv->mm.interruptible = true;
4366
Chris Wilson17250b72010-10-28 12:51:39 +01004367 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4368 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4369 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004370}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004371
4372/*
4373 * Create a physically contiguous memory object for this object
4374 * e.g. for cursor + overlay regs
4375 */
Chris Wilson995b67622010-08-20 13:23:26 +01004376static int i915_gem_init_phys_object(struct drm_device *dev,
4377 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004378{
4379 drm_i915_private_t *dev_priv = dev->dev_private;
4380 struct drm_i915_gem_phys_object *phys_obj;
4381 int ret;
4382
4383 if (dev_priv->mm.phys_objs[id - 1] || !size)
4384 return 0;
4385
Eric Anholt9a298b22009-03-24 12:23:04 -07004386 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004387 if (!phys_obj)
4388 return -ENOMEM;
4389
4390 phys_obj->id = id;
4391
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004392 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004393 if (!phys_obj->handle) {
4394 ret = -ENOMEM;
4395 goto kfree_obj;
4396 }
4397#ifdef CONFIG_X86
4398 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4399#endif
4400
4401 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4402
4403 return 0;
4404kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004405 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004406 return ret;
4407}
4408
Chris Wilson995b67622010-08-20 13:23:26 +01004409static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004410{
4411 drm_i915_private_t *dev_priv = dev->dev_private;
4412 struct drm_i915_gem_phys_object *phys_obj;
4413
4414 if (!dev_priv->mm.phys_objs[id - 1])
4415 return;
4416
4417 phys_obj = dev_priv->mm.phys_objs[id - 1];
4418 if (phys_obj->cur_obj) {
4419 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4420 }
4421
4422#ifdef CONFIG_X86
4423 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4424#endif
4425 drm_pci_free(dev, phys_obj->handle);
4426 kfree(phys_obj);
4427 dev_priv->mm.phys_objs[id - 1] = NULL;
4428}
4429
4430void i915_gem_free_all_phys_object(struct drm_device *dev)
4431{
4432 int i;
4433
Dave Airlie260883c2009-01-22 17:58:49 +10004434 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004435 i915_gem_free_phys_object(dev, i);
4436}
4437
4438void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004439 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004440{
Al Viro496ad9a2013-01-23 17:07:38 -05004441 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004442 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004443 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004444 int page_count;
4445
Chris Wilson05394f32010-11-08 19:18:58 +00004446 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004447 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004448 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004449
Chris Wilson05394f32010-11-08 19:18:58 +00004450 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004451 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004452 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004453 if (!IS_ERR(page)) {
4454 char *dst = kmap_atomic(page);
4455 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4456 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004457
Chris Wilsone5281cc2010-10-28 13:45:36 +01004458 drm_clflush_pages(&page, 1);
4459
4460 set_page_dirty(page);
4461 mark_page_accessed(page);
4462 page_cache_release(page);
4463 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004464 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004465 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004466
Chris Wilson05394f32010-11-08 19:18:58 +00004467 obj->phys_obj->cur_obj = NULL;
4468 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004469}
4470
4471int
4472i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004473 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004474 int id,
4475 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004476{
Al Viro496ad9a2013-01-23 17:07:38 -05004477 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004478 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004479 int ret = 0;
4480 int page_count;
4481 int i;
4482
4483 if (id > I915_MAX_PHYS_OBJECT)
4484 return -EINVAL;
4485
Chris Wilson05394f32010-11-08 19:18:58 +00004486 if (obj->phys_obj) {
4487 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004488 return 0;
4489 i915_gem_detach_phys_object(dev, obj);
4490 }
4491
Dave Airlie71acb5e2008-12-30 20:31:46 +10004492 /* create a new object */
4493 if (!dev_priv->mm.phys_objs[id - 1]) {
4494 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004495 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004496 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004497 DRM_ERROR("failed to init phys object %d size: %zu\n",
4498 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004499 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004500 }
4501 }
4502
4503 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004504 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4505 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004506
Chris Wilson05394f32010-11-08 19:18:58 +00004507 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004508
4509 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004510 struct page *page;
4511 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004512
Hugh Dickins5949eac2011-06-27 16:18:18 -07004513 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004514 if (IS_ERR(page))
4515 return PTR_ERR(page);
4516
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004517 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004518 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004519 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004520 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004521
4522 mark_page_accessed(page);
4523 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004524 }
4525
4526 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004527}
4528
4529static int
Chris Wilson05394f32010-11-08 19:18:58 +00004530i915_gem_phys_pwrite(struct drm_device *dev,
4531 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004532 struct drm_i915_gem_pwrite *args,
4533 struct drm_file *file_priv)
4534{
Chris Wilson05394f32010-11-08 19:18:58 +00004535 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004536 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004537
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004538 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4539 unsigned long unwritten;
4540
4541 /* The physical object once assigned is fixed for the lifetime
4542 * of the obj, so we can safely drop the lock and continue
4543 * to access vaddr.
4544 */
4545 mutex_unlock(&dev->struct_mutex);
4546 unwritten = copy_from_user(vaddr, user_data, args->size);
4547 mutex_lock(&dev->struct_mutex);
4548 if (unwritten)
4549 return -EFAULT;
4550 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004551
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004552 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004553 return 0;
4554}
Eric Anholtb9624422009-06-03 07:27:35 +00004555
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004556void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004557{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004558 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004559
4560 /* Clean up our request list when the client is going away, so that
4561 * later retire_requests won't dereference our soon-to-be-gone
4562 * file_priv.
4563 */
Chris Wilson1c255952010-09-26 11:03:27 +01004564 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004565 while (!list_empty(&file_priv->mm.request_list)) {
4566 struct drm_i915_gem_request *request;
4567
4568 request = list_first_entry(&file_priv->mm.request_list,
4569 struct drm_i915_gem_request,
4570 client_list);
4571 list_del(&request->client_list);
4572 request->file_priv = NULL;
4573 }
Chris Wilson1c255952010-09-26 11:03:27 +01004574 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004575}
Chris Wilson31169712009-09-14 16:50:28 +01004576
Chris Wilson57745062012-11-21 13:04:04 +00004577static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4578{
4579 if (!mutex_is_locked(mutex))
4580 return false;
4581
4582#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4583 return mutex->owner == task;
4584#else
4585 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4586 return false;
4587#endif
4588}
4589
Chris Wilson31169712009-09-14 16:50:28 +01004590static int
Ying Han1495f232011-05-24 17:12:27 -07004591i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004592{
Chris Wilson17250b72010-10-28 12:51:39 +01004593 struct drm_i915_private *dev_priv =
4594 container_of(shrinker,
4595 struct drm_i915_private,
4596 mm.inactive_shrinker);
4597 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004598 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004599 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004600 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004601 int cnt;
4602
Chris Wilson57745062012-11-21 13:04:04 +00004603 if (!mutex_trylock(&dev->struct_mutex)) {
4604 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4605 return 0;
4606
Daniel Vetter677feac2012-12-19 14:33:45 +01004607 if (dev_priv->mm.shrinker_no_lock_stealing)
4608 return 0;
4609
Chris Wilson57745062012-11-21 13:04:04 +00004610 unlock = false;
4611 }
Chris Wilson31169712009-09-14 16:50:28 +01004612
Chris Wilson6c085a72012-08-20 11:40:46 +02004613 if (nr_to_scan) {
4614 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4615 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004616 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4617 false);
4618 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004619 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004620 }
4621
Chris Wilson17250b72010-10-28 12:51:39 +01004622 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004623 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004624 if (obj->pages_pin_count == 0)
4625 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004626 list_for_each_entry(obj, &dev_priv->mm.inactive_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004627 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004628 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004629
Chris Wilson57745062012-11-21 13:04:04 +00004630 if (unlock)
4631 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004632 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004633}