blob: 588cad58a19620d2ed7f36a5dcfb95d9c5ce6ccf [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Ben Widawsky84b790f2014-07-24 17:04:36 +0100209enum {
210 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
Michel Thierry2dba3232015-07-30 11:06:23 +0100215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100226#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100227
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300228static int intel_lr_context_pin(struct drm_i915_gem_request *rq);
Nick Hoathe84fe802015-09-11 12:53:46 +0100229static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
230 struct drm_i915_gem_object *default_ctx_obj);
231
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
267logical_ring_init_platform_invariants(struct intel_engine_cs *ring)
268{
269 struct drm_device *dev = ring->dev;
270
271 ring->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
272 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
273 (ring->id == VCS || ring->id == VCS2);
274
275 ring->ctx_desc_template = GEN8_CTX_VALID;
276 ring->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
277 GEN8_CTX_ADDRESSING_MODE_SHIFT;
278 if (IS_GEN8(dev))
279 ring->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
280 ring->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
281
282 /* TODO: WaDisableLiteRestore when we start using semaphore
283 * signalling between Command Streamers */
284 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
285
286 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
287 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
288 if (ring->disable_lite_restore_wa)
289 ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
290}
291
292/**
293 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
294 * descriptor for a pinned context
295 *
296 * @ctx: Context to work on
297 * @ring: Engine the descriptor will be used with
298 *
299 * The context descriptor encodes various attributes of a context,
300 * including its GTT address and some flags. Because it's fairly
301 * expensive to calculate, we'll just do it once and cache the result,
302 * which remains valid until the context is unpinned.
303 *
304 * This is what a descriptor looks like, from LSB to MSB:
305 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
306 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
307 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
308 * bits 52-63: reserved, may encode the engine ID (for GuC)
309 */
310static void
311intel_lr_context_descriptor_update(struct intel_context *ctx,
312 struct intel_engine_cs *ring)
313{
314 uint64_t lrca, desc;
315
316 lrca = ctx->engine[ring->id].lrc_vma->node.start +
317 LRC_PPHWSP_PN * PAGE_SIZE;
318
319 desc = ring->ctx_desc_template; /* bits 0-11 */
320 desc |= lrca; /* bits 12-31 */
321 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
322
323 ctx->engine[ring->id].lrc_desc = desc;
324}
325
326uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
327 struct intel_engine_cs *ring)
328{
329 return ctx->engine[ring->id].lrc_desc;
330}
331
Oscar Mateo73e4d072014-07-24 17:04:48 +0100332/**
333 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000334 * @ctx: Context to get the ID for
335 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100336 *
337 * Do not confuse with ctx->id! Unfortunately we have a name overload
338 * here: the old context ID we pass to userspace as a handler so that
339 * they can refer to a context, and the new context ID we pass to the
340 * ELSP so that the GPU can inform us of the context status via
341 * interrupts.
342 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000343 * The context ID is a portion of the context descriptor, so we can
344 * just extract the required part from the cached descriptor.
345 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100346 * Return: 20-bits globally unique context ID.
347 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000348u32 intel_execlists_ctx_id(struct intel_context *ctx,
349 struct intel_engine_cs *ring)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100350{
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351 return intel_lr_context_descriptor(ctx, ring) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100352}
353
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300354static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
355 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357
358 struct intel_engine_cs *ring = rq0->ring;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000359 struct drm_device *dev = ring->dev;
360 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300361 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100362
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300363 if (rq1) {
Dave Gordon919f1f52015-08-12 15:43:38 +0100364 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300365 rq1->elsp_submitted++;
366 } else {
367 desc[1] = 0;
368 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369
Dave Gordon919f1f52015-08-12 15:43:38 +0100370 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300371 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300373 /* You must always write both descriptors in the order below. */
Chris Wilsona6111f72015-04-07 16:21:02 +0100374 spin_lock(&dev_priv->uncore.lock);
375 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
377 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200378
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300379 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380 /* The context is automatically loaded after the following */
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300381 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300383 /* ELSP is a wo register, use another nearby reg for posting */
Ville Syrjälä83843d82015-09-18 20:03:15 +0300384 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
Chris Wilsona6111f72015-04-07 16:21:02 +0100385 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
386 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100387}
388
Mika Kuoppala05d98242015-07-03 17:09:33 +0300389static int execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100390{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300391 struct intel_engine_cs *ring = rq->ring;
392 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
393 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394 struct page *page;
395 uint32_t *reg_state;
396
Mika Kuoppala05d98242015-07-03 17:09:33 +0300397 BUG_ON(!ctx_obj);
Mika Kuoppala05d98242015-07-03 17:09:33 +0300398
Dave Gordon033908a2015-12-10 18:51:23 +0000399 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100400 reg_state = kmap_atomic(page);
401
Mika Kuoppala05d98242015-07-03 17:09:33 +0300402 reg_state[CTX_RING_TAIL+1] = rq->tail;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000403 reg_state[CTX_RING_BUFFER_START+1] = rq->ringbuf->vma->node.start;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Michel Thierry2dba3232015-07-30 11:06:23 +0100405 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
406 /* True 32b PPGTT with dynamic page allocation: update PDP
407 * registers and point the unallocated PDPs to scratch page.
408 * PML4 is allocated during ppgtt init, so this is not needed
409 * in 48-bit mode.
410 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100411 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
412 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
413 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
414 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
415 }
416
Oscar Mateoae1250b2014-07-24 17:04:37 +0100417 kunmap_atomic(reg_state);
418
419 return 0;
420}
421
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300422static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
423 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100424{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300425 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100426
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300427 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300428 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100429
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300430 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100431}
432
Michel Thierryacdd8842014-07-24 17:04:38 +0100433static void execlists_context_unqueue(struct intel_engine_cs *ring)
434{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000435 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
436 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100437
438 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100439
Peter Antoine779949f2015-05-11 16:03:27 +0100440 /*
441 * If irqs are not active generate a warning as batches that finish
442 * without the irqs may get lost and a GPU Hang may occur.
443 */
444 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
445
Michel Thierryacdd8842014-07-24 17:04:38 +0100446 if (list_empty(&ring->execlist_queue))
447 return;
448
449 /* Try to read in pairs */
450 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
451 execlist_link) {
452 if (!req0) {
453 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000454 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100455 /* Same ctx: ignore first request, as second request
456 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100457 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000458 list_move_tail(&req0->execlist_link,
459 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100460 req0 = cursor;
461 } else {
462 req1 = cursor;
463 break;
464 }
465 }
466
Michel Thierry53292cd2015-04-15 18:11:33 +0100467 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
468 /*
469 * WaIdleLiteRestore: make sure we never cause a lite
470 * restore with HEAD==TAIL
471 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100472 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100473 /*
474 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
475 * as we resubmit the request. See gen8_emit_request()
476 * for where we prepare the padding after the end of the
477 * request.
478 */
479 struct intel_ringbuffer *ringbuf;
480
481 ringbuf = req0->ctx->engine[ring->id].ringbuf;
482 req0->tail += 8;
483 req0->tail &= ringbuf->size - 1;
484 }
485 }
486
Oscar Mateoe1fee722014-07-24 17:04:40 +0100487 WARN_ON(req1 && req1->elsp_submitted);
488
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300489 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100490}
491
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492static bool execlists_check_remove_request(struct intel_engine_cs *ring,
493 u32 request_id)
494{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000495 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496
497 assert_spin_locked(&ring->execlist_lock);
498
499 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000500 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501 execlist_link);
502
503 if (head_req != NULL) {
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000504 if (intel_execlists_ctx_id(head_req->ctx, ring) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100505 WARN(head_req->elsp_submitted == 0,
506 "Never submitted head request\n");
507
508 if (--head_req->elsp_submitted <= 0) {
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000509 list_move_tail(&head_req->execlist_link,
510 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100511 return true;
512 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100513 }
514 }
515
516 return false;
517}
518
Ben Widawsky91a41032016-01-05 10:30:07 -0800519static void get_context_status(struct intel_engine_cs *ring,
520 u8 read_pointer,
521 u32 *status, u32 *context_id)
522{
523 struct drm_i915_private *dev_priv = ring->dev->dev_private;
524
525 if (WARN_ON(read_pointer >= GEN8_CSB_ENTRIES))
526 return;
527
528 *status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer));
529 *context_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer));
530}
531
Oscar Mateo73e4d072014-07-24 17:04:48 +0100532/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100533 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100534 * @ring: Engine Command Streamer to handle.
535 *
536 * Check the unread Context Status Buffers and manage the submission of new
537 * contexts to the ELSP accordingly.
538 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100539void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100540{
541 struct drm_i915_private *dev_priv = ring->dev->dev_private;
542 u32 status_pointer;
543 u8 read_pointer;
544 u8 write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100545 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100546 u32 status_id;
547 u32 submit_contexts = 0;
548
549 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
550
551 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800552 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100554 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100555
556 spin_lock(&ring->execlist_lock);
557
558 while (read_pointer < write_pointer) {
Ben Widawsky91a41032016-01-05 10:30:07 -0800559
560 get_context_status(ring, ++read_pointer % GEN8_CSB_ENTRIES,
561 &status, &status_id);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562
Mika Kuoppala031a8932015-08-06 17:09:17 +0300563 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
564 continue;
565
Oscar Mateoe1fee722014-07-24 17:04:40 +0100566 if (status & GEN8_CTX_STATUS_PREEMPTED) {
567 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
568 if (execlists_check_remove_request(ring, status_id))
569 WARN(1, "Lite Restored request removed from queue\n");
570 } else
571 WARN(1, "Preemption without Lite Restore\n");
572 }
573
Ben Widawskyeba51192015-12-29 14:20:43 -0800574 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
575 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100576 if (execlists_check_remove_request(ring, status_id))
577 submit_contexts++;
578 }
579 }
580
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000581 if (ring->disable_lite_restore_wa) {
Michel Thierry5af05fe2015-09-04 12:59:15 +0100582 /* Prevent a ctx to preempt itself */
583 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
584 (submit_contexts != 0))
585 execlists_context_unqueue(ring);
586 } else if (submit_contexts != 0) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100587 execlists_context_unqueue(ring);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100588 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100589
590 spin_unlock(&ring->execlist_lock);
591
Ben Widawskyf764a8b2016-01-05 10:30:06 -0800592 if (unlikely(submit_contexts > 2))
593 DRM_ERROR("More than two context complete events?\n");
594
Michel Thierrydfc53c52015-09-28 13:25:12 +0100595 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100596
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800597 /* Update the read pointer to the old write pointer. Manual ringbuffer
598 * management ftw </sarcasm> */
Thomas Daniele981e7b2014-07-24 17:04:39 +0100599 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800600 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
601 ring->next_context_status_buffer << 8));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100602}
603
John Harrisonae707972015-05-29 17:44:14 +0100604static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100605{
John Harrisonae707972015-05-29 17:44:14 +0100606 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000607 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100608 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100609
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100610 if (request->ctx != ring->default_context)
611 intel_lr_context_pin(request);
612
John Harrison9bb1af42015-05-29 17:44:13 +0100613 i915_gem_request_reference(request);
614
Chris Wilsonb5eba372015-04-07 16:20:48 +0100615 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100616
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100617 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
618 if (++num_elements > 2)
619 break;
620
621 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000622 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623
624 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000625 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100626 execlist_link);
627
John Harrisonae707972015-05-29 17:44:14 +0100628 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000630 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000631 list_move_tail(&tail_req->execlist_link,
632 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100633 }
634 }
635
Nick Hoath6d3d8272015-01-15 13:10:39 +0000636 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100637 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100638 execlists_context_unqueue(ring);
639
Chris Wilsonb5eba372015-04-07 16:20:48 +0100640 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100641
642 return 0;
643}
644
John Harrison2f200552015-05-29 17:43:53 +0100645static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100646{
John Harrison2f200552015-05-29 17:43:53 +0100647 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100648 uint32_t flush_domains;
649 int ret;
650
651 flush_domains = 0;
652 if (ring->gpu_caches_dirty)
653 flush_domains = I915_GEM_GPU_DOMAINS;
654
John Harrison7deb4d32015-05-29 17:43:59 +0100655 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 if (ret)
657 return ret;
658
659 ring->gpu_caches_dirty = false;
660 return 0;
661}
662
John Harrison535fbe82015-05-29 17:43:32 +0100663static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100664 struct list_head *vmas)
665{
John Harrison535fbe82015-05-29 17:43:32 +0100666 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct i915_vma *vma;
668 uint32_t flush_domains = 0;
669 bool flush_chipset = false;
670 int ret;
671
672 list_for_each_entry(vma, vmas, exec_list) {
673 struct drm_i915_gem_object *obj = vma->obj;
674
Chris Wilson03ade512015-04-27 13:41:18 +0100675 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100676 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100677 if (ret)
678 return ret;
679 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100680
681 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
682 flush_chipset |= i915_gem_clflush_object(obj, false);
683
684 flush_domains |= obj->base.write_domain;
685 }
686
687 if (flush_domains & I915_GEM_DOMAIN_GTT)
688 wmb();
689
690 /* Unconditionally invalidate gpu caches and ensure that we do flush
691 * any residual writes from the previous batch.
692 */
John Harrison2f200552015-05-29 17:43:53 +0100693 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100694}
695
John Harrison40e895c2015-05-29 17:43:26 +0100696int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000697{
John Harrisonbc0dce32015-03-19 12:30:07 +0000698 int ret;
699
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300700 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
701
John Harrison40e895c2015-05-29 17:43:26 +0100702 if (request->ctx != request->ring->default_context) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300703 ret = intel_lr_context_pin(request);
John Harrison6689cb22015-03-19 12:30:08 +0000704 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000705 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000706 }
707
Alex Daia7e02192015-12-16 11:45:55 -0800708 if (i915.enable_guc_submission) {
709 /*
710 * Check that the GuC has space for the request before
711 * going any further, as the i915_add_request() call
712 * later on mustn't fail ...
713 */
714 struct intel_guc *guc = &request->i915->guc;
715
716 ret = i915_guc_wq_check_space(guc->execbuf_client);
717 if (ret)
718 return ret;
719 }
720
John Harrisonbc0dce32015-03-19 12:30:07 +0000721 return 0;
722}
723
John Harrisonae707972015-05-29 17:44:14 +0100724static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100725 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000726{
John Harrisonae707972015-05-29 17:44:14 +0100727 struct intel_ringbuffer *ringbuf = req->ringbuf;
728 struct intel_engine_cs *ring = req->ring;
729 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100730 unsigned space;
731 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000732
733 if (intel_ring_space(ringbuf) >= bytes)
734 return 0;
735
John Harrison79bbcc22015-06-30 12:40:55 +0100736 /* The whole point of reserving space is to not wait! */
737 WARN_ON(ringbuf->reserved_in_use);
738
John Harrisonae707972015-05-29 17:44:14 +0100739 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000740 /*
741 * The request queue is per-engine, so can contain requests
742 * from multiple ringbuffers. Here, we must ignore any that
743 * aren't from the ringbuffer we're considering.
744 */
John Harrisonae707972015-05-29 17:44:14 +0100745 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000746 continue;
747
748 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100749 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100750 ringbuf->size);
751 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000752 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000753 }
754
John Harrisonae707972015-05-29 17:44:14 +0100755 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000756 return -ENOSPC;
757
John Harrisonae707972015-05-29 17:44:14 +0100758 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000759 if (ret)
760 return ret;
761
Chris Wilsonb4716182015-04-27 13:41:17 +0100762 ringbuf->space = space;
763 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000764}
765
766/*
767 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100768 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000769 *
770 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
771 * really happens during submission is that the context and current tail will be placed
772 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
773 * point, the tail *inside* the context is updated and the ELSP written to.
774 */
775static void
John Harrisonae707972015-05-29 17:44:14 +0100776intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000777{
John Harrisonae707972015-05-29 17:44:14 +0100778 struct intel_engine_cs *ring = request->ring;
Alex Daid1675192015-08-12 15:43:43 +0100779 struct drm_i915_private *dev_priv = request->i915;
John Harrisonbc0dce32015-03-19 12:30:07 +0000780
John Harrisonae707972015-05-29 17:44:14 +0100781 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000782
Alex Daid1675192015-08-12 15:43:43 +0100783 request->tail = request->ringbuf->tail;
784
John Harrisonbc0dce32015-03-19 12:30:07 +0000785 if (intel_ring_stopped(ring))
786 return;
787
Alex Daid1675192015-08-12 15:43:43 +0100788 if (dev_priv->guc.execbuf_client)
789 i915_guc_submit(dev_priv->guc.execbuf_client, request);
790 else
791 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000792}
793
John Harrison79bbcc22015-06-30 12:40:55 +0100794static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000795{
796 uint32_t __iomem *virt;
797 int rem = ringbuf->size - ringbuf->tail;
798
John Harrisonbc0dce32015-03-19 12:30:07 +0000799 virt = ringbuf->virtual_start + ringbuf->tail;
800 rem /= 4;
801 while (rem--)
802 iowrite32(MI_NOOP, virt++);
803
804 ringbuf->tail = 0;
805 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000806}
807
John Harrisonae707972015-05-29 17:44:14 +0100808static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000809{
John Harrisonae707972015-05-29 17:44:14 +0100810 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100811 int remain_usable = ringbuf->effective_size - ringbuf->tail;
812 int remain_actual = ringbuf->size - ringbuf->tail;
813 int ret, total_bytes, wait_bytes = 0;
814 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000815
John Harrison79bbcc22015-06-30 12:40:55 +0100816 if (ringbuf->reserved_in_use)
817 total_bytes = bytes;
818 else
819 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100820
John Harrison79bbcc22015-06-30 12:40:55 +0100821 if (unlikely(bytes > remain_usable)) {
822 /*
823 * Not enough space for the basic request. So need to flush
824 * out the remainder and then wait for base + reserved.
825 */
826 wait_bytes = remain_actual + total_bytes;
827 need_wrap = true;
828 } else {
829 if (unlikely(total_bytes > remain_usable)) {
830 /*
831 * The base request will fit but the reserved space
832 * falls off the end. So only need to to wait for the
833 * reserved size after flushing out the remainder.
834 */
835 wait_bytes = remain_actual + ringbuf->reserved_size;
836 need_wrap = true;
837 } else if (total_bytes > ringbuf->space) {
838 /* No wrapping required, just waiting. */
839 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100840 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000841 }
842
John Harrison79bbcc22015-06-30 12:40:55 +0100843 if (wait_bytes) {
844 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000845 if (unlikely(ret))
846 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100847
848 if (need_wrap)
849 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000850 }
851
852 return 0;
853}
854
855/**
856 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
857 *
Masanari Iida374887b2015-09-13 21:08:31 +0900858 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000859 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
860 *
861 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
862 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
863 * and also preallocates a request (every workload submission is still mediated through
864 * requests, same as it did with legacy ringbuffer submission).
865 *
866 * Return: non-zero if the ringbuffer is not ready to be written to.
867 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300868int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000869{
John Harrison4d616a22015-05-29 17:44:08 +0100870 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000871 int ret;
872
John Harrison4d616a22015-05-29 17:44:08 +0100873 WARN_ON(req == NULL);
874 dev_priv = req->ring->dev->dev_private;
875
John Harrisonbc0dce32015-03-19 12:30:07 +0000876 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
877 dev_priv->mm.interruptible);
878 if (ret)
879 return ret;
880
John Harrisonae707972015-05-29 17:44:14 +0100881 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000882 if (ret)
883 return ret;
884
John Harrison4d616a22015-05-29 17:44:08 +0100885 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000886 return 0;
887}
888
John Harrisonccd98fe2015-05-29 17:44:09 +0100889int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
890{
891 /*
892 * The first call merely notes the reserve request and is common for
893 * all back ends. The subsequent localised _begin() call actually
894 * ensures that the reservation is available. Without the begin, if
895 * the request creator immediately submitted the request without
896 * adding any commands to it then there might not actually be
897 * sufficient room for the submission commands.
898 */
899 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
900
901 return intel_logical_ring_begin(request, 0);
902}
903
Oscar Mateo73e4d072014-07-24 17:04:48 +0100904/**
905 * execlists_submission() - submit a batchbuffer for execution, Execlists style
906 * @dev: DRM device.
907 * @file: DRM file.
908 * @ring: Engine Command Streamer to submit to.
909 * @ctx: Context to employ for this submission.
910 * @args: execbuffer call arguments.
911 * @vmas: list of vmas.
912 * @batch_obj: the batchbuffer to submit.
913 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000914 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100915 *
916 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
917 * away the submission details of the execbuffer ioctl call.
918 *
919 * Return: non-zero if the submission fails.
920 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100921int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100922 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100923 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100924{
John Harrison5f19e2b2015-05-29 17:43:27 +0100925 struct drm_device *dev = params->dev;
926 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100927 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100928 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
929 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100930 int instp_mode;
931 u32 instp_mask;
932 int ret;
933
934 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
935 instp_mask = I915_EXEC_CONSTANTS_MASK;
936 switch (instp_mode) {
937 case I915_EXEC_CONSTANTS_REL_GENERAL:
938 case I915_EXEC_CONSTANTS_ABSOLUTE:
939 case I915_EXEC_CONSTANTS_REL_SURFACE:
940 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
941 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
942 return -EINVAL;
943 }
944
945 if (instp_mode != dev_priv->relative_constants_mode) {
946 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
947 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
948 return -EINVAL;
949 }
950
951 /* The HW changed the meaning on this bit on gen6 */
952 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
953 }
954 break;
955 default:
956 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
957 return -EINVAL;
958 }
959
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100960 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
961 DRM_DEBUG("sol reset is gen7 only\n");
962 return -EINVAL;
963 }
964
John Harrison535fbe82015-05-29 17:43:32 +0100965 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100966 if (ret)
967 return ret;
968
969 if (ring == &dev_priv->ring[RCS] &&
970 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100971 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100972 if (ret)
973 return ret;
974
975 intel_logical_ring_emit(ringbuf, MI_NOOP);
976 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200977 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100978 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
979 intel_logical_ring_advance(ringbuf);
980
981 dev_priv->relative_constants_mode = instp_mode;
982 }
983
John Harrison5f19e2b2015-05-29 17:43:27 +0100984 exec_start = params->batch_obj_vm_offset +
985 args->batch_start_offset;
986
John Harrisonbe795fc2015-05-29 17:44:03 +0100987 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100988 if (ret)
989 return ret;
990
John Harrison95c24162015-05-29 17:43:31 +0100991 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000992
John Harrison8a8edb52015-05-29 17:43:33 +0100993 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100994 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100995
Oscar Mateo454afeb2014-07-24 17:04:22 +0100996 return 0;
997}
998
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000999void intel_execlists_retire_requests(struct intel_engine_cs *ring)
1000{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001001 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001002 struct list_head retired_list;
1003
1004 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1005 if (list_empty(&ring->execlist_retired_req_list))
1006 return;
1007
1008 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001009 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001010 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001011 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001012
1013 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001014 struct intel_context *ctx = req->ctx;
1015 struct drm_i915_gem_object *ctx_obj =
1016 ctx->engine[ring->id].state;
1017
1018 if (ctx_obj && (ctx != ring->default_context))
1019 intel_lr_context_unpin(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001020 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001021 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001022 }
1023}
1024
Oscar Mateo454afeb2014-07-24 17:04:22 +01001025void intel_logical_ring_stop(struct intel_engine_cs *ring)
1026{
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001027 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1028 int ret;
1029
1030 if (!intel_ring_initialized(ring))
1031 return;
1032
1033 ret = intel_ring_idle(ring);
1034 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
1035 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1036 ring->name, ret);
1037
1038 /* TODO: Is this correct with Execlists enabled? */
1039 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1040 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1041 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1042 return;
1043 }
1044 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001045}
1046
John Harrison4866d722015-05-29 17:43:55 +01001047int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001048{
John Harrison4866d722015-05-29 17:43:55 +01001049 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001050 int ret;
1051
1052 if (!ring->gpu_caches_dirty)
1053 return 0;
1054
John Harrison7deb4d32015-05-29 17:43:59 +01001055 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001056 if (ret)
1057 return ret;
1058
1059 ring->gpu_caches_dirty = false;
1060 return 0;
1061}
1062
Nick Hoathe84fe802015-09-11 12:53:46 +01001063static int intel_lr_context_do_pin(struct intel_engine_cs *ring,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001064 struct intel_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001065{
Nick Hoathe84fe802015-09-11 12:53:46 +01001066 struct drm_device *dev = ring->dev;
1067 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001068 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
1069 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
1070 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001071
1072 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001073
Nick Hoathe84fe802015-09-11 12:53:46 +01001074 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1075 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1076 if (ret)
1077 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001078
Nick Hoathe84fe802015-09-11 12:53:46 +01001079 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1080 if (ret)
1081 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001082
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001083 ctx->engine[ring->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1084 intel_lr_context_descriptor_update(ctx, ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001085 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001086
Nick Hoathe84fe802015-09-11 12:53:46 +01001087 /* Invalidate GuC TLB. */
1088 if (i915.enable_guc_submission)
1089 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001090
1091 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001092
1093unpin_ctx_obj:
1094 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001095
1096 return ret;
1097}
1098
1099static int intel_lr_context_pin(struct drm_i915_gem_request *rq)
1100{
1101 int ret = 0;
1102 struct intel_engine_cs *ring = rq->ring;
Nick Hoathe84fe802015-09-11 12:53:46 +01001103
1104 if (rq->ctx->engine[ring->id].pin_count++ == 0) {
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001105 ret = intel_lr_context_do_pin(ring, rq->ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001106 if (ret)
1107 goto reset_pin_count;
1108 }
1109 return ret;
1110
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001111reset_pin_count:
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001112 rq->ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001113 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001114}
1115
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001116void intel_lr_context_unpin(struct drm_i915_gem_request *rq)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001117{
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001118 struct intel_engine_cs *ring = rq->ring;
1119 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1120 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1121
Oscar Mateodcb4c122014-11-13 10:28:10 +00001122 if (ctx_obj) {
1123 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001124 if (--rq->ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001125 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001126 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001127 rq->ctx->engine[ring->id].lrc_vma = NULL;
1128 rq->ctx->engine[ring->id].lrc_desc = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001129 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001130 }
1131}
1132
John Harrisone2be4fa2015-05-29 17:43:54 +01001133static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001134{
1135 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001136 struct intel_engine_cs *ring = req->ring;
1137 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001138 struct drm_device *dev = ring->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct i915_workarounds *w = &dev_priv->workarounds;
1141
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001142 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001143 return 0;
1144
1145 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001146 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001147 if (ret)
1148 return ret;
1149
John Harrison4d616a22015-05-29 17:44:08 +01001150 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001151 if (ret)
1152 return ret;
1153
1154 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1155 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001156 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001157 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1158 }
1159 intel_logical_ring_emit(ringbuf, MI_NOOP);
1160
1161 intel_logical_ring_advance(ringbuf);
1162
1163 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001164 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001165 if (ret)
1166 return ret;
1167
1168 return 0;
1169}
1170
Arun Siluvery83b8a982015-07-08 10:27:05 +01001171#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001172 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001173 int __index = (index)++; \
1174 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001175 return -ENOSPC; \
1176 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001177 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178 } while (0)
1179
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001180#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001181 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001182
1183/*
1184 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1185 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1186 * but there is a slight complication as this is applied in WA batch where the
1187 * values are only initialized once so we cannot take register value at the
1188 * beginning and reuse it further; hence we save its value to memory, upload a
1189 * constant value with bit21 set and then we restore it back with the saved value.
1190 * To simplify the WA, a constant value is formed by using the default value
1191 * of this register. This shouldn't be a problem because we are only modifying
1192 * it for a short period and this batch in non-premptible. We can ofcourse
1193 * use additional instructions that read the actual value of the register
1194 * at that time and set our bit of interest but it makes the WA complicated.
1195 *
1196 * This WA is also required for Gen9 so extracting as a function avoids
1197 * code duplication.
1198 */
1199static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1200 uint32_t *const batch,
1201 uint32_t index)
1202{
1203 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1204
Arun Siluverya4106a72015-07-14 15:01:29 +01001205 /*
1206 * WaDisableLSQCROPERFforOCL:skl
1207 * This WA is implemented in skl_init_clock_gating() but since
1208 * this batch updates GEN8_L3SQCREG4 with default value we need to
1209 * set this bit here to retain the WA during flush.
1210 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001211 if (IS_SKL_REVID(ring->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001212 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1213
Arun Siluveryf1afe242015-08-04 16:22:20 +01001214 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001215 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001216 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001217 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1218 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001219
Arun Siluvery83b8a982015-07-08 10:27:05 +01001220 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001221 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001222 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001223
Arun Siluvery83b8a982015-07-08 10:27:05 +01001224 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1225 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1226 PIPE_CONTROL_DC_FLUSH_ENABLE));
1227 wa_ctx_emit(batch, index, 0);
1228 wa_ctx_emit(batch, index, 0);
1229 wa_ctx_emit(batch, index, 0);
1230 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001231
Arun Siluveryf1afe242015-08-04 16:22:20 +01001232 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001233 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001234 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001235 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1236 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001237
1238 return index;
1239}
1240
Arun Siluvery17ee9502015-06-19 19:07:01 +01001241static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1242 uint32_t offset,
1243 uint32_t start_alignment)
1244{
1245 return wa_ctx->offset = ALIGN(offset, start_alignment);
1246}
1247
1248static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1249 uint32_t offset,
1250 uint32_t size_alignment)
1251{
1252 wa_ctx->size = offset - wa_ctx->offset;
1253
1254 WARN(wa_ctx->size % size_alignment,
1255 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1256 wa_ctx->size, size_alignment);
1257 return 0;
1258}
1259
1260/**
1261 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1262 *
1263 * @ring: only applicable for RCS
1264 * @wa_ctx: structure representing wa_ctx
1265 * offset: specifies start of the batch, should be cache-aligned. This is updated
1266 * with the offset value received as input.
1267 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1268 * @batch: page in which WA are loaded
1269 * @offset: This field specifies the start of the batch, it should be
1270 * cache-aligned otherwise it is adjusted accordingly.
1271 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1272 * initialized at the beginning and shared across all contexts but this field
1273 * helps us to have multiple batches at different offsets and select them based
1274 * on a criteria. At the moment this batch always start at the beginning of the page
1275 * and at this point we don't have multiple wa_ctx batch buffers.
1276 *
1277 * The number of WA applied are not known at the beginning; we use this field
1278 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001279 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001280 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1281 * so it adds NOOPs as padding to make it cacheline aligned.
1282 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1283 * makes a complete batch buffer.
1284 *
1285 * Return: non-zero if we exceed the PAGE_SIZE limit.
1286 */
1287
1288static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1289 struct i915_wa_ctx_bb *wa_ctx,
1290 uint32_t *const batch,
1291 uint32_t *offset)
1292{
Arun Siluvery0160f052015-06-23 15:46:57 +01001293 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001294 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1295
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001296 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001297 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001298
Arun Siluveryc82435b2015-06-19 18:37:13 +01001299 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1300 if (IS_BROADWELL(ring->dev)) {
Andrzej Hajda604ef732015-09-21 15:33:35 +02001301 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1302 if (rc < 0)
1303 return rc;
1304 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001305 }
1306
Arun Siluvery0160f052015-06-23 15:46:57 +01001307 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1308 /* Actual scratch location is at 128 bytes offset */
1309 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1310
Arun Siluvery83b8a982015-07-08 10:27:05 +01001311 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1312 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1313 PIPE_CONTROL_GLOBAL_GTT_IVB |
1314 PIPE_CONTROL_CS_STALL |
1315 PIPE_CONTROL_QW_WRITE));
1316 wa_ctx_emit(batch, index, scratch_addr);
1317 wa_ctx_emit(batch, index, 0);
1318 wa_ctx_emit(batch, index, 0);
1319 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001320
Arun Siluvery17ee9502015-06-19 19:07:01 +01001321 /* Pad to end of cacheline */
1322 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001323 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001324
1325 /*
1326 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1327 * execution depends on the length specified in terms of cache lines
1328 * in the register CTX_RCS_INDIRECT_CTX
1329 */
1330
1331 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1332}
1333
1334/**
1335 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1336 *
1337 * @ring: only applicable for RCS
1338 * @wa_ctx: structure representing wa_ctx
1339 * offset: specifies start of the batch, should be cache-aligned.
1340 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001341 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001342 * @offset: This field specifies the start of this batch.
1343 * This batch is started immediately after indirect_ctx batch. Since we ensure
1344 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1345 *
1346 * The number of DWORDS written are returned using this field.
1347 *
1348 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1349 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1350 */
1351static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1352 struct i915_wa_ctx_bb *wa_ctx,
1353 uint32_t *const batch,
1354 uint32_t *offset)
1355{
1356 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1357
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001358 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001359 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001360
Arun Siluvery83b8a982015-07-08 10:27:05 +01001361 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001362
1363 return wa_ctx_end(wa_ctx, *offset = index, 1);
1364}
1365
Arun Siluvery0504cff2015-07-14 15:01:27 +01001366static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1367 struct i915_wa_ctx_bb *wa_ctx,
1368 uint32_t *const batch,
1369 uint32_t *offset)
1370{
Arun Siluverya4106a72015-07-14 15:01:29 +01001371 int ret;
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001372 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001373 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1374
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001375 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001376 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001377 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001378 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001379
Arun Siluverya4106a72015-07-14 15:01:29 +01001380 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1381 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1382 if (ret < 0)
1383 return ret;
1384 index = ret;
1385
Arun Siluvery0504cff2015-07-14 15:01:27 +01001386 /* Pad to end of cacheline */
1387 while (index % CACHELINE_DWORDS)
1388 wa_ctx_emit(batch, index, MI_NOOP);
1389
1390 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1391}
1392
1393static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1394 struct i915_wa_ctx_bb *wa_ctx,
1395 uint32_t *const batch,
1396 uint32_t *offset)
1397{
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001398 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001399 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1400
Arun Siluvery9b014352015-07-14 15:01:30 +01001401 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001402 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001403 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001404 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001405 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001406 wa_ctx_emit(batch, index,
1407 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1408 wa_ctx_emit(batch, index, MI_NOOP);
1409 }
1410
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001411 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001412 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001413 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001414 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1415
Arun Siluvery0504cff2015-07-14 15:01:27 +01001416 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1417
1418 return wa_ctx_end(wa_ctx, *offset = index, 1);
1419}
1420
Arun Siluvery17ee9502015-06-19 19:07:01 +01001421static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1422{
1423 int ret;
1424
1425 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1426 if (!ring->wa_ctx.obj) {
1427 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1428 return -ENOMEM;
1429 }
1430
1431 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1432 if (ret) {
1433 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1434 ret);
1435 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1436 return ret;
1437 }
1438
1439 return 0;
1440}
1441
1442static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1443{
1444 if (ring->wa_ctx.obj) {
1445 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1446 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1447 ring->wa_ctx.obj = NULL;
1448 }
1449}
1450
1451static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1452{
1453 int ret;
1454 uint32_t *batch;
1455 uint32_t offset;
1456 struct page *page;
1457 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1458
1459 WARN_ON(ring->id != RCS);
1460
Arun Siluvery5e60d792015-06-23 15:50:44 +01001461 /* update this when WA for higher Gen are added */
Arun Siluvery0504cff2015-07-14 15:01:27 +01001462 if (INTEL_INFO(ring->dev)->gen > 9) {
1463 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1464 INTEL_INFO(ring->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001465 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001466 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001467
Arun Siluveryc4db7592015-06-19 18:37:11 +01001468 /* some WA perform writes to scratch page, ensure it is valid */
1469 if (ring->scratch.obj == NULL) {
1470 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1471 return -EINVAL;
1472 }
1473
Arun Siluvery17ee9502015-06-19 19:07:01 +01001474 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1475 if (ret) {
1476 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1477 return ret;
1478 }
1479
Dave Gordon033908a2015-12-10 18:51:23 +00001480 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001481 batch = kmap_atomic(page);
1482 offset = 0;
1483
1484 if (INTEL_INFO(ring->dev)->gen == 8) {
1485 ret = gen8_init_indirectctx_bb(ring,
1486 &wa_ctx->indirect_ctx,
1487 batch,
1488 &offset);
1489 if (ret)
1490 goto out;
1491
1492 ret = gen8_init_perctx_bb(ring,
1493 &wa_ctx->per_ctx,
1494 batch,
1495 &offset);
1496 if (ret)
1497 goto out;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001498 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1499 ret = gen9_init_indirectctx_bb(ring,
1500 &wa_ctx->indirect_ctx,
1501 batch,
1502 &offset);
1503 if (ret)
1504 goto out;
1505
1506 ret = gen9_init_perctx_bb(ring,
1507 &wa_ctx->per_ctx,
1508 batch,
1509 &offset);
1510 if (ret)
1511 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512 }
1513
1514out:
1515 kunmap_atomic(batch);
1516 if (ret)
1517 lrc_destroy_wa_ctx_obj(ring);
1518
1519 return ret;
1520}
1521
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001522static int gen8_init_common_ring(struct intel_engine_cs *ring)
1523{
1524 struct drm_device *dev = ring->dev;
1525 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierrydfc53c52015-09-28 13:25:12 +01001526 u8 next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001527
Nick Hoathe84fe802015-09-11 12:53:46 +01001528 lrc_setup_hardware_status_page(ring,
1529 ring->default_context->engine[ring->id].state);
1530
Oscar Mateo73d477f2014-07-24 17:04:31 +01001531 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1532 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1533
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001534 I915_WRITE(RING_MODE_GEN7(ring),
1535 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1536 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1537 POSTING_READ(RING_MODE_GEN7(ring));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001538
1539 /*
1540 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1541 * zero, we need to read the write pointer from hardware and use its
1542 * value because "this register is power context save restored".
1543 * Effectively, these states have been observed:
1544 *
1545 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1546 * BDW | CSB regs not reset | CSB regs reset |
1547 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001548 * SKL | ? | ? |
1549 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001550 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001551 next_context_status_buffer_hw =
1552 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(ring)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001553
1554 /*
1555 * When the CSB registers are reset (also after power-up / gpu reset),
1556 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1557 * this special case, so the first element read is CSB[0].
1558 */
1559 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1560 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1561
1562 ring->next_context_status_buffer = next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001563 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1564
1565 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1566
1567 return 0;
1568}
1569
1570static int gen8_init_render_ring(struct intel_engine_cs *ring)
1571{
1572 struct drm_device *dev = ring->dev;
1573 struct drm_i915_private *dev_priv = dev->dev_private;
1574 int ret;
1575
1576 ret = gen8_init_common_ring(ring);
1577 if (ret)
1578 return ret;
1579
1580 /* We need to disable the AsyncFlip performance optimisations in order
1581 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1582 * programmed to '1' on all products.
1583 *
1584 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1585 */
1586 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1587
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001588 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1589
Michel Thierry771b9a52014-11-11 16:47:33 +00001590 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001591}
1592
Damien Lespiau82ef8222015-02-09 19:33:08 +00001593static int gen9_init_render_ring(struct intel_engine_cs *ring)
1594{
1595 int ret;
1596
1597 ret = gen8_init_common_ring(ring);
1598 if (ret)
1599 return ret;
1600
1601 return init_workarounds_ring(ring);
1602}
1603
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001604static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1605{
1606 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1607 struct intel_engine_cs *ring = req->ring;
1608 struct intel_ringbuffer *ringbuf = req->ringbuf;
1609 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1610 int i, ret;
1611
1612 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1613 if (ret)
1614 return ret;
1615
1616 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1617 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1618 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1619
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001620 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_UDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001621 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001622 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_LDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001623 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1624 }
1625
1626 intel_logical_ring_emit(ringbuf, MI_NOOP);
1627 intel_logical_ring_advance(ringbuf);
1628
1629 return 0;
1630}
1631
John Harrisonbe795fc2015-05-29 17:44:03 +01001632static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001633 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001634{
John Harrisonbe795fc2015-05-29 17:44:03 +01001635 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001636 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001637 int ret;
1638
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001639 /* Don't rely in hw updating PDPs, specially in lite-restore.
1640 * Ideally, we should set Force PD Restore in ctx descriptor,
1641 * but we can't. Force Restore would be a second option, but
1642 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001643 * not idle). PML4 is allocated during ppgtt init so this is
1644 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001645 if (req->ctx->ppgtt &&
1646 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001647 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1648 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001649 ret = intel_logical_ring_emit_pdps(req);
1650 if (ret)
1651 return ret;
1652 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001653
1654 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1655 }
1656
John Harrison4d616a22015-05-29 17:44:08 +01001657 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001658 if (ret)
1659 return ret;
1660
1661 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001662 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1663 (ppgtt<<8) |
1664 (dispatch_flags & I915_DISPATCH_RS ?
1665 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001666 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1667 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1668 intel_logical_ring_emit(ringbuf, MI_NOOP);
1669 intel_logical_ring_advance(ringbuf);
1670
1671 return 0;
1672}
1673
Oscar Mateo73d477f2014-07-24 17:04:31 +01001674static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1675{
1676 struct drm_device *dev = ring->dev;
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 unsigned long flags;
1679
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001680 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001681 return false;
1682
1683 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1684 if (ring->irq_refcount++ == 0) {
1685 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1686 POSTING_READ(RING_IMR(ring->mmio_base));
1687 }
1688 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1689
1690 return true;
1691}
1692
1693static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1694{
1695 struct drm_device *dev = ring->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 unsigned long flags;
1698
1699 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1700 if (--ring->irq_refcount == 0) {
1701 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1702 POSTING_READ(RING_IMR(ring->mmio_base));
1703 }
1704 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1705}
1706
John Harrison7deb4d32015-05-29 17:43:59 +01001707static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001708 u32 invalidate_domains,
1709 u32 unused)
1710{
John Harrison7deb4d32015-05-29 17:43:59 +01001711 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001712 struct intel_engine_cs *ring = ringbuf->ring;
1713 struct drm_device *dev = ring->dev;
1714 struct drm_i915_private *dev_priv = dev->dev_private;
1715 uint32_t cmd;
1716 int ret;
1717
John Harrison4d616a22015-05-29 17:44:08 +01001718 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001719 if (ret)
1720 return ret;
1721
1722 cmd = MI_FLUSH_DW + 1;
1723
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001724 /* We always require a command barrier so that subsequent
1725 * commands, such as breadcrumb interrupts, are strictly ordered
1726 * wrt the contents of the write cache being flushed to memory
1727 * (and thus being coherent from the CPU).
1728 */
1729 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1730
1731 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1732 cmd |= MI_INVALIDATE_TLB;
1733 if (ring == &dev_priv->ring[VCS])
1734 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001735 }
1736
1737 intel_logical_ring_emit(ringbuf, cmd);
1738 intel_logical_ring_emit(ringbuf,
1739 I915_GEM_HWS_SCRATCH_ADDR |
1740 MI_FLUSH_DW_USE_GTT);
1741 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1742 intel_logical_ring_emit(ringbuf, 0); /* value */
1743 intel_logical_ring_advance(ringbuf);
1744
1745 return 0;
1746}
1747
John Harrison7deb4d32015-05-29 17:43:59 +01001748static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001749 u32 invalidate_domains,
1750 u32 flush_domains)
1751{
John Harrison7deb4d32015-05-29 17:43:59 +01001752 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001753 struct intel_engine_cs *ring = ringbuf->ring;
1754 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001755 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001756 u32 flags = 0;
1757 int ret;
1758
1759 flags |= PIPE_CONTROL_CS_STALL;
1760
1761 if (flush_domains) {
1762 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1763 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001764 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001765 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001766 }
1767
1768 if (invalidate_domains) {
1769 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1770 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1771 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1772 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1773 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1774 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1775 flags |= PIPE_CONTROL_QW_WRITE;
1776 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001777
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001778 /*
1779 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1780 * pipe control.
1781 */
1782 if (IS_GEN9(ring->dev))
1783 vf_flush_wa = true;
1784 }
Imre Deak9647ff32015-01-25 13:27:11 -08001785
John Harrison4d616a22015-05-29 17:44:08 +01001786 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001787 if (ret)
1788 return ret;
1789
Imre Deak9647ff32015-01-25 13:27:11 -08001790 if (vf_flush_wa) {
1791 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1792 intel_logical_ring_emit(ringbuf, 0);
1793 intel_logical_ring_emit(ringbuf, 0);
1794 intel_logical_ring_emit(ringbuf, 0);
1795 intel_logical_ring_emit(ringbuf, 0);
1796 intel_logical_ring_emit(ringbuf, 0);
1797 }
1798
Oscar Mateo47122742014-07-24 17:04:28 +01001799 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1800 intel_logical_ring_emit(ringbuf, flags);
1801 intel_logical_ring_emit(ringbuf, scratch_addr);
1802 intel_logical_ring_emit(ringbuf, 0);
1803 intel_logical_ring_emit(ringbuf, 0);
1804 intel_logical_ring_emit(ringbuf, 0);
1805 intel_logical_ring_advance(ringbuf);
1806
1807 return 0;
1808}
1809
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001810static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1811{
1812 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1813}
1814
1815static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1816{
1817 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1818}
1819
Imre Deak319404d2015-08-14 18:35:27 +03001820static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1821{
1822
1823 /*
1824 * On BXT A steppings there is a HW coherency issue whereby the
1825 * MI_STORE_DATA_IMM storing the completed request's seqno
1826 * occasionally doesn't invalidate the CPU cache. Work around this by
1827 * clflushing the corresponding cacheline whenever the caller wants
1828 * the coherency to be guaranteed. Note that this cacheline is known
1829 * to be clean at this point, since we only write it in
1830 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1831 * this clflush in practice becomes an invalidate operation.
1832 */
1833
1834 if (!lazy_coherency)
1835 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1836
1837 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1838}
1839
1840static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1841{
1842 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1843
1844 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1845 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1846}
1847
John Harrisonc4e76632015-05-29 17:44:01 +01001848static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001849{
John Harrisonc4e76632015-05-29 17:44:01 +01001850 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001851 struct intel_engine_cs *ring = ringbuf->ring;
1852 u32 cmd;
1853 int ret;
1854
Michel Thierry53292cd2015-04-15 18:11:33 +01001855 /*
1856 * Reserve space for 2 NOOPs at the end of each request to be
1857 * used as a workaround for not being allowed to do lite
1858 * restore with HEAD==TAIL (WaIdleLiteRestore).
1859 */
John Harrison4d616a22015-05-29 17:44:08 +01001860 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001861 if (ret)
1862 return ret;
1863
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001864 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001865 cmd |= MI_GLOBAL_GTT;
1866
1867 intel_logical_ring_emit(ringbuf, cmd);
1868 intel_logical_ring_emit(ringbuf,
1869 (ring->status_page.gfx_addr +
1870 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1871 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001872 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001873 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1874 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001875 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001876
Michel Thierry53292cd2015-04-15 18:11:33 +01001877 /*
1878 * Here we add two extra NOOPs as padding to avoid
1879 * lite restore of a context with HEAD==TAIL.
1880 */
1881 intel_logical_ring_emit(ringbuf, MI_NOOP);
1882 intel_logical_ring_emit(ringbuf, MI_NOOP);
1883 intel_logical_ring_advance(ringbuf);
1884
Oscar Mateo4da46e12014-07-24 17:04:27 +01001885 return 0;
1886}
1887
John Harrisonbe013632015-05-29 17:43:45 +01001888static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001889{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001890 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001891 int ret;
1892
John Harrisonbe013632015-05-29 17:43:45 +01001893 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001894 if (ret)
1895 return ret;
1896
1897 if (so.rodata == NULL)
1898 return 0;
1899
John Harrisonbe795fc2015-05-29 17:44:03 +01001900 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001901 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001902 if (ret)
1903 goto out;
1904
Arun Siluvery84e81022015-07-20 10:46:10 +01001905 ret = req->ring->emit_bb_start(req,
1906 (so.ggtt_offset + so.aux_batch_offset),
1907 I915_DISPATCH_SECURE);
1908 if (ret)
1909 goto out;
1910
John Harrisonb2af0372015-05-29 17:43:50 +01001911 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001912
Damien Lespiaucef437a2015-02-10 19:32:19 +00001913out:
1914 i915_gem_render_state_fini(&so);
1915 return ret;
1916}
1917
John Harrison87531812015-05-29 17:43:44 +01001918static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001919{
1920 int ret;
1921
John Harrisone2be4fa2015-05-29 17:43:54 +01001922 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001923 if (ret)
1924 return ret;
1925
Peter Antoine3bbaba02015-07-10 20:13:11 +03001926 ret = intel_rcs_context_init_mocs(req);
1927 /*
1928 * Failing to program the MOCS is non-fatal.The system will not
1929 * run at peak performance. So generate an error and carry on.
1930 */
1931 if (ret)
1932 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1933
John Harrisonbe013632015-05-29 17:43:45 +01001934 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001935}
1936
Oscar Mateo73e4d072014-07-24 17:04:48 +01001937/**
1938 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1939 *
1940 * @ring: Engine Command Streamer.
1941 *
1942 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001943void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1944{
John Harrison6402c332014-10-31 12:00:26 +00001945 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001946
Oscar Mateo48d82382014-07-24 17:04:23 +01001947 if (!intel_ring_initialized(ring))
1948 return;
1949
John Harrison6402c332014-10-31 12:00:26 +00001950 dev_priv = ring->dev->dev_private;
1951
Dave Gordonb0366a52015-12-08 15:02:36 +00001952 if (ring->buffer) {
1953 intel_logical_ring_stop(ring);
1954 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1955 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001956
1957 if (ring->cleanup)
1958 ring->cleanup(ring);
1959
1960 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001961 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001962
1963 if (ring->status_page.obj) {
1964 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1965 ring->status_page.obj = NULL;
1966 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001967
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001968 ring->disable_lite_restore_wa = false;
1969 ring->ctx_desc_template = 0;
1970
Arun Siluvery17ee9502015-06-19 19:07:01 +01001971 lrc_destroy_wa_ctx_obj(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00001972 ring->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001973}
1974
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001975static void
1976logical_ring_default_vfuncs(struct drm_device *dev,
1977 struct intel_engine_cs *ring)
1978{
1979 /* Default vfuncs which can be overriden by each engine. */
1980 ring->init_hw = gen8_init_common_ring;
1981 ring->emit_request = gen8_emit_request;
1982 ring->emit_flush = gen8_emit_flush;
1983 ring->irq_get = gen8_logical_ring_get_irq;
1984 ring->irq_put = gen8_logical_ring_put_irq;
1985 ring->emit_bb_start = gen8_emit_bb_start;
1986 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1987 ring->get_seqno = bxt_a_get_seqno;
1988 ring->set_seqno = bxt_a_set_seqno;
1989 } else {
1990 ring->get_seqno = gen8_get_seqno;
1991 ring->set_seqno = gen8_set_seqno;
1992 }
1993}
1994
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001995static inline void
1996logical_ring_default_irqs(struct intel_engine_cs *ring, unsigned shift)
1997{
1998 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1999 ring->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
2000}
2001
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002002static int
2003logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002004{
Oscar Mateo48d82382014-07-24 17:04:23 +01002005 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002006
2007 /* Intentionally left blank. */
2008 ring->buffer = NULL;
2009
2010 ring->dev = dev;
2011 INIT_LIST_HEAD(&ring->active_list);
2012 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01002013 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002014 init_waitqueue_head(&ring->irq_queue);
2015
Chris Wilson608c1a52015-09-03 13:01:40 +01002016 INIT_LIST_HEAD(&ring->buffers);
Michel Thierryacdd8842014-07-24 17:04:38 +01002017 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002018 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01002019 spin_lock_init(&ring->execlist_lock);
2020
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002021 logical_ring_init_platform_invariants(ring);
2022
Oscar Mateo48d82382014-07-24 17:04:23 +01002023 ret = i915_cmd_parser_init_ring(ring);
2024 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002025 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002026
Nick Hoathe84fe802015-09-11 12:53:46 +01002027 ret = intel_lr_context_deferred_alloc(ring->default_context, ring);
2028 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002029 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002030
2031 /* As this is the default context, always pin it */
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002032 ret = intel_lr_context_do_pin(ring, ring->default_context);
Nick Hoathe84fe802015-09-11 12:53:46 +01002033 if (ret) {
2034 DRM_ERROR(
2035 "Failed to pin and map ringbuffer %s: %d\n",
2036 ring->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002037 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002038 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002039
Dave Gordonb0366a52015-12-08 15:02:36 +00002040 return 0;
2041
2042error:
2043 intel_logical_ring_cleanup(ring);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002044 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002045}
2046
2047static int logical_render_ring_init(struct drm_device *dev)
2048{
2049 struct drm_i915_private *dev_priv = dev->dev_private;
2050 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002051 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002052
2053 ring->name = "render ring";
2054 ring->id = RCS;
2055 ring->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002056
2057 logical_ring_default_irqs(ring, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002058 if (HAS_L3_DPF(dev))
2059 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002060
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002061 logical_ring_default_vfuncs(dev, ring);
2062
2063 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002064 if (INTEL_INFO(dev)->gen >= 9)
2065 ring->init_hw = gen9_init_render_ring;
2066 else
2067 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00002068 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002069 ring->cleanup = intel_fini_pipe_control;
Oscar Mateo47122742014-07-24 17:04:28 +01002070 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002071
Daniel Vetter99be1df2014-11-20 00:33:06 +01002072 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002073
2074 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002075 if (ret)
2076 return ret;
2077
Arun Siluvery17ee9502015-06-19 19:07:01 +01002078 ret = intel_init_workaround_bb(ring);
2079 if (ret) {
2080 /*
2081 * We continue even if we fail to initialize WA batch
2082 * because we only expect rare glitches but nothing
2083 * critical to prevent us from using GPU
2084 */
2085 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2086 ret);
2087 }
2088
Arun Siluveryc4db7592015-06-19 18:37:11 +01002089 ret = logical_ring_init(dev, ring);
2090 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01002091 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002092 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002093
2094 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002095}
2096
2097static int logical_bsd_ring_init(struct drm_device *dev)
2098{
2099 struct drm_i915_private *dev_priv = dev->dev_private;
2100 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2101
2102 ring->name = "bsd ring";
2103 ring->id = VCS;
2104 ring->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002105
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002106 logical_ring_default_irqs(ring, GEN8_VCS1_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002107 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002108
Oscar Mateo454afeb2014-07-24 17:04:22 +01002109 return logical_ring_init(dev, ring);
2110}
2111
2112static int logical_bsd2_ring_init(struct drm_device *dev)
2113{
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2116
Tvrtko Ursulinec8a9772016-01-12 17:32:36 +00002117 ring->name = "bsd2 ring";
Oscar Mateo454afeb2014-07-24 17:04:22 +01002118 ring->id = VCS2;
2119 ring->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002120
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002121 logical_ring_default_irqs(ring, GEN8_VCS2_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002122 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002123
Oscar Mateo454afeb2014-07-24 17:04:22 +01002124 return logical_ring_init(dev, ring);
2125}
2126
2127static int logical_blt_ring_init(struct drm_device *dev)
2128{
2129 struct drm_i915_private *dev_priv = dev->dev_private;
2130 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2131
2132 ring->name = "blitter ring";
2133 ring->id = BCS;
2134 ring->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002135
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002136 logical_ring_default_irqs(ring, GEN8_BCS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002137 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002138
Oscar Mateo454afeb2014-07-24 17:04:22 +01002139 return logical_ring_init(dev, ring);
2140}
2141
2142static int logical_vebox_ring_init(struct drm_device *dev)
2143{
2144 struct drm_i915_private *dev_priv = dev->dev_private;
2145 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2146
2147 ring->name = "video enhancement ring";
2148 ring->id = VECS;
2149 ring->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002150
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002151 logical_ring_default_irqs(ring, GEN8_VECS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002152 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002153
Oscar Mateo454afeb2014-07-24 17:04:22 +01002154 return logical_ring_init(dev, ring);
2155}
2156
Oscar Mateo73e4d072014-07-24 17:04:48 +01002157/**
2158 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2159 * @dev: DRM device.
2160 *
2161 * This function inits the engines for an Execlists submission style (the equivalent in the
2162 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2163 * those engines that are present in the hardware.
2164 *
2165 * Return: non-zero if the initialization failed.
2166 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002167int intel_logical_rings_init(struct drm_device *dev)
2168{
2169 struct drm_i915_private *dev_priv = dev->dev_private;
2170 int ret;
2171
2172 ret = logical_render_ring_init(dev);
2173 if (ret)
2174 return ret;
2175
2176 if (HAS_BSD(dev)) {
2177 ret = logical_bsd_ring_init(dev);
2178 if (ret)
2179 goto cleanup_render_ring;
2180 }
2181
2182 if (HAS_BLT(dev)) {
2183 ret = logical_blt_ring_init(dev);
2184 if (ret)
2185 goto cleanup_bsd_ring;
2186 }
2187
2188 if (HAS_VEBOX(dev)) {
2189 ret = logical_vebox_ring_init(dev);
2190 if (ret)
2191 goto cleanup_blt_ring;
2192 }
2193
2194 if (HAS_BSD2(dev)) {
2195 ret = logical_bsd2_ring_init(dev);
2196 if (ret)
2197 goto cleanup_vebox_ring;
2198 }
2199
Oscar Mateo454afeb2014-07-24 17:04:22 +01002200 return 0;
2201
Oscar Mateo454afeb2014-07-24 17:04:22 +01002202cleanup_vebox_ring:
2203 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2204cleanup_blt_ring:
2205 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2206cleanup_bsd_ring:
2207 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2208cleanup_render_ring:
2209 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2210
2211 return ret;
2212}
2213
Jeff McGee0cea6502015-02-13 10:27:56 -06002214static u32
2215make_rpcs(struct drm_device *dev)
2216{
2217 u32 rpcs = 0;
2218
2219 /*
2220 * No explicit RPCS request is needed to ensure full
2221 * slice/subslice/EU enablement prior to Gen9.
2222 */
2223 if (INTEL_INFO(dev)->gen < 9)
2224 return 0;
2225
2226 /*
2227 * Starting in Gen9, render power gating can leave
2228 * slice/subslice/EU in a partially enabled state. We
2229 * must make an explicit request through RPCS for full
2230 * enablement.
2231 */
2232 if (INTEL_INFO(dev)->has_slice_pg) {
2233 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2234 rpcs |= INTEL_INFO(dev)->slice_total <<
2235 GEN8_RPCS_S_CNT_SHIFT;
2236 rpcs |= GEN8_RPCS_ENABLE;
2237 }
2238
2239 if (INTEL_INFO(dev)->has_subslice_pg) {
2240 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2241 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2242 GEN8_RPCS_SS_CNT_SHIFT;
2243 rpcs |= GEN8_RPCS_ENABLE;
2244 }
2245
2246 if (INTEL_INFO(dev)->has_eu_pg) {
2247 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2248 GEN8_RPCS_EU_MIN_SHIFT;
2249 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2250 GEN8_RPCS_EU_MAX_SHIFT;
2251 rpcs |= GEN8_RPCS_ENABLE;
2252 }
2253
2254 return rpcs;
2255}
2256
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002257static int
2258populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2259 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2260{
Thomas Daniel2d965532014-08-19 10:13:36 +01002261 struct drm_device *dev = ring->dev;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002263 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002264 struct page *page;
2265 uint32_t *reg_state;
2266 int ret;
2267
Thomas Daniel2d965532014-08-19 10:13:36 +01002268 if (!ppgtt)
2269 ppgtt = dev_priv->mm.aliasing_ppgtt;
2270
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002271 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2272 if (ret) {
2273 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2274 return ret;
2275 }
2276
2277 ret = i915_gem_object_get_pages(ctx_obj);
2278 if (ret) {
2279 DRM_DEBUG_DRIVER("Could not get object pages\n");
2280 return ret;
2281 }
2282
2283 i915_gem_object_pin_pages(ctx_obj);
2284
2285 /* The second page of the context object contains some fields which must
2286 * be set up prior to the first execution. */
Dave Gordon033908a2015-12-10 18:51:23 +00002287 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002288 reg_state = kmap_atomic(page);
2289
2290 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2291 * commands followed by (reg, value) pairs. The values we are setting here are
2292 * only for the first context restore: on a subsequent save, the GPU will
2293 * recreate this batchbuffer with new values (including all the missing
2294 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002295 reg_state[CTX_LRI_HEADER_0] =
2296 MI_LOAD_REGISTER_IMM(ring->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2297 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(ring),
2298 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2299 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2300 CTX_CTRL_RS_CTX_ENABLE));
2301 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(ring->mmio_base), 0);
2302 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(ring->mmio_base), 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002303 /* Ring buffer start address is not known until the buffer is pinned.
2304 * It is written to the context image in execlists_update_context()
2305 */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002306 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START, RING_START(ring->mmio_base), 0);
2307 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL, RING_CTL(ring->mmio_base),
2308 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
2309 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U, RING_BBADDR_UDW(ring->mmio_base), 0);
2310 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L, RING_BBADDR(ring->mmio_base), 0);
2311 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE, RING_BBSTATE(ring->mmio_base),
2312 RING_BB_PPGTT);
2313 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(ring->mmio_base), 0);
2314 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(ring->mmio_base), 0);
2315 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE, RING_SBBSTATE(ring->mmio_base), 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002316 if (ring->id == RCS) {
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002317 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(ring->mmio_base), 0);
2318 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(ring->mmio_base), 0);
2319 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET, RING_INDIRECT_CTX_OFFSET(ring->mmio_base), 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002320 if (ring->wa_ctx.obj) {
2321 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2322 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2323
2324 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2325 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2326 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2327
2328 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2329 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2330
2331 reg_state[CTX_BB_PER_CTX_PTR+1] =
2332 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2333 0x01;
2334 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002335 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002336 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2337 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(ring->mmio_base), 0);
2338 /* PDP values well be assigned later if needed */
2339 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(ring, 3), 0);
2340 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(ring, 3), 0);
2341 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(ring, 2), 0);
2342 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(ring, 2), 0);
2343 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(ring, 1), 0);
2344 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(ring, 1), 0);
2345 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(ring, 0), 0);
2346 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(ring, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002347
Michel Thierry2dba3232015-07-30 11:06:23 +01002348 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2349 /* 64b PPGTT (48bit canonical)
2350 * PDP0_DESCRIPTOR contains the base address to PML4 and
2351 * other PDP Descriptors are ignored.
2352 */
2353 ASSIGN_CTX_PML4(ppgtt, reg_state);
2354 } else {
2355 /* 32b PPGTT
2356 * PDP*_DESCRIPTOR contains the base address of space supported.
2357 * With dynamic page allocation, PDPs may not be allocated at
2358 * this point. Point the unallocated PDPs to the scratch page
2359 */
2360 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2361 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2362 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2363 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2364 }
2365
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002366 if (ring->id == RCS) {
2367 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002368 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2369 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002370 }
2371
2372 kunmap_atomic(reg_state);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002373 i915_gem_object_unpin_pages(ctx_obj);
2374
2375 return 0;
2376}
2377
Oscar Mateo73e4d072014-07-24 17:04:48 +01002378/**
2379 * intel_lr_context_free() - free the LRC specific bits of a context
2380 * @ctx: the LR context to free.
2381 *
2382 * The real context freeing is done in i915_gem_context_free: this only
2383 * takes care of the bits that are LRC related: the per-engine backing
2384 * objects and the logical ringbuffer.
2385 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002386void intel_lr_context_free(struct intel_context *ctx)
2387{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002388 int i;
2389
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002390 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002391 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002392
Oscar Mateo8c8579172014-07-24 17:04:14 +01002393 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002394 struct intel_ringbuffer *ringbuf =
2395 ctx->engine[i].ringbuf;
2396 struct intel_engine_cs *ring = ringbuf->ring;
2397
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002398 if (ctx == ring->default_context) {
2399 intel_unpin_ringbuffer_obj(ringbuf);
2400 i915_gem_object_ggtt_unpin(ctx_obj);
2401 }
2402 WARN_ON(ctx->engine[ring->id].pin_count);
2403 intel_ringbuffer_free(ringbuf);
2404 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002405 }
2406 }
2407}
2408
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002409/**
2410 * intel_lr_context_size() - return the size of the context for an engine
2411 * @ring: which engine to find the context size for
2412 *
2413 * Each engine may require a different amount of space for a context image,
2414 * so when allocating (or copying) an image, this function can be used to
2415 * find the right size for the specific engine.
2416 *
2417 * Return: size (in bytes) of an engine-specific context image
2418 *
2419 * Note: this size includes the HWSP, which is part of the context image
2420 * in LRC mode, but does not include the "shared data page" used with
2421 * GuC submission. The caller should account for this if using the GuC.
2422 */
Dave Gordon95a66f72015-12-18 12:00:08 -08002423uint32_t intel_lr_context_size(struct intel_engine_cs *ring)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002424{
2425 int ret = 0;
2426
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002427 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002428
2429 switch (ring->id) {
2430 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002431 if (INTEL_INFO(ring->dev)->gen >= 9)
2432 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2433 else
2434 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002435 break;
2436 case VCS:
2437 case BCS:
2438 case VECS:
2439 case VCS2:
2440 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2441 break;
2442 }
2443
2444 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002445}
2446
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002447static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002448 struct drm_i915_gem_object *default_ctx_obj)
2449{
2450 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002451 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002452
Alex Daid1675192015-08-12 15:43:43 +01002453 /* The HWSP is part of the default context object in LRC mode. */
2454 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2455 + LRC_PPHWSP_PN * PAGE_SIZE;
2456 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2457 ring->status_page.page_addr = kmap(page);
Thomas Daniel1df06b72014-10-29 09:52:51 +00002458 ring->status_page.obj = default_ctx_obj;
2459
2460 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2461 (u32)ring->status_page.gfx_addr);
2462 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002463}
2464
Oscar Mateo73e4d072014-07-24 17:04:48 +01002465/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002466 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002467 * @ctx: LR context to create.
2468 * @ring: engine to be used with the context.
2469 *
2470 * This function can be called more than once, with different engines, if we plan
2471 * to use the context with them. The context backing objects and the ringbuffers
2472 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2473 * the creation is a deferred call: it's better to make sure first that we need to use
2474 * a given ring with the context.
2475 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002476 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002477 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002478
2479int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Oscar Mateoede7d422014-07-24 17:04:12 +01002480 struct intel_engine_cs *ring)
2481{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002482 struct drm_device *dev = ring->dev;
2483 struct drm_i915_gem_object *ctx_obj;
2484 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002485 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002486 int ret;
2487
Oscar Mateoede7d422014-07-24 17:04:12 +01002488 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002489 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002490
Dave Gordon95a66f72015-12-18 12:00:08 -08002491 context_size = round_up(intel_lr_context_size(ring), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002492
Alex Daid1675192015-08-12 15:43:43 +01002493 /* One extra page as the sharing data between driver and GuC */
2494 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2495
Chris Wilson149c86e2015-04-07 16:21:11 +01002496 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002497 if (!ctx_obj) {
2498 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2499 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002500 }
2501
Chris Wilson01101fa2015-09-03 13:01:39 +01002502 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2503 if (IS_ERR(ringbuf)) {
2504 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002505 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002506 }
2507
2508 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2509 if (ret) {
2510 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002511 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002512 }
2513
2514 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002515 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002516
Nick Hoathe84fe802015-09-11 12:53:46 +01002517 if (ctx != ring->default_context && ring->init_context) {
2518 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002519
Nick Hoathe84fe802015-09-11 12:53:46 +01002520 ret = i915_gem_request_alloc(ring,
2521 ctx, &req);
2522 if (ret) {
2523 DRM_ERROR("ring create req: %d\n",
2524 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002525 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002526 }
2527
Nick Hoathe84fe802015-09-11 12:53:46 +01002528 ret = ring->init_context(req);
2529 if (ret) {
2530 DRM_ERROR("ring init context: %d\n",
2531 ret);
2532 i915_gem_request_cancel(req);
2533 goto error_ringbuf;
2534 }
2535 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002536 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002537 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002538
Chris Wilson01101fa2015-09-03 13:01:39 +01002539error_ringbuf:
2540 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002541error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002542 drm_gem_object_unreference(&ctx_obj->base);
Nick Hoathe84fe802015-09-11 12:53:46 +01002543 ctx->engine[ring->id].ringbuf = NULL;
2544 ctx->engine[ring->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002545 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002546}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002547
2548void intel_lr_context_reset(struct drm_device *dev,
2549 struct intel_context *ctx)
2550{
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct intel_engine_cs *ring;
2553 int i;
2554
2555 for_each_ring(ring, dev_priv, i) {
2556 struct drm_i915_gem_object *ctx_obj =
2557 ctx->engine[ring->id].state;
2558 struct intel_ringbuffer *ringbuf =
2559 ctx->engine[ring->id].ringbuf;
2560 uint32_t *reg_state;
2561 struct page *page;
2562
2563 if (!ctx_obj)
2564 continue;
2565
2566 if (i915_gem_object_get_pages(ctx_obj)) {
2567 WARN(1, "Failed get_pages for context obj\n");
2568 continue;
2569 }
Dave Gordon033908a2015-12-10 18:51:23 +00002570 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002571 reg_state = kmap_atomic(page);
2572
2573 reg_state[CTX_RING_HEAD+1] = 0;
2574 reg_state[CTX_RING_TAIL+1] = 0;
2575
2576 kunmap_atomic(reg_state);
2577
2578 ringbuf->head = 0;
2579 ringbuf->tail = 0;
2580 }
2581}