blob: 8967a8d2378b81674f5bc40bddd28a8aba8be6f1 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
Mika Kuoppala11b28342016-06-07 17:19:04 +030060 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 /* WaFbcWakeMemOn:skl,bxt,kbl */
75 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
76 DISP_FBC_WM_DIS |
77 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030078
79 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
80 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
81 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082}
83
Imre Deaka82abe42015-03-27 14:00:04 +020084static void bxt_init_clock_gating(struct drm_device *dev)
85{
Chris Wilsonfac5e232016-07-04 11:34:36 +010086 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak32608ca2015-03-11 11:10:27 +020087
Mika Kuoppalab033bb62016-06-07 17:19:04 +030088 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020089
Nick Hoatha7546152015-06-29 14:07:32 +010090 /* WaDisableSDEUnitClockGating:bxt */
91 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
92 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
93
Imre Deak32608ca2015-03-11 11:10:27 +020094 /*
95 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020096 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020097 */
Imre Deak32608ca2015-03-11 11:10:27 +020098 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020099 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +0200100
101 /*
102 * Wa: Backlight PWM may stop in the asserted state, causing backlight
103 * to stay fully on.
104 */
105 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
106 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
107 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200108}
109
Daniel Vetterc921aba2012-04-26 23:28:17 +0200110static void i915_pineview_get_mem_freq(struct drm_device *dev)
111{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100112 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200113 u32 tmp;
114
115 tmp = I915_READ(CLKCFG);
116
117 switch (tmp & CLKCFG_FSB_MASK) {
118 case CLKCFG_FSB_533:
119 dev_priv->fsb_freq = 533; /* 133*4 */
120 break;
121 case CLKCFG_FSB_800:
122 dev_priv->fsb_freq = 800; /* 200*4 */
123 break;
124 case CLKCFG_FSB_667:
125 dev_priv->fsb_freq = 667; /* 167*4 */
126 break;
127 case CLKCFG_FSB_400:
128 dev_priv->fsb_freq = 400; /* 100*4 */
129 break;
130 }
131
132 switch (tmp & CLKCFG_MEM_MASK) {
133 case CLKCFG_MEM_533:
134 dev_priv->mem_freq = 533;
135 break;
136 case CLKCFG_MEM_667:
137 dev_priv->mem_freq = 667;
138 break;
139 case CLKCFG_MEM_800:
140 dev_priv->mem_freq = 800;
141 break;
142 }
143
144 /* detect pineview DDR3 setting */
145 tmp = I915_READ(CSHRDDR3CTL);
146 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
147}
148
149static void i915_ironlake_get_mem_freq(struct drm_device *dev)
150{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc921aba2012-04-26 23:28:17 +0200152 u16 ddrpll, csipll;
153
154 ddrpll = I915_READ16(DDRMPLL1);
155 csipll = I915_READ16(CSIPLL0);
156
157 switch (ddrpll & 0xff) {
158 case 0xc:
159 dev_priv->mem_freq = 800;
160 break;
161 case 0x10:
162 dev_priv->mem_freq = 1066;
163 break;
164 case 0x14:
165 dev_priv->mem_freq = 1333;
166 break;
167 case 0x18:
168 dev_priv->mem_freq = 1600;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
172 ddrpll & 0xff);
173 dev_priv->mem_freq = 0;
174 break;
175 }
176
Daniel Vetter20e4d402012-08-08 23:35:39 +0200177 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200178
179 switch (csipll & 0x3ff) {
180 case 0x00c:
181 dev_priv->fsb_freq = 3200;
182 break;
183 case 0x00e:
184 dev_priv->fsb_freq = 3733;
185 break;
186 case 0x010:
187 dev_priv->fsb_freq = 4266;
188 break;
189 case 0x012:
190 dev_priv->fsb_freq = 4800;
191 break;
192 case 0x014:
193 dev_priv->fsb_freq = 5333;
194 break;
195 case 0x016:
196 dev_priv->fsb_freq = 5866;
197 break;
198 case 0x018:
199 dev_priv->fsb_freq = 6400;
200 break;
201 default:
202 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
203 csipll & 0x3ff);
204 dev_priv->fsb_freq = 0;
205 break;
206 }
207
208 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200209 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200210 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200211 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200212 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200213 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200214 }
215}
216
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300217static const struct cxsr_latency cxsr_latency_table[] = {
218 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
219 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
220 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
221 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
222 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
223
224 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
225 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
226 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
227 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
228 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
229
230 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
231 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
232 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
233 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
234 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
235
236 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
237 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
238 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
239 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
240 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
241
242 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
243 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
244 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
245 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
246 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
247
248 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
249 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
250 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
251 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
252 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
253};
254
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100255static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
256 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300257 int fsb,
258 int mem)
259{
260 const struct cxsr_latency *latency;
261 int i;
262
263 if (fsb == 0 || mem == 0)
264 return NULL;
265
266 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
267 latency = &cxsr_latency_table[i];
268 if (is_desktop == latency->is_desktop &&
269 is_ddr3 == latency->is_ddr3 &&
270 fsb == latency->fsb_freq && mem == latency->mem_freq)
271 return latency;
272 }
273
274 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
275
276 return NULL;
277}
278
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200279static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
280{
281 u32 val;
282
283 mutex_lock(&dev_priv->rps.hw_lock);
284
285 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
286 if (enable)
287 val &= ~FORCE_DDR_HIGH_FREQ;
288 else
289 val |= FORCE_DDR_HIGH_FREQ;
290 val &= ~FORCE_DDR_LOW_FREQ;
291 val |= FORCE_DDR_FREQ_REQ_ACK;
292 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
293
294 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
295 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
296 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
297
298 mutex_unlock(&dev_priv->rps.hw_lock);
299}
300
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200301static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
302{
303 u32 val;
304
305 mutex_lock(&dev_priv->rps.hw_lock);
306
307 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
308 if (enable)
309 val |= DSP_MAXFIFO_PM5_ENABLE;
310 else
311 val &= ~DSP_MAXFIFO_PM5_ENABLE;
312 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
313
314 mutex_unlock(&dev_priv->rps.hw_lock);
315}
316
Ville Syrjäläf4998962015-03-10 17:02:21 +0200317#define FW_WM(value, plane) \
318 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
319
Imre Deak5209b1f2014-07-01 12:36:17 +0300320void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300321{
Chris Wilson91c8a322016-07-05 10:40:23 +0100322 struct drm_device *dev = &dev_priv->drm;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300324
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100325 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300327 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300328 dev_priv->wm.vlv.cxsr = enable;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100329 } else if (IS_G4X(dev_priv) || IS_CRESTLINE(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300330 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300331 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300332 } else if (IS_PINEVIEW(dev)) {
333 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
334 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
335 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300336 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100337 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300338 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
339 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
340 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300341 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100342 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300343 /*
344 * FIXME can't find a bit like this for 915G, and
345 * and yet it does have the related watermark in
346 * FW_BLC_SELF. What's going on?
347 */
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
349 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
350 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300351 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300352 } else {
353 return;
354 }
355
356 DRM_DEBUG_KMS("memory self-refresh is %s\n",
357 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300358}
359
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200360
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300361/*
362 * Latency for FIFO fetches is dependent on several factors:
363 * - memory configuration (speed, channels)
364 * - chipset
365 * - current MCH state
366 * It can be fairly high in some situations, so here we assume a fairly
367 * pessimal value. It's a tradeoff between extra memory fetches (if we
368 * set this value too high, the FIFO will fetch frequently to stay full)
369 * and power consumption (set it too low to save power and we might see
370 * FIFO underruns and display "flicker").
371 *
372 * A value of 5us seems to be a good balance; safe for very low end
373 * platforms but not overly aggressive on lower latency configs.
374 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100375static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300376
Ville Syrjäläb5004722015-03-05 21:19:47 +0200377#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
378 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
379
380static int vlv_get_fifo_size(struct drm_device *dev,
381 enum pipe pipe, int plane)
382{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100383 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb5004722015-03-05 21:19:47 +0200384 int sprite0_start, sprite1_start, size;
385
386 switch (pipe) {
387 uint32_t dsparb, dsparb2, dsparb3;
388 case PIPE_A:
389 dsparb = I915_READ(DSPARB);
390 dsparb2 = I915_READ(DSPARB2);
391 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
392 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
393 break;
394 case PIPE_B:
395 dsparb = I915_READ(DSPARB);
396 dsparb2 = I915_READ(DSPARB2);
397 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
398 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
399 break;
400 case PIPE_C:
401 dsparb2 = I915_READ(DSPARB2);
402 dsparb3 = I915_READ(DSPARB3);
403 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
404 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
405 break;
406 default:
407 return 0;
408 }
409
410 switch (plane) {
411 case 0:
412 size = sprite0_start;
413 break;
414 case 1:
415 size = sprite1_start - sprite0_start;
416 break;
417 case 2:
418 size = 512 - 1 - sprite1_start;
419 break;
420 default:
421 return 0;
422 }
423
424 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
425 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
426 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
427 size);
428
429 return size;
430}
431
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300432static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300433{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100434 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300435 uint32_t dsparb = I915_READ(DSPARB);
436 int size;
437
438 size = dsparb & 0x7f;
439 if (plane)
440 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
441
442 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
443 plane ? "B" : "A", size);
444
445 return size;
446}
447
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200448static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300451 uint32_t dsparb = I915_READ(DSPARB);
452 int size;
453
454 size = dsparb & 0x1ff;
455 if (plane)
456 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
457 size >>= 1; /* Convert to cachelines */
458
459 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
460 plane ? "B" : "A", size);
461
462 return size;
463}
464
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300465static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100467 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300468 uint32_t dsparb = I915_READ(DSPARB);
469 int size;
470
471 size = dsparb & 0x7f;
472 size >>= 2; /* Convert to cachelines */
473
474 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
475 plane ? "B" : "A",
476 size);
477
478 return size;
479}
480
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300481/* Pineview has different values for various configs */
482static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300483 .fifo_size = PINEVIEW_DISPLAY_FIFO,
484 .max_wm = PINEVIEW_MAX_WM,
485 .default_wm = PINEVIEW_DFT_WM,
486 .guard_size = PINEVIEW_GUARD_WM,
487 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300488};
489static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300490 .fifo_size = PINEVIEW_DISPLAY_FIFO,
491 .max_wm = PINEVIEW_MAX_WM,
492 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
493 .guard_size = PINEVIEW_GUARD_WM,
494 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300495};
496static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300497 .fifo_size = PINEVIEW_CURSOR_FIFO,
498 .max_wm = PINEVIEW_CURSOR_MAX_WM,
499 .default_wm = PINEVIEW_CURSOR_DFT_WM,
500 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
501 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300502};
503static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300504 .fifo_size = PINEVIEW_CURSOR_FIFO,
505 .max_wm = PINEVIEW_CURSOR_MAX_WM,
506 .default_wm = PINEVIEW_CURSOR_DFT_WM,
507 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
508 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300509};
510static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300511 .fifo_size = G4X_FIFO_SIZE,
512 .max_wm = G4X_MAX_WM,
513 .default_wm = G4X_MAX_WM,
514 .guard_size = 2,
515 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300516};
517static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300518 .fifo_size = I965_CURSOR_FIFO,
519 .max_wm = I965_CURSOR_MAX_WM,
520 .default_wm = I965_CURSOR_DFT_WM,
521 .guard_size = 2,
522 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300523};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300524static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300525 .fifo_size = I965_CURSOR_FIFO,
526 .max_wm = I965_CURSOR_MAX_WM,
527 .default_wm = I965_CURSOR_DFT_WM,
528 .guard_size = 2,
529 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300530};
531static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300532 .fifo_size = I945_FIFO_SIZE,
533 .max_wm = I915_MAX_WM,
534 .default_wm = 1,
535 .guard_size = 2,
536 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300537};
538static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300539 .fifo_size = I915_FIFO_SIZE,
540 .max_wm = I915_MAX_WM,
541 .default_wm = 1,
542 .guard_size = 2,
543 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300544};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300545static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300546 .fifo_size = I855GM_FIFO_SIZE,
547 .max_wm = I915_MAX_WM,
548 .default_wm = 1,
549 .guard_size = 2,
550 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300551};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300552static const struct intel_watermark_params i830_bc_wm_info = {
553 .fifo_size = I855GM_FIFO_SIZE,
554 .max_wm = I915_MAX_WM/2,
555 .default_wm = 1,
556 .guard_size = 2,
557 .cacheline_size = I830_FIFO_LINE_SIZE,
558};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200559static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300560 .fifo_size = I830_FIFO_SIZE,
561 .max_wm = I915_MAX_WM,
562 .default_wm = 1,
563 .guard_size = 2,
564 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300565};
566
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567/**
568 * intel_calculate_wm - calculate watermark level
569 * @clock_in_khz: pixel clock
570 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200571 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300572 * @latency_ns: memory latency for the platform
573 *
574 * Calculate the watermark level (the level at which the display plane will
575 * start fetching from memory again). Each chip has a different display
576 * FIFO size and allocation, so the caller needs to figure that out and pass
577 * in the correct intel_watermark_params structure.
578 *
579 * As the pixel clock runs, the FIFO will be drained at a rate that depends
580 * on the pixel size. When it reaches the watermark level, it'll start
581 * fetching FIFO line sized based chunks from memory until the FIFO fills
582 * past the watermark point. If the FIFO drains completely, a FIFO underrun
583 * will occur, and a display engine hang could result.
584 */
585static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
586 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 unsigned long latency_ns)
589{
590 long entries_required, wm_size;
591
592 /*
593 * Note: we need to make sure we don't overflow for various clock &
594 * latency values.
595 * clocks go from a few thousand to several hundred thousand.
596 * latency is usually a few thousand
597 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200598 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300599 1000;
600 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
601
602 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
603
604 wm_size = fifo_size - (entries_required + wm->guard_size);
605
606 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
607
608 /* Don't promote wm_size to unsigned... */
609 if (wm_size > (long)wm->max_wm)
610 wm_size = wm->max_wm;
611 if (wm_size <= 0)
612 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300613
614 /*
615 * Bspec seems to indicate that the value shouldn't be lower than
616 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
617 * Lets go for 8 which is the burst size since certain platforms
618 * already use a hardcoded 8 (which is what the spec says should be
619 * done).
620 */
621 if (wm_size <= 8)
622 wm_size = 8;
623
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 return wm_size;
625}
626
627static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
628{
629 struct drm_crtc *crtc, *enabled = NULL;
630
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100631 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000632 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 if (enabled)
634 return NULL;
635 enabled = crtc;
636 }
637 }
638
639 return enabled;
640}
641
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300642static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300644 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300646 struct drm_crtc *crtc;
647 const struct cxsr_latency *latency;
648 u32 reg;
649 unsigned long wm;
650
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100651 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
652 dev_priv->is_ddr3,
653 dev_priv->fsb_freq,
654 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300655 if (!latency) {
656 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300657 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 return;
659 }
660
661 crtc = single_enabled_crtc(dev);
662 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300663 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200664 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300665 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300666
667 /* Display SR */
668 wm = intel_calculate_wm(clock, &pineview_display_wm,
669 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200670 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 reg = I915_READ(DSPFW1);
672 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200673 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300674 I915_WRITE(DSPFW1, reg);
675 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
676
677 /* cursor SR */
678 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
679 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200680 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300681 reg = I915_READ(DSPFW3);
682 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200683 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 I915_WRITE(DSPFW3, reg);
685
686 /* Display HPLL off SR */
687 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
688 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200689 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 reg = I915_READ(DSPFW3);
691 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200692 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 I915_WRITE(DSPFW3, reg);
694
695 /* cursor HPLL off SR */
696 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
697 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200698 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 reg = I915_READ(DSPFW3);
700 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200701 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300702 I915_WRITE(DSPFW3, reg);
703 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
704
Imre Deak5209b1f2014-07-01 12:36:17 +0300705 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300706 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300707 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300708 }
709}
710
711static bool g4x_compute_wm0(struct drm_device *dev,
712 int plane,
713 const struct intel_watermark_params *display,
714 int display_latency_ns,
715 const struct intel_watermark_params *cursor,
716 int cursor_latency_ns,
717 int *plane_wm,
718 int *cursor_wm)
719{
720 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300721 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200722 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300723 int line_time_us, line_count;
724 int entries, tlb_miss;
725
726 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000727 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 *cursor_wm = cursor->guard_size;
729 *plane_wm = display->guard_size;
730 return false;
731 }
732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200733 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100734 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800735 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200736 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200737 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738
739 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200740 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300741 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
742 if (tlb_miss > 0)
743 entries += tlb_miss;
744 entries = DIV_ROUND_UP(entries, display->cacheline_size);
745 *plane_wm = entries + display->guard_size;
746 if (*plane_wm > (int)display->max_wm)
747 *plane_wm = display->max_wm;
748
749 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200750 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300751 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200752 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300753 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
754 if (tlb_miss > 0)
755 entries += tlb_miss;
756 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
757 *cursor_wm = entries + cursor->guard_size;
758 if (*cursor_wm > (int)cursor->max_wm)
759 *cursor_wm = (int)cursor->max_wm;
760
761 return true;
762}
763
764/*
765 * Check the wm result.
766 *
767 * If any calculated watermark values is larger than the maximum value that
768 * can be programmed into the associated watermark register, that watermark
769 * must be disabled.
770 */
771static bool g4x_check_srwm(struct drm_device *dev,
772 int display_wm, int cursor_wm,
773 const struct intel_watermark_params *display,
774 const struct intel_watermark_params *cursor)
775{
776 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
777 display_wm, cursor_wm);
778
779 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100780 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 display_wm, display->max_wm);
782 return false;
783 }
784
785 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100786 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300787 cursor_wm, cursor->max_wm);
788 return false;
789 }
790
791 if (!(display_wm || cursor_wm)) {
792 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
793 return false;
794 }
795
796 return true;
797}
798
799static bool g4x_compute_srwm(struct drm_device *dev,
800 int plane,
801 int latency_ns,
802 const struct intel_watermark_params *display,
803 const struct intel_watermark_params *cursor,
804 int *display_wm, int *cursor_wm)
805{
806 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300807 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200808 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 unsigned long line_time_us;
810 int line_count, line_size;
811 int small, large;
812 int entries;
813
814 if (!latency_ns) {
815 *display_wm = *cursor_wm = 0;
816 return false;
817 }
818
819 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200820 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100821 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800822 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200823 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200824 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300825
Ville Syrjälä922044c2014-02-14 14:18:57 +0200826 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300827 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200828 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300829
830 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200831 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832 large = line_count * line_size;
833
834 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
835 *display_wm = entries + display->guard_size;
836
837 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200838 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
840 *cursor_wm = entries + cursor->guard_size;
841
842 return g4x_check_srwm(dev,
843 *display_wm, *cursor_wm,
844 display, cursor);
845}
846
Ville Syrjälä15665972015-03-10 16:16:28 +0200847#define FW_WM_VLV(value, plane) \
848 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
849
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200850static void vlv_write_wm_values(struct intel_crtc *crtc,
851 const struct vlv_wm_values *wm)
852{
853 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
854 enum pipe pipe = crtc->pipe;
855
856 I915_WRITE(VLV_DDL(pipe),
857 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
858 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
859 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
860 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
861
Ville Syrjäläae801522015-03-05 21:19:49 +0200862 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM(wm->sr.plane, SR) |
864 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
865 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
866 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200867 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200868 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
869 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
870 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200873
874 if (IS_CHERRYVIEW(dev_priv)) {
875 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200876 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
877 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200878 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200879 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
880 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200881 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200882 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
883 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200885 FW_WM(wm->sr.plane >> 9, SR_HI) |
886 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
887 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
888 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
889 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
890 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
891 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
892 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
893 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
894 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200895 } else {
896 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200897 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
898 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200900 FW_WM(wm->sr.plane >> 9, SR_HI) |
901 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
902 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
903 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
904 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
905 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
906 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 }
908
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300909 /* zero (unused) WM1 watermarks */
910 I915_WRITE(DSPFW4, 0);
911 I915_WRITE(DSPFW5, 0);
912 I915_WRITE(DSPFW6, 0);
913 I915_WRITE(DSPHOWM1, 0);
914
Ville Syrjäläae801522015-03-05 21:19:49 +0200915 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200916}
917
Ville Syrjälä15665972015-03-10 16:16:28 +0200918#undef FW_WM_VLV
919
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300920enum vlv_wm_level {
921 VLV_WM_LEVEL_PM2,
922 VLV_WM_LEVEL_PM5,
923 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300924};
925
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300926/* latency must be in 0.1us units. */
927static unsigned int vlv_wm_method2(unsigned int pixel_rate,
928 unsigned int pipe_htotal,
929 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200930 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300931 unsigned int latency)
932{
933 unsigned int ret;
934
935 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200936 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300937 ret = DIV_ROUND_UP(ret, 64);
938
939 return ret;
940}
941
942static void vlv_setup_wm_latency(struct drm_device *dev)
943{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300945
946 /* all latencies in usec */
947 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
948
Ville Syrjälä58590c12015-09-08 21:05:12 +0300949 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
950
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300951 if (IS_CHERRYVIEW(dev_priv)) {
952 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
953 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300954
955 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300956 }
957}
958
959static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
960 struct intel_crtc *crtc,
961 const struct intel_plane_state *state,
962 int level)
963{
964 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200965 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300966
967 if (dev_priv->wm.pri_latency[level] == 0)
968 return USHRT_MAX;
969
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300970 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300971 return 0;
972
Ville Syrjäläac484962016-01-20 21:05:26 +0200973 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974 clock = crtc->config->base.adjusted_mode.crtc_clock;
975 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
976 width = crtc->config->pipe_src_w;
977 if (WARN_ON(htotal == 0))
978 htotal = 1;
979
980 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
981 /*
982 * FIXME the formula gives values that are
983 * too big for the cursor FIFO, and hence we
984 * would never be able to use cursors. For
985 * now just hardcode the watermark.
986 */
987 wm = 63;
988 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200989 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300990 dev_priv->wm.pri_latency[level] * 10);
991 }
992
993 return min_t(int, wm, USHRT_MAX);
994}
995
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300996static void vlv_compute_fifo(struct intel_crtc *crtc)
997{
998 struct drm_device *dev = crtc->base.dev;
999 struct vlv_wm_state *wm_state = &crtc->wm_state;
1000 struct intel_plane *plane;
1001 unsigned int total_rate = 0;
1002 const int fifo_size = 512 - 1;
1003 int fifo_extra, fifo_left = fifo_size;
1004
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 struct intel_plane_state *state =
1007 to_intel_plane_state(plane->base.state);
1008
1009 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1010 continue;
1011
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001012 if (state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001013 wm_state->num_active_planes++;
1014 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1015 }
1016 }
1017
1018 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1019 struct intel_plane_state *state =
1020 to_intel_plane_state(plane->base.state);
1021 unsigned int rate;
1022
1023 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1024 plane->wm.fifo_size = 63;
1025 continue;
1026 }
1027
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001028 if (!state->base.visible) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001029 plane->wm.fifo_size = 0;
1030 continue;
1031 }
1032
1033 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1034 plane->wm.fifo_size = fifo_size * rate / total_rate;
1035 fifo_left -= plane->wm.fifo_size;
1036 }
1037
1038 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1039
1040 /* spread the remainder evenly */
1041 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1042 int plane_extra;
1043
1044 if (fifo_left == 0)
1045 break;
1046
1047 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1048 continue;
1049
1050 /* give it all to the first plane if none are active */
1051 if (plane->wm.fifo_size == 0 &&
1052 wm_state->num_active_planes)
1053 continue;
1054
1055 plane_extra = min(fifo_extra, fifo_left);
1056 plane->wm.fifo_size += plane_extra;
1057 fifo_left -= plane_extra;
1058 }
1059
1060 WARN_ON(fifo_left != 0);
1061}
1062
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001063static void vlv_invert_wms(struct intel_crtc *crtc)
1064{
1065 struct vlv_wm_state *wm_state = &crtc->wm_state;
1066 int level;
1067
1068 for (level = 0; level < wm_state->num_levels; level++) {
1069 struct drm_device *dev = crtc->base.dev;
1070 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1071 struct intel_plane *plane;
1072
1073 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1074 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1075
1076 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1077 switch (plane->base.type) {
1078 int sprite;
1079 case DRM_PLANE_TYPE_CURSOR:
1080 wm_state->wm[level].cursor = plane->wm.fifo_size -
1081 wm_state->wm[level].cursor;
1082 break;
1083 case DRM_PLANE_TYPE_PRIMARY:
1084 wm_state->wm[level].primary = plane->wm.fifo_size -
1085 wm_state->wm[level].primary;
1086 break;
1087 case DRM_PLANE_TYPE_OVERLAY:
1088 sprite = plane->plane;
1089 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1090 wm_state->wm[level].sprite[sprite];
1091 break;
1092 }
1093 }
1094 }
1095}
1096
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001097static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098{
1099 struct drm_device *dev = crtc->base.dev;
1100 struct vlv_wm_state *wm_state = &crtc->wm_state;
1101 struct intel_plane *plane;
1102 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1103 int level;
1104
1105 memset(wm_state, 0, sizeof(*wm_state));
1106
Ville Syrjälä852eb002015-06-24 22:00:07 +03001107 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001108 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001109
1110 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001111
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001112 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001113
1114 if (wm_state->num_active_planes != 1)
1115 wm_state->cxsr = false;
1116
1117 if (wm_state->cxsr) {
1118 for (level = 0; level < wm_state->num_levels; level++) {
1119 wm_state->sr[level].plane = sr_fifo_size;
1120 wm_state->sr[level].cursor = 63;
1121 }
1122 }
1123
1124 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1125 struct intel_plane_state *state =
1126 to_intel_plane_state(plane->base.state);
1127
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001128 if (!state->base.visible)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001129 continue;
1130
1131 /* normal watermarks */
1132 for (level = 0; level < wm_state->num_levels; level++) {
1133 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1134 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1135
1136 /* hack */
1137 if (WARN_ON(level == 0 && wm > max_wm))
1138 wm = max_wm;
1139
1140 if (wm > plane->wm.fifo_size)
1141 break;
1142
1143 switch (plane->base.type) {
1144 int sprite;
1145 case DRM_PLANE_TYPE_CURSOR:
1146 wm_state->wm[level].cursor = wm;
1147 break;
1148 case DRM_PLANE_TYPE_PRIMARY:
1149 wm_state->wm[level].primary = wm;
1150 break;
1151 case DRM_PLANE_TYPE_OVERLAY:
1152 sprite = plane->plane;
1153 wm_state->wm[level].sprite[sprite] = wm;
1154 break;
1155 }
1156 }
1157
1158 wm_state->num_levels = level;
1159
1160 if (!wm_state->cxsr)
1161 continue;
1162
1163 /* maxfifo watermarks */
1164 switch (plane->base.type) {
1165 int sprite, level;
1166 case DRM_PLANE_TYPE_CURSOR:
1167 for (level = 0; level < wm_state->num_levels; level++)
1168 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001169 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001170 break;
1171 case DRM_PLANE_TYPE_PRIMARY:
1172 for (level = 0; level < wm_state->num_levels; level++)
1173 wm_state->sr[level].plane =
1174 min(wm_state->sr[level].plane,
1175 wm_state->wm[level].primary);
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 for (level = 0; level < wm_state->num_levels; level++)
1180 wm_state->sr[level].plane =
1181 min(wm_state->sr[level].plane,
1182 wm_state->wm[level].sprite[sprite]);
1183 break;
1184 }
1185 }
1186
1187 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001188 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001189 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1190 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1191 }
1192
1193 vlv_invert_wms(crtc);
1194}
1195
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001196#define VLV_FIFO(plane, value) \
1197 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1198
1199static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1200{
1201 struct drm_device *dev = crtc->base.dev;
1202 struct drm_i915_private *dev_priv = to_i915(dev);
1203 struct intel_plane *plane;
1204 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1205
1206 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1207 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1208 WARN_ON(plane->wm.fifo_size != 63);
1209 continue;
1210 }
1211
1212 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1213 sprite0_start = plane->wm.fifo_size;
1214 else if (plane->plane == 0)
1215 sprite1_start = sprite0_start + plane->wm.fifo_size;
1216 else
1217 fifo_size = sprite1_start + plane->wm.fifo_size;
1218 }
1219
1220 WARN_ON(fifo_size != 512 - 1);
1221
1222 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1223 pipe_name(crtc->pipe), sprite0_start,
1224 sprite1_start, fifo_size);
1225
1226 switch (crtc->pipe) {
1227 uint32_t dsparb, dsparb2, dsparb3;
1228 case PIPE_A:
1229 dsparb = I915_READ(DSPARB);
1230 dsparb2 = I915_READ(DSPARB2);
1231
1232 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1233 VLV_FIFO(SPRITEB, 0xff));
1234 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1235 VLV_FIFO(SPRITEB, sprite1_start));
1236
1237 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1238 VLV_FIFO(SPRITEB_HI, 0x1));
1239 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1240 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1241
1242 I915_WRITE(DSPARB, dsparb);
1243 I915_WRITE(DSPARB2, dsparb2);
1244 break;
1245 case PIPE_B:
1246 dsparb = I915_READ(DSPARB);
1247 dsparb2 = I915_READ(DSPARB2);
1248
1249 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1250 VLV_FIFO(SPRITED, 0xff));
1251 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1252 VLV_FIFO(SPRITED, sprite1_start));
1253
1254 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1255 VLV_FIFO(SPRITED_HI, 0xff));
1256 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1257 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1258
1259 I915_WRITE(DSPARB, dsparb);
1260 I915_WRITE(DSPARB2, dsparb2);
1261 break;
1262 case PIPE_C:
1263 dsparb3 = I915_READ(DSPARB3);
1264 dsparb2 = I915_READ(DSPARB2);
1265
1266 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1267 VLV_FIFO(SPRITEF, 0xff));
1268 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1269 VLV_FIFO(SPRITEF, sprite1_start));
1270
1271 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1272 VLV_FIFO(SPRITEF_HI, 0xff));
1273 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1274 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1275
1276 I915_WRITE(DSPARB3, dsparb3);
1277 I915_WRITE(DSPARB2, dsparb2);
1278 break;
1279 default:
1280 break;
1281 }
1282}
1283
1284#undef VLV_FIFO
1285
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001286static void vlv_merge_wm(struct drm_device *dev,
1287 struct vlv_wm_values *wm)
1288{
1289 struct intel_crtc *crtc;
1290 int num_active_crtcs = 0;
1291
Ville Syrjälä58590c12015-09-08 21:05:12 +03001292 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001293 wm->cxsr = true;
1294
1295 for_each_intel_crtc(dev, crtc) {
1296 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1297
1298 if (!crtc->active)
1299 continue;
1300
1301 if (!wm_state->cxsr)
1302 wm->cxsr = false;
1303
1304 num_active_crtcs++;
1305 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1306 }
1307
1308 if (num_active_crtcs != 1)
1309 wm->cxsr = false;
1310
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001311 if (num_active_crtcs > 1)
1312 wm->level = VLV_WM_LEVEL_PM2;
1313
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001314 for_each_intel_crtc(dev, crtc) {
1315 struct vlv_wm_state *wm_state = &crtc->wm_state;
1316 enum pipe pipe = crtc->pipe;
1317
1318 if (!crtc->active)
1319 continue;
1320
1321 wm->pipe[pipe] = wm_state->wm[wm->level];
1322 if (wm->cxsr)
1323 wm->sr = wm_state->sr[wm->level];
1324
1325 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1326 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1327 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1328 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1329 }
1330}
1331
1332static void vlv_update_wm(struct drm_crtc *crtc)
1333{
1334 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001335 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1337 enum pipe pipe = intel_crtc->pipe;
1338 struct vlv_wm_values wm = {};
1339
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001340 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001341 vlv_merge_wm(dev, &wm);
1342
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001343 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1344 /* FIXME should be part of crtc atomic commit */
1345 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001348
1349 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1350 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1351 chv_set_memory_dvfs(dev_priv, false);
1352
1353 if (wm.level < VLV_WM_LEVEL_PM5 &&
1354 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1355 chv_set_memory_pm5(dev_priv, false);
1356
Ville Syrjälä852eb002015-06-24 22:00:07 +03001357 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001358 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001360 /* FIXME should be part of crtc atomic commit */
1361 vlv_pipe_set_fifo_size(intel_crtc);
1362
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001363 vlv_write_wm_values(intel_crtc, &wm);
1364
1365 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1366 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1367 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1368 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1369 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1370
Ville Syrjälä852eb002015-06-24 22:00:07 +03001371 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001373
1374 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1375 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1376 chv_set_memory_pm5(dev_priv, true);
1377
1378 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1379 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1380 chv_set_memory_dvfs(dev_priv, true);
1381
1382 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001383}
1384
Ville Syrjäläae801522015-03-05 21:19:49 +02001385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001389 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
1394 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001395 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001397 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001398 &g4x_wm_info, pessimal_latency_ns,
1399 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001401 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &g4x_wm_info, pessimal_latency_ns,
1405 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 if (single_plane_enabled(enabled) &&
1410 g4x_compute_srwm(dev, ffs(enabled) - 1,
1411 sr_latency_ns,
1412 &g4x_wm_info,
1413 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001414 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001415 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 } else {
Imre Deak98584252014-06-13 14:54:20 +03001417 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001418 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001419 plane_sr = cursor_sr = 0;
1420 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421
Ville Syrjäläa5043452014-06-28 02:04:18 +03001422 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1423 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 planea_wm, cursora_wm,
1425 planeb_wm, cursorb_wm,
1426 plane_sr, cursor_sr);
1427
1428 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001429 FW_WM(plane_sr, SR) |
1430 FW_WM(cursorb_wm, CURSORB) |
1431 FW_WM(planeb_wm, PLANEB) |
1432 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001435 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436 /* HPLL off in SR has some issues on G4x... disable it */
1437 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001438 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001439 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001440
1441 if (cxsr_enabled)
1442 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443}
1444
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001445static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001447 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001448 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001449 struct drm_crtc *crtc;
1450 int srwm = 1;
1451 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001452 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453
1454 /* Calc sr entries for one plane configs */
1455 crtc = single_enabled_crtc(dev);
1456 if (crtc) {
1457 /* self-refresh has much higher latency */
1458 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001459 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001460 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001461 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001463 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001464 unsigned long line_time_us;
1465 int entries;
1466
Ville Syrjälä922044c2014-02-14 14:18:57 +02001467 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Use ns/us then divide to preserve precision */
1470 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001471 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1473 srwm = I965_FIFO_SIZE - entries;
1474 if (srwm < 0)
1475 srwm = 1;
1476 srwm &= 0x1ff;
1477 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1478 entries, srwm);
1479
1480 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001481 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001482 entries = DIV_ROUND_UP(entries,
1483 i965_cursor_wm_info.cacheline_size);
1484 cursor_sr = i965_cursor_wm_info.fifo_size -
1485 (entries + i965_cursor_wm_info.guard_size);
1486
1487 if (cursor_sr > i965_cursor_wm_info.max_wm)
1488 cursor_sr = i965_cursor_wm_info.max_wm;
1489
1490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1491 "cursor %d\n", srwm, cursor_sr);
1492
Imre Deak98584252014-06-13 14:54:20 +03001493 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494 } else {
Imre Deak98584252014-06-13 14:54:20 +03001495 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001497 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 }
1499
1500 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1501 srwm);
1502
1503 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1505 FW_WM(8, CURSORB) |
1506 FW_WM(8, PLANEB) |
1507 FW_WM(8, PLANEA));
1508 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1509 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001511 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001512
1513 if (cxsr_enabled)
1514 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515}
1516
Ville Syrjäläf4998962015-03-10 17:02:21 +02001517#undef FW_WM
1518
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001519static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001521 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001522 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001523 const struct intel_watermark_params *wm_info;
1524 uint32_t fwater_lo;
1525 uint32_t fwater_hi;
1526 int cwm, srwm = 1;
1527 int fifo_size;
1528 int planea_wm, planeb_wm;
1529 struct drm_crtc *crtc, *enabled = NULL;
1530
1531 if (IS_I945GM(dev))
1532 wm_info = &i945_wm_info;
1533 else if (!IS_GEN2(dev))
1534 wm_info = &i915_wm_info;
1535 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001536 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537
1538 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1539 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001540 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001541 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001542 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001543 if (IS_GEN2(dev))
1544 cpp = 4;
1545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001546 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001547 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001548 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001549 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001550 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001551 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 if (planea_wm > (long)wm_info->max_wm)
1554 planea_wm = wm_info->max_wm;
1555 }
1556
1557 if (IS_GEN2(dev))
1558 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
1560 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1561 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001562 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001563 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001564 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001565 if (IS_GEN2(dev))
1566 cpp = 4;
1567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001569 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001570 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001571 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572 if (enabled == NULL)
1573 enabled = crtc;
1574 else
1575 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001576 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001578 if (planeb_wm > (long)wm_info->max_wm)
1579 planeb_wm = wm_info->max_wm;
1580 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581
1582 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1583
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001584 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001585 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001586
Matt Roper59bea882015-02-27 10:12:01 -08001587 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001588
1589 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001590 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591 enabled = NULL;
1592 }
1593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001594 /*
1595 * Overlay gets an aggressive default since video jitter is bad.
1596 */
1597 cwm = 2;
1598
1599 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001600 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601
1602 /* Calc sr entries for one plane configs */
1603 if (HAS_FW_BLC(dev) && enabled) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001606 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001607 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001608 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001609 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001610 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 unsigned long line_time_us;
1612 int entries;
1613
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001614 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001615 cpp = 4;
1616
Ville Syrjälä922044c2014-02-14 14:18:57 +02001617 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001621 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001628 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001631 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
Imre Deak5209b1f2014-07-01 12:36:17 +03001648 if (enabled)
1649 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001650}
1651
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001652static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001654 struct drm_device *dev = unused_crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001655 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001657 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 uint32_t fwater_lo;
1659 int planea_wm;
1660
1661 crtc = single_enabled_crtc(dev);
1662 if (crtc == NULL)
1663 return;
1664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001666 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001667 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001669 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1671 fwater_lo |= (3<<8) | planea_wm;
1672
1673 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1674
1675 I915_WRITE(FW_BLC, fwater_lo);
1676}
1677
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001678uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001679{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001680 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001681
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001682 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683
1684 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1685 * adjust the pixel_rate here. */
1686
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001687 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001689 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001690
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001691 pipe_w = pipe_config->pipe_src_w;
1692 pipe_h = pipe_config->pipe_src_h;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 pfit_w = (pfit_size >> 16) & 0xFFFF;
1695 pfit_h = pfit_size & 0xFFFF;
1696 if (pipe_w < pfit_w)
1697 pipe_w = pfit_w;
1698 if (pipe_h < pfit_h)
1699 pipe_h = pfit_h;
1700
Matt Roper15126882015-12-03 11:37:40 -08001701 if (WARN_ON(!pfit_w || !pfit_h))
1702 return pixel_rate;
1703
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1705 pfit_w * pfit_h);
1706 }
1707
1708 return pixel_rate;
1709}
1710
Ville Syrjälä37126462013-08-01 16:18:55 +03001711/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001712static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713{
1714 uint64_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
1718
Ville Syrjäläac484962016-01-20 21:05:26 +02001719 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001720 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1721
1722 return ret;
1723}
1724
Ville Syrjälä37126462013-08-01 16:18:55 +03001725/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001726static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001727 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728 uint32_t latency)
1729{
1730 uint32_t ret;
1731
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001732 if (WARN(latency == 0, "Latency value missing\n"))
1733 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001734 if (WARN_ON(!pipe_htotal))
1735 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001738 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001744 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745{
Matt Roper15126882015-12-03 11:37:40 -08001746 /*
1747 * Neither of these should be possible since this function shouldn't be
1748 * called if the CRTC is off or the plane is invisible. But let's be
1749 * extra paranoid to avoid a potential divide-by-zero if we screw up
1750 * elsewhere in the driver.
1751 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001752 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001753 return 0;
1754 if (WARN_ON(!horiz_pixels))
1755 return 0;
1756
Ville Syrjäläac484962016-01-20 21:05:26 +02001757 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758}
1759
Imre Deak820c1982013-12-17 14:46:36 +02001760struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001761 uint16_t pri;
1762 uint16_t spr;
1763 uint16_t cur;
1764 uint16_t fbc;
1765};
1766
Ville Syrjälä37126462013-08-01 16:18:55 +03001767/*
1768 * For both WM_PIPE and WM_LP.
1769 * mem_value must be in 0.1us units.
1770 */
Matt Roper7221fc32015-09-24 15:53:08 -07001771static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001772 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001773 uint32_t mem_value,
1774 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001775{
Ville Syrjäläac484962016-01-20 21:05:26 +02001776 int cpp = pstate->base.fb ?
1777 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001778 uint32_t method1, method2;
1779
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001780 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001781 return 0;
1782
Ville Syrjäläac484962016-01-20 21:05:26 +02001783 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001784
1785 if (!is_lp)
1786 return method1;
1787
Matt Roper7221fc32015-09-24 15:53:08 -07001788 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1789 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001790 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001791 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001792
1793 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001794}
1795
Ville Syrjälä37126462013-08-01 16:18:55 +03001796/*
1797 * For both WM_PIPE and WM_LP.
1798 * mem_value must be in 0.1us units.
1799 */
Matt Roper7221fc32015-09-24 15:53:08 -07001800static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001801 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001802 uint32_t mem_value)
1803{
Ville Syrjäläac484962016-01-20 21:05:26 +02001804 int cpp = pstate->base.fb ?
1805 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t method1, method2;
1807
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001808 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 return 0;
1810
Ville Syrjäläac484962016-01-20 21:05:26 +02001811 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001812 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1813 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001814 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001815 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001816 return min(method1, method2);
1817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roperb2435692016-02-02 22:06:51 -08001827 /*
1828 * We treat the cursor plane as always-on for the purposes of watermark
1829 * calculation. Until we have two-stage watermark programming merged,
1830 * this is necessary to avoid flickering.
1831 */
1832 int cpp = 4;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001833 int width = pstate->base.visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roperb2435692016-02-02 22:06:51 -08001835 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Matt Roper7221fc32015-09-24 15:53:08 -07001838 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1839 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001840 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841}
1842
Paulo Zanonicca32e92013-05-31 11:45:06 -03001843/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001844static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001845 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001846 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001847{
Ville Syrjäläac484962016-01-20 21:05:26 +02001848 int cpp = pstate->base.fb ?
1849 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001850
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001851 if (!cstate->base.active || !pstate->base.visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001852 return 0;
1853
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001854 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001855}
1856
Ville Syrjälä158ae642013-08-07 13:28:19 +03001857static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1858{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001859 if (INTEL_INFO(dev)->gen >= 8)
1860 return 3072;
1861 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001862 return 768;
1863 else
1864 return 512;
1865}
1866
Ville Syrjälä4e975082014-03-07 18:32:11 +02001867static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1868 int level, bool is_sprite)
1869{
1870 if (INTEL_INFO(dev)->gen >= 8)
1871 /* BDW primary/sprite plane watermarks */
1872 return level == 0 ? 255 : 2047;
1873 else if (INTEL_INFO(dev)->gen >= 7)
1874 /* IVB/HSW primary/sprite plane watermarks */
1875 return level == 0 ? 127 : 1023;
1876 else if (!is_sprite)
1877 /* ILK/SNB primary plane watermarks */
1878 return level == 0 ? 127 : 511;
1879 else
1880 /* ILK/SNB sprite plane watermarks */
1881 return level == 0 ? 63 : 255;
1882}
1883
1884static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1885 int level)
1886{
1887 if (INTEL_INFO(dev)->gen >= 7)
1888 return level == 0 ? 63 : 255;
1889 else
1890 return level == 0 ? 31 : 63;
1891}
1892
1893static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1894{
1895 if (INTEL_INFO(dev)->gen >= 8)
1896 return 31;
1897 else
1898 return 15;
1899}
1900
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901/* Calculate the maximum primary/sprite plane watermark */
1902static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1903 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001904 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905 enum intel_ddb_partitioning ddb_partitioning,
1906 bool is_sprite)
1907{
1908 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001909
1910 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 return 0;
1913
1914 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001915 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916 fifo_size /= INTEL_INFO(dev)->num_pipes;
1917
1918 /*
1919 * For some reason the non self refresh
1920 * FIFO size is only half of the self
1921 * refresh FIFO size on ILK/SNB.
1922 */
1923 if (INTEL_INFO(dev)->gen <= 6)
1924 fifo_size /= 2;
1925 }
1926
Ville Syrjälä240264f2013-08-07 13:29:12 +03001927 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001928 /* level 0 is always calculated with 1:1 split */
1929 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1930 if (is_sprite)
1931 fifo_size *= 5;
1932 fifo_size /= 6;
1933 } else {
1934 fifo_size /= 2;
1935 }
1936 }
1937
1938 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001939 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001940}
1941
1942/* Calculate the maximum cursor plane watermark */
1943static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 int level,
1945 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946{
1947 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001948 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949 return 64;
1950
1951 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001952 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001953}
1954
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001955static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001956 int level,
1957 const struct intel_wm_config *config,
1958 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001959 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001960{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001961 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1962 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1963 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001964 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965}
1966
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001967static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1968 int level,
1969 struct ilk_wm_maximums *max)
1970{
1971 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1972 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1973 max->cur = ilk_cursor_wm_reg_max(dev, level);
1974 max->fbc = ilk_fbc_wm_reg_max(dev);
1975}
1976
Ville Syrjäläd9395652013-10-09 19:18:10 +03001977static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001978 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001979 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001980{
1981 bool ret;
1982
1983 /* already determined to be invalid? */
1984 if (!result->enable)
1985 return false;
1986
1987 result->enable = result->pri_val <= max->pri &&
1988 result->spr_val <= max->spr &&
1989 result->cur_val <= max->cur;
1990
1991 ret = result->enable;
1992
1993 /*
1994 * HACK until we can pre-compute everything,
1995 * and thus fail gracefully if LP0 watermarks
1996 * are exceeded...
1997 */
1998 if (level == 0 && !result->enable) {
1999 if (result->pri_val > max->pri)
2000 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2001 level, result->pri_val, max->pri);
2002 if (result->spr_val > max->spr)
2003 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2004 level, result->spr_val, max->spr);
2005 if (result->cur_val > max->cur)
2006 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2007 level, result->cur_val, max->cur);
2008
2009 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2010 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2011 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2012 result->enable = true;
2013 }
2014
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002015 return ret;
2016}
2017
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002018static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002019 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002020 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002021 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002022 struct intel_plane_state *pristate,
2023 struct intel_plane_state *sprstate,
2024 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002025 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002026{
2027 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2028 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2029 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2030
2031 /* WM1+ latency values stored in 0.5us units */
2032 if (level > 0) {
2033 pri_latency *= 5;
2034 spr_latency *= 5;
2035 cur_latency *= 5;
2036 }
2037
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002038 if (pristate) {
2039 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2040 pri_latency, level);
2041 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2042 }
2043
2044 if (sprstate)
2045 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2046
2047 if (curstate)
2048 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2049
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002050 result->enable = true;
2051}
2052
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002053static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002054hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002056 const struct intel_atomic_state *intel_state =
2057 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002058 const struct drm_display_mode *adjusted_mode =
2059 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002060 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002061
Matt Roperee91a152015-12-03 11:37:39 -08002062 if (!cstate->base.active)
2063 return 0;
2064 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2065 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002066 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002067 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002068
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002069 /* The WM are computed with base on how long it takes to fill a single
2070 * row at the given clock rate, multiplied by 8.
2071 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002072 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2073 adjusted_mode->crtc_clock);
2074 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002075 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002076
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002077 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2078 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002079}
2080
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002081static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002084
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002085 if (IS_GEN9(dev)) {
2086 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002087 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002088 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002089
2090 /* read the first set of memory latencies[0:3] */
2091 val = 0; /* data0 to be programmed to 0 for first set */
2092 mutex_lock(&dev_priv->rps.hw_lock);
2093 ret = sandybridge_pcode_read(dev_priv,
2094 GEN9_PCODE_READ_MEM_LATENCY,
2095 &val);
2096 mutex_unlock(&dev_priv->rps.hw_lock);
2097
2098 if (ret) {
2099 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2100 return;
2101 }
2102
2103 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2104 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2105 GEN9_MEM_LATENCY_LEVEL_MASK;
2106 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2107 GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110
2111 /* read the second set of memory latencies[4:7] */
2112 val = 1; /* data0 to be programmed to 1 for second set */
2113 mutex_lock(&dev_priv->rps.hw_lock);
2114 ret = sandybridge_pcode_read(dev_priv,
2115 GEN9_PCODE_READ_MEM_LATENCY,
2116 &val);
2117 mutex_unlock(&dev_priv->rps.hw_lock);
2118 if (ret) {
2119 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2120 return;
2121 }
2122
2123 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2124 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2125 GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002132 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2133 * need to be disabled. We make sure to sanitize the values out
2134 * of the punit to satisfy this requirement.
2135 */
2136 for (level = 1; level <= max_level; level++) {
2137 if (wm[level] == 0) {
2138 for (i = level + 1; i <= max_level; i++)
2139 wm[i] = 0;
2140 break;
2141 }
2142 }
2143
2144 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002145 * WaWmMemoryReadLatency:skl
2146 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002147 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002148 * to add 2us to the various latency levels we retrieve from the
2149 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002150 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002151 if (wm[0] == 0) {
2152 wm[0] += 2;
2153 for (level = 1; level <= max_level; level++) {
2154 if (wm[level] == 0)
2155 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002157 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002158 }
2159
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002160 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002161 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2162
2163 wm[0] = (sskpd >> 56) & 0xFF;
2164 if (wm[0] == 0)
2165 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002166 wm[1] = (sskpd >> 4) & 0xFF;
2167 wm[2] = (sskpd >> 12) & 0xFF;
2168 wm[3] = (sskpd >> 20) & 0x1FF;
2169 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002170 } else if (INTEL_INFO(dev)->gen >= 6) {
2171 uint32_t sskpd = I915_READ(MCH_SSKPD);
2172
2173 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2174 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2175 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2176 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002177 } else if (INTEL_INFO(dev)->gen >= 5) {
2178 uint32_t mltr = I915_READ(MLTR_ILK);
2179
2180 /* ILK primary LP0 latency is 700 ns */
2181 wm[0] = 7;
2182 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2183 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002184 }
2185}
2186
Ville Syrjälä53615a52013-08-01 16:18:50 +03002187static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2188{
2189 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002190 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002191 wm[0] = 13;
2192}
2193
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002194static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2195 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002196{
2197 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002198 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002199 wm[0] = 13;
2200
2201 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002202 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002203 wm[3] *= 2;
2204}
2205
Damien Lespiau546c81f2014-05-13 15:30:26 +01002206int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002207{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002208 struct drm_i915_private *dev_priv = to_i915(dev);
2209
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002210 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002211 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002212 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002213 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002214 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002215 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002216 return 3;
2217 else
2218 return 2;
2219}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002220
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002221static void intel_print_wm_latency(struct drm_device *dev,
2222 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002223 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002224{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002225 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002226
2227 for (level = 0; level <= max_level; level++) {
2228 unsigned int latency = wm[level];
2229
2230 if (latency == 0) {
2231 DRM_ERROR("%s WM%d latency not provided\n",
2232 name, level);
2233 continue;
2234 }
2235
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002236 /*
2237 * - latencies are in us on gen9.
2238 * - before then, WM1+ latency values are in 0.5us units
2239 */
2240 if (IS_GEN9(dev))
2241 latency *= 10;
2242 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002243 latency *= 5;
2244
2245 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2246 name, level, wm[level],
2247 latency / 10, latency % 10);
2248 }
2249}
2250
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002251static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2252 uint16_t wm[5], uint16_t min)
2253{
Chris Wilson91c8a322016-07-05 10:40:23 +01002254 int level, max_level = ilk_wm_max_level(&dev_priv->drm);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002255
2256 if (wm[0] >= min)
2257 return false;
2258
2259 wm[0] = max(wm[0], min);
2260 for (level = 1; level <= max_level; level++)
2261 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2262
2263 return true;
2264}
2265
2266static void snb_wm_latency_quirk(struct drm_device *dev)
2267{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002268 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002269 bool changed;
2270
2271 /*
2272 * The BIOS provided WM memory latency values are often
2273 * inadequate for high resolution displays. Adjust them.
2274 */
2275 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2276 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2277 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2278
2279 if (!changed)
2280 return;
2281
2282 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2283 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2284 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2285 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2286}
2287
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002288static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002289{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002290 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002291
2292 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2293
2294 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2295 sizeof(dev_priv->wm.pri_latency));
2296 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2297 sizeof(dev_priv->wm.pri_latency));
2298
2299 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002300 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002301
2302 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2303 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2304 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002305
2306 if (IS_GEN6(dev))
2307 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002308}
2309
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002310static void skl_setup_wm_latency(struct drm_device *dev)
2311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002312 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002313
2314 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2315 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2316}
2317
Matt Ropered4a6a72016-02-23 17:20:13 -08002318static bool ilk_validate_pipe_wm(struct drm_device *dev,
2319 struct intel_pipe_wm *pipe_wm)
2320{
2321 /* LP0 watermark maximums depend on this pipe alone */
2322 const struct intel_wm_config config = {
2323 .num_pipes_active = 1,
2324 .sprites_enabled = pipe_wm->sprites_enabled,
2325 .sprites_scaled = pipe_wm->sprites_scaled,
2326 };
2327 struct ilk_wm_maximums max;
2328
2329 /* LP0 watermarks always use 1/2 DDB partitioning */
2330 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2331
2332 /* At least LP0 must be valid */
2333 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2334 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2335 return false;
2336 }
2337
2338 return true;
2339}
2340
Matt Roper261a27d2015-10-08 15:28:25 -07002341/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002342static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002343{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002344 struct drm_atomic_state *state = cstate->base.state;
2345 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002346 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002347 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002348 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002349 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002350 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002352 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002353 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002354 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002355
Matt Ropere8f1f022016-05-12 07:05:55 -07002356 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002357
Matt Roper43d59ed2015-09-24 15:53:07 -07002358 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002359 struct intel_plane_state *ps;
2360
2361 ps = intel_atomic_get_existing_plane_state(state,
2362 intel_plane);
2363 if (!ps)
2364 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002365
2366 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002367 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002368 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002369 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002370 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002371 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002372 }
2373
Matt Ropered4a6a72016-02-23 17:20:13 -08002374 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002375 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002376 pipe_wm->sprites_enabled = sprstate->base.visible;
2377 pipe_wm->sprites_scaled = sprstate->base.visible &&
2378 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2379 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002380 }
2381
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002382 usable_level = max_level;
2383
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002384 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002385 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002386 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002387
2388 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002389 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002390 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002391
Matt Roper86c8bbb2015-09-24 15:53:16 -07002392 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002393 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2394
2395 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2396 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002397
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002398 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002399 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002400
Matt Ropered4a6a72016-02-23 17:20:13 -08002401 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002402 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002403
2404 ilk_compute_wm_reg_maximums(dev, 1, &max);
2405
2406 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002407 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002408
Matt Roper86c8bbb2015-09-24 15:53:16 -07002409 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002410 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002411
2412 /*
2413 * Disable any watermark level that exceeds the
2414 * register maximums since such watermarks are
2415 * always invalid.
2416 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002417 if (level > usable_level)
2418 continue;
2419
2420 if (ilk_validate_wm_level(level, &max, wm))
2421 pipe_wm->wm[level] = *wm;
2422 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002423 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002424 }
2425
Matt Roper86c8bbb2015-09-24 15:53:16 -07002426 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002427}
2428
2429/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002430 * Build a set of 'intermediate' watermark values that satisfy both the old
2431 * state and the new state. These can be programmed to the hardware
2432 * immediately.
2433 */
2434static int ilk_compute_intermediate_wm(struct drm_device *dev,
2435 struct intel_crtc *intel_crtc,
2436 struct intel_crtc_state *newstate)
2437{
Matt Ropere8f1f022016-05-12 07:05:55 -07002438 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002439 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2440 int level, max_level = ilk_wm_max_level(dev);
2441
2442 /*
2443 * Start with the final, target watermarks, then combine with the
2444 * currently active watermarks to get values that are safe both before
2445 * and after the vblank.
2446 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002447 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002448 a->pipe_enabled |= b->pipe_enabled;
2449 a->sprites_enabled |= b->sprites_enabled;
2450 a->sprites_scaled |= b->sprites_scaled;
2451
2452 for (level = 0; level <= max_level; level++) {
2453 struct intel_wm_level *a_wm = &a->wm[level];
2454 const struct intel_wm_level *b_wm = &b->wm[level];
2455
2456 a_wm->enable &= b_wm->enable;
2457 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2458 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2459 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2460 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2461 }
2462
2463 /*
2464 * We need to make sure that these merged watermark values are
2465 * actually a valid configuration themselves. If they're not,
2466 * there's no safe way to transition from the old state to
2467 * the new state, so we need to fail the atomic transaction.
2468 */
2469 if (!ilk_validate_pipe_wm(dev, a))
2470 return -EINVAL;
2471
2472 /*
2473 * If our intermediate WM are identical to the final WM, then we can
2474 * omit the post-vblank programming; only update if it's different.
2475 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002476 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002477 newstate->wm.need_postvbl_update = false;
2478
2479 return 0;
2480}
2481
2482/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002483 * Merge the watermarks from all active pipes for a specific level.
2484 */
2485static void ilk_merge_wm_level(struct drm_device *dev,
2486 int level,
2487 struct intel_wm_level *ret_wm)
2488{
2489 const struct intel_crtc *intel_crtc;
2490
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002491 ret_wm->enable = true;
2492
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002493 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002494 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002495 const struct intel_wm_level *wm = &active->wm[level];
2496
2497 if (!active->pipe_enabled)
2498 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002500 /*
2501 * The watermark values may have been used in the past,
2502 * so we must maintain them in the registers for some
2503 * time even if the level is now disabled.
2504 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002506 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507
2508 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2509 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2510 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2511 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2512 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002513}
2514
2515/*
2516 * Merge all low power watermarks for all active pipes.
2517 */
2518static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002519 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002520 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002521 struct intel_pipe_wm *merged)
2522{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002523 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002524 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002526
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002527 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002528 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002529 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002530 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002531
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002532 /* ILK: FBC WM must be disabled always */
2533 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002534
2535 /* merge each WM1+ level */
2536 for (level = 1; level <= max_level; level++) {
2537 struct intel_wm_level *wm = &merged->wm[level];
2538
2539 ilk_merge_wm_level(dev, level, wm);
2540
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002541 if (level > last_enabled_level)
2542 wm->enable = false;
2543 else if (!ilk_validate_wm_level(level, max, wm))
2544 /* make sure all following levels get disabled */
2545 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002546
2547 /*
2548 * The spec says it is preferred to disable
2549 * FBC WMs instead of disabling a WM level.
2550 */
2551 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002552 if (wm->enable)
2553 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002554 wm->fbc_val = 0;
2555 }
2556 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002557
2558 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2559 /*
2560 * FIXME this is racy. FBC might get enabled later.
2561 * What we should check here is whether FBC can be
2562 * enabled sometime later.
2563 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002564 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002565 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002566 for (level = 2; level <= max_level; level++) {
2567 struct intel_wm_level *wm = &merged->wm[level];
2568
2569 wm->enable = false;
2570 }
2571 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002572}
2573
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002574static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2575{
2576 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2577 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2578}
2579
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002580/* The value we need to program into the WM_LPx latency field */
2581static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2582{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002583 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002584
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586 return 2 * level;
2587 else
2588 return dev_priv->wm.pri_latency[level];
2589}
2590
Imre Deak820c1982013-12-17 14:46:36 +02002591static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002593 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002594 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002595{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596 struct intel_crtc *intel_crtc;
2597 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002598
Ville Syrjälä0362c782013-10-09 19:17:57 +03002599 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002600 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002604 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002606 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607
Ville Syrjälä0362c782013-10-09 19:17:57 +03002608 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002610 /*
2611 * Maintain the watermark values even if the level is
2612 * disabled. Doing otherwise could cause underruns.
2613 */
2614 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002615 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002616 (r->pri_val << WM1_LP_SR_SHIFT) |
2617 r->cur_val;
2618
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002619 if (r->enable)
2620 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2621
Ville Syrjälä416f4722013-11-02 21:07:46 -07002622 if (INTEL_INFO(dev)->gen >= 8)
2623 results->wm_lp[wm_lp - 1] |=
2624 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2625 else
2626 results->wm_lp[wm_lp - 1] |=
2627 r->fbc_val << WM1_LP_FBC_SHIFT;
2628
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002629 /*
2630 * Always set WM1S_LP_EN when spr_val != 0, even if the
2631 * level is disabled. Doing otherwise could cause underruns.
2632 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002633 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2634 WARN_ON(wm_lp != 1);
2635 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2636 } else
2637 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002638 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002639
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002641 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002643 const struct intel_wm_level *r =
2644 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002645
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002646 if (WARN_ON(!r->enable))
2647 continue;
2648
Matt Ropered4a6a72016-02-23 17:20:13 -08002649 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002650
2651 results->wm_pipe[pipe] =
2652 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2653 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2654 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002655 }
2656}
2657
Paulo Zanoni861f3382013-05-31 10:19:21 -03002658/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2659 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002660static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002661 struct intel_pipe_wm *r1,
2662 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002663{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002664 int level, max_level = ilk_wm_max_level(dev);
2665 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002666
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 for (level = 1; level <= max_level; level++) {
2668 if (r1->wm[level].enable)
2669 level1 = level;
2670 if (r2->wm[level].enable)
2671 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002672 }
2673
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002674 if (level1 == level2) {
2675 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002676 return r2;
2677 else
2678 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002679 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 return r1;
2681 } else {
2682 return r2;
2683 }
2684}
2685
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002686/* dirty bits used to track which watermarks need changes */
2687#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2688#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2689#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2690#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2691#define WM_DIRTY_FBC (1 << 24)
2692#define WM_DIRTY_DDB (1 << 25)
2693
Damien Lespiau055e3932014-08-18 13:49:10 +01002694static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002695 const struct ilk_wm_values *old,
2696 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002697{
2698 unsigned int dirty = 0;
2699 enum pipe pipe;
2700 int wm_lp;
2701
Damien Lespiau055e3932014-08-18 13:49:10 +01002702 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002703 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2704 dirty |= WM_DIRTY_LINETIME(pipe);
2705 /* Must disable LP1+ watermarks too */
2706 dirty |= WM_DIRTY_LP_ALL;
2707 }
2708
2709 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2710 dirty |= WM_DIRTY_PIPE(pipe);
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714 }
2715
2716 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2717 dirty |= WM_DIRTY_FBC;
2718 /* Must disable LP1+ watermarks too */
2719 dirty |= WM_DIRTY_LP_ALL;
2720 }
2721
2722 if (old->partitioning != new->partitioning) {
2723 dirty |= WM_DIRTY_DDB;
2724 /* Must disable LP1+ watermarks too */
2725 dirty |= WM_DIRTY_LP_ALL;
2726 }
2727
2728 /* LP1+ watermarks already deemed dirty, no need to continue */
2729 if (dirty & WM_DIRTY_LP_ALL)
2730 return dirty;
2731
2732 /* Find the lowest numbered LP1+ watermark in need of an update... */
2733 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2734 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2735 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2736 break;
2737 }
2738
2739 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2740 for (; wm_lp <= 3; wm_lp++)
2741 dirty |= WM_DIRTY_LP(wm_lp);
2742
2743 return dirty;
2744}
2745
Ville Syrjälä8553c182013-12-05 15:51:39 +02002746static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2747 unsigned int dirty)
2748{
Imre Deak820c1982013-12-17 14:46:36 +02002749 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002750 bool changed = false;
2751
2752 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2753 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2754 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2755 changed = true;
2756 }
2757 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2758 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2759 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2760 changed = true;
2761 }
2762 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2763 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2764 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2765 changed = true;
2766 }
2767
2768 /*
2769 * Don't touch WM1S_LP_EN here.
2770 * Doing so could cause underruns.
2771 */
2772
2773 return changed;
2774}
2775
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776/*
2777 * The spec says we shouldn't write when we don't need, because every write
2778 * causes WMs to be re-evaluated, expending some power.
2779 */
Imre Deak820c1982013-12-17 14:46:36 +02002780static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2781 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002782{
Chris Wilson91c8a322016-07-05 10:40:23 +01002783 struct drm_device *dev = &dev_priv->drm;
Imre Deak820c1982013-12-17 14:46:36 +02002784 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002785 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787
Damien Lespiau055e3932014-08-18 13:49:10 +01002788 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 return;
2791
Ville Syrjälä8553c182013-12-05 15:51:39 +02002792 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002793
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2800
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2807
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002809 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002810 val = I915_READ(WM_MISC);
2811 if (results->partitioning == INTEL_DDB_PART_1_2)
2812 val &= ~WM_MISC_DATA_PARTITION_5_6;
2813 else
2814 val |= WM_MISC_DATA_PARTITION_5_6;
2815 I915_WRITE(WM_MISC, val);
2816 } else {
2817 val = I915_READ(DISP_ARB_CTL2);
2818 if (results->partitioning == INTEL_DDB_PART_1_2)
2819 val &= ~DISP_DATA_PARTITION_5_6;
2820 else
2821 val |= DISP_DATA_PARTITION_5_6;
2822 I915_WRITE(DISP_ARB_CTL2, val);
2823 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002824 }
2825
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002826 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002827 val = I915_READ(DISP_ARB_CTL);
2828 if (results->enable_fbc_wm)
2829 val &= ~DISP_FBC_WM_DIS;
2830 else
2831 val |= DISP_FBC_WM_DIS;
2832 I915_WRITE(DISP_ARB_CTL, val);
2833 }
2834
Imre Deak954911e2013-12-17 14:46:34 +02002835 if (dirty & WM_DIRTY_LP(1) &&
2836 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2837 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2838
2839 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002840 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2841 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2842 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2843 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2844 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002845
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002846 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002852
2853 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854}
2855
Matt Ropered4a6a72016-02-23 17:20:13 -08002856bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002857{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002858 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859
2860 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2861}
2862
Lyude656d1b82016-08-17 15:55:54 -04002863#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002864
Matt Roper024c9042015-09-24 15:53:11 -07002865/*
2866 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2867 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2868 * other universal planes are in indices 1..n. Note that this may leave unused
2869 * indices between the top "sprite" plane and the cursor.
2870 */
2871static int
2872skl_wm_plane_id(const struct intel_plane *plane)
2873{
2874 switch (plane->base.type) {
2875 case DRM_PLANE_TYPE_PRIMARY:
2876 return 0;
2877 case DRM_PLANE_TYPE_CURSOR:
2878 return PLANE_CURSOR;
2879 case DRM_PLANE_TYPE_OVERLAY:
2880 return plane->plane + 1;
2881 default:
2882 MISSING_CASE(plane->base.type);
2883 return plane->plane;
2884 }
2885}
2886
Paulo Zanoni56feca92016-09-22 18:00:28 -03002887static bool
2888intel_has_sagv(struct drm_i915_private *dev_priv)
2889{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002890 if (IS_KABYLAKE(dev_priv))
2891 return true;
2892
2893 if (IS_SKYLAKE(dev_priv) &&
2894 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2895 return true;
2896
2897 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03002898}
2899
Lyude656d1b82016-08-17 15:55:54 -04002900/*
2901 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2902 * depending on power and performance requirements. The display engine access
2903 * to system memory is blocked during the adjustment time. Because of the
2904 * blocking time, having this enabled can cause full system hangs and/or pipe
2905 * underruns if we don't meet all of the following requirements:
2906 *
2907 * - <= 1 pipe enabled
2908 * - All planes can enable watermarks for latencies >= SAGV engine block time
2909 * - We're not using an interlaced display configuration
2910 */
2911int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002912intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002913{
2914 int ret;
2915
Paulo Zanoni56feca92016-09-22 18:00:28 -03002916 if (!intel_has_sagv(dev_priv))
2917 return 0;
2918
2919 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04002920 return 0;
2921
2922 DRM_DEBUG_KMS("Enabling the SAGV\n");
2923 mutex_lock(&dev_priv->rps.hw_lock);
2924
2925 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2926 GEN9_SAGV_ENABLE);
2927
2928 /* We don't need to wait for the SAGV when enabling */
2929 mutex_unlock(&dev_priv->rps.hw_lock);
2930
2931 /*
2932 * Some skl systems, pre-release machines in particular,
2933 * don't actually have an SAGV.
2934 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002935 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002936 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002937 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002938 return 0;
2939 } else if (ret < 0) {
2940 DRM_ERROR("Failed to enable the SAGV\n");
2941 return ret;
2942 }
2943
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002944 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04002945 return 0;
2946}
2947
2948static int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002949intel_do_sagv_disable(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002950{
2951 int ret;
2952 uint32_t temp = GEN9_SAGV_DISABLE;
2953
2954 ret = sandybridge_pcode_read(dev_priv, GEN9_PCODE_SAGV_CONTROL,
2955 &temp);
2956 if (ret)
2957 return ret;
2958 else
2959 return temp & GEN9_SAGV_IS_DISABLED;
2960}
2961
2962int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002963intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04002964{
2965 int ret, result;
2966
Paulo Zanoni56feca92016-09-22 18:00:28 -03002967 if (!intel_has_sagv(dev_priv))
2968 return 0;
2969
2970 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04002971 return 0;
2972
2973 DRM_DEBUG_KMS("Disabling the SAGV\n");
2974 mutex_lock(&dev_priv->rps.hw_lock);
2975
2976 /* bspec says to keep retrying for at least 1 ms */
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002977 ret = wait_for(result = intel_do_sagv_disable(dev_priv), 1);
Lyude656d1b82016-08-17 15:55:54 -04002978 mutex_unlock(&dev_priv->rps.hw_lock);
2979
2980 if (ret == -ETIMEDOUT) {
2981 DRM_ERROR("Request to disable SAGV timed out\n");
2982 return -ETIMEDOUT;
2983 }
2984
2985 /*
2986 * Some skl systems, pre-release machines in particular,
2987 * don't actually have an SAGV.
2988 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03002989 if (IS_SKYLAKE(dev_priv) && result == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04002990 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002991 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04002992 return 0;
2993 } else if (result < 0) {
2994 DRM_ERROR("Failed to disable the SAGV\n");
2995 return result;
2996 }
2997
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002998 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04002999 return 0;
3000}
3001
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003002bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003003{
3004 struct drm_device *dev = state->dev;
3005 struct drm_i915_private *dev_priv = to_i915(dev);
3006 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3007 struct drm_crtc *crtc;
3008 enum pipe pipe;
3009 int level, plane;
3010
Paulo Zanoni56feca92016-09-22 18:00:28 -03003011 if (!intel_has_sagv(dev_priv))
3012 return false;
3013
Lyude656d1b82016-08-17 15:55:54 -04003014 /*
3015 * SKL workaround: bspec recommends we disable the SAGV when we have
3016 * more then one pipe enabled
3017 *
3018 * If there are no active CRTCs, no additional checks need be performed
3019 */
3020 if (hweight32(intel_state->active_crtcs) == 0)
3021 return true;
3022 else if (hweight32(intel_state->active_crtcs) > 1)
3023 return false;
3024
3025 /* Since we're now guaranteed to only have one active CRTC... */
3026 pipe = ffs(intel_state->active_crtcs) - 1;
3027 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3028
3029 if (crtc->state->mode.flags & DRM_MODE_FLAG_INTERLACE)
3030 return false;
3031
3032 for_each_plane(dev_priv, pipe, plane) {
3033 /* Skip this plane if it's not enabled */
3034 if (intel_state->wm_results.plane[pipe][plane][0] == 0)
3035 continue;
3036
3037 /* Find the highest enabled wm level for this plane */
3038 for (level = ilk_wm_max_level(dev);
3039 intel_state->wm_results.plane[pipe][plane][level] == 0; --level)
3040 { }
3041
3042 /*
3043 * If any of the planes on this pipe don't enable wm levels
3044 * that incur memory latencies higher then 30µs we can't enable
3045 * the SAGV
3046 */
3047 if (dev_priv->wm.skl_latency[level] < SKL_SAGV_BLOCK_TIME)
3048 return false;
3049 }
3050
3051 return true;
3052}
3053
Damien Lespiaub9cec072014-11-04 17:06:43 +00003054static void
3055skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003056 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003057 struct skl_ddb_entry *alloc, /* out */
3058 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003059{
Matt Roperc107acf2016-05-12 07:06:01 -07003060 struct drm_atomic_state *state = cstate->base.state;
3061 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3062 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003063 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003064 unsigned int pipe_size, ddb_size;
3065 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003066 int pipe = to_intel_crtc(for_crtc)->pipe;
3067
Matt Ropera6d3460e2016-05-12 07:06:04 -07003068 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003069 alloc->start = 0;
3070 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003071 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003072 return;
3073 }
3074
Matt Ropera6d3460e2016-05-12 07:06:04 -07003075 if (intel_state->active_pipe_changes)
3076 *num_active = hweight32(intel_state->active_crtcs);
3077 else
3078 *num_active = hweight32(dev_priv->active_crtcs);
3079
Deepak M6f3fff62016-09-15 15:01:10 +05303080 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3081 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003082
3083 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3084
Matt Roperc107acf2016-05-12 07:06:01 -07003085 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003086 * If the state doesn't change the active CRTC's, then there's
3087 * no need to recalculate; the existing pipe allocation limits
3088 * should remain unchanged. Note that we're safe from racing
3089 * commits since any racing commit that changes the active CRTC
3090 * list would need to grab _all_ crtc locks, including the one
3091 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003092 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003093 if (!intel_state->active_pipe_changes) {
3094 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
3095 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003096 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003097
3098 nth_active_pipe = hweight32(intel_state->active_crtcs &
3099 (drm_crtc_mask(for_crtc) - 1));
3100 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3101 alloc->start = nth_active_pipe * ddb_size / *num_active;
3102 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003103}
3104
Matt Roperc107acf2016-05-12 07:06:01 -07003105static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003106{
Matt Roperc107acf2016-05-12 07:06:01 -07003107 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003108 return 32;
3109
3110 return 8;
3111}
3112
Damien Lespiaua269c582014-11-04 17:06:49 +00003113static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3114{
3115 entry->start = reg & 0x3ff;
3116 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003117 if (entry->end)
3118 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003119}
3120
Damien Lespiau08db6652014-11-04 17:06:52 +00003121void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3122 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003123{
Damien Lespiaua269c582014-11-04 17:06:49 +00003124 enum pipe pipe;
3125 int plane;
3126 u32 val;
3127
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003128 memset(ddb, 0, sizeof(*ddb));
3129
Damien Lespiaua269c582014-11-04 17:06:49 +00003130 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02003131 enum intel_display_power_domain power_domain;
3132
3133 power_domain = POWER_DOMAIN_PIPE(pipe);
3134 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003135 continue;
3136
Damien Lespiaudd740782015-02-28 14:54:08 +00003137 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00003138 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
3139 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
3140 val);
3141 }
3142
3143 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07003144 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
3145 val);
Imre Deak4d800032016-02-17 16:31:29 +02003146
3147 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003148 }
3149}
3150
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003151/*
3152 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3153 * The bspec defines downscale amount as:
3154 *
3155 * """
3156 * Horizontal down scale amount = maximum[1, Horizontal source size /
3157 * Horizontal destination size]
3158 * Vertical down scale amount = maximum[1, Vertical source size /
3159 * Vertical destination size]
3160 * Total down scale amount = Horizontal down scale amount *
3161 * Vertical down scale amount
3162 * """
3163 *
3164 * Return value is provided in 16.16 fixed point form to retain fractional part.
3165 * Caller should take care of dividing & rounding off the value.
3166 */
3167static uint32_t
3168skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3169{
3170 uint32_t downscale_h, downscale_w;
3171 uint32_t src_w, src_h, dst_w, dst_h;
3172
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003173 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003174 return DRM_PLANE_HELPER_NO_SCALING;
3175
3176 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003177 src_w = drm_rect_width(&pstate->base.src);
3178 src_h = drm_rect_height(&pstate->base.src);
3179 dst_w = drm_rect_width(&pstate->base.dst);
3180 dst_h = drm_rect_height(&pstate->base.dst);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003181 if (intel_rotation_90_or_270(pstate->base.rotation))
3182 swap(dst_w, dst_h);
3183
3184 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3185 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3186
3187 /* Provide result in 16.16 fixed point */
3188 return (uint64_t)downscale_w * downscale_h >> 16;
3189}
3190
Damien Lespiaub9cec072014-11-04 17:06:43 +00003191static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003192skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3193 const struct drm_plane_state *pstate,
3194 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003195{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003196 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003197 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003198 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003199 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003200 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3201
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003202 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003203 return 0;
3204 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3205 return 0;
3206 if (y && format != DRM_FORMAT_NV12)
3207 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003208
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003209 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3210 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003211
3212 if (intel_rotation_90_or_270(pstate->rotation))
3213 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003214
3215 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003216 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003217 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003218 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003219 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003220 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003221 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003222 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003223 } else {
3224 /* for packed formats */
3225 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003226 }
3227
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003228 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3229
3230 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003231}
3232
3233/*
3234 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3235 * a 8192x4096@32bpp framebuffer:
3236 * 3 * 4096 * 8192 * 4 < 2^32
3237 */
3238static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003239skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003240{
Matt Roper9c74d822016-05-12 07:05:58 -07003241 struct drm_crtc_state *cstate = &intel_cstate->base;
3242 struct drm_atomic_state *state = cstate->state;
3243 struct drm_crtc *crtc = cstate->crtc;
3244 struct drm_device *dev = crtc->dev;
3245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003246 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003247 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003248 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003249 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003250 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003251 int i;
3252
3253 if (WARN_ON(!state))
3254 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003255
Matt Ropera1de91e2016-05-12 07:05:57 -07003256 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003257 for_each_plane_in_state(state, plane, pstate, i) {
3258 id = skl_wm_plane_id(to_intel_plane(plane));
3259 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003260
Matt Ropera6d3460e2016-05-12 07:06:04 -07003261 if (intel_plane->pipe != intel_crtc->pipe)
3262 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003263
Matt Ropera6d3460e2016-05-12 07:06:04 -07003264 /* packed/uv */
3265 rate = skl_plane_relative_data_rate(intel_cstate,
3266 pstate, 0);
3267 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003268
Matt Ropera6d3460e2016-05-12 07:06:04 -07003269 /* y-plane */
3270 rate = skl_plane_relative_data_rate(intel_cstate,
3271 pstate, 1);
3272 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003273 }
3274
3275 /* Calculate CRTC's total data rate from cached values */
3276 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3277 int id = skl_wm_plane_id(intel_plane);
3278
3279 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003280 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3281 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003282 }
3283
3284 return total_data_rate;
3285}
3286
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003287static uint16_t
3288skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3289 const int y)
3290{
3291 struct drm_framebuffer *fb = pstate->fb;
3292 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3293 uint32_t src_w, src_h;
3294 uint32_t min_scanlines = 8;
3295 uint8_t plane_bpp;
3296
3297 if (WARN_ON(!fb))
3298 return 0;
3299
3300 /* For packed formats, no y-plane, return 0 */
3301 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3302 return 0;
3303
3304 /* For Non Y-tile return 8-blocks */
3305 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3306 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3307 return 8;
3308
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003309 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3310 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003311
3312 if (intel_rotation_90_or_270(pstate->rotation))
3313 swap(src_w, src_h);
3314
3315 /* Halve UV plane width and height for NV12 */
3316 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3317 src_w /= 2;
3318 src_h /= 2;
3319 }
3320
3321 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3322 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3323 else
3324 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3325
3326 if (intel_rotation_90_or_270(pstate->rotation)) {
3327 switch (plane_bpp) {
3328 case 1:
3329 min_scanlines = 32;
3330 break;
3331 case 2:
3332 min_scanlines = 16;
3333 break;
3334 case 4:
3335 min_scanlines = 8;
3336 break;
3337 case 8:
3338 min_scanlines = 4;
3339 break;
3340 default:
3341 WARN(1, "Unsupported pixel depth %u for rotation",
3342 plane_bpp);
3343 min_scanlines = 32;
3344 }
3345 }
3346
3347 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3348}
3349
Matt Roperc107acf2016-05-12 07:06:01 -07003350static int
Matt Roper024c9042015-09-24 15:53:11 -07003351skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003352 struct skl_ddb_allocation *ddb /* out */)
3353{
Matt Roperc107acf2016-05-12 07:06:01 -07003354 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003355 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003356 struct drm_device *dev = crtc->dev;
3357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003358 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003359 struct drm_plane *plane;
3360 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003361 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003362 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003363 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003364 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3365 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003366 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003367 int num_active;
3368 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003369
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003370 /* Clear the partitioning for disabled planes. */
3371 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3372 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3373
Matt Ropera6d3460e2016-05-12 07:06:04 -07003374 if (WARN_ON(!state))
3375 return 0;
3376
Matt Roperc107acf2016-05-12 07:06:01 -07003377 if (!cstate->base.active) {
3378 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003379 return 0;
3380 }
3381
Matt Ropera6d3460e2016-05-12 07:06:04 -07003382 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003383 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003384 if (alloc_size == 0) {
3385 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003386 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003387 }
3388
Matt Roperc107acf2016-05-12 07:06:01 -07003389 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003390 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3391 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003392
3393 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003394
Damien Lespiau80958152015-02-09 13:35:10 +00003395 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003396 for_each_plane_in_state(state, plane, pstate, i) {
3397 intel_plane = to_intel_plane(plane);
3398 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003399
Matt Ropera6d3460e2016-05-12 07:06:04 -07003400 if (intel_plane->pipe != pipe)
3401 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003402
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003403 if (!to_intel_plane_state(pstate)->base.visible) {
Matt Ropera6d3460e2016-05-12 07:06:04 -07003404 minimum[id] = 0;
3405 y_minimum[id] = 0;
3406 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003407 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003408 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3409 minimum[id] = 0;
3410 y_minimum[id] = 0;
3411 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003412 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003413
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003414 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3415 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003416 }
3417
3418 for (i = 0; i < PLANE_CURSOR; i++) {
3419 alloc_size -= minimum[i];
3420 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003421 }
3422
Damien Lespiaub9cec072014-11-04 17:06:43 +00003423 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003424 * 2. Distribute the remaining space in proportion to the amount of
3425 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003426 *
3427 * FIXME: we may not allocate every single block here.
3428 */
Matt Roper024c9042015-09-24 15:53:11 -07003429 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003430 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003431 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003432
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003433 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003434 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003435 unsigned int data_rate, y_data_rate;
3436 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003437 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003438
Matt Ropera1de91e2016-05-12 07:05:57 -07003439 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003440
3441 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003442 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003443 * promote the expression to 64 bits to avoid overflowing, the
3444 * result is < available as data_rate / total_data_rate < 1
3445 */
Matt Roper024c9042015-09-24 15:53:11 -07003446 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003447 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3448 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003449
Matt Roperc107acf2016-05-12 07:06:01 -07003450 /* Leave disabled planes at (0,0) */
3451 if (data_rate) {
3452 ddb->plane[pipe][id].start = start;
3453 ddb->plane[pipe][id].end = start + plane_blocks;
3454 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003455
3456 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003457
3458 /*
3459 * allocation for y_plane part of planar format:
3460 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003461 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003462
Matt Ropera1de91e2016-05-12 07:05:57 -07003463 y_plane_blocks = y_minimum[id];
3464 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3465 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003466
Matt Roperc107acf2016-05-12 07:06:01 -07003467 if (y_data_rate) {
3468 ddb->y_plane[pipe][id].start = start;
3469 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3470 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003471
Matt Ropera1de91e2016-05-12 07:05:57 -07003472 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003473 }
3474
Matt Roperc107acf2016-05-12 07:06:01 -07003475 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003476}
3477
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003478static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003479{
3480 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003481 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003482}
3483
3484/*
3485 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003486 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003487 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3488 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3489*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003490static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003491{
3492 uint32_t wm_intermediate_val, ret;
3493
3494 if (latency == 0)
3495 return UINT_MAX;
3496
Ville Syrjäläac484962016-01-20 21:05:26 +02003497 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003498 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3499
3500 return ret;
3501}
3502
3503static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003504 uint32_t latency, uint32_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003505{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003506 uint32_t ret;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003507 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003508
3509 if (latency == 0)
3510 return UINT_MAX;
3511
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003512 wm_intermediate_val = latency * pixel_rate;
3513 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003514 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003515
3516 return ret;
3517}
3518
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003519static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3520 struct intel_plane_state *pstate)
3521{
3522 uint64_t adjusted_pixel_rate;
3523 uint64_t downscale_amount;
3524 uint64_t pixel_rate;
3525
3526 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003527 if (WARN_ON(!pstate->base.visible))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003528 return 0;
3529
3530 /*
3531 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3532 * with additional adjustments for plane-specific scaling.
3533 */
3534 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3535 downscale_amount = skl_plane_downscale_amount(pstate);
3536
3537 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3538 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3539
3540 return pixel_rate;
3541}
3542
Matt Roper55994c22016-05-12 07:06:08 -07003543static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3544 struct intel_crtc_state *cstate,
3545 struct intel_plane_state *intel_pstate,
3546 uint16_t ddb_allocation,
3547 int level,
3548 uint16_t *out_blocks, /* out */
3549 uint8_t *out_lines, /* out */
3550 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003551{
Matt Roper33815fa2016-05-12 07:06:05 -07003552 struct drm_plane_state *pstate = &intel_pstate->base;
3553 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003554 uint32_t latency = dev_priv->wm.skl_latency[level];
3555 uint32_t method1, method2;
3556 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3557 uint32_t res_blocks, res_lines;
3558 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003559 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003560 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003561 uint32_t plane_pixel_rate;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003562 uint32_t y_tile_minimum, y_min_scanlines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003563
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003564 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
Matt Roper55994c22016-05-12 07:06:08 -07003565 *enabled = false;
3566 return 0;
3567 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003568
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003569 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3570 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003571
Matt Roper33815fa2016-05-12 07:06:05 -07003572 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003573 swap(width, height);
3574
Ville Syrjäläac484962016-01-20 21:05:26 +02003575 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003576 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3577
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003578 if (intel_rotation_90_or_270(pstate->rotation)) {
3579 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3580 drm_format_plane_cpp(fb->pixel_format, 1) :
3581 drm_format_plane_cpp(fb->pixel_format, 0);
3582
3583 switch (cpp) {
3584 case 1:
3585 y_min_scanlines = 16;
3586 break;
3587 case 2:
3588 y_min_scanlines = 8;
3589 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003590 case 4:
3591 y_min_scanlines = 4;
3592 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003593 default:
3594 MISSING_CASE(cpp);
3595 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003596 }
3597 } else {
3598 y_min_scanlines = 4;
3599 }
3600
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003601 plane_bytes_per_line = width * cpp;
3602 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3603 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3604 plane_blocks_per_line =
3605 DIV_ROUND_UP(plane_bytes_per_line * y_min_scanlines, 512);
3606 plane_blocks_per_line /= y_min_scanlines;
3607 } else if (fb->modifier[0] == DRM_FORMAT_MOD_NONE) {
3608 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512)
3609 + 1;
3610 } else {
3611 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3612 }
3613
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003614 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3615 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003616 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003617 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003618 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003619
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003620 y_tile_minimum = plane_blocks_per_line * y_min_scanlines;
3621
Matt Roper024c9042015-09-24 15:53:11 -07003622 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3623 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003624 selected_result = max(method2, y_tile_minimum);
3625 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003626 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3627 (plane_bytes_per_line / 512 < 1))
3628 selected_result = method2;
3629 else if ((ddb_allocation / plane_blocks_per_line) >= 1)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003630 selected_result = min(method1, method2);
3631 else
3632 selected_result = method1;
3633 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003634
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003635 res_blocks = selected_result + 1;
3636 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003637
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003638 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003639 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003640 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
3641 res_blocks += y_tile_minimum;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003642 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003643 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003644 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003645 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003646 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003647
Matt Roper55994c22016-05-12 07:06:08 -07003648 if (res_blocks >= ddb_allocation || res_lines > 31) {
3649 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003650
3651 /*
3652 * If there are no valid level 0 watermarks, then we can't
3653 * support this display configuration.
3654 */
3655 if (level) {
3656 return 0;
3657 } else {
3658 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3659 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3660 to_intel_crtc(cstate->base.crtc)->pipe,
3661 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3662 res_blocks, ddb_allocation, res_lines);
3663
3664 return -EINVAL;
3665 }
Matt Roper55994c22016-05-12 07:06:08 -07003666 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003667
3668 *out_blocks = res_blocks;
3669 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003670 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003671
Matt Roper55994c22016-05-12 07:06:08 -07003672 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003673}
3674
Matt Roperf4a96752016-05-12 07:06:06 -07003675static int
3676skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3677 struct skl_ddb_allocation *ddb,
3678 struct intel_crtc_state *cstate,
3679 int level,
3680 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003681{
Matt Roperf4a96752016-05-12 07:06:06 -07003682 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003683 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003684 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003685 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003686 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003687 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003688 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003689 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003690
Matt Roperf4a96752016-05-12 07:06:06 -07003691 /*
3692 * We'll only calculate watermarks for planes that are actually
3693 * enabled, so make sure all other planes are set as disabled.
3694 */
3695 memset(result, 0, sizeof(*result));
3696
Chris Wilson91c8a322016-07-05 10:40:23 +01003697 for_each_intel_plane_mask(&dev_priv->drm,
3698 intel_plane,
3699 cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003700 int i = skl_wm_plane_id(intel_plane);
3701
Matt Roperf4a96752016-05-12 07:06:06 -07003702 plane = &intel_plane->base;
3703 intel_pstate = NULL;
3704 if (state)
3705 intel_pstate =
3706 intel_atomic_get_existing_plane_state(state,
3707 intel_plane);
3708
3709 /*
3710 * Note: If we start supporting multiple pending atomic commits
3711 * against the same planes/CRTC's in the future, plane->state
3712 * will no longer be the correct pre-state to use for the
3713 * calculations here and we'll need to change where we get the
3714 * 'unchanged' plane data from.
3715 *
3716 * For now this is fine because we only allow one queued commit
3717 * against a CRTC. Even if the plane isn't modified by this
3718 * transaction and we don't have a plane lock, we still have
3719 * the CRTC's lock, so we know that no other transactions are
3720 * racing with us to update it.
3721 */
3722 if (!intel_pstate)
3723 intel_pstate = to_intel_plane_state(plane->state);
3724
3725 WARN_ON(!intel_pstate->base.fb);
3726
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003727 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3728
Matt Roper55994c22016-05-12 07:06:08 -07003729 ret = skl_compute_plane_wm(dev_priv,
3730 cstate,
3731 intel_pstate,
3732 ddb_blocks,
3733 level,
3734 &result->plane_res_b[i],
3735 &result->plane_res_l[i],
3736 &result->plane_en[i]);
3737 if (ret)
3738 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003739 }
Matt Roperf4a96752016-05-12 07:06:06 -07003740
3741 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003742}
3743
Damien Lespiau407b50f2014-11-04 17:06:57 +00003744static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003745skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003746{
Matt Roper024c9042015-09-24 15:53:11 -07003747 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003748 return 0;
3749
Matt Roper024c9042015-09-24 15:53:11 -07003750 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003751 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003752
Matt Roper024c9042015-09-24 15:53:11 -07003753 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3754 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003755}
3756
Matt Roper024c9042015-09-24 15:53:11 -07003757static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003758 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003759{
Matt Roper024c9042015-09-24 15:53:11 -07003760 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003762 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003763
Matt Roper024c9042015-09-24 15:53:11 -07003764 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003765 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003766
3767 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003768 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3769 int i = skl_wm_plane_id(intel_plane);
3770
Damien Lespiau9414f562014-11-04 17:06:58 +00003771 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003772 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003773}
3774
Matt Roper55994c22016-05-12 07:06:08 -07003775static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3776 struct skl_ddb_allocation *ddb,
3777 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003778{
Matt Roper024c9042015-09-24 15:53:11 -07003779 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003780 const struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003781 int level, max_level = ilk_wm_max_level(dev);
Matt Roper55994c22016-05-12 07:06:08 -07003782 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003783
3784 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003785 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3786 level, &pipe_wm->wm[level]);
3787 if (ret)
3788 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003789 }
Matt Roper024c9042015-09-24 15:53:11 -07003790 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003791
Matt Roper024c9042015-09-24 15:53:11 -07003792 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003793
3794 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003795}
3796
3797static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003798 struct skl_pipe_wm *p_wm,
3799 struct skl_wm_values *r,
3800 struct intel_crtc *intel_crtc)
3801{
3802 int level, max_level = ilk_wm_max_level(dev);
3803 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003804 uint32_t temp;
3805 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806
3807 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003808 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3809 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003810
3811 temp |= p_wm->wm[level].plane_res_l[i] <<
3812 PLANE_WM_LINES_SHIFT;
3813 temp |= p_wm->wm[level].plane_res_b[i];
3814 if (p_wm->wm[level].plane_en[i])
3815 temp |= PLANE_WM_EN;
3816
3817 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003818 }
3819
3820 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003821
Matt Roper4969d332015-09-24 15:53:10 -07003822 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3823 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003824
Matt Roper4969d332015-09-24 15:53:10 -07003825 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003826 temp |= PLANE_WM_EN;
3827
Matt Roper4969d332015-09-24 15:53:10 -07003828 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003829
3830 }
3831
Damien Lespiau9414f562014-11-04 17:06:58 +00003832 /* transition WMs */
3833 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3834 temp = 0;
3835 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3836 temp |= p_wm->trans_wm.plane_res_b[i];
3837 if (p_wm->trans_wm.plane_en[i])
3838 temp |= PLANE_WM_EN;
3839
3840 r->plane_trans[pipe][i] = temp;
3841 }
3842
3843 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003844 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3845 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3846 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003847 temp |= PLANE_WM_EN;
3848
Matt Roper4969d332015-09-24 15:53:10 -07003849 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003850
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003851 r->wm_linetime[pipe] = p_wm->linetime;
3852}
3853
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003854static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3855 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003856 const struct skl_ddb_entry *entry)
3857{
3858 if (entry->end)
3859 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3860 else
3861 I915_WRITE(reg, 0);
3862}
3863
Lyude62e0fb82016-08-22 12:50:08 -04003864void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3865 const struct skl_wm_values *wm,
3866 int plane)
3867{
3868 struct drm_crtc *crtc = &intel_crtc->base;
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = to_i915(dev);
3871 int level, max_level = ilk_wm_max_level(dev);
3872 enum pipe pipe = intel_crtc->pipe;
3873
3874 for (level = 0; level <= max_level; level++) {
3875 I915_WRITE(PLANE_WM(pipe, plane, level),
3876 wm->plane[pipe][plane][level]);
3877 }
3878 I915_WRITE(PLANE_WM_TRANS(pipe, plane), wm->plane_trans[pipe][plane]);
Lyude27082492016-08-24 07:48:10 +02003879
3880 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane),
3881 &wm->ddb.plane[pipe][plane]);
3882 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane),
3883 &wm->ddb.y_plane[pipe][plane]);
Lyude62e0fb82016-08-22 12:50:08 -04003884}
3885
3886void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3887 const struct skl_wm_values *wm)
3888{
3889 struct drm_crtc *crtc = &intel_crtc->base;
3890 struct drm_device *dev = crtc->dev;
3891 struct drm_i915_private *dev_priv = to_i915(dev);
3892 int level, max_level = ilk_wm_max_level(dev);
3893 enum pipe pipe = intel_crtc->pipe;
3894
3895 for (level = 0; level <= max_level; level++) {
3896 I915_WRITE(CUR_WM(pipe, level),
3897 wm->plane[pipe][PLANE_CURSOR][level]);
3898 }
3899 I915_WRITE(CUR_WM_TRANS(pipe), wm->plane_trans[pipe][PLANE_CURSOR]);
Lyude27082492016-08-24 07:48:10 +02003900
3901 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3902 &wm->ddb.plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04003903}
3904
Lyude27082492016-08-24 07:48:10 +02003905bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
3906 const struct skl_ddb_allocation *new,
3907 enum pipe pipe)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003908{
Lyude27082492016-08-24 07:48:10 +02003909 return new->pipe[pipe].start == old->pipe[pipe].start &&
3910 new->pipe[pipe].end == old->pipe[pipe].end;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003911}
3912
Lyude27082492016-08-24 07:48:10 +02003913static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3914 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003915{
Lyude27082492016-08-24 07:48:10 +02003916 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003917}
3918
Lyude27082492016-08-24 07:48:10 +02003919bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
3920 const struct skl_ddb_allocation *old,
3921 const struct skl_ddb_allocation *new,
3922 enum pipe pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003923{
Lyude27082492016-08-24 07:48:10 +02003924 struct drm_device *dev = state->dev;
3925 struct intel_crtc *intel_crtc;
3926 enum pipe otherp;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003927
Lyude27082492016-08-24 07:48:10 +02003928 for_each_intel_crtc(dev, intel_crtc) {
3929 otherp = intel_crtc->pipe;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003930
Lyude27082492016-08-24 07:48:10 +02003931 if (otherp == pipe)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003932 continue;
3933
Lyude27082492016-08-24 07:48:10 +02003934 if (skl_ddb_entries_overlap(&new->pipe[pipe],
3935 &old->pipe[otherp]))
3936 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003937 }
3938
Lyude27082492016-08-24 07:48:10 +02003939 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003940}
3941
Matt Roper55994c22016-05-12 07:06:08 -07003942static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3943 struct skl_ddb_allocation *ddb, /* out */
3944 struct skl_pipe_wm *pipe_wm, /* out */
3945 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003946{
Matt Roperf4a96752016-05-12 07:06:06 -07003947 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3948 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003949 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003950
Matt Roper55994c22016-05-12 07:06:08 -07003951 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3952 if (ret)
3953 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003954
Matt Roper4e0963c2015-09-24 15:53:15 -07003955 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003956 *changed = false;
3957 else
3958 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003959
Matt Roper55994c22016-05-12 07:06:08 -07003960 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003961}
3962
Matt Roper9b613022016-06-27 16:42:44 -07003963static uint32_t
3964pipes_modified(struct drm_atomic_state *state)
3965{
3966 struct drm_crtc *crtc;
3967 struct drm_crtc_state *cstate;
3968 uint32_t i, ret = 0;
3969
3970 for_each_crtc_in_state(state, crtc, cstate, i)
3971 ret |= drm_crtc_mask(crtc);
3972
3973 return ret;
3974}
3975
Jani Nikulabb7791b2016-10-04 12:29:17 +03003976static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03003977skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
3978{
3979 struct drm_atomic_state *state = cstate->base.state;
3980 struct drm_device *dev = state->dev;
3981 struct drm_crtc *crtc = cstate->base.crtc;
3982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3983 struct drm_i915_private *dev_priv = to_i915(dev);
3984 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3985 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
3986 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3987 struct drm_plane_state *plane_state;
3988 struct drm_plane *plane;
3989 enum pipe pipe = intel_crtc->pipe;
3990 int id;
3991
3992 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
3993
3994 drm_for_each_plane_mask(plane, dev, crtc->state->plane_mask) {
3995 id = skl_wm_plane_id(to_intel_plane(plane));
3996
3997 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][id],
3998 &new_ddb->plane[pipe][id]) &&
3999 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][id],
4000 &new_ddb->y_plane[pipe][id]))
4001 continue;
4002
4003 plane_state = drm_atomic_get_plane_state(state, plane);
4004 if (IS_ERR(plane_state))
4005 return PTR_ERR(plane_state);
4006 }
4007
4008 return 0;
4009}
4010
Matt Roper98d39492016-05-12 07:06:03 -07004011static int
4012skl_compute_ddb(struct drm_atomic_state *state)
4013{
4014 struct drm_device *dev = state->dev;
4015 struct drm_i915_private *dev_priv = to_i915(dev);
4016 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4017 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004018 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004019 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004020 int ret;
4021
4022 /*
4023 * If this is our first atomic update following hardware readout,
4024 * we can't trust the DDB that the BIOS programmed for us. Let's
4025 * pretend that all pipes switched active status so that we'll
4026 * ensure a full DDB recompute.
4027 */
Matt Roper1b54a882016-06-17 13:42:18 -07004028 if (dev_priv->wm.distrust_bios_wm) {
4029 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4030 state->acquire_ctx);
4031 if (ret)
4032 return ret;
4033
Matt Roper98d39492016-05-12 07:06:03 -07004034 intel_state->active_pipe_changes = ~0;
4035
Matt Roper1b54a882016-06-17 13:42:18 -07004036 /*
4037 * We usually only initialize intel_state->active_crtcs if we
4038 * we're doing a modeset; make sure this field is always
4039 * initialized during the sanitization process that happens
4040 * on the first commit too.
4041 */
4042 if (!intel_state->modeset)
4043 intel_state->active_crtcs = dev_priv->active_crtcs;
4044 }
4045
Matt Roper98d39492016-05-12 07:06:03 -07004046 /*
4047 * If the modeset changes which CRTC's are active, we need to
4048 * recompute the DDB allocation for *all* active pipes, even
4049 * those that weren't otherwise being modified in any way by this
4050 * atomic commit. Due to the shrinking of the per-pipe allocations
4051 * when new active CRTC's are added, it's possible for a pipe that
4052 * we were already using and aren't changing at all here to suddenly
4053 * become invalid if its DDB needs exceeds its new allocation.
4054 *
4055 * Note that if we wind up doing a full DDB recompute, we can't let
4056 * any other display updates race with this transaction, so we need
4057 * to grab the lock on *all* CRTC's.
4058 */
Matt Roper734fa012016-05-12 15:11:40 -07004059 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004060 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004061 intel_state->wm_results.dirty_pipes = ~0;
4062 }
Matt Roper98d39492016-05-12 07:06:03 -07004063
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004064 /*
4065 * We're not recomputing for the pipes not included in the commit, so
4066 * make sure we start with the current state.
4067 */
4068 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4069
Matt Roper98d39492016-05-12 07:06:03 -07004070 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4071 struct intel_crtc_state *cstate;
4072
4073 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4074 if (IS_ERR(cstate))
4075 return PTR_ERR(cstate);
4076
Matt Roper734fa012016-05-12 15:11:40 -07004077 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004078 if (ret)
4079 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004080
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004081 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004082 if (ret)
4083 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004084 }
4085
4086 return 0;
4087}
4088
Matt Roper2722efb2016-08-17 15:55:55 -04004089static void
4090skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4091 struct skl_wm_values *src,
4092 enum pipe pipe)
4093{
4094 dst->wm_linetime[pipe] = src->wm_linetime[pipe];
4095 memcpy(dst->plane[pipe], src->plane[pipe],
4096 sizeof(dst->plane[pipe]));
4097 memcpy(dst->plane_trans[pipe], src->plane_trans[pipe],
4098 sizeof(dst->plane_trans[pipe]));
4099
4100 dst->ddb.pipe[pipe] = src->ddb.pipe[pipe];
4101 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4102 sizeof(dst->ddb.y_plane[pipe]));
4103 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4104 sizeof(dst->ddb.plane[pipe]));
4105}
4106
Matt Roper98d39492016-05-12 07:06:03 -07004107static int
4108skl_compute_wm(struct drm_atomic_state *state)
4109{
4110 struct drm_crtc *crtc;
4111 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004112 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4113 struct skl_wm_values *results = &intel_state->wm_results;
4114 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004115 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004116 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004117
4118 /*
4119 * If this transaction isn't actually touching any CRTC's, don't
4120 * bother with watermark calculation. Note that if we pass this
4121 * test, we're guaranteed to hold at least one CRTC state mutex,
4122 * which means we can safely use values like dev_priv->active_crtcs
4123 * since any racing commits that want to update them would need to
4124 * hold _all_ CRTC state mutexes.
4125 */
4126 for_each_crtc_in_state(state, crtc, cstate, i)
4127 changed = true;
4128 if (!changed)
4129 return 0;
4130
Matt Roper734fa012016-05-12 15:11:40 -07004131 /* Clear all dirty flags */
4132 results->dirty_pipes = 0;
4133
Matt Roper98d39492016-05-12 07:06:03 -07004134 ret = skl_compute_ddb(state);
4135 if (ret)
4136 return ret;
4137
Matt Roper734fa012016-05-12 15:11:40 -07004138 /*
4139 * Calculate WM's for all pipes that are part of this transaction.
4140 * Note that the DDB allocation above may have added more CRTC's that
4141 * weren't otherwise being modified (and set bits in dirty_pipes) if
4142 * pipe allocations had to change.
4143 *
4144 * FIXME: Now that we're doing this in the atomic check phase, we
4145 * should allow skl_update_pipe_wm() to return failure in cases where
4146 * no suitable watermark values can be found.
4147 */
4148 for_each_crtc_in_state(state, crtc, cstate, i) {
4149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4150 struct intel_crtc_state *intel_cstate =
4151 to_intel_crtc_state(cstate);
4152
4153 pipe_wm = &intel_cstate->wm.skl.optimal;
4154 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
4155 &changed);
4156 if (ret)
4157 return ret;
4158
4159 if (changed)
4160 results->dirty_pipes |= drm_crtc_mask(crtc);
4161
4162 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4163 /* This pipe's WM's did not change */
4164 continue;
4165
4166 intel_cstate->update_wm_pre = true;
4167 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
4168 }
4169
Matt Roper98d39492016-05-12 07:06:03 -07004170 return 0;
4171}
4172
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004173static void skl_update_wm(struct drm_crtc *crtc)
4174{
4175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4176 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004177 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004178 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004179 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Matt Roper4e0963c2015-09-24 15:53:15 -07004180 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004181 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Lyude27082492016-08-24 07:48:10 +02004182 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004183
Matt Roper734fa012016-05-12 15:11:40 -07004184 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004185 return;
4186
Matt Roper734fa012016-05-12 15:11:40 -07004187 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004188
Matt Roper734fa012016-05-12 15:11:40 -07004189 mutex_lock(&dev_priv->wm.wm_mutex);
4190
Matt Roper2722efb2016-08-17 15:55:55 -04004191 /*
Lyude27082492016-08-24 07:48:10 +02004192 * If this pipe isn't active already, we're going to be enabling it
4193 * very soon. Since it's safe to update a pipe's ddb allocation while
4194 * the pipe's shut off, just do so here. Already active pipes will have
4195 * their watermarks updated once we update their planes.
Matt Roper2722efb2016-08-17 15:55:55 -04004196 */
Lyude27082492016-08-24 07:48:10 +02004197 if (crtc->state->active_changed) {
4198 int plane;
4199
4200 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++)
4201 skl_write_plane_wm(intel_crtc, results, plane);
4202
4203 skl_write_cursor_wm(intel_crtc, results);
4204 }
4205
4206 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004207
4208 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004209}
4210
Ville Syrjäläd8905652016-01-14 14:53:35 +02004211static void ilk_compute_wm_config(struct drm_device *dev,
4212 struct intel_wm_config *config)
4213{
4214 struct intel_crtc *crtc;
4215
4216 /* Compute the currently _active_ config */
4217 for_each_intel_crtc(dev, crtc) {
4218 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4219
4220 if (!wm->pipe_enabled)
4221 continue;
4222
4223 config->sprites_enabled |= wm->sprites_enabled;
4224 config->sprites_scaled |= wm->sprites_scaled;
4225 config->num_pipes_active++;
4226 }
4227}
4228
Matt Ropered4a6a72016-02-23 17:20:13 -08004229static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004230{
Chris Wilson91c8a322016-07-05 10:40:23 +01004231 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004232 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004233 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004234 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004235 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004236 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004237
Ville Syrjäläd8905652016-01-14 14:53:35 +02004238 ilk_compute_wm_config(dev, &config);
4239
4240 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4241 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004242
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004243 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004244 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004245 config.num_pipes_active == 1 && config.sprites_enabled) {
4246 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4247 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004248
Imre Deak820c1982013-12-17 14:46:36 +02004249 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004250 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004251 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004252 }
4253
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004254 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004255 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004256
Imre Deak820c1982013-12-17 14:46:36 +02004257 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004258
Imre Deak820c1982013-12-17 14:46:36 +02004259 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004260}
4261
Matt Ropered4a6a72016-02-23 17:20:13 -08004262static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004263{
Matt Ropered4a6a72016-02-23 17:20:13 -08004264 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4265 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004266
Matt Ropered4a6a72016-02-23 17:20:13 -08004267 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004268 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004269 ilk_program_watermarks(dev_priv);
4270 mutex_unlock(&dev_priv->wm.wm_mutex);
4271}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004272
Matt Ropered4a6a72016-02-23 17:20:13 -08004273static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4274{
4275 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4276 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4277
4278 mutex_lock(&dev_priv->wm.wm_mutex);
4279 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004280 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004281 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004282 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004283 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004284}
4285
Pradeep Bhat30789992014-11-04 17:06:45 +00004286static void skl_pipe_wm_active_state(uint32_t val,
4287 struct skl_pipe_wm *active,
4288 bool is_transwm,
4289 bool is_cursor,
4290 int i,
4291 int level)
4292{
4293 bool is_enabled = (val & PLANE_WM_EN) != 0;
4294
4295 if (!is_transwm) {
4296 if (!is_cursor) {
4297 active->wm[level].plane_en[i] = is_enabled;
4298 active->wm[level].plane_res_b[i] =
4299 val & PLANE_WM_BLOCKS_MASK;
4300 active->wm[level].plane_res_l[i] =
4301 (val >> PLANE_WM_LINES_SHIFT) &
4302 PLANE_WM_LINES_MASK;
4303 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004304 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4305 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004306 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004307 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004308 (val >> PLANE_WM_LINES_SHIFT) &
4309 PLANE_WM_LINES_MASK;
4310 }
4311 } else {
4312 if (!is_cursor) {
4313 active->trans_wm.plane_en[i] = is_enabled;
4314 active->trans_wm.plane_res_b[i] =
4315 val & PLANE_WM_BLOCKS_MASK;
4316 active->trans_wm.plane_res_l[i] =
4317 (val >> PLANE_WM_LINES_SHIFT) &
4318 PLANE_WM_LINES_MASK;
4319 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004320 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4321 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004322 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004323 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004324 (val >> PLANE_WM_LINES_SHIFT) &
4325 PLANE_WM_LINES_MASK;
4326 }
4327 }
4328}
4329
4330static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4331{
4332 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004333 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004334 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004336 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004337 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004338 enum pipe pipe = intel_crtc->pipe;
4339 int level, i, max_level;
4340 uint32_t temp;
4341
4342 max_level = ilk_wm_max_level(dev);
4343
4344 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4345
4346 for (level = 0; level <= max_level; level++) {
4347 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4348 hw->plane[pipe][i][level] =
4349 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004350 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004351 }
4352
4353 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4354 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004355 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004356
Matt Roper3ef00282015-03-09 10:19:24 -07004357 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004358 return;
4359
Matt Roper2b4b9f32016-05-12 07:06:07 -07004360 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004361
4362 active->linetime = hw->wm_linetime[pipe];
4363
4364 for (level = 0; level <= max_level; level++) {
4365 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4366 temp = hw->plane[pipe][i][level];
4367 skl_pipe_wm_active_state(temp, active, false,
4368 false, i, level);
4369 }
Matt Roper4969d332015-09-24 15:53:10 -07004370 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004371 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4372 }
4373
4374 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4375 temp = hw->plane_trans[pipe][i];
4376 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4377 }
4378
Matt Roper4969d332015-09-24 15:53:10 -07004379 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004380 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004381
4382 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004383}
4384
4385void skl_wm_get_hw_state(struct drm_device *dev)
4386{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004387 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaua269c582014-11-04 17:06:49 +00004388 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004389 struct drm_crtc *crtc;
4390
Damien Lespiaua269c582014-11-04 17:06:49 +00004391 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004392 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4393 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004394
Matt Roper279e99d2016-05-12 07:06:02 -07004395 if (dev_priv->active_crtcs) {
4396 /* Fully recompute DDB on first atomic commit */
4397 dev_priv->wm.distrust_bios_wm = true;
4398 } else {
4399 /* Easy/common case; just sanitize DDB now if everything off */
4400 memset(ddb, 0, sizeof(*ddb));
4401 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004402}
4403
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004404static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4405{
4406 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004407 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004408 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004410 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004411 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004412 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004413 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004414 [PIPE_A] = WM0_PIPEA_ILK,
4415 [PIPE_B] = WM0_PIPEB_ILK,
4416 [PIPE_C] = WM0_PIPEC_IVB,
4417 };
4418
4419 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004420 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004421 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004422
Ville Syrjälä15606532016-05-13 17:55:17 +03004423 memset(active, 0, sizeof(*active));
4424
Matt Roper3ef00282015-03-09 10:19:24 -07004425 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004426
4427 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004428 u32 tmp = hw->wm_pipe[pipe];
4429
4430 /*
4431 * For active pipes LP0 watermark is marked as
4432 * enabled, and LP1+ watermaks as disabled since
4433 * we can't really reverse compute them in case
4434 * multiple pipes are active.
4435 */
4436 active->wm[0].enable = true;
4437 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4438 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4439 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4440 active->linetime = hw->wm_linetime[pipe];
4441 } else {
4442 int level, max_level = ilk_wm_max_level(dev);
4443
4444 /*
4445 * For inactive pipes, all watermark levels
4446 * should be marked as enabled but zeroed,
4447 * which is what we'd compute them to.
4448 */
4449 for (level = 0; level <= max_level; level++)
4450 active->wm[level].enable = true;
4451 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004452
4453 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004454}
4455
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004456#define _FW_WM(value, plane) \
4457 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4458#define _FW_WM_VLV(value, plane) \
4459 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4460
4461static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4462 struct vlv_wm_values *wm)
4463{
4464 enum pipe pipe;
4465 uint32_t tmp;
4466
4467 for_each_pipe(dev_priv, pipe) {
4468 tmp = I915_READ(VLV_DDL(pipe));
4469
4470 wm->ddl[pipe].primary =
4471 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4472 wm->ddl[pipe].cursor =
4473 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4474 wm->ddl[pipe].sprite[0] =
4475 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4476 wm->ddl[pipe].sprite[1] =
4477 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4478 }
4479
4480 tmp = I915_READ(DSPFW1);
4481 wm->sr.plane = _FW_WM(tmp, SR);
4482 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4483 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4484 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4485
4486 tmp = I915_READ(DSPFW2);
4487 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4488 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4489 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4490
4491 tmp = I915_READ(DSPFW3);
4492 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4493
4494 if (IS_CHERRYVIEW(dev_priv)) {
4495 tmp = I915_READ(DSPFW7_CHV);
4496 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4497 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4498
4499 tmp = I915_READ(DSPFW8_CHV);
4500 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4501 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4502
4503 tmp = I915_READ(DSPFW9_CHV);
4504 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4505 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4506
4507 tmp = I915_READ(DSPHOWM);
4508 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4509 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4510 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4511 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4512 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4513 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4514 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4515 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4516 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4517 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4518 } else {
4519 tmp = I915_READ(DSPFW7);
4520 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4521 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4522
4523 tmp = I915_READ(DSPHOWM);
4524 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4525 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4526 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4527 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4528 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4529 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4530 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4531 }
4532}
4533
4534#undef _FW_WM
4535#undef _FW_WM_VLV
4536
4537void vlv_wm_get_hw_state(struct drm_device *dev)
4538{
4539 struct drm_i915_private *dev_priv = to_i915(dev);
4540 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4541 struct intel_plane *plane;
4542 enum pipe pipe;
4543 u32 val;
4544
4545 vlv_read_wm_values(dev_priv, wm);
4546
4547 for_each_intel_plane(dev, plane) {
4548 switch (plane->base.type) {
4549 int sprite;
4550 case DRM_PLANE_TYPE_CURSOR:
4551 plane->wm.fifo_size = 63;
4552 break;
4553 case DRM_PLANE_TYPE_PRIMARY:
4554 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4555 break;
4556 case DRM_PLANE_TYPE_OVERLAY:
4557 sprite = plane->plane;
4558 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4559 break;
4560 }
4561 }
4562
4563 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4564 wm->level = VLV_WM_LEVEL_PM2;
4565
4566 if (IS_CHERRYVIEW(dev_priv)) {
4567 mutex_lock(&dev_priv->rps.hw_lock);
4568
4569 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4570 if (val & DSP_MAXFIFO_PM5_ENABLE)
4571 wm->level = VLV_WM_LEVEL_PM5;
4572
Ville Syrjälä58590c12015-09-08 21:05:12 +03004573 /*
4574 * If DDR DVFS is disabled in the BIOS, Punit
4575 * will never ack the request. So if that happens
4576 * assume we don't have to enable/disable DDR DVFS
4577 * dynamically. To test that just set the REQ_ACK
4578 * bit to poke the Punit, but don't change the
4579 * HIGH/LOW bits so that we don't actually change
4580 * the current state.
4581 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004582 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004583 val |= FORCE_DDR_FREQ_REQ_ACK;
4584 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4585
4586 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4587 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4588 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4589 "assuming DDR DVFS is disabled\n");
4590 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4591 } else {
4592 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4593 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4594 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4595 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004596
4597 mutex_unlock(&dev_priv->rps.hw_lock);
4598 }
4599
4600 for_each_pipe(dev_priv, pipe)
4601 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4602 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4603 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4604
4605 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4606 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4607}
4608
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004609void ilk_wm_get_hw_state(struct drm_device *dev)
4610{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004611 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004612 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004613 struct drm_crtc *crtc;
4614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004615 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004616 ilk_pipe_wm_get_hw_state(crtc);
4617
4618 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4619 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4620 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4621
4622 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004623 if (INTEL_INFO(dev)->gen >= 7) {
4624 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4625 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4626 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004627
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004628 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004629 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4630 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004631 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004632 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4633 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004634
4635 hw->enable_fbc_wm =
4636 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4637}
4638
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004639/**
4640 * intel_update_watermarks - update FIFO watermark values based on current modes
4641 *
4642 * Calculate watermark values for the various WM regs based on current mode
4643 * and plane configuration.
4644 *
4645 * There are several cases to deal with here:
4646 * - normal (i.e. non-self-refresh)
4647 * - self-refresh (SR) mode
4648 * - lines are large relative to FIFO size (buffer can hold up to 2)
4649 * - lines are small relative to FIFO size (buffer can hold more than 2
4650 * lines), so need to account for TLB latency
4651 *
4652 * The normal calculation is:
4653 * watermark = dotclock * bytes per pixel * latency
4654 * where latency is platform & configuration dependent (we assume pessimal
4655 * values here).
4656 *
4657 * The SR calculation is:
4658 * watermark = (trunc(latency/line time)+1) * surface width *
4659 * bytes per pixel
4660 * where
4661 * line time = htotal / dotclock
4662 * surface width = hdisplay for normal plane and 64 for cursor
4663 * and latency is assumed to be high, as above.
4664 *
4665 * The final value programmed to the register should always be rounded up,
4666 * and include an extra 2 entries to account for clock crossings.
4667 *
4668 * We don't use the sprite, so we can ignore that. And on Crestline we have
4669 * to set the non-SR watermarks to 8.
4670 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004671void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004672{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004673 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004674
4675 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004676 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004677}
4678
Jani Nikulae2828912016-01-18 09:19:47 +02004679/*
Daniel Vetter92703882012-08-09 16:46:01 +02004680 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004681 */
4682DEFINE_SPINLOCK(mchdev_lock);
4683
4684/* Global for IPS driver to get at the current i915 device. Protected by
4685 * mchdev_lock. */
4686static struct drm_i915_private *i915_mch_dev;
4687
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004688bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004689{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004690 u16 rgvswctl;
4691
Daniel Vetter92703882012-08-09 16:46:01 +02004692 assert_spin_locked(&mchdev_lock);
4693
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004694 rgvswctl = I915_READ16(MEMSWCTL);
4695 if (rgvswctl & MEMCTL_CMD_STS) {
4696 DRM_DEBUG("gpu busy, RCS change rejected\n");
4697 return false; /* still busy with another command */
4698 }
4699
4700 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4701 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4702 I915_WRITE16(MEMSWCTL, rgvswctl);
4703 POSTING_READ16(MEMSWCTL);
4704
4705 rgvswctl |= MEMCTL_CMD_STS;
4706 I915_WRITE16(MEMSWCTL, rgvswctl);
4707
4708 return true;
4709}
4710
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004711static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004712{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004713 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004714 u8 fmax, fmin, fstart, vstart;
4715
Daniel Vetter92703882012-08-09 16:46:01 +02004716 spin_lock_irq(&mchdev_lock);
4717
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004718 rgvmodectl = I915_READ(MEMMODECTL);
4719
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004720 /* Enable temp reporting */
4721 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4722 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4723
4724 /* 100ms RC evaluation intervals */
4725 I915_WRITE(RCUPEI, 100000);
4726 I915_WRITE(RCDNEI, 100000);
4727
4728 /* Set max/min thresholds to 90ms and 80ms respectively */
4729 I915_WRITE(RCBMAXAVG, 90000);
4730 I915_WRITE(RCBMINAVG, 80000);
4731
4732 I915_WRITE(MEMIHYST, 1);
4733
4734 /* Set up min, max, and cur for interrupt handling */
4735 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4736 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4737 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4738 MEMMODE_FSTART_SHIFT;
4739
Ville Syrjälä616847e2015-09-18 20:03:19 +03004740 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004741 PXVFREQ_PX_SHIFT;
4742
Daniel Vetter20e4d402012-08-08 23:35:39 +02004743 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4744 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004745
Daniel Vetter20e4d402012-08-08 23:35:39 +02004746 dev_priv->ips.max_delay = fstart;
4747 dev_priv->ips.min_delay = fmin;
4748 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004749
4750 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4751 fmax, fmin, fstart);
4752
4753 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4754
4755 /*
4756 * Interrupts will be enabled in ironlake_irq_postinstall
4757 */
4758
4759 I915_WRITE(VIDSTART, vstart);
4760 POSTING_READ(VIDSTART);
4761
4762 rgvmodectl |= MEMMODE_SWMODE_EN;
4763 I915_WRITE(MEMMODECTL, rgvmodectl);
4764
Daniel Vetter92703882012-08-09 16:46:01 +02004765 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004766 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004767 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004768
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004769 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004770
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004771 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4772 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004773 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004774 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004775 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004776
4777 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004778}
4779
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004780static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004781{
Daniel Vetter92703882012-08-09 16:46:01 +02004782 u16 rgvswctl;
4783
4784 spin_lock_irq(&mchdev_lock);
4785
4786 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004787
4788 /* Ack interrupts, disable EFC interrupt */
4789 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4790 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4791 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4792 I915_WRITE(DEIIR, DE_PCU_EVENT);
4793 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4794
4795 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004796 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004797 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004798 rgvswctl |= MEMCTL_CMD_STS;
4799 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004800 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004801
Daniel Vetter92703882012-08-09 16:46:01 +02004802 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004803}
4804
Daniel Vetteracbe9472012-07-26 11:50:05 +02004805/* There's a funny hw issue where the hw returns all 0 when reading from
4806 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4807 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4808 * all limits and the gpu stuck at whatever frequency it is at atm).
4809 */
Akash Goel74ef1172015-03-06 11:07:19 +05304810static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004811{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004812 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004813
Daniel Vetter20b46e52012-07-26 11:16:14 +02004814 /* Only set the down limit when we've reached the lowest level to avoid
4815 * getting more interrupts, otherwise leave this clear. This prevents a
4816 * race in the hw when coming out of rc6: There's a tiny window where
4817 * the hw runs at the minimal clock before selecting the desired
4818 * frequency, if the down threshold expires in that window we will not
4819 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004820 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304821 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4822 if (val <= dev_priv->rps.min_freq_softlimit)
4823 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4824 } else {
4825 limits = dev_priv->rps.max_freq_softlimit << 24;
4826 if (val <= dev_priv->rps.min_freq_softlimit)
4827 limits |= dev_priv->rps.min_freq_softlimit << 16;
4828 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004829
4830 return limits;
4831}
4832
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004833static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4834{
4835 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304836 u32 threshold_up = 0, threshold_down = 0; /* in % */
4837 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004838
4839 new_power = dev_priv->rps.power;
4840 switch (dev_priv->rps.power) {
4841 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004842 if (val > dev_priv->rps.efficient_freq + 1 &&
4843 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004844 new_power = BETWEEN;
4845 break;
4846
4847 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01004848 if (val <= dev_priv->rps.efficient_freq &&
4849 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004850 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01004851 else if (val >= dev_priv->rps.rp0_freq &&
4852 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004853 new_power = HIGH_POWER;
4854 break;
4855
4856 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01004857 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4858 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004859 new_power = BETWEEN;
4860 break;
4861 }
4862 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004863 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004864 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004865 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004866 new_power = HIGH_POWER;
4867 if (new_power == dev_priv->rps.power)
4868 return;
4869
4870 /* Note the units here are not exactly 1us, but 1280ns. */
4871 switch (new_power) {
4872 case LOW_POWER:
4873 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304874 ei_up = 16000;
4875 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004876
4877 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304878 ei_down = 32000;
4879 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004880 break;
4881
4882 case BETWEEN:
4883 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304884 ei_up = 13000;
4885 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004886
4887 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304888 ei_down = 32000;
4889 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004890 break;
4891
4892 case HIGH_POWER:
4893 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304894 ei_up = 10000;
4895 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004896
4897 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304898 ei_down = 32000;
4899 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004900 break;
4901 }
4902
Akash Goel8a586432015-03-06 11:07:18 +05304903 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004904 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05304905 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004906 GT_INTERVAL_FROM_US(dev_priv,
4907 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304908
4909 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01004910 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05304911 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01004912 GT_INTERVAL_FROM_US(dev_priv,
4913 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05304914
Chris Wilsona72b5622016-07-02 15:35:59 +01004915 I915_WRITE(GEN6_RP_CONTROL,
4916 GEN6_RP_MEDIA_TURBO |
4917 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4918 GEN6_RP_MEDIA_IS_GFX |
4919 GEN6_RP_ENABLE |
4920 GEN6_RP_UP_BUSY_AVG |
4921 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05304922
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004923 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004924 dev_priv->rps.up_threshold = threshold_up;
4925 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004926 dev_priv->rps.last_adj = 0;
4927}
4928
Chris Wilson2876ce72014-03-28 08:03:34 +00004929static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4930{
4931 u32 mask = 0;
4932
4933 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004934 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004935 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004936 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004937
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004938 mask &= dev_priv->pm_rps_events;
4939
Imre Deak59d02a12014-12-19 19:33:26 +02004940 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004941}
4942
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004943/* gen6_set_rps is called to update the frequency request, but should also be
4944 * called when the range (min_delay and max_delay) is modified so that we can
4945 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004946static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004947{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304948 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004949 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304950 return;
4951
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004952 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004953 WARN_ON(val > dev_priv->rps.max_freq);
4954 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004955
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004956 /* min/max delay may still have been modified so be sure to
4957 * write the limits value.
4958 */
4959 if (val != dev_priv->rps.cur_freq) {
4960 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004961
Chris Wilsondc979972016-05-10 14:10:04 +01004962 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304963 I915_WRITE(GEN6_RPNSWREQ,
4964 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004965 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004966 I915_WRITE(GEN6_RPNSWREQ,
4967 HSW_FREQUENCY(val));
4968 else
4969 I915_WRITE(GEN6_RPNSWREQ,
4970 GEN6_FREQUENCY(val) |
4971 GEN6_OFFSET(0) |
4972 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004973 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004974
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004975 /* Make sure we continue to get interrupts
4976 * until we hit the minimum or maximum frequencies.
4977 */
Akash Goel74ef1172015-03-06 11:07:19 +05304978 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004979 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004980
Ben Widawskyd5570a72012-09-07 19:43:41 -07004981 POSTING_READ(GEN6_RPNSWREQ);
4982
Ben Widawskyb39fb292014-03-19 18:31:11 -07004983 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004984 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004985}
4986
Chris Wilsondc979972016-05-10 14:10:04 +01004987static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004988{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004989 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004990 WARN_ON(val > dev_priv->rps.max_freq);
4991 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004992
Chris Wilsondc979972016-05-10 14:10:04 +01004993 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004994 "Odd GPU freq value\n"))
4995 val &= ~1;
4996
Deepak Scd25dd52015-07-10 18:31:40 +05304997 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4998
Chris Wilson8fb55192015-04-07 16:20:28 +01004999 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005000 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005001 if (!IS_CHERRYVIEW(dev_priv))
5002 gen6_set_rps_thresholds(dev_priv, val);
5003 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005004
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005005 dev_priv->rps.cur_freq = val;
5006 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
5007}
5008
Deepak Sa7f6e232015-05-09 18:04:44 +05305009/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305010 *
5011 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305012 * 1. Forcewake Media well.
5013 * 2. Request idle freq.
5014 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305015*/
5016static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5017{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005018 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05305019
Chris Wilsonaed242f2015-03-18 09:48:21 +00005020 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305021 return;
5022
Deepak Sa7f6e232015-05-09 18:04:44 +05305023 /* Wake up the media well, as that takes a lot less
5024 * power than the Render well. */
5025 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01005026 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305027 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05305028}
5029
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005030void gen6_rps_busy(struct drm_i915_private *dev_priv)
5031{
5032 mutex_lock(&dev_priv->rps.hw_lock);
5033 if (dev_priv->rps.enabled) {
5034 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5035 gen6_rps_reset_ei(dev_priv);
5036 I915_WRITE(GEN6_PMINTRMSK,
5037 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005038
Chris Wilsonc33d2472016-07-04 08:08:36 +01005039 gen6_enable_rps_interrupts(dev_priv);
5040
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005041 /* Ensure we start at the user's desired frequency */
5042 intel_set_rps(dev_priv,
5043 clamp(dev_priv->rps.cur_freq,
5044 dev_priv->rps.min_freq_softlimit,
5045 dev_priv->rps.max_freq_softlimit));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005046 }
5047 mutex_unlock(&dev_priv->rps.hw_lock);
5048}
5049
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005050void gen6_rps_idle(struct drm_i915_private *dev_priv)
5051{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005052 /* Flush our bottom-half so that it does not race with us
5053 * setting the idle frequency and so that it is bounded by
5054 * our rpm wakeref. And then disable the interrupts to stop any
5055 * futher RPS reclocking whilst we are asleep.
5056 */
5057 gen6_disable_rps_interrupts(dev_priv);
5058
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005059 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005060 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005061 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305062 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005063 else
Chris Wilsondc979972016-05-10 14:10:04 +01005064 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005065 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005066 I915_WRITE(GEN6_PMINTRMSK,
5067 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005068 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005069 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005070
Chris Wilson8d3afd72015-05-21 21:01:47 +01005071 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005072 while (!list_empty(&dev_priv->rps.clients))
5073 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005074 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075}
5076
Chris Wilson1854d5c2015-04-07 16:20:32 +01005077void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005078 struct intel_rps_client *rps,
5079 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005080{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005081 /* This is intentionally racy! We peek at the state here, then
5082 * validate inside the RPS worker.
5083 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005084 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005086 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005087 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005088
Chris Wilsone61b9952015-04-27 13:41:24 +01005089 /* Force a RPS boost (and don't count it against the client) if
5090 * the GPU is severely congested.
5091 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005092 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005093 rps = NULL;
5094
Chris Wilson8d3afd72015-05-21 21:01:47 +01005095 spin_lock(&dev_priv->rps.client_lock);
5096 if (rps == NULL || list_empty(&rps->link)) {
5097 spin_lock_irq(&dev_priv->irq_lock);
5098 if (dev_priv->rps.interrupts_enabled) {
5099 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005100 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005101 }
5102 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005103
Chris Wilson2e1b8732015-04-27 13:41:22 +01005104 if (rps != NULL) {
5105 list_add(&rps->link, &dev_priv->rps.clients);
5106 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005107 } else
5108 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005109 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005110 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005111}
5112
Chris Wilsondc979972016-05-10 14:10:04 +01005113void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005114{
Chris Wilsondc979972016-05-10 14:10:04 +01005115 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5116 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005117 else
Chris Wilsondc979972016-05-10 14:10:04 +01005118 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005119}
5120
Chris Wilsondc979972016-05-10 14:10:04 +01005121static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005122{
Zhe Wang20e49362014-11-04 17:07:05 +00005123 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005124 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005125}
5126
Chris Wilsondc979972016-05-10 14:10:04 +01005127static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305128{
Akash Goel2030d682016-04-23 00:05:45 +05305129 I915_WRITE(GEN6_RP_CONTROL, 0);
5130}
5131
Chris Wilsondc979972016-05-10 14:10:04 +01005132static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005133{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005134 I915_WRITE(GEN6_RC_CONTROL, 0);
5135 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305136 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005137}
5138
Chris Wilsondc979972016-05-10 14:10:04 +01005139static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305140{
Deepak S38807742014-05-23 21:00:15 +05305141 I915_WRITE(GEN6_RC_CONTROL, 0);
5142}
5143
Chris Wilsondc979972016-05-10 14:10:04 +01005144static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005145{
Deepak S98a2e5f2014-08-18 10:35:27 -07005146 /* we're doing forcewake before Disabling RC6,
5147 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005149
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005150 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005151
Mika Kuoppala59bad942015-01-16 11:34:40 +02005152 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005153}
5154
Chris Wilsondc979972016-05-10 14:10:04 +01005155static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005156{
Chris Wilsondc979972016-05-10 14:10:04 +01005157 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005158 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5159 mode = GEN6_RC_CTL_RC6_ENABLE;
5160 else
5161 mode = 0;
5162 }
Chris Wilsondc979972016-05-10 14:10:04 +01005163 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005164 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5165 "RC6 %s RC6p %s RC6pp %s\n",
5166 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5167 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5168 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005169
5170 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005171 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5172 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005173}
5174
Chris Wilsondc979972016-05-10 14:10:04 +01005175static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305176{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005177 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305178 bool enable_rc6 = true;
5179 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005180 u32 rc_ctl;
5181 int rc_sw_target;
5182
5183 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5184 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5185 RC_SW_TARGET_STATE_SHIFT;
5186 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5187 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5188 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5189 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5190 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305191
5192 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005193 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305194 enable_rc6 = false;
5195 }
5196
5197 /*
5198 * The exact context size is not known for BXT, so assume a page size
5199 * for this check.
5200 */
5201 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005202 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5203 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5204 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005205 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305206 enable_rc6 = false;
5207 }
5208
5209 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5210 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5211 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5212 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005213 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305214 enable_rc6 = false;
5215 }
5216
Imre Deakfc619842016-06-29 19:13:55 +03005217 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5218 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5219 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5220 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5221 enable_rc6 = false;
5222 }
5223
5224 if (!I915_READ(GEN6_GFXPAUSE)) {
5225 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5226 enable_rc6 = false;
5227 }
5228
5229 if (!I915_READ(GEN8_MISC_CTRL0)) {
5230 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305231 enable_rc6 = false;
5232 }
5233
5234 return enable_rc6;
5235}
5236
Chris Wilsondc979972016-05-10 14:10:04 +01005237int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005238{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005239 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005240 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005241 return 0;
5242
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305243 if (!enable_rc6)
5244 return 0;
5245
Chris Wilsondc979972016-05-10 14:10:04 +01005246 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305247 DRM_INFO("RC6 disabled by BIOS\n");
5248 return 0;
5249 }
5250
Daniel Vetter456470e2012-08-08 23:35:40 +02005251 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005252 if (enable_rc6 >= 0) {
5253 int mask;
5254
Chris Wilsondc979972016-05-10 14:10:04 +01005255 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005256 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5257 INTEL_RC6pp_ENABLE;
5258 else
5259 mask = INTEL_RC6_ENABLE;
5260
5261 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005262 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5263 "(requested %d, valid %d)\n",
5264 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005265
5266 return enable_rc6 & mask;
5267 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005268
Chris Wilsondc979972016-05-10 14:10:04 +01005269 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005270 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005271
5272 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005273}
5274
Chris Wilsondc979972016-05-10 14:10:04 +01005275static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005276{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005277 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005278
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005279 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005280 if (IS_BROXTON(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005281 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005282 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5283 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5284 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5285 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005286 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005287 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5288 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5289 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5290 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005291 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005292 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005293
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005294 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005295 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5296 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005297 u32 ddcc_status = 0;
5298
5299 if (sandybridge_pcode_read(dev_priv,
5300 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5301 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005302 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005303 clamp_t(u8,
5304 ((ddcc_status >> 8) & 0xff),
5305 dev_priv->rps.min_freq,
5306 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005307 }
5308
Chris Wilsondc979972016-05-10 14:10:04 +01005309 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305310 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005311 * the natural hardware unit for SKL
5312 */
Akash Goelc5e06882015-06-29 14:50:19 +05305313 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5314 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5315 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5316 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5317 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5318 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005319}
5320
Chris Wilson3a45b052016-07-13 09:10:32 +01005321static void reset_rps(struct drm_i915_private *dev_priv,
5322 void (*set)(struct drm_i915_private *, u8))
5323{
5324 u8 freq = dev_priv->rps.cur_freq;
5325
5326 /* force a reset */
5327 dev_priv->rps.power = -1;
5328 dev_priv->rps.cur_freq = -1;
5329
5330 set(dev_priv, freq);
5331}
5332
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005333/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005334static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005335{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005336 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5337
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305338 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005339 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305340 /*
5341 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5342 * clear out the Control register just to avoid inconsitency
5343 * with debugfs interface, which will show Turbo as enabled
5344 * only and that is not expected by the User after adding the
5345 * WaGsvDisableTurbo. Apart from this there is no problem even
5346 * if the Turbo is left enabled in the Control register, as the
5347 * Up/Down interrupts would remain masked.
5348 */
Chris Wilsondc979972016-05-10 14:10:04 +01005349 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305350 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5351 return;
5352 }
5353
Akash Goel0beb0592015-03-06 11:07:20 +05305354 /* Program defaults and thresholds for RPS*/
5355 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5356 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005357
Akash Goel0beb0592015-03-06 11:07:20 +05305358 /* 1 second timeout*/
5359 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5360 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5361
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005362 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005363
Akash Goel0beb0592015-03-06 11:07:20 +05305364 /* Leaning on the below call to gen6_set_rps to program/setup the
5365 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5366 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005367 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005368
5369 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5370}
5371
Chris Wilsondc979972016-05-10 14:10:04 +01005372static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005373{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005374 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305375 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005376 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005377
5378 /* 1a: Software RC state - RC0 */
5379 I915_WRITE(GEN6_RC_STATE, 0);
5380
5381 /* 1b: Get forcewake during program sequence. Although the driver
5382 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005383 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005384
5385 /* 2a: Disable RC states. */
5386 I915_WRITE(GEN6_RC_CONTROL, 0);
5387
5388 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305389
5390 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005391 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305392 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5393 else
5394 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005395 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5396 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305397 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005398 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305399
Dave Gordon1a3d1892016-05-13 15:36:30 +01005400 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305401 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5402
Zhe Wang20e49362014-11-04 17:07:05 +00005403 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005404
Zhe Wang38c23522015-01-20 12:23:04 +00005405 /* 2c: Program Coarse Power Gating Policies. */
5406 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5407 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5408
Zhe Wang20e49362014-11-04 17:07:05 +00005409 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005410 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005411 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005412 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Jani Nikula4ff40a42016-09-26 15:07:51 +03005413 /* WaRsUseTimeoutMode:bxt */
Jani Nikula9fc736e2016-09-16 16:59:46 +03005414 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305415 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305416 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5417 GEN7_RC_CTL_TO_MODE |
5418 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305419 } else {
5420 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305421 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5422 GEN6_RC_CTL_EI_MODE(1) |
5423 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305424 }
Zhe Wang20e49362014-11-04 17:07:05 +00005425
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305426 /*
5427 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305428 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305429 */
Chris Wilsondc979972016-05-10 14:10:04 +01005430 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305431 I915_WRITE(GEN9_PG_ENABLE, 0);
5432 else
5433 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5434 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005435
Mika Kuoppala59bad942015-01-16 11:34:40 +02005436 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005437}
5438
Chris Wilsondc979972016-05-10 14:10:04 +01005439static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005440{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005441 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305442 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005443 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005444
5445 /* 1a: Software RC state - RC0 */
5446 I915_WRITE(GEN6_RC_STATE, 0);
5447
5448 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5449 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005450 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005451
5452 /* 2a: Disable RC states. */
5453 I915_WRITE(GEN6_RC_CONTROL, 0);
5454
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005455 /* 2b: Program RC6 thresholds.*/
5456 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5457 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5458 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305459 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005460 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005461 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005462 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005463 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5464 else
5465 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005466
5467 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005468 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005469 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005470 intel_print_rc6_info(dev_priv, rc6_mask);
5471 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005472 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5473 GEN7_RC_CTL_TO_MODE |
5474 rc6_mask);
5475 else
5476 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5477 GEN6_RC_CTL_EI_MODE(1) |
5478 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005479
5480 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005481 I915_WRITE(GEN6_RPNSWREQ,
5482 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5483 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5484 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005485 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5486 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005487
Daniel Vetter7526ed72014-09-29 15:07:19 +02005488 /* Docs recommend 900MHz, and 300 MHz respectively */
5489 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5490 dev_priv->rps.max_freq_softlimit << 24 |
5491 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005492
Daniel Vetter7526ed72014-09-29 15:07:19 +02005493 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5494 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5495 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5496 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005497
Daniel Vetter7526ed72014-09-29 15:07:19 +02005498 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005499
5500 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005501 I915_WRITE(GEN6_RP_CONTROL,
5502 GEN6_RP_MEDIA_TURBO |
5503 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5504 GEN6_RP_MEDIA_IS_GFX |
5505 GEN6_RP_ENABLE |
5506 GEN6_RP_UP_BUSY_AVG |
5507 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005508
Daniel Vetter7526ed72014-09-29 15:07:19 +02005509 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005510
Chris Wilson3a45b052016-07-13 09:10:32 +01005511 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005512
Mika Kuoppala59bad942015-01-16 11:34:40 +02005513 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005514}
5515
Chris Wilsondc979972016-05-10 14:10:04 +01005516static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005517{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005518 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305519 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005520 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005521 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005522 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005523 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005524
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005525 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005526
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005527 /* Here begins a magic sequence of register writes to enable
5528 * auto-downclocking.
5529 *
5530 * Perhaps there might be some value in exposing these to
5531 * userspace...
5532 */
5533 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005534
5535 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005536 gtfifodbg = I915_READ(GTFIFODBG);
5537 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005538 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5539 I915_WRITE(GTFIFODBG, gtfifodbg);
5540 }
5541
Mika Kuoppala59bad942015-01-16 11:34:40 +02005542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005543
5544 /* disable the counters and set deterministic thresholds */
5545 I915_WRITE(GEN6_RC_CONTROL, 0);
5546
5547 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5548 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5549 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5550 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5551 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5552
Akash Goel3b3f1652016-10-13 22:44:48 +05305553 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005554 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005555
5556 I915_WRITE(GEN6_RC_SLEEP, 0);
5557 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005558 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005559 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5560 else
5561 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005562 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005563 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5564
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005565 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005566 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005567 if (rc6_mode & INTEL_RC6_ENABLE)
5568 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5569
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005570 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005571 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005572 if (rc6_mode & INTEL_RC6p_ENABLE)
5573 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005574
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005575 if (rc6_mode & INTEL_RC6pp_ENABLE)
5576 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5577 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005578
Chris Wilsondc979972016-05-10 14:10:04 +01005579 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005580
5581 I915_WRITE(GEN6_RC_CONTROL,
5582 rc6_mask |
5583 GEN6_RC_CTL_EI_MODE(1) |
5584 GEN6_RC_CTL_HW_ENABLE);
5585
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005586 /* Power down if completely idle for over 50ms */
5587 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005588 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005589
Ben Widawsky42c05262012-09-26 10:34:00 -07005590 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005591 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005592 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005593
Chris Wilson3a45b052016-07-13 09:10:32 +01005594 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005595
Ben Widawsky31643d52012-09-26 10:34:01 -07005596 rc6vids = 0;
5597 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005598 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005599 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005600 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005601 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5602 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5603 rc6vids &= 0xffff00;
5604 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5605 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5606 if (ret)
5607 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5608 }
5609
Mika Kuoppala59bad942015-01-16 11:34:40 +02005610 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005611}
5612
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005613static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005614{
5615 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005616 unsigned int gpu_freq;
5617 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305618 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005619 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005620 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005621
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005622 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005623
Ben Widawskyeda79642013-10-07 17:15:48 -03005624 policy = cpufreq_cpu_get(0);
5625 if (policy) {
5626 max_ia_freq = policy->cpuinfo.max_freq;
5627 cpufreq_cpu_put(policy);
5628 } else {
5629 /*
5630 * Default to measured freq if none found, PCU will ensure we
5631 * don't go over
5632 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005633 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005634 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005635
5636 /* Convert from kHz to MHz */
5637 max_ia_freq /= 1000;
5638
Ben Widawsky153b4b952013-10-22 22:05:09 -07005639 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005640 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5641 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005642
Chris Wilsondc979972016-05-10 14:10:04 +01005643 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305644 /* Convert GT frequency to 50 HZ units */
5645 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5646 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5647 } else {
5648 min_gpu_freq = dev_priv->rps.min_freq;
5649 max_gpu_freq = dev_priv->rps.max_freq;
5650 }
5651
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005652 /*
5653 * For each potential GPU frequency, load a ring frequency we'd like
5654 * to use for memory access. We do this by specifying the IA frequency
5655 * the PCU should use as a reference to determine the ring frequency.
5656 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305657 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5658 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005659 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005660
Chris Wilsondc979972016-05-10 14:10:04 +01005661 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305662 /*
5663 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5664 * No floor required for ring frequency on SKL.
5665 */
5666 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005667 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005668 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5669 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005670 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005671 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005672 ring_freq = max(min_ring_freq, ring_freq);
5673 /* leave ia_freq as the default, chosen by cpufreq */
5674 } else {
5675 /* On older processors, there is no separate ring
5676 * clock domain, so in order to boost the bandwidth
5677 * of the ring, we need to upclock the CPU (ia_freq).
5678 *
5679 * For GPU frequencies less than 750MHz,
5680 * just use the lowest ring freq.
5681 */
5682 if (gpu_freq < min_freq)
5683 ia_freq = 800;
5684 else
5685 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5686 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5687 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005688
Ben Widawsky42c05262012-09-26 10:34:00 -07005689 sandybridge_pcode_write(dev_priv,
5690 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005691 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5692 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5693 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005694 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005695}
5696
Ville Syrjälä03af2042014-06-28 02:03:53 +03005697static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305698{
5699 u32 val, rp0;
5700
Jani Nikula5b5929c2015-10-07 11:17:46 +03005701 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305702
Imre Deak43b67992016-08-31 19:13:02 +03005703 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005704 case 8:
5705 /* (2 * 4) config */
5706 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5707 break;
5708 case 12:
5709 /* (2 * 6) config */
5710 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5711 break;
5712 case 16:
5713 /* (2 * 8) config */
5714 default:
5715 /* Setting (2 * 8) Min RP0 for any other combination */
5716 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5717 break;
Deepak S095acd52015-01-17 11:05:59 +05305718 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005719
5720 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5721
Deepak S2b6b3a02014-05-27 15:59:30 +05305722 return rp0;
5723}
5724
5725static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5726{
5727 u32 val, rpe;
5728
5729 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5730 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5731
5732 return rpe;
5733}
5734
Deepak S7707df42014-07-12 18:46:14 +05305735static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5736{
5737 u32 val, rp1;
5738
Jani Nikula5b5929c2015-10-07 11:17:46 +03005739 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5740 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5741
Deepak S7707df42014-07-12 18:46:14 +05305742 return rp1;
5743}
5744
Deepak Sf8f2b002014-07-10 13:16:21 +05305745static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5746{
5747 u32 val, rp1;
5748
5749 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5750
5751 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5752
5753 return rp1;
5754}
5755
Ville Syrjälä03af2042014-06-28 02:03:53 +03005756static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005757{
5758 u32 val, rp0;
5759
Jani Nikula64936252013-05-22 15:36:20 +03005760 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005761
5762 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5763 /* Clamp to max */
5764 rp0 = min_t(u32, rp0, 0xea);
5765
5766 return rp0;
5767}
5768
5769static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5770{
5771 u32 val, rpe;
5772
Jani Nikula64936252013-05-22 15:36:20 +03005773 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005774 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005775 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005776 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5777
5778 return rpe;
5779}
5780
Ville Syrjälä03af2042014-06-28 02:03:53 +03005781static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005782{
Imre Deak36146032014-12-04 18:39:35 +02005783 u32 val;
5784
5785 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5786 /*
5787 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5788 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5789 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5790 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5791 * to make sure it matches what Punit accepts.
5792 */
5793 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005794}
5795
Imre Deakae484342014-03-31 15:10:44 +03005796/* Check that the pctx buffer wasn't move under us. */
5797static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5798{
5799 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5800
5801 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5802 dev_priv->vlv_pctx->stolen->start);
5803}
5804
Deepak S38807742014-05-23 21:00:15 +05305805
5806/* Check that the pcbr address is not empty. */
5807static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5808{
5809 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5810
5811 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5812}
5813
Chris Wilsondc979972016-05-10 14:10:04 +01005814static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305815{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005816 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005817 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305818 u32 pcbr;
5819 int pctx_size = 32*1024;
5820
Deepak S38807742014-05-23 21:00:15 +05305821 pcbr = I915_READ(VLV_PCBR);
5822 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005823 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305824 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005825 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305826
5827 pctx_paddr = (paddr & (~4095));
5828 I915_WRITE(VLV_PCBR, pctx_paddr);
5829 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005830
5831 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305832}
5833
Chris Wilsondc979972016-05-10 14:10:04 +01005834static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005835{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005836 struct drm_i915_gem_object *pctx;
5837 unsigned long pctx_paddr;
5838 u32 pcbr;
5839 int pctx_size = 24*1024;
5840
5841 pcbr = I915_READ(VLV_PCBR);
5842 if (pcbr) {
5843 /* BIOS set it up already, grab the pre-alloc'd space */
5844 int pcbr_offset;
5845
5846 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Chris Wilson91c8a322016-07-05 10:40:23 +01005847 pctx = i915_gem_object_create_stolen_for_preallocated(&dev_priv->drm,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005848 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005849 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005850 pctx_size);
5851 goto out;
5852 }
5853
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005854 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5855
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005856 /*
5857 * From the Gunit register HAS:
5858 * The Gfx driver is expected to program this register and ensure
5859 * proper allocation within Gfx stolen memory. For example, this
5860 * register should be programmed such than the PCBR range does not
5861 * overlap with other ranges, such as the frame buffer, protected
5862 * memory, or any other relevant ranges.
5863 */
Chris Wilson91c8a322016-07-05 10:40:23 +01005864 pctx = i915_gem_object_create_stolen(&dev_priv->drm, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005865 if (!pctx) {
5866 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005867 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005868 }
5869
5870 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5871 I915_WRITE(VLV_PCBR, pctx_paddr);
5872
5873out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005874 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005875 dev_priv->vlv_pctx = pctx;
5876}
5877
Chris Wilsondc979972016-05-10 14:10:04 +01005878static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005879{
Imre Deakae484342014-03-31 15:10:44 +03005880 if (WARN_ON(!dev_priv->vlv_pctx))
5881 return;
5882
Chris Wilson34911fd2016-07-20 13:31:54 +01005883 i915_gem_object_put_unlocked(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03005884 dev_priv->vlv_pctx = NULL;
5885}
5886
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005887static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5888{
5889 dev_priv->rps.gpll_ref_freq =
5890 vlv_get_cck_clock(dev_priv, "GPLL ref",
5891 CCK_GPLL_CLOCK_CONTROL,
5892 dev_priv->czclk_freq);
5893
5894 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5895 dev_priv->rps.gpll_ref_freq);
5896}
5897
Chris Wilsondc979972016-05-10 14:10:04 +01005898static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005899{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005900 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005901
Chris Wilsondc979972016-05-10 14:10:04 +01005902 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005903
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005904 vlv_init_gpll_ref_freq(dev_priv);
5905
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005906 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5907 switch ((val >> 6) & 3) {
5908 case 0:
5909 case 1:
5910 dev_priv->mem_freq = 800;
5911 break;
5912 case 2:
5913 dev_priv->mem_freq = 1066;
5914 break;
5915 case 3:
5916 dev_priv->mem_freq = 1333;
5917 break;
5918 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005919 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005920
Imre Deak4e805192014-04-14 20:24:41 +03005921 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5922 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5923 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005924 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005925 dev_priv->rps.max_freq);
5926
5927 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5928 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005929 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005930 dev_priv->rps.efficient_freq);
5931
Deepak Sf8f2b002014-07-10 13:16:21 +05305932 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5933 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005934 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305935 dev_priv->rps.rp1_freq);
5936
Imre Deak4e805192014-04-14 20:24:41 +03005937 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5938 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005939 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005940 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03005941}
5942
Chris Wilsondc979972016-05-10 14:10:04 +01005943static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305944{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005945 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305946
Chris Wilsondc979972016-05-10 14:10:04 +01005947 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305948
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005949 vlv_init_gpll_ref_freq(dev_priv);
5950
Ville Syrjäläa5805162015-05-26 20:42:30 +03005951 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005952 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005953 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005954
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005955 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005956 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005957 dev_priv->mem_freq = 2000;
5958 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005959 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005960 dev_priv->mem_freq = 1600;
5961 break;
5962 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005963 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005964
Deepak S2b6b3a02014-05-27 15:59:30 +05305965 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5966 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5967 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005968 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305969 dev_priv->rps.max_freq);
5970
5971 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5972 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005973 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305974 dev_priv->rps.efficient_freq);
5975
Deepak S7707df42014-07-12 18:46:14 +05305976 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5977 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005978 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305979 dev_priv->rps.rp1_freq);
5980
Deepak S5b7c91b2015-05-09 18:15:46 +05305981 /* PUnit validated range is only [RPe, RP0] */
5982 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305983 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005984 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305985 dev_priv->rps.min_freq);
5986
Ville Syrjälä1c147622014-08-18 14:42:43 +03005987 WARN_ONCE((dev_priv->rps.max_freq |
5988 dev_priv->rps.efficient_freq |
5989 dev_priv->rps.rp1_freq |
5990 dev_priv->rps.min_freq) & 1,
5991 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05305992}
5993
Chris Wilsondc979972016-05-10 14:10:04 +01005994static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005995{
Chris Wilsondc979972016-05-10 14:10:04 +01005996 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005997}
5998
Chris Wilsondc979972016-05-10 14:10:04 +01005999static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306000{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006001 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306002 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306003 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306004
6005 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6006
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006007 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6008 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306009 if (gtfifodbg) {
6010 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6011 gtfifodbg);
6012 I915_WRITE(GTFIFODBG, gtfifodbg);
6013 }
6014
6015 cherryview_check_pctx(dev_priv);
6016
6017 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6018 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006019 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306020
Ville Syrjälä160614a2015-01-19 13:50:47 +02006021 /* Disable RC states. */
6022 I915_WRITE(GEN6_RC_CONTROL, 0);
6023
Deepak S38807742014-05-23 21:00:15 +05306024 /* 2a: Program RC6 thresholds.*/
6025 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6026 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6027 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6028
Akash Goel3b3f1652016-10-13 22:44:48 +05306029 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006030 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306031 I915_WRITE(GEN6_RC_SLEEP, 0);
6032
Deepak Sf4f71c72015-03-28 15:23:35 +05306033 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6034 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306035
6036 /* allows RC6 residency counter to work */
6037 I915_WRITE(VLV_COUNTER_CONTROL,
6038 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6039 VLV_MEDIA_RC6_COUNT_EN |
6040 VLV_RENDER_RC6_COUNT_EN));
6041
6042 /* For now we assume BIOS is allocating and populating the PCBR */
6043 pcbr = I915_READ(VLV_PCBR);
6044
Deepak S38807742014-05-23 21:00:15 +05306045 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006046 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6047 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006048 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306049
6050 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6051
Deepak S2b6b3a02014-05-27 15:59:30 +05306052 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006053 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306054 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6055 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6056 I915_WRITE(GEN6_RP_UP_EI, 66000);
6057 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6058
6059 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6060
6061 /* 5: Enable RPS */
6062 I915_WRITE(GEN6_RP_CONTROL,
6063 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006064 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306065 GEN6_RP_ENABLE |
6066 GEN6_RP_UP_BUSY_AVG |
6067 GEN6_RP_DOWN_IDLE_AVG);
6068
Deepak S3ef62342015-04-29 08:36:24 +05306069 /* Setting Fixed Bias */
6070 val = VLV_OVERRIDE_EN |
6071 VLV_SOC_TDP_EN |
6072 CHV_BIAS_CPU_50_SOC_50;
6073 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6074
Deepak S2b6b3a02014-05-27 15:59:30 +05306075 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6076
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006077 /* RPS code assumes GPLL is used */
6078 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6079
Jani Nikula742f4912015-09-03 11:16:09 +03006080 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306081 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6082
Chris Wilson3a45b052016-07-13 09:10:32 +01006083 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306084
Mika Kuoppala59bad942015-01-16 11:34:40 +02006085 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306086}
6087
Chris Wilsondc979972016-05-10 14:10:04 +01006088static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006089{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006090 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306091 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006092 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006093
6094 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6095
Imre Deakae484342014-03-31 15:10:44 +03006096 valleyview_check_pctx(dev_priv);
6097
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006098 gtfifodbg = I915_READ(GTFIFODBG);
6099 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006100 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6101 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006102 I915_WRITE(GTFIFODBG, gtfifodbg);
6103 }
6104
Deepak Sc8d9a592013-11-23 14:55:42 +05306105 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006106 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006107
Ville Syrjälä160614a2015-01-19 13:50:47 +02006108 /* Disable RC states. */
6109 I915_WRITE(GEN6_RC_CONTROL, 0);
6110
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006111 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006112 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6113 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6114 I915_WRITE(GEN6_RP_UP_EI, 66000);
6115 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6116
6117 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6118
6119 I915_WRITE(GEN6_RP_CONTROL,
6120 GEN6_RP_MEDIA_TURBO |
6121 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6122 GEN6_RP_MEDIA_IS_GFX |
6123 GEN6_RP_ENABLE |
6124 GEN6_RP_UP_BUSY_AVG |
6125 GEN6_RP_DOWN_IDLE_CONT);
6126
6127 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6128 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6129 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6130
Akash Goel3b3f1652016-10-13 22:44:48 +05306131 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006132 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006133
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006134 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006135
6136 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006137 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04006138 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6139 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006140 VLV_MEDIA_RC6_COUNT_EN |
6141 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006142
Chris Wilsondc979972016-05-10 14:10:04 +01006143 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006144 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006145
Chris Wilsondc979972016-05-10 14:10:04 +01006146 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006147
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006148 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006149
Deepak S3ef62342015-04-29 08:36:24 +05306150 /* Setting Fixed Bias */
6151 val = VLV_OVERRIDE_EN |
6152 VLV_SOC_TDP_EN |
6153 VLV_BIAS_CPU_125_SOC_875;
6154 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6155
Jani Nikula64936252013-05-22 15:36:20 +03006156 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006157
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006158 /* RPS code assumes GPLL is used */
6159 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6160
Jani Nikula742f4912015-09-03 11:16:09 +03006161 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006162 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6163
Chris Wilson3a45b052016-07-13 09:10:32 +01006164 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006165
Mika Kuoppala59bad942015-01-16 11:34:40 +02006166 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006167}
6168
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006169static unsigned long intel_pxfreq(u32 vidfreq)
6170{
6171 unsigned long freq;
6172 int div = (vidfreq & 0x3f0000) >> 16;
6173 int post = (vidfreq & 0x3000) >> 12;
6174 int pre = (vidfreq & 0x7);
6175
6176 if (!pre)
6177 return 0;
6178
6179 freq = ((div * 133333) / ((1<<post) * pre));
6180
6181 return freq;
6182}
6183
Daniel Vettereb48eb02012-04-26 23:28:12 +02006184static const struct cparams {
6185 u16 i;
6186 u16 t;
6187 u16 m;
6188 u16 c;
6189} cparams[] = {
6190 { 1, 1333, 301, 28664 },
6191 { 1, 1066, 294, 24460 },
6192 { 1, 800, 294, 25192 },
6193 { 0, 1333, 276, 27605 },
6194 { 0, 1066, 276, 27605 },
6195 { 0, 800, 231, 23784 },
6196};
6197
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006198static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006199{
6200 u64 total_count, diff, ret;
6201 u32 count1, count2, count3, m = 0, c = 0;
6202 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6203 int i;
6204
Daniel Vetter02d71952012-08-09 16:44:54 +02006205 assert_spin_locked(&mchdev_lock);
6206
Daniel Vetter20e4d402012-08-08 23:35:39 +02006207 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006208
6209 /* Prevent division-by-zero if we are asking too fast.
6210 * Also, we don't get interesting results if we are polling
6211 * faster than once in 10ms, so just return the saved value
6212 * in such cases.
6213 */
6214 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006215 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006216
6217 count1 = I915_READ(DMIEC);
6218 count2 = I915_READ(DDREC);
6219 count3 = I915_READ(CSIEC);
6220
6221 total_count = count1 + count2 + count3;
6222
6223 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006224 if (total_count < dev_priv->ips.last_count1) {
6225 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006226 diff += total_count;
6227 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006228 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006229 }
6230
6231 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006232 if (cparams[i].i == dev_priv->ips.c_m &&
6233 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006234 m = cparams[i].m;
6235 c = cparams[i].c;
6236 break;
6237 }
6238 }
6239
6240 diff = div_u64(diff, diff1);
6241 ret = ((m * diff) + c);
6242 ret = div_u64(ret, 10);
6243
Daniel Vetter20e4d402012-08-08 23:35:39 +02006244 dev_priv->ips.last_count1 = total_count;
6245 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006246
Daniel Vetter20e4d402012-08-08 23:35:39 +02006247 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006248
6249 return ret;
6250}
6251
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006252unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6253{
6254 unsigned long val;
6255
Chris Wilsondc979972016-05-10 14:10:04 +01006256 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006257 return 0;
6258
6259 spin_lock_irq(&mchdev_lock);
6260
6261 val = __i915_chipset_val(dev_priv);
6262
6263 spin_unlock_irq(&mchdev_lock);
6264
6265 return val;
6266}
6267
Daniel Vettereb48eb02012-04-26 23:28:12 +02006268unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6269{
6270 unsigned long m, x, b;
6271 u32 tsfs;
6272
6273 tsfs = I915_READ(TSFS);
6274
6275 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6276 x = I915_READ8(TR1);
6277
6278 b = tsfs & TSFS_INTR_MASK;
6279
6280 return ((m * x) / 127) - b;
6281}
6282
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006283static int _pxvid_to_vd(u8 pxvid)
6284{
6285 if (pxvid == 0)
6286 return 0;
6287
6288 if (pxvid >= 8 && pxvid < 31)
6289 pxvid = 31;
6290
6291 return (pxvid + 2) * 125;
6292}
6293
6294static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006295{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006296 const int vd = _pxvid_to_vd(pxvid);
6297 const int vm = vd - 1125;
6298
Chris Wilsondc979972016-05-10 14:10:04 +01006299 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006300 return vm > 0 ? vm : 0;
6301
6302 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006303}
6304
Daniel Vetter02d71952012-08-09 16:44:54 +02006305static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006306{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006307 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006308 u32 count;
6309
Daniel Vetter02d71952012-08-09 16:44:54 +02006310 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006311
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006312 now = ktime_get_raw_ns();
6313 diffms = now - dev_priv->ips.last_time2;
6314 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006315
6316 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006317 if (!diffms)
6318 return;
6319
6320 count = I915_READ(GFXEC);
6321
Daniel Vetter20e4d402012-08-08 23:35:39 +02006322 if (count < dev_priv->ips.last_count2) {
6323 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006324 diff += count;
6325 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006326 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006327 }
6328
Daniel Vetter20e4d402012-08-08 23:35:39 +02006329 dev_priv->ips.last_count2 = count;
6330 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006331
6332 /* More magic constants... */
6333 diff = diff * 1181;
6334 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006335 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006336}
6337
Daniel Vetter02d71952012-08-09 16:44:54 +02006338void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6339{
Chris Wilsondc979972016-05-10 14:10:04 +01006340 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006341 return;
6342
Daniel Vetter92703882012-08-09 16:46:01 +02006343 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006344
6345 __i915_update_gfx_val(dev_priv);
6346
Daniel Vetter92703882012-08-09 16:46:01 +02006347 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006348}
6349
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006350static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006351{
6352 unsigned long t, corr, state1, corr2, state2;
6353 u32 pxvid, ext_v;
6354
Daniel Vetter02d71952012-08-09 16:44:54 +02006355 assert_spin_locked(&mchdev_lock);
6356
Ville Syrjälä616847e2015-09-18 20:03:19 +03006357 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006358 pxvid = (pxvid >> 24) & 0x7f;
6359 ext_v = pvid_to_extvid(dev_priv, pxvid);
6360
6361 state1 = ext_v;
6362
6363 t = i915_mch_val(dev_priv);
6364
6365 /* Revel in the empirically derived constants */
6366
6367 /* Correction factor in 1/100000 units */
6368 if (t > 80)
6369 corr = ((t * 2349) + 135940);
6370 else if (t >= 50)
6371 corr = ((t * 964) + 29317);
6372 else /* < 50 */
6373 corr = ((t * 301) + 1004);
6374
6375 corr = corr * ((150142 * state1) / 10000 - 78642);
6376 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006377 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006378
6379 state2 = (corr2 * state1) / 10000;
6380 state2 /= 100; /* convert to mW */
6381
Daniel Vetter02d71952012-08-09 16:44:54 +02006382 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006383
Daniel Vetter20e4d402012-08-08 23:35:39 +02006384 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006385}
6386
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006387unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6388{
6389 unsigned long val;
6390
Chris Wilsondc979972016-05-10 14:10:04 +01006391 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006392 return 0;
6393
6394 spin_lock_irq(&mchdev_lock);
6395
6396 val = __i915_gfx_val(dev_priv);
6397
6398 spin_unlock_irq(&mchdev_lock);
6399
6400 return val;
6401}
6402
Daniel Vettereb48eb02012-04-26 23:28:12 +02006403/**
6404 * i915_read_mch_val - return value for IPS use
6405 *
6406 * Calculate and return a value for the IPS driver to use when deciding whether
6407 * we have thermal and power headroom to increase CPU or GPU power budget.
6408 */
6409unsigned long i915_read_mch_val(void)
6410{
6411 struct drm_i915_private *dev_priv;
6412 unsigned long chipset_val, graphics_val, ret = 0;
6413
Daniel Vetter92703882012-08-09 16:46:01 +02006414 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006415 if (!i915_mch_dev)
6416 goto out_unlock;
6417 dev_priv = i915_mch_dev;
6418
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006419 chipset_val = __i915_chipset_val(dev_priv);
6420 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006421
6422 ret = chipset_val + graphics_val;
6423
6424out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006425 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006426
6427 return ret;
6428}
6429EXPORT_SYMBOL_GPL(i915_read_mch_val);
6430
6431/**
6432 * i915_gpu_raise - raise GPU frequency limit
6433 *
6434 * Raise the limit; IPS indicates we have thermal headroom.
6435 */
6436bool i915_gpu_raise(void)
6437{
6438 struct drm_i915_private *dev_priv;
6439 bool ret = true;
6440
Daniel Vetter92703882012-08-09 16:46:01 +02006441 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006442 if (!i915_mch_dev) {
6443 ret = false;
6444 goto out_unlock;
6445 }
6446 dev_priv = i915_mch_dev;
6447
Daniel Vetter20e4d402012-08-08 23:35:39 +02006448 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6449 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006450
6451out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006452 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006453
6454 return ret;
6455}
6456EXPORT_SYMBOL_GPL(i915_gpu_raise);
6457
6458/**
6459 * i915_gpu_lower - lower GPU frequency limit
6460 *
6461 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6462 * frequency maximum.
6463 */
6464bool i915_gpu_lower(void)
6465{
6466 struct drm_i915_private *dev_priv;
6467 bool ret = true;
6468
Daniel Vetter92703882012-08-09 16:46:01 +02006469 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006470 if (!i915_mch_dev) {
6471 ret = false;
6472 goto out_unlock;
6473 }
6474 dev_priv = i915_mch_dev;
6475
Daniel Vetter20e4d402012-08-08 23:35:39 +02006476 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6477 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006478
6479out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006480 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006481
6482 return ret;
6483}
6484EXPORT_SYMBOL_GPL(i915_gpu_lower);
6485
6486/**
6487 * i915_gpu_busy - indicate GPU business to IPS
6488 *
6489 * Tell the IPS driver whether or not the GPU is busy.
6490 */
6491bool i915_gpu_busy(void)
6492{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006493 bool ret = false;
6494
Daniel Vetter92703882012-08-09 16:46:01 +02006495 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006496 if (i915_mch_dev)
6497 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006498 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006499
6500 return ret;
6501}
6502EXPORT_SYMBOL_GPL(i915_gpu_busy);
6503
6504/**
6505 * i915_gpu_turbo_disable - disable graphics turbo
6506 *
6507 * Disable graphics turbo by resetting the max frequency and setting the
6508 * current frequency to the default.
6509 */
6510bool i915_gpu_turbo_disable(void)
6511{
6512 struct drm_i915_private *dev_priv;
6513 bool ret = true;
6514
Daniel Vetter92703882012-08-09 16:46:01 +02006515 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006516 if (!i915_mch_dev) {
6517 ret = false;
6518 goto out_unlock;
6519 }
6520 dev_priv = i915_mch_dev;
6521
Daniel Vetter20e4d402012-08-08 23:35:39 +02006522 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006523
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006524 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006525 ret = false;
6526
6527out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006528 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006529
6530 return ret;
6531}
6532EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6533
6534/**
6535 * Tells the intel_ips driver that the i915 driver is now loaded, if
6536 * IPS got loaded first.
6537 *
6538 * This awkward dance is so that neither module has to depend on the
6539 * other in order for IPS to do the appropriate communication of
6540 * GPU turbo limits to i915.
6541 */
6542static void
6543ips_ping_for_i915_load(void)
6544{
6545 void (*link)(void);
6546
6547 link = symbol_get(ips_link_to_i915_driver);
6548 if (link) {
6549 link();
6550 symbol_put(ips_link_to_i915_driver);
6551 }
6552}
6553
6554void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6555{
Daniel Vetter02d71952012-08-09 16:44:54 +02006556 /* We only register the i915 ips part with intel-ips once everything is
6557 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006558 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006559 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006560 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006561
6562 ips_ping_for_i915_load();
6563}
6564
6565void intel_gpu_ips_teardown(void)
6566{
Daniel Vetter92703882012-08-09 16:46:01 +02006567 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006568 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006569 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006570}
Deepak S76c3552f2014-01-30 23:08:16 +05306571
Chris Wilsondc979972016-05-10 14:10:04 +01006572static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006573{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006574 u32 lcfuse;
6575 u8 pxw[16];
6576 int i;
6577
6578 /* Disable to program */
6579 I915_WRITE(ECR, 0);
6580 POSTING_READ(ECR);
6581
6582 /* Program energy weights for various events */
6583 I915_WRITE(SDEW, 0x15040d00);
6584 I915_WRITE(CSIEW0, 0x007f0000);
6585 I915_WRITE(CSIEW1, 0x1e220004);
6586 I915_WRITE(CSIEW2, 0x04000004);
6587
6588 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006589 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006590 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006591 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006592
6593 /* Program P-state weights to account for frequency power adjustment */
6594 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006595 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006596 unsigned long freq = intel_pxfreq(pxvidfreq);
6597 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6598 PXVFREQ_PX_SHIFT;
6599 unsigned long val;
6600
6601 val = vid * vid;
6602 val *= (freq / 1000);
6603 val *= 255;
6604 val /= (127*127*900);
6605 if (val > 0xff)
6606 DRM_ERROR("bad pxval: %ld\n", val);
6607 pxw[i] = val;
6608 }
6609 /* Render standby states get 0 weight */
6610 pxw[14] = 0;
6611 pxw[15] = 0;
6612
6613 for (i = 0; i < 4; i++) {
6614 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6615 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006616 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006617 }
6618
6619 /* Adjust magic regs to magic values (more experimental results) */
6620 I915_WRITE(OGW0, 0);
6621 I915_WRITE(OGW1, 0);
6622 I915_WRITE(EG0, 0x00007f00);
6623 I915_WRITE(EG1, 0x0000000e);
6624 I915_WRITE(EG2, 0x000e0000);
6625 I915_WRITE(EG3, 0x68000300);
6626 I915_WRITE(EG4, 0x42000000);
6627 I915_WRITE(EG5, 0x00140031);
6628 I915_WRITE(EG6, 0);
6629 I915_WRITE(EG7, 0);
6630
6631 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006632 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006633
6634 /* Enable PMON + select events */
6635 I915_WRITE(ECR, 0x80000019);
6636
6637 lcfuse = I915_READ(LCFUSE02);
6638
Daniel Vetter20e4d402012-08-08 23:35:39 +02006639 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006640}
6641
Chris Wilsondc979972016-05-10 14:10:04 +01006642void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006643{
Imre Deakb268c692015-12-15 20:10:31 +02006644 /*
6645 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6646 * requirement.
6647 */
6648 if (!i915.enable_rc6) {
6649 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6650 intel_runtime_pm_get(dev_priv);
6651 }
Imre Deake6069ca2014-04-18 16:01:02 +03006652
Chris Wilsonb5163db2016-08-10 13:58:24 +01006653 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006654 mutex_lock(&dev_priv->rps.hw_lock);
6655
6656 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006657 if (IS_CHERRYVIEW(dev_priv))
6658 cherryview_init_gt_powersave(dev_priv);
6659 else if (IS_VALLEYVIEW(dev_priv))
6660 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006661 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006662 gen6_init_rps_frequencies(dev_priv);
6663
6664 /* Derive initial user preferences/limits from the hardware limits */
6665 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6666 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6667
6668 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6669 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6670
6671 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6672 dev_priv->rps.min_freq_softlimit =
6673 max_t(int,
6674 dev_priv->rps.efficient_freq,
6675 intel_freq_opcode(dev_priv, 450));
6676
Chris Wilson99ac9612016-07-13 09:10:34 +01006677 /* After setting max-softlimit, find the overclock max freq */
6678 if (IS_GEN6(dev_priv) ||
6679 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6680 u32 params = 0;
6681
6682 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6683 if (params & BIT(31)) { /* OC supported */
6684 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6685 (dev_priv->rps.max_freq & 0xff) * 50,
6686 (params & 0xff) * 50);
6687 dev_priv->rps.max_freq = params & 0xff;
6688 }
6689 }
6690
Chris Wilson29ecd78d2016-07-13 09:10:35 +01006691 /* Finally allow us to boost to max by default */
6692 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6693
Chris Wilson773ea9a2016-07-13 09:10:33 +01006694 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01006695 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01006696
6697 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006698}
6699
Chris Wilsondc979972016-05-10 14:10:04 +01006700void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006701{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03006702 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01006703 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006704
6705 if (!i915.enable_rc6)
6706 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006707}
6708
Chris Wilson54b4f682016-07-21 21:16:19 +01006709/**
6710 * intel_suspend_gt_powersave - suspend PM work and helper threads
6711 * @dev_priv: i915 device
6712 *
6713 * We don't want to disable RC6 or other features here, we just want
6714 * to make sure any work we've queued has finished and won't bother
6715 * us while we're suspended.
6716 */
6717void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6718{
6719 if (INTEL_GEN(dev_priv) < 6)
6720 return;
6721
6722 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6723 intel_runtime_pm_put(dev_priv);
6724
6725 /* gen6_rps_idle() will be called later to disable interrupts */
6726}
6727
Chris Wilsonb7137e02016-07-13 09:10:37 +01006728void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6729{
6730 dev_priv->rps.enabled = true; /* force disabling */
6731 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006732
6733 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006734}
6735
Chris Wilsondc979972016-05-10 14:10:04 +01006736void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006737{
Chris Wilsonb7137e02016-07-13 09:10:37 +01006738 if (!READ_ONCE(dev_priv->rps.enabled))
6739 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006740
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006741 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006742
Chris Wilsonb7137e02016-07-13 09:10:37 +01006743 if (INTEL_GEN(dev_priv) >= 9) {
6744 gen9_disable_rc6(dev_priv);
6745 gen9_disable_rps(dev_priv);
6746 } else if (IS_CHERRYVIEW(dev_priv)) {
6747 cherryview_disable_rps(dev_priv);
6748 } else if (IS_VALLEYVIEW(dev_priv)) {
6749 valleyview_disable_rps(dev_priv);
6750 } else if (INTEL_GEN(dev_priv) >= 6) {
6751 gen6_disable_rps(dev_priv);
6752 } else if (IS_IRONLAKE_M(dev_priv)) {
6753 ironlake_disable_drps(dev_priv);
6754 }
6755
6756 dev_priv->rps.enabled = false;
6757 mutex_unlock(&dev_priv->rps.hw_lock);
6758}
6759
6760void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
6761{
Chris Wilson54b4f682016-07-21 21:16:19 +01006762 /* We shouldn't be disabling as we submit, so this should be less
6763 * racy than it appears!
6764 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01006765 if (READ_ONCE(dev_priv->rps.enabled))
6766 return;
6767
6768 /* Powersaving is controlled by the host when inside a VM */
6769 if (intel_vgpu_active(dev_priv))
6770 return;
6771
6772 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02006773
Chris Wilsondc979972016-05-10 14:10:04 +01006774 if (IS_CHERRYVIEW(dev_priv)) {
6775 cherryview_enable_rps(dev_priv);
6776 } else if (IS_VALLEYVIEW(dev_priv)) {
6777 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006778 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01006779 gen9_enable_rc6(dev_priv);
6780 gen9_enable_rps(dev_priv);
6781 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006782 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006783 } else if (IS_BROADWELL(dev_priv)) {
6784 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006785 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006786 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01006787 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01006788 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006789 } else if (IS_IRONLAKE_M(dev_priv)) {
6790 ironlake_enable_drps(dev_priv);
6791 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006792 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006793
6794 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6795 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6796
6797 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6798 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6799
Chris Wilson54b4f682016-07-21 21:16:19 +01006800 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006801 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01006802}
Imre Deakc6df39b2014-04-14 20:24:29 +03006803
Chris Wilson54b4f682016-07-21 21:16:19 +01006804static void __intel_autoenable_gt_powersave(struct work_struct *work)
6805{
6806 struct drm_i915_private *dev_priv =
6807 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6808 struct intel_engine_cs *rcs;
6809 struct drm_i915_gem_request *req;
6810
6811 if (READ_ONCE(dev_priv->rps.enabled))
6812 goto out;
6813
Akash Goel3b3f1652016-10-13 22:44:48 +05306814 rcs = dev_priv->engine[RCS];
Chris Wilson54b4f682016-07-21 21:16:19 +01006815 if (rcs->last_context)
6816 goto out;
6817
6818 if (!rcs->init_context)
6819 goto out;
6820
6821 mutex_lock(&dev_priv->drm.struct_mutex);
6822
6823 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6824 if (IS_ERR(req))
6825 goto unlock;
6826
6827 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6828 rcs->init_context(req);
6829
6830 /* Mark the device busy, calling intel_enable_gt_powersave() */
6831 i915_add_request_no_flush(req);
6832
6833unlock:
6834 mutex_unlock(&dev_priv->drm.struct_mutex);
6835out:
6836 intel_runtime_pm_put(dev_priv);
6837}
6838
6839void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6840{
6841 if (READ_ONCE(dev_priv->rps.enabled))
6842 return;
6843
6844 if (IS_IRONLAKE_M(dev_priv)) {
6845 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006846 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01006847 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6848 /*
6849 * PCU communication is slow and this doesn't need to be
6850 * done at any specific time, so do this out of our fast path
6851 * to make resume and init faster.
6852 *
6853 * We depend on the HW RC6 power context save/restore
6854 * mechanism when entering D3 through runtime PM suspend. So
6855 * disable RPM until RPS/RC6 is properly setup. We can only
6856 * get here via the driver load/system resume/runtime resume
6857 * paths, so the _noresume version is enough (and in case of
6858 * runtime resume it's necessary).
6859 */
6860 if (queue_delayed_work(dev_priv->wq,
6861 &dev_priv->rps.autoenable_work,
6862 round_jiffies_up_relative(HZ)))
6863 intel_runtime_pm_get_noresume(dev_priv);
6864 }
6865}
6866
Daniel Vetter3107bd42012-10-31 22:52:31 +01006867static void ibx_init_clock_gating(struct drm_device *dev)
6868{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006869 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006870
6871 /*
6872 * On Ibex Peak and Cougar Point, we need to disable clock
6873 * gating for the panel power sequencer or it will fail to
6874 * start up when no ports are active.
6875 */
6876 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6877}
6878
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006879static void g4x_disable_trickle_feed(struct drm_device *dev)
6880{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006881 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006882 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006883
Damien Lespiau055e3932014-08-18 13:49:10 +01006884 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006885 I915_WRITE(DSPCNTR(pipe),
6886 I915_READ(DSPCNTR(pipe)) |
6887 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006888
6889 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6890 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006891 }
6892}
6893
Ville Syrjälä017636c2013-12-05 15:51:37 +02006894static void ilk_init_lp_watermarks(struct drm_device *dev)
6895{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006896 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä017636c2013-12-05 15:51:37 +02006897
6898 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6899 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6900 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6901
6902 /*
6903 * Don't touch WM1S_LP_EN here.
6904 * Doing so could cause underruns.
6905 */
6906}
6907
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006908static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006910 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006911 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006912
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006913 /*
6914 * Required for FBC
6915 * WaFbcDisableDpfcClockGating:ilk
6916 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006917 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6918 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6919 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006920
6921 I915_WRITE(PCH_3DCGDIS0,
6922 MARIUNIT_CLOCK_GATE_DISABLE |
6923 SVSMUNIT_CLOCK_GATE_DISABLE);
6924 I915_WRITE(PCH_3DCGDIS1,
6925 VFMUNIT_CLOCK_GATE_DISABLE);
6926
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006927 /*
6928 * According to the spec the following bits should be set in
6929 * order to enable memory self-refresh
6930 * The bit 22/21 of 0x42004
6931 * The bit 5 of 0x42020
6932 * The bit 15 of 0x45000
6933 */
6934 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6935 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6936 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006937 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006938 I915_WRITE(DISP_ARB_CTL,
6939 (I915_READ(DISP_ARB_CTL) |
6940 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006941
6942 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006943
6944 /*
6945 * Based on the document from hardware guys the following bits
6946 * should be set unconditionally in order to enable FBC.
6947 * The bit 22 of 0x42000
6948 * The bit 22 of 0x42004
6949 * The bit 7,8,9 of 0x42020.
6950 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006951 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006952 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006953 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6954 I915_READ(ILK_DISPLAY_CHICKEN1) |
6955 ILK_FBCQ_DIS);
6956 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6957 I915_READ(ILK_DISPLAY_CHICKEN2) |
6958 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006959 }
6960
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006961 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6962
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006963 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6964 I915_READ(ILK_DISPLAY_CHICKEN2) |
6965 ILK_ELPIN_409_SELECT);
6966 I915_WRITE(_3D_CHICKEN2,
6967 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6968 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006969
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006970 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006971 I915_WRITE(CACHE_MODE_0,
6972 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006973
Akash Goel4e046322014-04-04 17:14:38 +05306974 /* WaDisable_RenderCache_OperationalFlush:ilk */
6975 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6976
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006977 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006978
Daniel Vetter3107bd42012-10-31 22:52:31 +01006979 ibx_init_clock_gating(dev);
6980}
6981
6982static void cpt_init_clock_gating(struct drm_device *dev)
6983{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006984 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006985 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006986 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006987
6988 /*
6989 * On Ibex Peak and Cougar Point, we need to disable clock
6990 * gating for the panel power sequencer or it will fail to
6991 * start up when no ports are active.
6992 */
Jesse Barnescd664072013-10-02 10:34:19 -07006993 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6994 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6995 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006996 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6997 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006998 /* The below fixes the weird display corruption, a few pixels shifted
6999 * downward, on (only) LVDS of some HP laptops with IVY.
7000 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007001 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007002 val = I915_READ(TRANS_CHICKEN2(pipe));
7003 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7004 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007005 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007006 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007007 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7008 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7009 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007010 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7011 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007012 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007013 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007014 I915_WRITE(TRANS_CHICKEN1(pipe),
7015 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7016 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007017}
7018
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007019static void gen6_check_mch_setup(struct drm_device *dev)
7020{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007021 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007022 uint32_t tmp;
7023
7024 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007025 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7026 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7027 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007028}
7029
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007030static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007032 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007033 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007034
Damien Lespiau231e54f2012-10-19 17:55:41 +01007035 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007036
7037 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7038 I915_READ(ILK_DISPLAY_CHICKEN2) |
7039 ILK_ELPIN_409_SELECT);
7040
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007041 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007042 I915_WRITE(_3D_CHICKEN,
7043 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7044
Akash Goel4e046322014-04-04 17:14:38 +05307045 /* WaDisable_RenderCache_OperationalFlush:snb */
7046 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7047
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007048 /*
7049 * BSpec recoomends 8x4 when MSAA is used,
7050 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007051 *
7052 * Note that PS/WM thread counts depend on the WIZ hashing
7053 * disable bit, which we don't touch here, but it's good
7054 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007055 */
7056 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007057 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007058
Ville Syrjälä017636c2013-12-05 15:51:37 +02007059 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007060
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007062 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007063
7064 I915_WRITE(GEN6_UCGCTL1,
7065 I915_READ(GEN6_UCGCTL1) |
7066 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7067 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7068
7069 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7070 * gating disable must be set. Failure to set it results in
7071 * flickering pixels due to Z write ordering failures after
7072 * some amount of runtime in the Mesa "fire" demo, and Unigine
7073 * Sanctuary and Tropics, and apparently anything else with
7074 * alpha test or pixel discard.
7075 *
7076 * According to the spec, bit 11 (RCCUNIT) must also be set,
7077 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007078 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007079 * WaDisableRCCUnitClockGating:snb
7080 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007081 */
7082 I915_WRITE(GEN6_UCGCTL2,
7083 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7084 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7085
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007086 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007087 I915_WRITE(_3D_CHICKEN3,
7088 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007089
7090 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007091 * Bspec says:
7092 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7093 * 3DSTATE_SF number of SF output attributes is more than 16."
7094 */
7095 I915_WRITE(_3D_CHICKEN3,
7096 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7097
7098 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007099 * According to the spec the following bits should be
7100 * set in order to enable memory self-refresh and fbc:
7101 * The bit21 and bit22 of 0x42000
7102 * The bit21 and bit22 of 0x42004
7103 * The bit5 and bit7 of 0x42020
7104 * The bit14 of 0x70180
7105 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007106 *
7107 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007108 */
7109 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7110 I915_READ(ILK_DISPLAY_CHICKEN1) |
7111 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7112 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7113 I915_READ(ILK_DISPLAY_CHICKEN2) |
7114 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007115 I915_WRITE(ILK_DSPCLK_GATE_D,
7116 I915_READ(ILK_DSPCLK_GATE_D) |
7117 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7118 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007119
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007120 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007121
Daniel Vetter3107bd42012-10-31 22:52:31 +01007122 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007123
7124 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125}
7126
7127static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7128{
7129 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7130
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007131 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007132 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007133 *
7134 * This actually overrides the dispatch
7135 * mode for all thread types.
7136 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007137 reg &= ~GEN7_FF_SCHED_MASK;
7138 reg |= GEN7_FF_TS_SCHED_HW;
7139 reg |= GEN7_FF_VS_SCHED_HW;
7140 reg |= GEN7_FF_DS_SCHED_HW;
7141
7142 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7143}
7144
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007145static void lpt_init_clock_gating(struct drm_device *dev)
7146{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007147 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007148
7149 /*
7150 * TODO: this bit should only be enabled when really needed, then
7151 * disabled when not needed anymore in order to save power.
7152 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007153 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007154 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7155 I915_READ(SOUTH_DSPCLK_GATE_D) |
7156 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007157
7158 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007159 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7160 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007161 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007162}
7163
Imre Deak7d708ee2013-04-17 14:04:50 +03007164static void lpt_suspend_hw(struct drm_device *dev)
7165{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007166 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03007167
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007168 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007169 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7170
7171 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7172 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7173 }
7174}
7175
Imre Deak450174f2016-05-03 15:54:21 +03007176static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7177 int general_prio_credits,
7178 int high_prio_credits)
7179{
7180 u32 misccpctl;
7181
7182 /* WaTempDisableDOPClkGating:bdw */
7183 misccpctl = I915_READ(GEN7_MISCCPCTL);
7184 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7185
7186 I915_WRITE(GEN8_L3SQCREG1,
7187 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7188 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7189
7190 /*
7191 * Wait at least 100 clocks before re-enabling clock gating.
7192 * See the definition of L3SQCREG1 in BSpec.
7193 */
7194 POSTING_READ(GEN8_L3SQCREG1);
7195 udelay(1);
7196 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7197}
7198
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007199static void kabylake_init_clock_gating(struct drm_device *dev)
7200{
Mika Kuoppala9146f302016-06-07 17:19:01 +03007201 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007202
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007203 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007204
7205 /* WaDisableSDEUnitClockGating:kbl */
7206 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7207 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7208 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007209
7210 /* WaDisableGamClockGating:kbl */
7211 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7212 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7213 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007214
7215 /* WaFbcNukeOnHostModify:kbl */
7216 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7217 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007218}
7219
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007220static void skylake_init_clock_gating(struct drm_device *dev)
7221{
Mika Kuoppalac584e2d2016-06-07 17:19:18 +03007222 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala44fff992016-06-07 17:19:09 +03007223
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007224 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007225
7226 /* WAC6entrylatency:skl */
7227 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7228 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007229
7230 /* WaFbcNukeOnHostModify:skl */
7231 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7232 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007233}
7234
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007235static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007237 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07d27e22014-03-03 17:31:46 +00007238 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007239
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007240 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007241
Ben Widawskyab57fff2013-12-12 15:28:04 -08007242 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007243 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007244
Ben Widawskyab57fff2013-12-12 15:28:04 -08007245 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007246 I915_WRITE(CHICKEN_PAR1_1,
7247 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7248
Ben Widawskyab57fff2013-12-12 15:28:04 -08007249 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007250 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007251 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007252 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007253 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007254 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007255
Ben Widawskyab57fff2013-12-12 15:28:04 -08007256 /* WaVSRefCountFullforceMissDisable:bdw */
7257 /* WaDSRefCountFullforceMissDisable:bdw */
7258 I915_WRITE(GEN7_FF_THREAD_MODE,
7259 I915_READ(GEN7_FF_THREAD_MODE) &
7260 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007261
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007262 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7263 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007264
7265 /* WaDisableSDEUnitClockGating:bdw */
7266 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7267 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007268
Imre Deak450174f2016-05-03 15:54:21 +03007269 /* WaProgramL3SqcReg1Default:bdw */
7270 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007271
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007272 /*
7273 * WaGttCachingOffByDefault:bdw
7274 * GTT cache may not work with big pages, so if those
7275 * are ever enabled GTT cache may need to be disabled.
7276 */
7277 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7278
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007279 /* WaKVMNotificationOnConfigChange:bdw */
7280 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7281 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7282
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007283 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007284}
7285
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007286static void haswell_init_clock_gating(struct drm_device *dev)
7287{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007288 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007289
Ville Syrjälä017636c2013-12-05 15:51:37 +02007290 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007291
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007292 /* L3 caching of data atomics doesn't work -- disable it. */
7293 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7294 I915_WRITE(HSW_ROW_CHICKEN3,
7295 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7296
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007297 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007298 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7299 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7300 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7301
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007302 /* WaVSRefCountFullforceMissDisable:hsw */
7303 I915_WRITE(GEN7_FF_THREAD_MODE,
7304 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007305
Akash Goel4e046322014-04-04 17:14:38 +05307306 /* WaDisable_RenderCache_OperationalFlush:hsw */
7307 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7308
Chia-I Wufe27c602014-01-28 13:29:33 +08007309 /* enable HiZ Raw Stall Optimization */
7310 I915_WRITE(CACHE_MODE_0_GEN7,
7311 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7312
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007313 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007314 I915_WRITE(CACHE_MODE_1,
7315 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007316
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007317 /*
7318 * BSpec recommends 8x4 when MSAA is used,
7319 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007320 *
7321 * Note that PS/WM thread counts depend on the WIZ hashing
7322 * disable bit, which we don't touch here, but it's good
7323 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007324 */
7325 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007326 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007327
Kenneth Graunke94411592014-12-31 16:23:00 -08007328 /* WaSampleCChickenBitEnable:hsw */
7329 I915_WRITE(HALF_SLICE_CHICKEN3,
7330 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7331
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007332 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007333 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7334
Paulo Zanoni90a88642013-05-03 17:23:45 -03007335 /* WaRsPkgCStateDisplayPMReq:hsw */
7336 I915_WRITE(CHICKEN_PAR1_1,
7337 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007338
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007339 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007340}
7341
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007342static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007343{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007344 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky20848222012-05-04 18:58:59 -07007345 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007346
Ville Syrjälä017636c2013-12-05 15:51:37 +02007347 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007348
Damien Lespiau231e54f2012-10-19 17:55:41 +01007349 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007350
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007351 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007352 I915_WRITE(_3D_CHICKEN3,
7353 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7354
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007355 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007356 I915_WRITE(IVB_CHICKEN3,
7357 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7358 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7359
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007360 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007361 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007362 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7363 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007364
Akash Goel4e046322014-04-04 17:14:38 +05307365 /* WaDisable_RenderCache_OperationalFlush:ivb */
7366 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7367
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007368 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007369 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7370 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7371
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007372 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007373 I915_WRITE(GEN7_L3CNTLREG1,
7374 GEN7_WA_FOR_GEN7_L3_CONTROL);
7375 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007376 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007377 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007378 I915_WRITE(GEN7_ROW_CHICKEN2,
7379 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007380 else {
7381 /* must write both registers */
7382 I915_WRITE(GEN7_ROW_CHICKEN2,
7383 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007384 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7385 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007386 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007387
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007388 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007389 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7390 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7391
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007392 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007393 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007394 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007395 */
7396 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007397 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007398
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007399 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007400 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7401 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7402 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7403
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007404 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007405
7406 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007407
Chris Wilson22721342014-03-04 09:41:43 +00007408 if (0) { /* causes HiZ corruption on ivb:gt1 */
7409 /* enable HiZ Raw Stall Optimization */
7410 I915_WRITE(CACHE_MODE_0_GEN7,
7411 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7412 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007413
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007414 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007415 I915_WRITE(CACHE_MODE_1,
7416 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007417
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007418 /*
7419 * BSpec recommends 8x4 when MSAA is used,
7420 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007421 *
7422 * Note that PS/WM thread counts depend on the WIZ hashing
7423 * disable bit, which we don't touch here, but it's good
7424 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007425 */
7426 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007427 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007428
Ben Widawsky20848222012-05-04 18:58:59 -07007429 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7430 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7431 snpcr |= GEN6_MBC_SNPCR_MED;
7432 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007433
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007434 if (!HAS_PCH_NOP(dev_priv))
Ben Widawskyab5c6082013-04-05 13:12:41 -07007435 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007436
7437 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007438}
7439
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007440static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007441{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007442 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007443
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007444 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007445 I915_WRITE(_3D_CHICKEN3,
7446 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7447
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007448 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007449 I915_WRITE(IVB_CHICKEN3,
7450 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7451 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7452
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007453 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007454 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007455 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007456 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7457 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007458
Akash Goel4e046322014-04-04 17:14:38 +05307459 /* WaDisable_RenderCache_OperationalFlush:vlv */
7460 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7461
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007462 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007463 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7464 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7465
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007466 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007467 I915_WRITE(GEN7_ROW_CHICKEN2,
7468 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7469
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007470 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007471 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7472 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7473 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7474
Ville Syrjälä46680e02014-01-22 21:33:01 +02007475 gen7_setup_fixed_func_scheduler(dev_priv);
7476
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007477 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007478 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007479 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007480 */
7481 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007482 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007483
Akash Goelc98f5062014-03-24 23:00:07 +05307484 /* WaDisableL3Bank2xClockGate:vlv
7485 * Disabling L3 clock gating- MMIO 940c[25] = 1
7486 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7487 I915_WRITE(GEN7_UCGCTL4,
7488 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007489
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007490 /*
7491 * BSpec says this must be set, even though
7492 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7493 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007494 I915_WRITE(CACHE_MODE_1,
7495 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007496
7497 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007498 * BSpec recommends 8x4 when MSAA is used,
7499 * however in practice 16x4 seems fastest.
7500 *
7501 * Note that PS/WM thread counts depend on the WIZ hashing
7502 * disable bit, which we don't touch here, but it's good
7503 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7504 */
7505 I915_WRITE(GEN7_GT_MODE,
7506 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7507
7508 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007509 * WaIncreaseL3CreditsForVLVB0:vlv
7510 * This is the hardware default actually.
7511 */
7512 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7513
7514 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007515 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007516 * Disable clock gating on th GCFG unit to prevent a delay
7517 * in the reporting of vblank events.
7518 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007519 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007520}
7521
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007522static void cherryview_init_clock_gating(struct drm_device *dev)
7523{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007524 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007525
Ville Syrjälä232ce332014-04-09 13:28:35 +03007526 /* WaVSRefCountFullforceMissDisable:chv */
7527 /* WaDSRefCountFullforceMissDisable:chv */
7528 I915_WRITE(GEN7_FF_THREAD_MODE,
7529 I915_READ(GEN7_FF_THREAD_MODE) &
7530 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007531
7532 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7533 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7534 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007535
7536 /* WaDisableCSUnitClockGating:chv */
7537 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7538 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007539
7540 /* WaDisableSDEUnitClockGating:chv */
7541 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7542 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007543
7544 /*
Imre Deak450174f2016-05-03 15:54:21 +03007545 * WaProgramL3SqcReg1Default:chv
7546 * See gfxspecs/Related Documents/Performance Guide/
7547 * LSQC Setting Recommendations.
7548 */
7549 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7550
7551 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007552 * GTT cache may not work with big pages, so if those
7553 * are ever enabled GTT cache may need to be disabled.
7554 */
7555 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007556}
7557
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007558static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007559{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007560 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007561 uint32_t dspclk_gate;
7562
7563 I915_WRITE(RENCLK_GATE_D1, 0);
7564 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7565 GS_UNIT_CLOCK_GATE_DISABLE |
7566 CL_UNIT_CLOCK_GATE_DISABLE);
7567 I915_WRITE(RAMCLK_GATE_D, 0);
7568 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7569 OVRUNIT_CLOCK_GATE_DISABLE |
7570 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007571 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007572 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7573 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007574
7575 /* WaDisableRenderCachePipelinedFlush */
7576 I915_WRITE(CACHE_MODE_0,
7577 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007578
Akash Goel4e046322014-04-04 17:14:38 +05307579 /* WaDisable_RenderCache_OperationalFlush:g4x */
7580 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7581
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007582 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007583}
7584
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007585static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007586{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007587 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007588
7589 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7590 I915_WRITE(RENCLK_GATE_D2, 0);
7591 I915_WRITE(DSPCLK_GATE_D, 0);
7592 I915_WRITE(RAMCLK_GATE_D, 0);
7593 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007594 I915_WRITE(MI_ARB_STATE,
7595 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307596
7597 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7598 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007599}
7600
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007601static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007602{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007603 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007604
7605 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7606 I965_RCC_CLOCK_GATE_DISABLE |
7607 I965_RCPB_CLOCK_GATE_DISABLE |
7608 I965_ISC_CLOCK_GATE_DISABLE |
7609 I965_FBC_CLOCK_GATE_DISABLE);
7610 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007611 I915_WRITE(MI_ARB_STATE,
7612 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307613
7614 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7615 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007616}
7617
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007618static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007619{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007620 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007621 u32 dstate = I915_READ(D_STATE);
7622
7623 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7624 DSTATE_DOT_CLOCK_GATING;
7625 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007626
7627 if (IS_PINEVIEW(dev))
7628 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007629
7630 /* IIR "flip pending" means done if this bit is set */
7631 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007632
7633 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007634 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007635
7636 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7637 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007638
7639 I915_WRITE(MI_ARB_STATE,
7640 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007641}
7642
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007643static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007644{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007645 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007646
7647 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007648
7649 /* interrupts should cause a wake up from C3 */
7650 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7651 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007652
7653 I915_WRITE(MEM_MODE,
7654 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007655}
7656
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007657static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007658{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007659 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007660
7661 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007662
7663 I915_WRITE(MEM_MODE,
7664 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7665 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007666}
7667
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007668void intel_init_clock_gating(struct drm_device *dev)
7669{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007670 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007671
Imre Deakbb400da2016-03-16 13:38:54 +02007672 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007673}
7674
Imre Deak7d708ee2013-04-17 14:04:50 +03007675void intel_suspend_hw(struct drm_device *dev)
7676{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007677 if (HAS_PCH_LPT(to_i915(dev)))
Imre Deak7d708ee2013-04-17 14:04:50 +03007678 lpt_suspend_hw(dev);
7679}
7680
Imre Deakbb400da2016-03-16 13:38:54 +02007681static void nop_init_clock_gating(struct drm_device *dev)
7682{
7683 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7684}
7685
7686/**
7687 * intel_init_clock_gating_hooks - setup the clock gating hooks
7688 * @dev_priv: device private
7689 *
7690 * Setup the hooks that configure which clocks of a given platform can be
7691 * gated and also apply various GT and display specific workarounds for these
7692 * platforms. Note that some GT specific workarounds are applied separately
7693 * when GPU contexts or batchbuffers start their execution.
7694 */
7695void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7696{
7697 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007698 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007699 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007700 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007701 else if (IS_BROXTON(dev_priv))
7702 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7703 else if (IS_BROADWELL(dev_priv))
7704 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7705 else if (IS_CHERRYVIEW(dev_priv))
7706 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7707 else if (IS_HASWELL(dev_priv))
7708 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7709 else if (IS_IVYBRIDGE(dev_priv))
7710 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7711 else if (IS_VALLEYVIEW(dev_priv))
7712 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7713 else if (IS_GEN6(dev_priv))
7714 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7715 else if (IS_GEN5(dev_priv))
7716 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7717 else if (IS_G4X(dev_priv))
7718 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7719 else if (IS_CRESTLINE(dev_priv))
7720 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7721 else if (IS_BROADWATER(dev_priv))
7722 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7723 else if (IS_GEN3(dev_priv))
7724 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7725 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7726 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7727 else if (IS_GEN2(dev_priv))
7728 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7729 else {
7730 MISSING_CASE(INTEL_DEVID(dev_priv));
7731 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7732 }
7733}
7734
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007735/* Set up chip specific power management-related functions */
7736void intel_init_pm(struct drm_device *dev)
7737{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007738 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007739
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007740 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007741
Daniel Vetterc921aba2012-04-26 23:28:17 +02007742 /* For cxsr */
7743 if (IS_PINEVIEW(dev))
7744 i915_pineview_get_mem_freq(dev);
7745 else if (IS_GEN5(dev))
7746 i915_ironlake_get_mem_freq(dev);
7747
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007748 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007749 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007750 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007751 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007752 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007753 } else if (HAS_PCH_SPLIT(dev_priv)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007754 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007755
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007756 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7757 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7758 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7759 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007760 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007761 dev_priv->display.compute_intermediate_wm =
7762 ilk_compute_intermediate_wm;
7763 dev_priv->display.initial_watermarks =
7764 ilk_initial_watermarks;
7765 dev_priv->display.optimize_watermarks =
7766 ilk_optimize_watermarks;
Ville Syrjäläbd6025442014-01-07 16:14:10 +02007767 } else {
7768 DRM_DEBUG_KMS("Failed to read display plane latency. "
7769 "Disable CxSR\n");
7770 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007771 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007772 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007773 dev_priv->display.update_wm = vlv_update_wm;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007774 } else if (IS_VALLEYVIEW(dev_priv)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007775 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007776 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007777 } else if (IS_PINEVIEW(dev)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007778 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007779 dev_priv->is_ddr3,
7780 dev_priv->fsb_freq,
7781 dev_priv->mem_freq)) {
7782 DRM_INFO("failed to find known CxSR latency "
7783 "(found ddr%s fsb freq %d, mem freq %d), "
7784 "disabling CxSR\n",
7785 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7786 dev_priv->fsb_freq, dev_priv->mem_freq);
7787 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007788 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007789 dev_priv->display.update_wm = NULL;
7790 } else
7791 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007792 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007793 dev_priv->display.update_wm = g4x_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007794 } else if (IS_GEN4(dev)) {
7795 dev_priv->display.update_wm = i965_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007796 } else if (IS_GEN3(dev)) {
7797 dev_priv->display.update_wm = i9xx_update_wm;
7798 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007799 } else if (IS_GEN2(dev)) {
7800 if (INTEL_INFO(dev)->num_pipes == 1) {
7801 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007802 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007803 } else {
7804 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007805 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007806 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007807 } else {
7808 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007809 }
7810}
7811
Lyude87660502016-08-17 15:55:53 -04007812static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7813{
7814 uint32_t flags =
7815 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7816
7817 switch (flags) {
7818 case GEN6_PCODE_SUCCESS:
7819 return 0;
7820 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7821 case GEN6_PCODE_ILLEGAL_CMD:
7822 return -ENXIO;
7823 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01007824 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04007825 return -EOVERFLOW;
7826 case GEN6_PCODE_TIMEOUT:
7827 return -ETIMEDOUT;
7828 default:
7829 MISSING_CASE(flags)
7830 return 0;
7831 }
7832}
7833
7834static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7835{
7836 uint32_t flags =
7837 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7838
7839 switch (flags) {
7840 case GEN6_PCODE_SUCCESS:
7841 return 0;
7842 case GEN6_PCODE_ILLEGAL_CMD:
7843 return -ENXIO;
7844 case GEN7_PCODE_TIMEOUT:
7845 return -ETIMEDOUT;
7846 case GEN7_PCODE_ILLEGAL_DATA:
7847 return -EINVAL;
7848 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7849 return -EOVERFLOW;
7850 default:
7851 MISSING_CASE(flags);
7852 return 0;
7853 }
7854}
7855
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007856int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007857{
Lyude87660502016-08-17 15:55:53 -04007858 int status;
7859
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007860 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007861
Chris Wilson3f5582d2016-06-30 15:32:45 +01007862 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7863 * use te fw I915_READ variants to reduce the amount of work
7864 * required when reading/writing.
7865 */
7866
7867 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007868 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7869 return -EAGAIN;
7870 }
7871
Chris Wilson3f5582d2016-06-30 15:32:45 +01007872 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7873 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7874 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007875
Chris Wilson3f5582d2016-06-30 15:32:45 +01007876 if (intel_wait_for_register_fw(dev_priv,
7877 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7878 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007879 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7880 return -ETIMEDOUT;
7881 }
7882
Chris Wilson3f5582d2016-06-30 15:32:45 +01007883 *val = I915_READ_FW(GEN6_PCODE_DATA);
7884 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007885
Lyude87660502016-08-17 15:55:53 -04007886 if (INTEL_GEN(dev_priv) > 6)
7887 status = gen7_check_mailbox_status(dev_priv);
7888 else
7889 status = gen6_check_mailbox_status(dev_priv);
7890
7891 if (status) {
7892 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7893 status);
7894 return status;
7895 }
7896
Ben Widawsky42c05262012-09-26 10:34:00 -07007897 return 0;
7898}
7899
Chris Wilson3f5582d2016-06-30 15:32:45 +01007900int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04007901 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007902{
Lyude87660502016-08-17 15:55:53 -04007903 int status;
7904
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007905 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007906
Chris Wilson3f5582d2016-06-30 15:32:45 +01007907 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7908 * use te fw I915_READ variants to reduce the amount of work
7909 * required when reading/writing.
7910 */
7911
7912 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007913 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7914 return -EAGAIN;
7915 }
7916
Chris Wilson3f5582d2016-06-30 15:32:45 +01007917 I915_WRITE_FW(GEN6_PCODE_DATA, val);
7918 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07007919
Chris Wilson3f5582d2016-06-30 15:32:45 +01007920 if (intel_wait_for_register_fw(dev_priv,
7921 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7922 500)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07007923 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7924 return -ETIMEDOUT;
7925 }
7926
Chris Wilson3f5582d2016-06-30 15:32:45 +01007927 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007928
Lyude87660502016-08-17 15:55:53 -04007929 if (INTEL_GEN(dev_priv) > 6)
7930 status = gen7_check_mailbox_status(dev_priv);
7931 else
7932 status = gen6_check_mailbox_status(dev_priv);
7933
7934 if (status) {
7935 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
7936 status);
7937 return status;
7938 }
7939
Ben Widawsky42c05262012-09-26 10:34:00 -07007940 return 0;
7941}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007942
Ville Syrjälädd06f882014-11-10 22:55:12 +02007943static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7944{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007945 /*
7946 * N = val - 0xb7
7947 * Slow = Fast = GPLL ref * N
7948 */
7949 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007950}
7951
Fengguang Wub55dd642014-07-12 11:21:39 +02007952static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007953{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007954 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007955}
7956
Fengguang Wub55dd642014-07-12 11:21:39 +02007957static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307958{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007959 /*
7960 * N = val / 2
7961 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7962 */
7963 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307964}
7965
Fengguang Wub55dd642014-07-12 11:21:39 +02007966static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307967{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007968 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007969 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307970}
7971
Ville Syrjälä616bc822015-01-23 21:04:25 +02007972int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7973{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007974 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007975 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7976 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007977 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007978 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007979 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007980 return byt_gpu_freq(dev_priv, val);
7981 else
7982 return val * GT_FREQUENCY_MULTIPLIER;
7983}
7984
Ville Syrjälä616bc822015-01-23 21:04:25 +02007985int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7986{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007987 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007988 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7989 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007990 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007991 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007992 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007993 return byt_freq_opcode(dev_priv, val);
7994 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007995 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307996}
7997
Chris Wilson6ad790c2015-04-07 16:20:31 +01007998struct request_boost {
7999 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008000 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008001};
8002
8003static void __intel_rps_boost_work(struct work_struct *work)
8004{
8005 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008006 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008007
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008008 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008009 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008010
Chris Wilsone8a261e2016-07-20 13:31:49 +01008011 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008012 kfree(boost);
8013}
8014
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008015void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008016{
8017 struct request_boost *boost;
8018
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008019 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008020 return;
8021
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008022 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008023 return;
8024
Chris Wilson6ad790c2015-04-07 16:20:31 +01008025 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8026 if (boost == NULL)
8027 return;
8028
Chris Wilsone8a261e2016-07-20 13:31:49 +01008029 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008030
8031 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008032 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008033}
8034
Daniel Vetterf742a552013-12-06 10:17:53 +01008035void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01008036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008037 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01008038
Daniel Vetterf742a552013-12-06 10:17:53 +01008039 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008040 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008041
Chris Wilson54b4f682016-07-21 21:16:19 +01008042 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8043 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008044 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008045
Paulo Zanoni33688d92014-03-07 20:08:19 -03008046 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008047 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02008048 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008049}