blob: 9c155d1f852f4c6127964ced8669f1582870d0ef [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
96
Ville Syrjäläee0ce472014-04-09 13:28:01 +030097static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
98static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070099
Daniel Vettercfa7c862014-04-29 11:53:58 +0200100static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
101{
Chris Wilson1893a712014-09-19 11:56:27 +0100102 bool has_aliasing_ppgtt;
103 bool has_full_ppgtt;
104
105 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
106 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100107
Yu Zhang71ba2d62015-02-10 19:05:54 +0800108 if (intel_vgpu_active(dev))
109 has_full_ppgtt = false; /* emulation is too hard */
110
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000111 /*
112 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
113 * execlists, the sole mechanism available to submit work.
114 */
115 if (INTEL_INFO(dev)->gen < 9 &&
116 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117 return 0;
118
119 if (enable_ppgtt == 1)
120 return 1;
121
Chris Wilson1893a712014-09-19 11:56:27 +0100122 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200123 return 2;
124
Daniel Vetter93a25a92014-03-06 09:40:43 +0100125#ifdef CONFIG_INTEL_IOMMU
126 /* Disable ppgtt on SNB if VT-d is on. */
127 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
128 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200129 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100130 }
131#endif
132
Jesse Barnes62942ed2014-06-13 09:28:33 -0700133 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300134 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
135 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
137 return 0;
138 }
139
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000140 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
141 return 2;
142 else
143 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100144}
145
Ben Widawsky6f65e292013-12-06 14:10:56 -0800146static void ppgtt_bind_vma(struct i915_vma *vma,
147 enum i915_cache_level cache_level,
148 u32 flags);
149static void ppgtt_unbind_vma(struct i915_vma *vma);
150
Michel Thierry07749ef2015-03-16 16:00:54 +0000151static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
152 enum i915_cache_level level,
153 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700154{
Michel Thierry07749ef2015-03-16 16:00:54 +0000155 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700156 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300157
158 switch (level) {
159 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800160 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300161 break;
162 case I915_CACHE_WT:
163 pte |= PPAT_DISPLAY_ELLC_INDEX;
164 break;
165 default:
166 pte |= PPAT_CACHED_INDEX;
167 break;
168 }
169
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700170 return pte;
171}
172
Michel Thierry07749ef2015-03-16 16:00:54 +0000173static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
174 dma_addr_t addr,
175 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800178 pde |= addr;
179 if (level != I915_CACHE_NONE)
180 pde |= PPAT_CACHED_PDE_INDEX;
181 else
182 pde |= PPAT_UNCACHED_INDEX;
183 return pde;
184}
185
Michel Thierry07749ef2015-03-16 16:00:54 +0000186static gen6_pte_t snb_pte_encode(dma_addr_t addr,
187 enum i915_cache_level level,
188 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700189{
Michel Thierry07749ef2015-03-16 16:00:54 +0000190 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700191 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700192
193 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100194 case I915_CACHE_L3_LLC:
195 case I915_CACHE_LLC:
196 pte |= GEN6_PTE_CACHE_LLC;
197 break;
198 case I915_CACHE_NONE:
199 pte |= GEN6_PTE_UNCACHED;
200 break;
201 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100202 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100203 }
204
205 return pte;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
214
215 switch (level) {
216 case I915_CACHE_L3_LLC:
217 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700218 break;
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700223 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 }
228
Ben Widawsky54d12522012-09-24 16:44:32 -0700229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t byt_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
Akash Goel24f3a8c2014-06-17 10:59:42 +0530239 if (!(flags & PTE_READ_ONLY))
240 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700241
242 if (level != I915_CACHE_NONE)
243 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
244
245 return pte;
246}
247
Michel Thierry07749ef2015-03-16 16:00:54 +0000248static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
249 enum i915_cache_level level,
250 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700251{
Michel Thierry07749ef2015-03-16 16:00:54 +0000252 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700253 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700254
255 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700256 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 return pte;
259}
260
Michel Thierry07749ef2015-03-16 16:00:54 +0000261static gen6_pte_t iris_pte_encode(dma_addr_t addr,
262 enum i915_cache_level level,
263 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700264{
Michel Thierry07749ef2015-03-16 16:00:54 +0000265 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700266 pte |= HSW_PTE_ADDR_ENCODE(addr);
267
Chris Wilson651d7942013-08-08 14:41:10 +0100268 switch (level) {
269 case I915_CACHE_NONE:
270 break;
271 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000272 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100273 break;
274 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700278
279 return pte;
280}
281
Ben Widawsky678d96f2015-03-16 16:00:56 +0000282#define i915_dma_unmap_single(px, dev) \
283 __i915_dma_unmap_single((px)->daddr, dev)
284
285static inline void __i915_dma_unmap_single(dma_addr_t daddr,
286 struct drm_device *dev)
287{
288 struct device *device = &dev->pdev->dev;
289
290 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
291}
292
293/**
294 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
295 * @px: Page table/dir/etc to get a DMA map for
296 * @dev: drm device
297 *
298 * Page table allocations are unified across all gens. They always require a
299 * single 4k allocation, as well as a DMA mapping. If we keep the structs
300 * symmetric here, the simple macro covers us for every page table type.
301 *
302 * Return: 0 if success.
303 */
304#define i915_dma_map_single(px, dev) \
305 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
306
307static inline int i915_dma_map_page_single(struct page *page,
308 struct drm_device *dev,
309 dma_addr_t *daddr)
310{
311 struct device *device = &dev->pdev->dev;
312
313 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000314 if (dma_mapping_error(device, *daddr))
315 return -ENOMEM;
316
317 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000318}
319
320static void unmap_and_free_pt(struct i915_page_table_entry *pt,
321 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000322{
323 if (WARN_ON(!pt->page))
324 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000325
326 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000327 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000329 kfree(pt);
330}
331
Michel Thierry06dc68d2015-02-24 16:22:37 +0000332static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000333{
334 struct i915_page_table_entry *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000335 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
336 GEN8_PTES : GEN6_PTES;
337 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000338
339 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
340 if (!pt)
341 return ERR_PTR(-ENOMEM);
342
Ben Widawsky678d96f2015-03-16 16:00:56 +0000343 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
344 GFP_KERNEL);
345
346 if (!pt->used_ptes)
347 goto fail_bitmap;
348
Ben Widawsky06fda602015-02-24 16:22:36 +0000349 pt->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000350 if (!pt->page)
351 goto fail_page;
352
353 ret = i915_dma_map_single(pt, dev);
354 if (ret)
355 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000356
357 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000358
359fail_dma:
360 __free_page(pt->page);
361fail_page:
362 kfree(pt->used_ptes);
363fail_bitmap:
364 kfree(pt);
365
366 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000367}
368
369/**
370 * alloc_pt_range() - Allocate a multiple page tables
371 * @pd: The page directory which will have at least @count entries
372 * available to point to the allocated page tables.
373 * @pde: First page directory entry for which we are allocating.
374 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000375 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000376 *
377 * Allocates multiple page table pages and sets the appropriate entries in the
378 * page table structure within the page directory. Function cleans up after
379 * itself on any failures.
380 *
381 * Return: 0 if allocation succeeded.
382 */
Michel Thierry06dc68d2015-02-24 16:22:37 +0000383static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
384 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000385{
386 int i, ret;
387
388 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000389 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000390 return -EINVAL;
391
392 for (i = pde; i < pde + count; i++) {
Michel Thierry06dc68d2015-02-24 16:22:37 +0000393 struct i915_page_table_entry *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000394
395 if (IS_ERR(pt)) {
396 ret = PTR_ERR(pt);
397 goto err_out;
398 }
399 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300400 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000401 i, pd->page_table[i]);
402 pd->page_table[i] = pt;
403 }
404
405 return 0;
406
407err_out:
408 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000409 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000410 return ret;
411}
412
413static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
414{
415 if (pd->page) {
416 __free_page(pd->page);
417 kfree(pd);
418 }
419}
420
421static struct i915_page_directory_entry *alloc_pd_single(void)
422{
423 struct i915_page_directory_entry *pd;
424
425 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
426 if (!pd)
427 return ERR_PTR(-ENOMEM);
428
429 pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
430 if (!pd->page) {
431 kfree(pd);
432 return ERR_PTR(-ENOMEM);
433 }
434
435 return pd;
436}
437
Ben Widawsky94e409c2013-11-04 22:29:36 -0800438/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100440 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800441{
442 int ret;
443
444 BUG_ON(entry >= 4);
445
446 ret = intel_ring_begin(ring, 6);
447 if (ret)
448 return ret;
449
450 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
451 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
452 intel_ring_emit(ring, (u32)(val >> 32));
453 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
454 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
455 intel_ring_emit(ring, (u32)(val));
456 intel_ring_advance(ring);
457
458 return 0;
459}
460
Ben Widawskyeeb94882013-12-06 14:11:10 -0800461static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100462 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800464 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800465
466 /* bit of a hack to find the actual last used pd */
Michel Thierry07749ef2015-03-16 16:00:54 +0000467 int used_pd = ppgtt->num_pd_entries / I915_PDES;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800468
Ben Widawsky94e409c2013-11-04 22:29:36 -0800469 for (i = used_pd - 1; i >= 0; i--) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000470 dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100471 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800472 if (ret)
473 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800475
Ben Widawskyeeb94882013-12-06 14:11:10 -0800476 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800477}
478
Ben Widawsky459108b2013-11-02 21:07:23 -0700479static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800480 uint64_t start,
481 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700482 bool use_scratch)
483{
484 struct i915_hw_ppgtt *ppgtt =
485 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000486 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800487 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
488 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
489 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800490 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700491 unsigned last_pte, i;
492
493 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
494 I915_CACHE_LLC, use_scratch);
495
496 while (num_entries) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000497 struct i915_page_directory_entry *pd;
498 struct i915_page_table_entry *pt;
499 struct page *page_table;
500
501 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
502 continue;
503
504 pd = ppgtt->pdp.page_directory[pdpe];
505
506 if (WARN_ON(!pd->page_table[pde]))
507 continue;
508
509 pt = pd->page_table[pde];
510
511 if (WARN_ON(!pt->page))
512 continue;
513
514 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700515
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800516 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000517 if (last_pte > GEN8_PTES)
518 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700519
520 pt_vaddr = kmap_atomic(page_table);
521
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800522 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700523 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800524 num_entries--;
525 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700526
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300527 if (!HAS_LLC(ppgtt->base.dev))
528 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700529 kunmap_atomic(pt_vaddr);
530
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800531 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000532 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800533 pdpe++;
534 pde = 0;
535 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700536 }
537}
538
Ben Widawsky9df15b42013-11-02 21:07:24 -0700539static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
540 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800541 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530542 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700543{
544 struct i915_hw_ppgtt *ppgtt =
545 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000546 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800547 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
548 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
549 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700550 struct sg_page_iter sg_iter;
551
Chris Wilson6f1cc992013-12-31 15:50:31 +0000552 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700553
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800554 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000555 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800556 break;
557
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000558 if (pt_vaddr == NULL) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000559 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
560 struct i915_page_table_entry *pt = pd->page_table[pde];
561 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000562
563 pt_vaddr = kmap_atomic(page_table);
564 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800565
566 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000567 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
568 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000569 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300570 if (!HAS_LLC(ppgtt->base.dev))
571 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700572 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000573 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000574 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800575 pdpe++;
576 pde = 0;
577 }
578 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700579 }
580 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300581 if (pt_vaddr) {
582 if (!HAS_LLC(ppgtt->base.dev))
583 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000584 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300585 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700586}
587
Michel Thierry06dc68d2015-02-24 16:22:37 +0000588static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800589{
590 int i;
591
Ben Widawsky06fda602015-02-24 16:22:36 +0000592 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800594
Michel Thierry07749ef2015-03-16 16:00:54 +0000595 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000596 if (WARN_ON(!pd->page_table[i]))
597 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800598
Michel Thierry06dc68d2015-02-24 16:22:37 +0000599 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000600 pd->page_table[i] = NULL;
601 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000602}
603
604static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800605{
606 int i;
607
608 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000609 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
610 continue;
611
Michel Thierry06dc68d2015-02-24 16:22:37 +0000612 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000613 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800614 }
Ben Widawskyb45a6712014-02-12 14:28:44 -0800615}
616
617static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
618{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800619 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800620 int i, j;
621
622 for (i = 0; i < ppgtt->num_pd_pages; i++) {
623 /* TODO: In the future we'll support sparse mappings, so this
624 * will have to change. */
Ben Widawsky06fda602015-02-24 16:22:36 +0000625 if (!ppgtt->pdp.page_directory[i]->daddr)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800626 continue;
627
Ben Widawsky06fda602015-02-24 16:22:36 +0000628 pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800629 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800630
Michel Thierry07749ef2015-03-16 16:00:54 +0000631 for (j = 0; j < I915_PDES; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000632 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
633 struct i915_page_table_entry *pt;
634 dma_addr_t addr;
635
636 if (WARN_ON(!pd->page_table[j]))
637 continue;
638
639 pt = pd->page_table[j];
640 addr = pt->daddr;
641
Ben Widawskyb45a6712014-02-12 14:28:44 -0800642 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800643 pci_unmap_page(hwdev, addr, PAGE_SIZE,
644 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800645 }
646 }
647}
648
Ben Widawsky37aca442013-11-04 20:47:32 -0800649static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
650{
651 struct i915_hw_ppgtt *ppgtt =
652 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800653
Ben Widawskyb45a6712014-02-12 14:28:44 -0800654 gen8_ppgtt_unmap_pages(ppgtt);
655 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800656}
657
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000658static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
659{
Ben Widawsky06fda602015-02-24 16:22:36 +0000660 int i, ret;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000661
662 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000663 ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
Michel Thierry07749ef2015-03-16 16:00:54 +0000664 0, I915_PDES, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000665 if (ret)
666 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000667 }
668
669 return 0;
670
671unwind_out:
672 while (i--)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000673 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000674
675 return -ENOMEM;
676}
677
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800678static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
679 const int max_pdp)
680{
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000681 int i;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800682
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000683 for (i = 0; i < max_pdp; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000684 ppgtt->pdp.page_directory[i] = alloc_pd_single();
685 if (IS_ERR(ppgtt->pdp.page_directory[i]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000686 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000687 }
688
689 ppgtt->num_pd_pages = max_pdp;
Ben Widawsky76643602015-01-22 17:01:24 +0000690 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800691
692 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000693
694unwind_out:
Ben Widawsky06fda602015-02-24 16:22:36 +0000695 while (i--)
696 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
698 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800699}
700
701static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
702 const int max_pdp)
703{
704 int ret;
705
706 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
707 if (ret)
708 return ret;
709
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000710 ret = gen8_ppgtt_allocate_page_tables(ppgtt);
711 if (ret)
712 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800713
Michel Thierry07749ef2015-03-16 16:00:54 +0000714 ppgtt->num_pd_entries = max_pdp * I915_PDES;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800715
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000716 return 0;
717
718err_out:
719 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800720 return ret;
721}
722
723static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
724 const int pd)
725{
726 dma_addr_t pd_addr;
727 int ret;
728
729 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000730 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800731 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
732
733 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
734 if (ret)
735 return ret;
736
Ben Widawsky06fda602015-02-24 16:22:36 +0000737 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800738
739 return 0;
740}
741
742static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
743 const int pd,
744 const int pt)
745{
746 dma_addr_t pt_addr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000747 struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
748 struct i915_page_table_entry *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000749 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800750 int ret;
751
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
753 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
754 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
755 if (ret)
756 return ret;
757
Ben Widawsky7324cc02015-02-24 16:22:35 +0000758 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800759
760 return 0;
761}
762
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100763/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800764 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
765 * with a net effect resembling a 2-level page table in normal x86 terms. Each
766 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
767 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800768 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800769 * FIXME: split allocation into smaller pieces. For now we only ever do this
770 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800771 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800772 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800773static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
774{
Ben Widawsky37aca442013-11-04 20:47:32 -0800775 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Michel Thierry07749ef2015-03-16 16:00:54 +0000776 const int min_pt_pages = I915_PDES * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800777 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800778
779 if (size % (1<<30))
780 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
781
Mika Kuoppala29343682015-03-04 14:55:17 +0200782 /* 1. Do all our allocations for page directories and page tables.
783 * We allocate more than was asked so that we can point the unused parts
784 * to valid entries that point to scratch page. Dynamic page tables
785 * will fix this eventually.
786 */
787 ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800788 if (ret)
789 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800790
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800791 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800792 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800793 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200794 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800795 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800796 if (ret)
797 goto bail;
798
Michel Thierry07749ef2015-03-16 16:00:54 +0000799 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800800 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800801 if (ret)
802 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800803 }
804 }
805
806 /*
807 * 3. Map all the page directory entires to point to the page tables
808 * we've allocated.
809 *
810 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800811 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800812 * will never need to touch the PDEs again.
813 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200814 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000815 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000816 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000817 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000818 for (j = 0; j < I915_PDES; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000819 struct i915_page_table_entry *pt = pd->page_table[j];
820 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800821 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
822 I915_CACHE_LLC);
823 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300824 if (!HAS_LLC(ppgtt->base.dev))
825 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800826 kunmap_atomic(pd_vaddr);
827 }
828
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800829 ppgtt->switch_mm = gen8_mm_switch;
830 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
831 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
832 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
833 ppgtt->base.start = 0;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800834
Mika Kuoppala29343682015-03-04 14:55:17 +0200835 /* This is the area that we advertise as usable for the caller */
Michel Thierry07749ef2015-03-16 16:00:54 +0000836 ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
Mika Kuoppala29343682015-03-04 14:55:17 +0200837
838 /* Set all ptes to a valid scratch page. Also above requested space */
839 ppgtt->base.clear_range(&ppgtt->base, 0,
Michel Thierry07749ef2015-03-16 16:00:54 +0000840 ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
Mika Kuoppala29343682015-03-04 14:55:17 +0200841 true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700842
Ben Widawsky37aca442013-11-04 20:47:32 -0800843 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
844 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
845 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800846 ppgtt->num_pd_entries,
847 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700848 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800849
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800850bail:
851 gen8_ppgtt_unmap_pages(ppgtt);
852 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800853 return ret;
854}
855
Ben Widawsky87d60b62013-12-06 14:11:29 -0800856static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
857{
858 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
859 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry07749ef2015-03-16 16:00:54 +0000860 gen6_pte_t __iomem *pd_addr;
861 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800862 uint32_t pd_entry;
863 int pte, pde;
864
Akash Goel24f3a8c2014-06-17 10:59:42 +0530865 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800866
Michel Thierry07749ef2015-03-16 16:00:54 +0000867 pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
868 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800869
870 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
Ben Widawsky7324cc02015-02-24 16:22:35 +0000871 ppgtt->pd.pd_offset,
872 ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800873 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
874 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000875 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000876 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800877 pd_entry = readl(pd_addr + pde);
878 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
879
880 if (pd_entry != expected)
881 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
882 pde,
883 pd_entry,
884 expected);
885 seq_printf(m, "\tPDE: %x\n", pd_entry);
886
Ben Widawsky06fda602015-02-24 16:22:36 +0000887 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000888 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800889 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000890 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800891 (pte * PAGE_SIZE);
892 int i;
893 bool found = false;
894 for (i = 0; i < 4; i++)
895 if (pt_vaddr[pte + i] != scratch_pte)
896 found = true;
897 if (!found)
898 continue;
899
900 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
901 for (i = 0; i < 4; i++) {
902 if (pt_vaddr[pte + i] != scratch_pte)
903 seq_printf(m, " %08x", pt_vaddr[pte + i]);
904 else
905 seq_puts(m, " SCRATCH ");
906 }
907 seq_puts(m, "\n");
908 }
909 kunmap_atomic(pt_vaddr);
910 }
911}
912
Ben Widawsky678d96f2015-03-16 16:00:56 +0000913/* Write pde (index) from the page directory @pd to the page table @pt */
914static void gen6_write_pde(struct i915_page_directory_entry *pd,
915 const int pde, struct i915_page_table_entry *pt)
Ben Widawsky61973492013-04-08 18:43:54 -0700916{
Ben Widawsky678d96f2015-03-16 16:00:56 +0000917 /* Caller needs to make sure the write completes if necessary */
918 struct i915_hw_ppgtt *ppgtt =
919 container_of(pd, struct i915_hw_ppgtt, pd);
920 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -0700921
Ben Widawsky678d96f2015-03-16 16:00:56 +0000922 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
923 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -0700924
Ben Widawsky678d96f2015-03-16 16:00:56 +0000925 writel(pd_entry, ppgtt->pd_addr + pde);
926}
Ben Widawsky61973492013-04-08 18:43:54 -0700927
Ben Widawsky678d96f2015-03-16 16:00:56 +0000928/* Write all the page tables found in the ppgtt structure to incrementing page
929 * directories. */
930static void gen6_write_page_range(struct drm_i915_private *dev_priv,
931 struct i915_page_directory_entry *pd,
932 uint32_t start, uint32_t length)
933{
934 struct i915_page_table_entry *pt;
935 uint32_t pde, temp;
936
937 gen6_for_each_pde(pt, pd, start, length, temp, pde)
938 gen6_write_pde(pd, pde, pt);
939
940 /* Make sure write is complete before other code can use this page
941 * table. Also require for WC mapped PTEs */
942 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -0700943}
944
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800945static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700946{
Ben Widawsky7324cc02015-02-24 16:22:35 +0000947 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -0700948
Ben Widawsky7324cc02015-02-24 16:22:35 +0000949 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800950}
Ben Widawsky61973492013-04-08 18:43:54 -0700951
Ben Widawsky90252e52013-12-06 14:11:12 -0800952static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100953 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800954{
Ben Widawsky90252e52013-12-06 14:11:12 -0800955 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700956
Ben Widawsky90252e52013-12-06 14:11:12 -0800957 /* NB: TLBs must be flushed and invalidated before a switch */
958 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
959 if (ret)
960 return ret;
961
962 ret = intel_ring_begin(ring, 6);
963 if (ret)
964 return ret;
965
966 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
967 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
968 intel_ring_emit(ring, PP_DIR_DCLV_2G);
969 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
970 intel_ring_emit(ring, get_pd_offset(ppgtt));
971 intel_ring_emit(ring, MI_NOOP);
972 intel_ring_advance(ring);
973
974 return 0;
975}
976
Yu Zhang71ba2d62015-02-10 19:05:54 +0800977static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
978 struct intel_engine_cs *ring)
979{
980 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
981
982 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
983 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
984 return 0;
985}
986
Ben Widawsky48a10382013-12-06 14:11:11 -0800987static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100988 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800989{
Ben Widawsky48a10382013-12-06 14:11:11 -0800990 int ret;
991
Ben Widawsky48a10382013-12-06 14:11:11 -0800992 /* NB: TLBs must be flushed and invalidated before a switch */
993 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
994 if (ret)
995 return ret;
996
997 ret = intel_ring_begin(ring, 6);
998 if (ret)
999 return ret;
1000
1001 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1002 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1003 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1004 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1005 intel_ring_emit(ring, get_pd_offset(ppgtt));
1006 intel_ring_emit(ring, MI_NOOP);
1007 intel_ring_advance(ring);
1008
Ben Widawsky90252e52013-12-06 14:11:12 -08001009 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1010 if (ring->id != RCS) {
1011 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1012 if (ret)
1013 return ret;
1014 }
1015
Ben Widawsky48a10382013-12-06 14:11:11 -08001016 return 0;
1017}
1018
Ben Widawskyeeb94882013-12-06 14:11:10 -08001019static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001020 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001021{
1022 struct drm_device *dev = ppgtt->base.dev;
1023 struct drm_i915_private *dev_priv = dev->dev_private;
1024
Ben Widawsky48a10382013-12-06 14:11:11 -08001025
Ben Widawskyeeb94882013-12-06 14:11:10 -08001026 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1027 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1028
1029 POSTING_READ(RING_PP_DIR_DCLV(ring));
1030
1031 return 0;
1032}
1033
Daniel Vetter82460d92014-08-06 20:19:53 +02001034static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001035{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001036 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001037 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001038 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001039
1040 for_each_ring(ring, dev_priv, j) {
1041 I915_WRITE(RING_MODE_GEN7(ring),
1042 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001043 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001044}
1045
Daniel Vetter82460d92014-08-06 20:19:53 +02001046static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001047{
Jani Nikula50227e12014-03-31 14:27:21 +03001048 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001049 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001050 uint32_t ecochk, ecobits;
1051 int i;
1052
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001053 ecobits = I915_READ(GAC_ECO_BITS);
1054 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1055
1056 ecochk = I915_READ(GAM_ECOCHK);
1057 if (IS_HASWELL(dev)) {
1058 ecochk |= ECOCHK_PPGTT_WB_HSW;
1059 } else {
1060 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1061 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1062 }
1063 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001064
Ben Widawsky61973492013-04-08 18:43:54 -07001065 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001066 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001067 I915_WRITE(RING_MODE_GEN7(ring),
1068 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001069 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001070}
1071
Daniel Vetter82460d92014-08-06 20:19:53 +02001072static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001073{
Jani Nikula50227e12014-03-31 14:27:21 +03001074 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001075 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001076
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001077 ecobits = I915_READ(GAC_ECO_BITS);
1078 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1079 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001080
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001081 gab_ctl = I915_READ(GAB_CTL);
1082 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001083
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001084 ecochk = I915_READ(GAM_ECOCHK);
1085 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001086
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001087 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001088}
1089
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001090/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001091static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001092 uint64_t start,
1093 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001094 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001095{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001096 struct i915_hw_ppgtt *ppgtt =
1097 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001098 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001099 unsigned first_entry = start >> PAGE_SHIFT;
1100 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001101 unsigned act_pt = first_entry / GEN6_PTES;
1102 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001103 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001104
Akash Goel24f3a8c2014-06-17 10:59:42 +05301105 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001106
Daniel Vetter7bddb012012-02-09 17:15:47 +01001107 while (num_entries) {
1108 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001109 if (last_pte > GEN6_PTES)
1110 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001111
Ben Widawsky06fda602015-02-24 16:22:36 +00001112 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001113
1114 for (i = first_pte; i < last_pte; i++)
1115 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001116
1117 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001118
Daniel Vetter7bddb012012-02-09 17:15:47 +01001119 num_entries -= last_pte - first_pte;
1120 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001121 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001122 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001123}
1124
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001125static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001126 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001127 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301128 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001129{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001130 struct i915_hw_ppgtt *ppgtt =
1131 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001132 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001133 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001134 unsigned act_pt = first_entry / GEN6_PTES;
1135 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001136 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001137
Chris Wilsoncc797142013-12-31 15:50:30 +00001138 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001139 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001140 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001141 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001142
Chris Wilsoncc797142013-12-31 15:50:30 +00001143 pt_vaddr[act_pte] =
1144 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301145 cache_level, true, flags);
1146
Michel Thierry07749ef2015-03-16 16:00:54 +00001147 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001148 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001149 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001150 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001151 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001152 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001153 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001154 if (pt_vaddr)
1155 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001156}
1157
Ben Widawskya00d8252014-02-19 22:05:48 -08001158static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001159{
Daniel Vetter3440d262013-01-24 13:49:56 -08001160 int i;
1161
Ben Widawsky7324cc02015-02-24 16:22:35 +00001162 for (i = 0; i < ppgtt->num_pd_entries; i++)
1163 pci_unmap_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +00001164 ppgtt->pd.page_table[i]->daddr,
Ben Widawsky7324cc02015-02-24 16:22:35 +00001165 4096, PCI_DMA_BIDIRECTIONAL);
Ben Widawskya00d8252014-02-19 22:05:48 -08001166}
1167
Ben Widawsky563222a2015-03-19 12:53:28 +00001168/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1169 * are switching between contexts with the same LRCA, we also must do a force
1170 * restore.
1171 */
1172static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1173{
1174 /* If current vm != vm, */
1175 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1176}
1177
Ben Widawsky678d96f2015-03-16 16:00:56 +00001178static int gen6_alloc_va_range(struct i915_address_space *vm,
1179 uint64_t start, uint64_t length)
1180{
1181 struct i915_hw_ppgtt *ppgtt =
1182 container_of(vm, struct i915_hw_ppgtt, base);
1183 struct i915_page_table_entry *pt;
1184 uint32_t pde, temp;
1185
1186 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1187 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1188
1189 bitmap_zero(tmp_bitmap, GEN6_PTES);
1190 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1191 gen6_pte_count(start, length));
1192
1193 bitmap_or(pt->used_ptes, pt->used_ptes, tmp_bitmap,
1194 GEN6_PTES);
1195 }
1196
Ben Widawsky563222a2015-03-19 12:53:28 +00001197 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001198 return 0;
1199}
1200
Ben Widawskya00d8252014-02-19 22:05:48 -08001201static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1202{
1203 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001204
Daniel Vetter3440d262013-01-24 13:49:56 -08001205 for (i = 0; i < ppgtt->num_pd_entries; i++)
Michel Thierry06dc68d2015-02-24 16:22:37 +00001206 unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001207
1208 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001209}
1210
Ben Widawskya00d8252014-02-19 22:05:48 -08001211static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1212{
1213 struct i915_hw_ppgtt *ppgtt =
1214 container_of(vm, struct i915_hw_ppgtt, base);
1215
Ben Widawskya00d8252014-02-19 22:05:48 -08001216 drm_mm_remove_node(&ppgtt->node);
1217
1218 gen6_ppgtt_unmap_pages(ppgtt);
1219 gen6_ppgtt_free(ppgtt);
1220}
1221
Ben Widawskyb1465202014-02-19 22:05:49 -08001222static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001223{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001224 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001225 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001226 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001227 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001228
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001229 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1230 * allocator works in address space sizes, so it's multiplied by page
1231 * size. We allocate at the top of the GTT to avoid fragmentation.
1232 */
1233 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001234alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001235 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1236 &ppgtt->node, GEN6_PD_SIZE,
1237 GEN6_PD_ALIGN, 0,
1238 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001239 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001240 if (ret == -ENOSPC && !retried) {
1241 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1242 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001243 I915_CACHE_NONE,
1244 0, dev_priv->gtt.base.total,
1245 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001246 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001247 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001248
1249 retried = true;
1250 goto alloc;
1251 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001252
Ben Widawskyc8c26622015-01-22 17:01:25 +00001253 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001254 goto err_out;
1255
Ben Widawskyc8c26622015-01-22 17:01:25 +00001256
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001257 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1258 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001259
Michel Thierry07749ef2015-03-16 16:00:54 +00001260 ppgtt->num_pd_entries = I915_PDES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001261 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001262
1263err_out:
1264 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001265}
1266
Ben Widawskyb1465202014-02-19 22:05:49 -08001267static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1268{
1269 int ret;
1270
1271 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1272 if (ret)
1273 return ret;
1274
Michel Thierry06dc68d2015-02-24 16:22:37 +00001275 ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
1276 ppgtt->base.dev);
1277
Ben Widawskyb1465202014-02-19 22:05:49 -08001278 if (ret) {
1279 drm_mm_remove_node(&ppgtt->node);
1280 return ret;
1281 }
1282
Ben Widawskyb1465202014-02-19 22:05:49 -08001283 return 0;
1284}
1285
Ben Widawskyb1465202014-02-19 22:05:49 -08001286static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1287{
1288 struct drm_device *dev = ppgtt->base.dev;
1289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 int ret;
1291
1292 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001293 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001294 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001295 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001296 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001297 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001298 ppgtt->switch_mm = gen7_mm_switch;
1299 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001300 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001301
Yu Zhang71ba2d62015-02-10 19:05:54 +08001302 if (intel_vgpu_active(dev))
1303 ppgtt->switch_mm = vgpu_mm_switch;
1304
Ben Widawskyb1465202014-02-19 22:05:49 -08001305 ret = gen6_ppgtt_alloc(ppgtt);
1306 if (ret)
1307 return ret;
1308
Ben Widawsky678d96f2015-03-16 16:00:56 +00001309 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001310 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1311 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1312 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001313 ppgtt->base.start = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +00001314 ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001315 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001316
Ben Widawsky7324cc02015-02-24 16:22:35 +00001317 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001318 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001319
Ben Widawsky678d96f2015-03-16 16:00:56 +00001320 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1321 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1322
Ben Widawsky782f1492014-02-20 11:50:33 -08001323 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001324
Ben Widawsky678d96f2015-03-16 16:00:56 +00001325 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1326
Thierry Reding440fd522015-01-23 09:05:06 +01001327 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001328 ppgtt->node.size >> 20,
1329 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001330
Daniel Vetterfa76da32014-08-06 20:19:54 +02001331 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001332 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001333
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001334 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001335}
1336
Daniel Vetterfa76da32014-08-06 20:19:54 +02001337static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001338{
1339 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001340
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001341 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001342 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001343
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001344 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001345 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001346 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001347 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001348}
1349int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1350{
1351 struct drm_i915_private *dev_priv = dev->dev_private;
1352 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001353
Daniel Vetterfa76da32014-08-06 20:19:54 +02001354 ret = __hw_ppgtt_init(dev, ppgtt);
1355 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001356 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001357 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1358 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001359 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001360 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001361
1362 return ret;
1363}
1364
Daniel Vetter82460d92014-08-06 20:19:53 +02001365int i915_ppgtt_init_hw(struct drm_device *dev)
1366{
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 struct intel_engine_cs *ring;
1369 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1370 int i, ret = 0;
1371
Thomas Daniel671b50132014-08-20 16:24:50 +01001372 /* In the case of execlists, PPGTT is enabled by the context descriptor
1373 * and the PDPs are contained within the context itself. We don't
1374 * need to do anything here. */
1375 if (i915.enable_execlists)
1376 return 0;
1377
Daniel Vetter82460d92014-08-06 20:19:53 +02001378 if (!USES_PPGTT(dev))
1379 return 0;
1380
1381 if (IS_GEN6(dev))
1382 gen6_ppgtt_enable(dev);
1383 else if (IS_GEN7(dev))
1384 gen7_ppgtt_enable(dev);
1385 else if (INTEL_INFO(dev)->gen >= 8)
1386 gen8_ppgtt_enable(dev);
1387 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001388 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001389
1390 if (ppgtt) {
1391 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001392 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001393 if (ret != 0)
1394 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001395 }
1396 }
1397
1398 return ret;
1399}
Daniel Vetter4d884702014-08-06 15:04:47 +02001400struct i915_hw_ppgtt *
1401i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1402{
1403 struct i915_hw_ppgtt *ppgtt;
1404 int ret;
1405
1406 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1407 if (!ppgtt)
1408 return ERR_PTR(-ENOMEM);
1409
1410 ret = i915_ppgtt_init(dev, ppgtt);
1411 if (ret) {
1412 kfree(ppgtt);
1413 return ERR_PTR(ret);
1414 }
1415
1416 ppgtt->file_priv = fpriv;
1417
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001418 trace_i915_ppgtt_create(&ppgtt->base);
1419
Daniel Vetter4d884702014-08-06 15:04:47 +02001420 return ppgtt;
1421}
1422
Daniel Vetteree960be2014-08-06 15:04:45 +02001423void i915_ppgtt_release(struct kref *kref)
1424{
1425 struct i915_hw_ppgtt *ppgtt =
1426 container_of(kref, struct i915_hw_ppgtt, ref);
1427
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001428 trace_i915_ppgtt_release(&ppgtt->base);
1429
Daniel Vetteree960be2014-08-06 15:04:45 +02001430 /* vmas should already be unbound */
1431 WARN_ON(!list_empty(&ppgtt->base.active_list));
1432 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1433
Daniel Vetter19dd1202014-08-06 15:04:55 +02001434 list_del(&ppgtt->base.global_link);
1435 drm_mm_takedown(&ppgtt->base.mm);
1436
Daniel Vetteree960be2014-08-06 15:04:45 +02001437 ppgtt->base.cleanup(&ppgtt->base);
1438 kfree(ppgtt);
1439}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001440
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001441static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001442ppgtt_bind_vma(struct i915_vma *vma,
1443 enum i915_cache_level cache_level,
1444 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001445{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301446 /* Currently applicable only to VLV */
1447 if (vma->obj->gt_ro)
1448 flags |= PTE_READ_ONLY;
1449
Ben Widawsky782f1492014-02-20 11:50:33 -08001450 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301451 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001452}
1453
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001454static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001455{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001456 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001457 vma->node.start,
1458 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001459 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001460}
1461
Ben Widawskya81cc002013-01-18 12:30:31 -08001462extern int intel_iommu_gfx_mapped;
1463/* Certain Gen5 chipsets require require idling the GPU before
1464 * unmapping anything from the GTT when VT-d is enabled.
1465 */
1466static inline bool needs_idle_maps(struct drm_device *dev)
1467{
1468#ifdef CONFIG_INTEL_IOMMU
1469 /* Query intel_iommu to see if we need the workaround. Presumably that
1470 * was loaded first.
1471 */
1472 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1473 return true;
1474#endif
1475 return false;
1476}
1477
Ben Widawsky5c042282011-10-17 15:51:55 -07001478static bool do_idling(struct drm_i915_private *dev_priv)
1479{
1480 bool ret = dev_priv->mm.interruptible;
1481
Ben Widawskya81cc002013-01-18 12:30:31 -08001482 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001483 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001484 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001485 DRM_ERROR("Couldn't idle GPU\n");
1486 /* Wait a bit, in hopes it avoids the hang */
1487 udelay(10);
1488 }
1489 }
1490
1491 return ret;
1492}
1493
1494static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1495{
Ben Widawskya81cc002013-01-18 12:30:31 -08001496 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001497 dev_priv->mm.interruptible = interruptible;
1498}
1499
Ben Widawsky828c7902013-10-16 09:21:30 -07001500void i915_check_and_clear_faults(struct drm_device *dev)
1501{
1502 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001503 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001504 int i;
1505
1506 if (INTEL_INFO(dev)->gen < 6)
1507 return;
1508
1509 for_each_ring(ring, dev_priv, i) {
1510 u32 fault_reg;
1511 fault_reg = I915_READ(RING_FAULT_REG(ring));
1512 if (fault_reg & RING_FAULT_VALID) {
1513 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001514 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001515 "\tAddress space: %s\n"
1516 "\tSource ID: %d\n"
1517 "\tType: %d\n",
1518 fault_reg & PAGE_MASK,
1519 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1520 RING_FAULT_SRCID(fault_reg),
1521 RING_FAULT_FAULT_TYPE(fault_reg));
1522 I915_WRITE(RING_FAULT_REG(ring),
1523 fault_reg & ~RING_FAULT_VALID);
1524 }
1525 }
1526 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1527}
1528
Chris Wilson91e56492014-09-25 10:13:12 +01001529static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1530{
1531 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1532 intel_gtt_chipset_flush();
1533 } else {
1534 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1535 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1536 }
1537}
1538
Ben Widawsky828c7902013-10-16 09:21:30 -07001539void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1540{
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542
1543 /* Don't bother messing with faults pre GEN6 as we have little
1544 * documentation supporting that it's a good idea.
1545 */
1546 if (INTEL_INFO(dev)->gen < 6)
1547 return;
1548
1549 i915_check_and_clear_faults(dev);
1550
1551 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001552 dev_priv->gtt.base.start,
1553 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001554 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001555
1556 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001557}
1558
Daniel Vetter76aaf222010-11-05 22:23:30 +01001559void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1560{
1561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001562 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001563 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001564
Ben Widawsky828c7902013-10-16 09:21:30 -07001565 i915_check_and_clear_faults(dev);
1566
Chris Wilsonbee4a182011-01-21 10:54:32 +00001567 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001568 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001569 dev_priv->gtt.base.start,
1570 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001571 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001572
Ben Widawsky35c20a62013-05-31 11:28:48 -07001573 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001574 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1575 &dev_priv->gtt.base);
1576 if (!vma)
1577 continue;
1578
Chris Wilson2c225692013-08-09 12:26:45 +01001579 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001580 /* The bind_vma code tries to be smart about tracking mappings.
1581 * Unfortunately above, we've just wiped out the mappings
1582 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001583 *
1584 * Bind is not expected to fail since this is only called on
1585 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001586 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001587 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001588 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001589 }
1590
Ben Widawsky80da2162013-12-06 14:11:17 -08001591
Ben Widawskya2319c02014-03-18 16:09:37 -07001592 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001593 if (IS_CHERRYVIEW(dev))
1594 chv_setup_private_ppat(dev_priv);
1595 else
1596 bdw_setup_private_ppat(dev_priv);
1597
Ben Widawsky80da2162013-12-06 14:11:17 -08001598 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001599 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001600
Ben Widawsky678d96f2015-03-16 16:00:56 +00001601 if (USES_PPGTT(dev)) {
1602 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1603 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001604
Ben Widawsky678d96f2015-03-16 16:00:56 +00001605 struct i915_hw_ppgtt *ppgtt =
1606 container_of(vm, struct i915_hw_ppgtt,
1607 base);
1608
1609 if (i915_is_ggtt(vm))
1610 ppgtt = dev_priv->mm.aliasing_ppgtt;
1611
1612 gen6_write_page_range(dev_priv, &ppgtt->pd,
1613 0, ppgtt->base.total);
1614 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001615 }
1616
Chris Wilson91e56492014-09-25 10:13:12 +01001617 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001618}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001619
Daniel Vetter74163902012-02-15 23:50:21 +01001620int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001621{
Chris Wilson9da3da62012-06-01 15:20:22 +01001622 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001623 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001624
1625 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1626 obj->pages->sgl, obj->pages->nents,
1627 PCI_DMA_BIDIRECTIONAL))
1628 return -ENOSPC;
1629
1630 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001631}
1632
Michel Thierry07749ef2015-03-16 16:00:54 +00001633static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001634{
1635#ifdef writeq
1636 writeq(pte, addr);
1637#else
1638 iowrite32((u32)pte, addr);
1639 iowrite32(pte >> 32, addr + 4);
1640#endif
1641}
1642
1643static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1644 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001645 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301646 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001647{
1648 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001649 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001650 gen8_pte_t __iomem *gtt_entries =
1651 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001652 int i = 0;
1653 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001654 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001655
1656 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1657 addr = sg_dma_address(sg_iter.sg) +
1658 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1659 gen8_set_pte(&gtt_entries[i],
1660 gen8_pte_encode(addr, level, true));
1661 i++;
1662 }
1663
1664 /*
1665 * XXX: This serves as a posting read to make sure that the PTE has
1666 * actually been updated. There is some concern that even though
1667 * registers and PTEs are within the same BAR that they are potentially
1668 * of NUMA access patterns. Therefore, even with the way we assume
1669 * hardware should work, we must keep this posting read for paranoia.
1670 */
1671 if (i != 0)
1672 WARN_ON(readq(&gtt_entries[i-1])
1673 != gen8_pte_encode(addr, level, true));
1674
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001675 /* This next bit makes the above posting read even more important. We
1676 * want to flush the TLBs only after we're certain all the PTE updates
1677 * have finished.
1678 */
1679 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1680 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001681}
1682
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001683/*
1684 * Binds an object into the global gtt with the specified cache level. The object
1685 * will be accessible to the GPU via commands whose operands reference offsets
1686 * within the global GTT as well as accessible by the GPU through the GMADR
1687 * mapped BAR (dev_priv->mm.gtt->gtt).
1688 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001689static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001690 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001691 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301692 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001693{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001694 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001695 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001696 gen6_pte_t __iomem *gtt_entries =
1697 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001698 int i = 0;
1699 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001700 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001701
Imre Deak6e995e22013-02-18 19:28:04 +02001702 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001703 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301704 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001705 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001706 }
1707
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001708 /* XXX: This serves as a posting read to make sure that the PTE has
1709 * actually been updated. There is some concern that even though
1710 * registers and PTEs are within the same BAR that they are potentially
1711 * of NUMA access patterns. Therefore, even with the way we assume
1712 * hardware should work, we must keep this posting read for paranoia.
1713 */
Pavel Machek57007df2014-07-28 13:20:58 +02001714 if (i != 0) {
1715 unsigned long gtt = readl(&gtt_entries[i-1]);
1716 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1717 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001718
1719 /* This next bit makes the above posting read even more important. We
1720 * want to flush the TLBs only after we're certain all the PTE updates
1721 * have finished.
1722 */
1723 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1724 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001725}
1726
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001727static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001728 uint64_t start,
1729 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001730 bool use_scratch)
1731{
1732 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001733 unsigned first_entry = start >> PAGE_SHIFT;
1734 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001735 gen8_pte_t scratch_pte, __iomem *gtt_base =
1736 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001737 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1738 int i;
1739
1740 if (WARN(num_entries > max_entries,
1741 "First entry = %d; Num entries = %d (max=%d)\n",
1742 first_entry, num_entries, max_entries))
1743 num_entries = max_entries;
1744
1745 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1746 I915_CACHE_LLC,
1747 use_scratch);
1748 for (i = 0; i < num_entries; i++)
1749 gen8_set_pte(&gtt_base[i], scratch_pte);
1750 readl(gtt_base);
1751}
1752
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001753static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001754 uint64_t start,
1755 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001756 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001757{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001758 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001759 unsigned first_entry = start >> PAGE_SHIFT;
1760 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001761 gen6_pte_t scratch_pte, __iomem *gtt_base =
1762 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001763 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001764 int i;
1765
1766 if (WARN(num_entries > max_entries,
1767 "First entry = %d; Num entries = %d (max=%d)\n",
1768 first_entry, num_entries, max_entries))
1769 num_entries = max_entries;
1770
Akash Goel24f3a8c2014-06-17 10:59:42 +05301771 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001772
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001773 for (i = 0; i < num_entries; i++)
1774 iowrite32(scratch_pte, &gtt_base[i]);
1775 readl(gtt_base);
1776}
1777
Ben Widawsky6f65e292013-12-06 14:10:56 -08001778
1779static void i915_ggtt_bind_vma(struct i915_vma *vma,
1780 enum i915_cache_level cache_level,
1781 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001782{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001783 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001784 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1785 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1786
Ben Widawsky6f65e292013-12-06 14:10:56 -08001787 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001788 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001789 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001790}
1791
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001792static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001793 uint64_t start,
1794 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001795 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001796{
Ben Widawsky782f1492014-02-20 11:50:33 -08001797 unsigned first_entry = start >> PAGE_SHIFT;
1798 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001799 intel_gtt_clear_range(first_entry, num_entries);
1800}
1801
Ben Widawsky6f65e292013-12-06 14:10:56 -08001802static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001803{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001804 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1805 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001806
Ben Widawsky6f65e292013-12-06 14:10:56 -08001807 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001808 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001809 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001810}
1811
Ben Widawsky6f65e292013-12-06 14:10:56 -08001812static void ggtt_bind_vma(struct i915_vma *vma,
1813 enum i915_cache_level cache_level,
1814 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001815{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001816 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001817 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001818 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001819 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001820
Akash Goel24f3a8c2014-06-17 10:59:42 +05301821 /* Currently applicable only to VLV */
1822 if (obj->gt_ro)
1823 flags |= PTE_READ_ONLY;
1824
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001825 if (i915_is_ggtt(vma->vm))
1826 pages = vma->ggtt_view.pages;
1827
Ben Widawsky6f65e292013-12-06 14:10:56 -08001828 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1829 * or we have a global mapping already but the cacheability flags have
1830 * changed, set the global PTEs.
1831 *
1832 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1833 * instead if none of the above hold true.
1834 *
1835 * NB: A global mapping should only be needed for special regions like
1836 * "gtt mappable", SNB errata, or if specified via special execbuf
1837 * flags. At all other times, the GPU will use the aliasing PPGTT.
1838 */
1839 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001840 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001841 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001842 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001843 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301844 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001845 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001846 }
1847 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001848
Ben Widawsky6f65e292013-12-06 14:10:56 -08001849 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001850 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001851 (cache_level != obj->cache_level))) {
1852 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001853 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001854 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301855 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001856 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001857 }
1858}
1859
1860static void ggtt_unbind_vma(struct i915_vma *vma)
1861{
1862 struct drm_device *dev = vma->vm->dev;
1863 struct drm_i915_private *dev_priv = dev->dev_private;
1864 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001865
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001866 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001867 vma->vm->clear_range(vma->vm,
1868 vma->node.start,
1869 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001870 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001871 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001872 }
1873
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001874 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001875 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1876 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001877 vma->node.start,
1878 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001879 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001880 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001881 }
Daniel Vetter74163902012-02-15 23:50:21 +01001882}
1883
1884void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1885{
Ben Widawsky5c042282011-10-17 15:51:55 -07001886 struct drm_device *dev = obj->base.dev;
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888 bool interruptible;
1889
1890 interruptible = do_idling(dev_priv);
1891
Chris Wilson9da3da62012-06-01 15:20:22 +01001892 if (!obj->has_dma_mapping)
1893 dma_unmap_sg(&dev->pdev->dev,
1894 obj->pages->sgl, obj->pages->nents,
1895 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001896
1897 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001898}
Daniel Vetter644ec022012-03-26 09:45:40 +02001899
Chris Wilson42d6ab42012-07-26 11:49:32 +01001900static void i915_gtt_color_adjust(struct drm_mm_node *node,
1901 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001902 u64 *start,
1903 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001904{
1905 if (node->color != color)
1906 *start += 4096;
1907
1908 if (!list_empty(&node->node_list)) {
1909 node = list_entry(node->node_list.next,
1910 struct drm_mm_node,
1911 node_list);
1912 if (node->allocated && node->color != color)
1913 *end -= 4096;
1914 }
1915}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001916
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001917static int i915_gem_setup_global_gtt(struct drm_device *dev,
1918 unsigned long start,
1919 unsigned long mappable_end,
1920 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001921{
Ben Widawskye78891c2013-01-25 16:41:04 -08001922 /* Let GEM Manage all of the aperture.
1923 *
1924 * However, leave one page at the end still bound to the scratch page.
1925 * There are a number of places where the hardware apparently prefetches
1926 * past the end of the object, and we've seen multiple hangs with the
1927 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1928 * aperture. One page should be enough to keep any prefetching inside
1929 * of the aperture.
1930 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001931 struct drm_i915_private *dev_priv = dev->dev_private;
1932 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001933 struct drm_mm_node *entry;
1934 struct drm_i915_gem_object *obj;
1935 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001936 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001937
Ben Widawsky35451cb2013-01-17 12:45:13 -08001938 BUG_ON(mappable_end > end);
1939
Chris Wilsoned2f3452012-11-15 11:32:19 +00001940 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001941 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001942
1943 dev_priv->gtt.base.start = start;
1944 dev_priv->gtt.base.total = end - start;
1945
1946 if (intel_vgpu_active(dev)) {
1947 ret = intel_vgt_balloon(dev);
1948 if (ret)
1949 return ret;
1950 }
1951
Chris Wilson42d6ab42012-07-26 11:49:32 +01001952 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001953 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001954
Chris Wilsoned2f3452012-11-15 11:32:19 +00001955 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001956 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001957 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001958
Ben Widawskyedd41a82013-07-05 14:41:05 -07001959 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001960 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001961
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001962 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001963 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001964 if (ret) {
1965 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1966 return ret;
1967 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001968 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001969 }
1970
Chris Wilsoned2f3452012-11-15 11:32:19 +00001971 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001972 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001973 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1974 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001975 ggtt_vm->clear_range(ggtt_vm, hole_start,
1976 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001977 }
1978
1979 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001980 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001981
Daniel Vetterfa76da32014-08-06 20:19:54 +02001982 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1983 struct i915_hw_ppgtt *ppgtt;
1984
1985 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1986 if (!ppgtt)
1987 return -ENOMEM;
1988
1989 ret = __hw_ppgtt_init(dev, ppgtt);
1990 if (ret != 0)
1991 return ret;
1992
1993 dev_priv->mm.aliasing_ppgtt = ppgtt;
1994 }
1995
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001996 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001997}
1998
Ben Widawskyd7e50082012-12-18 10:31:25 -08001999void i915_gem_init_global_gtt(struct drm_device *dev)
2000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002003
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002004 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002005 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002006
Ben Widawskye78891c2013-01-25 16:41:04 -08002007 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002008}
2009
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002010void i915_global_gtt_cleanup(struct drm_device *dev)
2011{
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 struct i915_address_space *vm = &dev_priv->gtt.base;
2014
Daniel Vetter70e32542014-08-06 15:04:57 +02002015 if (dev_priv->mm.aliasing_ppgtt) {
2016 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2017
2018 ppgtt->base.cleanup(&ppgtt->base);
2019 }
2020
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002021 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002022 if (intel_vgpu_active(dev))
2023 intel_vgt_deballoon();
2024
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002025 drm_mm_takedown(&vm->mm);
2026 list_del(&vm->global_link);
2027 }
2028
2029 vm->cleanup(vm);
2030}
Daniel Vetter70e32542014-08-06 15:04:57 +02002031
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002032static int setup_scratch_page(struct drm_device *dev)
2033{
2034 struct drm_i915_private *dev_priv = dev->dev_private;
2035 struct page *page;
2036 dma_addr_t dma_addr;
2037
2038 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2039 if (page == NULL)
2040 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002041 set_pages_uc(page, 1);
2042
2043#ifdef CONFIG_INTEL_IOMMU
2044 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2045 PCI_DMA_BIDIRECTIONAL);
2046 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2047 return -EINVAL;
2048#else
2049 dma_addr = page_to_phys(page);
2050#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002051 dev_priv->gtt.base.scratch.page = page;
2052 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002053
2054 return 0;
2055}
2056
2057static void teardown_scratch_page(struct drm_device *dev)
2058{
2059 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002060 struct page *page = dev_priv->gtt.base.scratch.page;
2061
2062 set_pages_wb(page, 1);
2063 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002064 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002065 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002066}
2067
2068static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2069{
2070 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2071 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2072 return snb_gmch_ctl << 20;
2073}
2074
Ben Widawsky9459d252013-11-03 16:53:55 -08002075static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2076{
2077 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2078 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2079 if (bdw_gmch_ctl)
2080 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002081
2082#ifdef CONFIG_X86_32
2083 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2084 if (bdw_gmch_ctl > 4)
2085 bdw_gmch_ctl = 4;
2086#endif
2087
Ben Widawsky9459d252013-11-03 16:53:55 -08002088 return bdw_gmch_ctl << 20;
2089}
2090
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002091static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2092{
2093 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2094 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2095
2096 if (gmch_ctrl)
2097 return 1 << (20 + gmch_ctrl);
2098
2099 return 0;
2100}
2101
Ben Widawskybaa09f52013-01-24 13:49:57 -08002102static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002103{
2104 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2105 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2106 return snb_gmch_ctl << 25; /* 32 MB units */
2107}
2108
Ben Widawsky9459d252013-11-03 16:53:55 -08002109static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2110{
2111 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2112 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2113 return bdw_gmch_ctl << 25; /* 32 MB units */
2114}
2115
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002116static size_t chv_get_stolen_size(u16 gmch_ctrl)
2117{
2118 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2119 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2120
2121 /*
2122 * 0x0 to 0x10: 32MB increments starting at 0MB
2123 * 0x11 to 0x16: 4MB increments starting at 8MB
2124 * 0x17 to 0x1d: 4MB increments start at 36MB
2125 */
2126 if (gmch_ctrl < 0x11)
2127 return gmch_ctrl << 25;
2128 else if (gmch_ctrl < 0x17)
2129 return (gmch_ctrl - 0x11 + 2) << 22;
2130 else
2131 return (gmch_ctrl - 0x17 + 9) << 22;
2132}
2133
Damien Lespiau66375012014-01-09 18:02:46 +00002134static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2135{
2136 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2137 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2138
2139 if (gen9_gmch_ctl < 0xf0)
2140 return gen9_gmch_ctl << 25; /* 32 MB units */
2141 else
2142 /* 4MB increments starting at 0xf0 for 4MB */
2143 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2144}
2145
Ben Widawsky63340132013-11-04 19:32:22 -08002146static int ggtt_probe_common(struct drm_device *dev,
2147 size_t gtt_size)
2148{
2149 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002150 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002151 int ret;
2152
2153 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002154 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002155 (pci_resource_len(dev->pdev, 0) / 2);
2156
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002157 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002158 if (!dev_priv->gtt.gsm) {
2159 DRM_ERROR("Failed to map the gtt page table\n");
2160 return -ENOMEM;
2161 }
2162
2163 ret = setup_scratch_page(dev);
2164 if (ret) {
2165 DRM_ERROR("Scratch setup failed\n");
2166 /* iounmap will also get called at remove, but meh */
2167 iounmap(dev_priv->gtt.gsm);
2168 }
2169
2170 return ret;
2171}
2172
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002173/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2174 * bits. When using advanced contexts each context stores its own PAT, but
2175 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002176static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002177{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002178 uint64_t pat;
2179
2180 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2181 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2182 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2183 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2184 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2185 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2186 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2187 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2188
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002189 if (!USES_PPGTT(dev_priv->dev))
2190 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2191 * so RTL will always use the value corresponding to
2192 * pat_sel = 000".
2193 * So let's disable cache for GGTT to avoid screen corruptions.
2194 * MOCS still can be used though.
2195 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2196 * before this patch, i.e. the same uncached + snooping access
2197 * like on gen6/7 seems to be in effect.
2198 * - So this just fixes blitter/render access. Again it looks
2199 * like it's not just uncached access, but uncached + snooping.
2200 * So we can still hold onto all our assumptions wrt cpu
2201 * clflushing on LLC machines.
2202 */
2203 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2204
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002205 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2206 * write would work. */
2207 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2208 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2209}
2210
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002211static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2212{
2213 uint64_t pat;
2214
2215 /*
2216 * Map WB on BDW to snooped on CHV.
2217 *
2218 * Only the snoop bit has meaning for CHV, the rest is
2219 * ignored.
2220 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002221 * The hardware will never snoop for certain types of accesses:
2222 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2223 * - PPGTT page tables
2224 * - some other special cycles
2225 *
2226 * As with BDW, we also need to consider the following for GT accesses:
2227 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2228 * so RTL will always use the value corresponding to
2229 * pat_sel = 000".
2230 * Which means we must set the snoop bit in PAT entry 0
2231 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002232 */
2233 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2234 GEN8_PPAT(1, 0) |
2235 GEN8_PPAT(2, 0) |
2236 GEN8_PPAT(3, 0) |
2237 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2238 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2239 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2240 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2241
2242 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2243 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2244}
2245
Ben Widawsky63340132013-11-04 19:32:22 -08002246static int gen8_gmch_probe(struct drm_device *dev,
2247 size_t *gtt_total,
2248 size_t *stolen,
2249 phys_addr_t *mappable_base,
2250 unsigned long *mappable_end)
2251{
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 unsigned int gtt_size;
2254 u16 snb_gmch_ctl;
2255 int ret;
2256
2257 /* TODO: We're not aware of mappable constraints on gen8 yet */
2258 *mappable_base = pci_resource_start(dev->pdev, 2);
2259 *mappable_end = pci_resource_len(dev->pdev, 2);
2260
2261 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2262 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2263
2264 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2265
Damien Lespiau66375012014-01-09 18:02:46 +00002266 if (INTEL_INFO(dev)->gen >= 9) {
2267 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2268 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2269 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002270 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2271 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2272 } else {
2273 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2274 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2275 }
Ben Widawsky63340132013-11-04 19:32:22 -08002276
Michel Thierry07749ef2015-03-16 16:00:54 +00002277 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002278
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002279 if (IS_CHERRYVIEW(dev))
2280 chv_setup_private_ppat(dev_priv);
2281 else
2282 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002283
Ben Widawsky63340132013-11-04 19:32:22 -08002284 ret = ggtt_probe_common(dev, gtt_size);
2285
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002286 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2287 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002288
2289 return ret;
2290}
2291
Ben Widawskybaa09f52013-01-24 13:49:57 -08002292static int gen6_gmch_probe(struct drm_device *dev,
2293 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002294 size_t *stolen,
2295 phys_addr_t *mappable_base,
2296 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002297{
2298 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002299 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002300 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002301 int ret;
2302
Ben Widawsky41907dd2013-02-08 11:32:47 -08002303 *mappable_base = pci_resource_start(dev->pdev, 2);
2304 *mappable_end = pci_resource_len(dev->pdev, 2);
2305
Ben Widawskybaa09f52013-01-24 13:49:57 -08002306 /* 64/512MB is the current min/max we actually know of, but this is just
2307 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002308 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002309 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002310 DRM_ERROR("Unknown GMADR size (%lx)\n",
2311 dev_priv->gtt.mappable_end);
2312 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002313 }
2314
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002315 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2316 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002317 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002318
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002319 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002320
Ben Widawsky63340132013-11-04 19:32:22 -08002321 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002322 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002323
Ben Widawsky63340132013-11-04 19:32:22 -08002324 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002325
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002326 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2327 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002328
2329 return ret;
2330}
2331
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002332static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002333{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002334
2335 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002336
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002337 iounmap(gtt->gsm);
2338 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002339}
2340
2341static int i915_gmch_probe(struct drm_device *dev,
2342 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002343 size_t *stolen,
2344 phys_addr_t *mappable_base,
2345 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002346{
2347 struct drm_i915_private *dev_priv = dev->dev_private;
2348 int ret;
2349
Ben Widawskybaa09f52013-01-24 13:49:57 -08002350 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2351 if (!ret) {
2352 DRM_ERROR("failed to set up gmch\n");
2353 return -EIO;
2354 }
2355
Ben Widawsky41907dd2013-02-08 11:32:47 -08002356 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002357
2358 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002359 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002360
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002361 if (unlikely(dev_priv->gtt.do_idle_maps))
2362 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2363
Ben Widawskybaa09f52013-01-24 13:49:57 -08002364 return 0;
2365}
2366
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002367static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002368{
2369 intel_gmch_remove();
2370}
2371
2372int i915_gem_gtt_init(struct drm_device *dev)
2373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002376 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002377
Ben Widawskybaa09f52013-01-24 13:49:57 -08002378 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002379 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002380 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002381 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002382 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002383 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002384 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002385 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002386 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002387 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002388 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002389 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002390 else if (INTEL_INFO(dev)->gen >= 7)
2391 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002392 else
Chris Wilson350ec882013-08-06 13:17:02 +01002393 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002394 } else {
2395 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2396 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002397 }
2398
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002399 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002400 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002401 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002402 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002403
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002404 gtt->base.dev = dev;
2405
Ben Widawskybaa09f52013-01-24 13:49:57 -08002406 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002407 DRM_INFO("Memory usable by graphics device = %zdM\n",
2408 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002409 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2410 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002411#ifdef CONFIG_INTEL_IOMMU
2412 if (intel_iommu_gfx_mapped)
2413 DRM_INFO("VT-d active for gfx access\n");
2414#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002415 /*
2416 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2417 * user's requested state against the hardware/driver capabilities. We
2418 * do this now so that we can print out any log messages once rather
2419 * than every time we check intel_enable_ppgtt().
2420 */
2421 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2422 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002423
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002424 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002425}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002426
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002427static struct i915_vma *
2428__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2429 struct i915_address_space *vm,
2430 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002431{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002432 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002433
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002434 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2435 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002436 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2437 if (vma == NULL)
2438 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002439
Ben Widawsky6f65e292013-12-06 14:10:56 -08002440 INIT_LIST_HEAD(&vma->vma_link);
2441 INIT_LIST_HEAD(&vma->mm_list);
2442 INIT_LIST_HEAD(&vma->exec_list);
2443 vma->vm = vm;
2444 vma->obj = obj;
2445
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002446 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002447 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002448 vma->ggtt_view = *ggtt_view;
2449
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002450 vma->unbind_vma = ggtt_unbind_vma;
2451 vma->bind_vma = ggtt_bind_vma;
2452 } else {
2453 vma->unbind_vma = ppgtt_unbind_vma;
2454 vma->bind_vma = ppgtt_bind_vma;
2455 }
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002456 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002457 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002458 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002459 vma->unbind_vma = i915_ggtt_unbind_vma;
2460 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002461 }
2462
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002463 list_add_tail(&vma->vma_link, &obj->vma_list);
2464 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002465 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002466
2467 return vma;
2468}
2469
2470struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002471i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2472 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002473{
2474 struct i915_vma *vma;
2475
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002476 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002477 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002478 vma = __i915_gem_vma_create(obj, vm,
2479 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002480
2481 return vma;
2482}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002483
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002484struct i915_vma *
2485i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2486 const struct i915_ggtt_view *view)
2487{
2488 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2489 struct i915_vma *vma;
2490
2491 if (WARN_ON(!view))
2492 return ERR_PTR(-EINVAL);
2493
2494 vma = i915_gem_obj_to_ggtt_view(obj, view);
2495
2496 if (IS_ERR(vma))
2497 return vma;
2498
2499 if (!vma)
2500 vma = __i915_gem_vma_create(obj, ggtt, view);
2501
2502 return vma;
2503
2504}
2505
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002506static void
2507rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2508 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002509{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002510 unsigned int column, row;
2511 unsigned int src_idx;
2512 struct scatterlist *sg = st->sgl;
2513
2514 st->nents = 0;
2515
2516 for (column = 0; column < width; column++) {
2517 src_idx = width * (height - 1) + column;
2518 for (row = 0; row < height; row++) {
2519 st->nents++;
2520 /* We don't need the pages, but need to initialize
2521 * the entries so the sg list can be happily traversed.
2522 * The only thing we need are DMA addresses.
2523 */
2524 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2525 sg_dma_address(sg) = in[src_idx];
2526 sg_dma_len(sg) = PAGE_SIZE;
2527 sg = sg_next(sg);
2528 src_idx -= width;
2529 }
2530 }
2531}
2532
2533static struct sg_table *
2534intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2535 struct drm_i915_gem_object *obj)
2536{
2537 struct drm_device *dev = obj->base.dev;
2538 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2539 unsigned long size, pages, rot_pages;
2540 struct sg_page_iter sg_iter;
2541 unsigned long i;
2542 dma_addr_t *page_addr_list;
2543 struct sg_table *st;
2544 unsigned int tile_pitch, tile_height;
2545 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002546 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002547
2548 pages = obj->base.size / PAGE_SIZE;
2549
2550 /* Calculate tiling geometry. */
2551 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2552 rot_info->fb_modifier);
2553 tile_pitch = PAGE_SIZE / tile_height;
2554 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2555 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2556 rot_pages = width_pages * height_pages;
2557 size = rot_pages * PAGE_SIZE;
2558
2559 /* Allocate a temporary list of source pages for random access. */
2560 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2561 if (!page_addr_list)
2562 return ERR_PTR(ret);
2563
2564 /* Allocate target SG list. */
2565 st = kmalloc(sizeof(*st), GFP_KERNEL);
2566 if (!st)
2567 goto err_st_alloc;
2568
2569 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2570 if (ret)
2571 goto err_sg_alloc;
2572
2573 /* Populate source page list from the object. */
2574 i = 0;
2575 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2576 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2577 i++;
2578 }
2579
2580 /* Rotate the pages. */
2581 rotate_pages(page_addr_list, width_pages, height_pages, st);
2582
2583 DRM_DEBUG_KMS(
2584 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2585 size, rot_info->pitch, rot_info->height,
2586 rot_info->pixel_format, width_pages, height_pages,
2587 rot_pages);
2588
2589 drm_free_large(page_addr_list);
2590
2591 return st;
2592
2593err_sg_alloc:
2594 kfree(st);
2595err_st_alloc:
2596 drm_free_large(page_addr_list);
2597
2598 DRM_DEBUG_KMS(
2599 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2600 size, ret, rot_info->pitch, rot_info->height,
2601 rot_info->pixel_format, width_pages, height_pages,
2602 rot_pages);
2603 return ERR_PTR(ret);
2604}
2605
2606static inline int
2607i915_get_ggtt_vma_pages(struct i915_vma *vma)
2608{
2609 int ret = 0;
2610
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002611 if (vma->ggtt_view.pages)
2612 return 0;
2613
2614 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2615 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002616 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2617 vma->ggtt_view.pages =
2618 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002619 else
2620 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2621 vma->ggtt_view.type);
2622
2623 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002624 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002625 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002626 ret = -EINVAL;
2627 } else if (IS_ERR(vma->ggtt_view.pages)) {
2628 ret = PTR_ERR(vma->ggtt_view.pages);
2629 vma->ggtt_view.pages = NULL;
2630 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2631 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002632 }
2633
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002634 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002635}
2636
2637/**
2638 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2639 * @vma: VMA to map
2640 * @cache_level: mapping cache level
2641 * @flags: flags like global or local mapping
2642 *
2643 * DMA addresses are taken from the scatter-gather table of this object (or of
2644 * this VMA in case of non-default GGTT views) and PTE entries set up.
2645 * Note that DMA addresses are also the only part of the SG table we care about.
2646 */
2647int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2648 u32 flags)
2649{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002650 if (i915_is_ggtt(vma->vm)) {
2651 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002652
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002653 if (ret)
2654 return ret;
2655 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002656
2657 vma->bind_vma(vma, cache_level, flags);
2658
2659 return 0;
2660}