blob: 8232e9a02d407ca96495704fd266f02b5fd6fc8e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010043#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include "mmci.h"
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010046#include "mmci_qcom_dml.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRIVER_NAME "mmci-pl18x"
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static unsigned int fmax = 515633;
51
Rabin Vincent4956e102010-07-21 12:54:40 +010052/**
53 * struct variant_data - MMCI variant-specific quirks
54 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010055 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010056 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010057 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010058 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010059 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
60 * is asserted (likewise for RX)
61 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
62 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010063 * @data_cmd_enable: enable value for data commands.
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010064 * @st_sdio: enable ST specific SDIO logic
Linus Walleijb70a67f2010-12-06 09:24:14 +010065 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010066 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010067 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010068 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
69 * register
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010070 * @datactrl_mask_sdio: SDIO enable mask in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010071 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010072 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010073 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010074 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010075 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010076 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010077 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010078 * @qcom_fifo: enables qcom specific fifo pio read logic.
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010079 * @qcom_dml: enables qcom specific dma glue for dma transfers.
Ulf Hansson78782892014-06-13 13:21:38 +020080 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010081 */
82struct variant_data {
83 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010084 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010085 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010086 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010087 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010088 unsigned int fifosize;
89 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010090 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010091 unsigned int datactrl_mask_ddrmode;
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010092 unsigned int datactrl_mask_sdio;
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010093 bool st_sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010094 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010095 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010096 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010097 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010098 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010099 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100100 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +0100101 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +0100102 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100103 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100104 bool qcom_fifo;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100105 bool qcom_dml;
Ulf Hansson78782892014-06-13 13:21:38 +0200106 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100107};
108
109static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100110 .fifosize = 16 * 4,
111 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100112 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100113 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100114 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200115 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100116};
117
Pawel Moll768fbc12011-03-11 17:18:07 +0000118static struct variant_data variant_arm_extended_fifo = {
119 .fifosize = 128 * 4,
120 .fifohalfsize = 64 * 4,
121 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100122 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100123 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000124};
125
Pawel Moll3a372982013-01-24 14:12:45 +0100126static struct variant_data variant_arm_extended_fifo_hwfc = {
127 .fifosize = 128 * 4,
128 .fifohalfsize = 64 * 4,
129 .clkreg_enable = MCI_ARM_HWFCEN,
130 .datalength_bits = 16,
131 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100132 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100133};
134
Rabin Vincent4956e102010-07-21 12:54:40 +0100135static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100136 .fifosize = 16 * 4,
137 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100138 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100139 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100140 .datalength_bits = 16,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100141 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100142 .st_sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100143 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100144 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100145 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100146 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100147 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100148};
149
Linus Walleij34fd4212012-04-10 17:43:59 +0100150static struct variant_data variant_nomadik = {
151 .fifosize = 16 * 4,
152 .fifohalfsize = 8 * 4,
153 .clkreg = MCI_CLK_ENABLE,
154 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100155 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100156 .st_sdio = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100157 .st_clkdiv = true,
158 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100159 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100160 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100161 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100162 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100163};
164
Rabin Vincent4956e102010-07-21 12:54:40 +0100165static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100166 .fifosize = 30 * 4,
167 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100168 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100169 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100170 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100171 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100172 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100173 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100174 .st_sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100175 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100176 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100177 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100178 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100179 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100180 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100181 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100182};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100183
Philippe Langlais1784b152011-03-25 08:51:52 +0100184static struct variant_data variant_ux500v2 = {
185 .fifosize = 30 * 4,
186 .fifohalfsize = 8 * 4,
187 .clkreg = MCI_CLK_ENABLE,
188 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100189 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100190 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100191 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100192 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100193 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100194 .st_sdio = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100195 .st_clkdiv = true,
196 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100197 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100198 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100199 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100200 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100201 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100202 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100203};
204
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100205static struct variant_data variant_qcom = {
206 .fifosize = 16 * 4,
207 .fifohalfsize = 8 * 4,
208 .clkreg = MCI_CLK_ENABLE,
209 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
210 MCI_QCOM_CLK_SELECT_IN_FBCLK,
211 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
212 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
213 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
214 .blksz_datactrl4 = true,
215 .datalength_bits = 24,
216 .pwrreg_powerup = MCI_PWR_UP,
217 .f_max = 208000000,
218 .explicit_mclk_control = true,
219 .qcom_fifo = true,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100220 .qcom_dml = true,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100221};
222
Ulf Hansson01259622013-05-15 20:53:22 +0100223static int mmci_card_busy(struct mmc_host *mmc)
224{
225 struct mmci_host *host = mmc_priv(mmc);
226 unsigned long flags;
227 int busy = 0;
228
229 pm_runtime_get_sync(mmc_dev(mmc));
230
231 spin_lock_irqsave(&host->lock, flags);
232 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
233 busy = 1;
234 spin_unlock_irqrestore(&host->lock, flags);
235
236 pm_runtime_mark_last_busy(mmc_dev(mmc));
237 pm_runtime_put_autosuspend(mmc_dev(mmc));
238
239 return busy;
240}
241
Linus Walleija6a64642009-09-14 12:56:14 +0100242/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100243 * Validate mmc prerequisites
244 */
245static int mmci_validate_data(struct mmci_host *host,
246 struct mmc_data *data)
247{
248 if (!data)
249 return 0;
250
251 if (!is_power_of_2(data->blksz)) {
252 dev_err(mmc_dev(host->mmc),
253 "unsupported block size (%d bytes)\n", data->blksz);
254 return -EINVAL;
255 }
256
257 return 0;
258}
259
Ulf Hanssonf829c042013-09-04 09:01:15 +0100260static void mmci_reg_delay(struct mmci_host *host)
261{
262 /*
263 * According to the spec, at least three feedback clock cycles
264 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
265 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
266 * Worst delay time during card init is at 100 kHz => 30 us.
267 * Worst delay time when up and running is at 25 MHz => 120 ns.
268 */
269 if (host->cclk < 25000000)
270 udelay(30);
271 else
272 ndelay(120);
273}
274
Ulf Hansson653a7612013-01-21 21:29:34 +0100275/*
Linus Walleija6a64642009-09-14 12:56:14 +0100276 * This must be called with host->lock held
277 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100278static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
279{
280 if (host->clk_reg != clk) {
281 host->clk_reg = clk;
282 writel(clk, host->base + MMCICLOCK);
283 }
284}
285
286/*
287 * This must be called with host->lock held
288 */
289static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
290{
291 if (host->pwr_reg != pwr) {
292 host->pwr_reg = pwr;
293 writel(pwr, host->base + MMCIPOWER);
294 }
295}
296
297/*
298 * This must be called with host->lock held
299 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100300static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
301{
Ulf Hansson01259622013-05-15 20:53:22 +0100302 /* Keep ST Micro busy mode if enabled */
303 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
304
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100305 if (host->datactrl_reg != datactrl) {
306 host->datactrl_reg = datactrl;
307 writel(datactrl, host->base + MMCIDATACTRL);
308 }
309}
310
311/*
312 * This must be called with host->lock held
313 */
Linus Walleija6a64642009-09-14 12:56:14 +0100314static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
315{
Rabin Vincent4956e102010-07-21 12:54:40 +0100316 struct variant_data *variant = host->variant;
317 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100318
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100319 /* Make sure cclk reflects the current calculated clock */
320 host->cclk = 0;
321
Linus Walleija6a64642009-09-14 12:56:14 +0100322 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100323 if (variant->explicit_mclk_control) {
324 host->cclk = host->mclk;
325 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100326 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100327 if (variant->st_clkdiv)
328 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100329 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100330 } else if (variant->st_clkdiv) {
331 /*
332 * DB8500 TRM says f = mclk / (clkdiv + 2)
333 * => clkdiv = (mclk / f) - 2
334 * Round the divider up so we don't exceed the max
335 * frequency
336 */
337 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
338 if (clk >= 256)
339 clk = 255;
340 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100341 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100342 /*
343 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
344 * => clkdiv = mclk / (2 * f) - 1
345 */
Linus Walleija6a64642009-09-14 12:56:14 +0100346 clk = host->mclk / (2 * desired) - 1;
347 if (clk >= 256)
348 clk = 255;
349 host->cclk = host->mclk / (2 * (clk + 1));
350 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100351
352 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100353 clk |= MCI_CLK_ENABLE;
354 /* This hasn't proven to be worthwhile */
355 /* clk |= MCI_CLK_PWRSAVE; */
356 }
357
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100358 /* Set actual clock for debug */
359 host->mmc->actual_clock = host->cclk;
360
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100361 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100362 clk |= MCI_4BIT_BUS;
363 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100364 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100365
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900366 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
367 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100368 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100369
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100370 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100371}
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373static void
374mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
375{
376 writel(0, host->base + MMCICOMMAND);
377
Russell Kinge47c2222007-01-08 16:42:51 +0000378 BUG_ON(host->data);
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 host->mrq = NULL;
381 host->cmd = NULL;
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100384
385 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
386 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387}
388
Linus Walleij2686b4b2010-10-19 12:39:48 +0100389static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
390{
391 void __iomem *base = host->base;
392
393 if (host->singleirq) {
394 unsigned int mask0 = readl(base + MMCIMASK0);
395
396 mask0 &= ~MCI_IRQ1MASK;
397 mask0 |= mask;
398
399 writel(mask0, base + MMCIMASK0);
400 }
401
402 writel(mask, base + MMCIMASK1);
403}
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405static void mmci_stop_data(struct mmci_host *host)
406{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100407 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100408 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 host->data = NULL;
410}
411
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100412static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
413{
414 unsigned int flags = SG_MITER_ATOMIC;
415
416 if (data->flags & MMC_DATA_READ)
417 flags |= SG_MITER_TO_SG;
418 else
419 flags |= SG_MITER_FROM_SG;
420
421 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
422}
423
Russell Kingc8ebae32011-01-11 19:35:53 +0000424/*
425 * All the DMA operation mode stuff goes inside this ifdef.
426 * This assumes that you have a generic DMA device interface,
427 * no custom DMA interfaces are supported.
428 */
429#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500430static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000431{
Russell Kingc8ebae32011-01-11 19:35:53 +0000432 const char *rxname, *txname;
433 dma_cap_mask_t mask;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100434 struct variant_data *variant = host->variant;
Russell Kingc8ebae32011-01-11 19:35:53 +0000435
Lee Jones1fd83f02013-05-03 12:51:17 +0100436 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
437 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000438
Per Forlin58c7ccb2011-07-01 18:55:24 +0200439 /* initialize pre request cookie */
440 host->next_data.cookie = 1;
441
Russell Kingc8ebae32011-01-11 19:35:53 +0000442 /* Try to acquire a generic DMA engine slave channel */
443 dma_cap_zero(mask);
444 dma_cap_set(DMA_SLAVE, mask);
445
446 /*
447 * If only an RX channel is specified, the driver will
448 * attempt to use it bidirectionally, however if it is
449 * is specified but cannot be located, DMA will be disabled.
450 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100451 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000452 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000453
454 if (host->dma_rx_channel)
455 rxname = dma_chan_name(host->dma_rx_channel);
456 else
457 rxname = "none";
458
459 if (host->dma_tx_channel)
460 txname = dma_chan_name(host->dma_tx_channel);
461 else
462 txname = "none";
463
464 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
465 rxname, txname);
466
467 /*
468 * Limit the maximum segment size in any SG entry according to
469 * the parameters of the DMA engine device.
470 */
471 if (host->dma_tx_channel) {
472 struct device *dev = host->dma_tx_channel->device->dev;
473 unsigned int max_seg_size = dma_get_max_seg_size(dev);
474
475 if (max_seg_size < host->mmc->max_seg_size)
476 host->mmc->max_seg_size = max_seg_size;
477 }
478 if (host->dma_rx_channel) {
479 struct device *dev = host->dma_rx_channel->device->dev;
480 unsigned int max_seg_size = dma_get_max_seg_size(dev);
481
482 if (max_seg_size < host->mmc->max_seg_size)
483 host->mmc->max_seg_size = max_seg_size;
484 }
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100485
486 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
487 if (dml_hw_init(host, host->mmc->parent->of_node))
488 variant->qcom_dml = false;
Russell Kingc8ebae32011-01-11 19:35:53 +0000489}
490
491/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500492 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000493 * so it can be discarded.
494 */
495static inline void mmci_dma_release(struct mmci_host *host)
496{
Russell Kingc8ebae32011-01-11 19:35:53 +0000497 if (host->dma_rx_channel)
498 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200499 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000500 dma_release_channel(host->dma_tx_channel);
501 host->dma_rx_channel = host->dma_tx_channel = NULL;
502}
503
Ulf Hansson653a7612013-01-21 21:29:34 +0100504static void mmci_dma_data_error(struct mmci_host *host)
505{
506 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
507 dmaengine_terminate_all(host->dma_current);
508 host->dma_current = NULL;
509 host->dma_desc_current = NULL;
510 host->data->host_cookie = 0;
511}
512
Russell Kingc8ebae32011-01-11 19:35:53 +0000513static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
514{
Ulf Hansson653a7612013-01-21 21:29:34 +0100515 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000516 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100517
518 if (data->flags & MMC_DATA_READ) {
519 dir = DMA_FROM_DEVICE;
520 chan = host->dma_rx_channel;
521 } else {
522 dir = DMA_TO_DEVICE;
523 chan = host->dma_tx_channel;
524 }
525
526 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
527}
528
529static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
530{
Russell Kingc8ebae32011-01-11 19:35:53 +0000531 u32 status;
532 int i;
533
534 /* Wait up to 1ms for the DMA to complete */
535 for (i = 0; ; i++) {
536 status = readl(host->base + MMCISTATUS);
537 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
538 break;
539 udelay(10);
540 }
541
542 /*
543 * Check to see whether we still have some data left in the FIFO -
544 * this catches DMA controllers which are unable to monitor the
545 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
546 * contiguous buffers. On TX, we'll get a FIFO underrun error.
547 */
548 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100549 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000550 if (!data->error)
551 data->error = -EIO;
552 }
553
Per Forlin58c7ccb2011-07-01 18:55:24 +0200554 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100555 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000556
557 /*
558 * Use of DMA with scatter-gather is impossible.
559 * Give up with DMA and switch back to PIO mode.
560 */
561 if (status & MCI_RXDATAAVLBLMASK) {
562 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
563 mmci_dma_release(host);
564 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100565
566 host->dma_current = NULL;
567 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000568}
569
Ulf Hansson653a7612013-01-21 21:29:34 +0100570/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
571static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
572 struct dma_chan **dma_chan,
573 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000574{
575 struct variant_data *variant = host->variant;
576 struct dma_slave_config conf = {
577 .src_addr = host->phybase + MMCIFIFO,
578 .dst_addr = host->phybase + MMCIFIFO,
579 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
580 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
581 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
582 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530583 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000584 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000585 struct dma_chan *chan;
586 struct dma_device *device;
587 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530588 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000589 int nr_sg;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100590 unsigned long flags = DMA_CTRL_ACK;
Russell Kingc8ebae32011-01-11 19:35:53 +0000591
Russell Kingc8ebae32011-01-11 19:35:53 +0000592 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530593 conf.direction = DMA_DEV_TO_MEM;
594 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000595 chan = host->dma_rx_channel;
596 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530597 conf.direction = DMA_MEM_TO_DEV;
598 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000599 chan = host->dma_tx_channel;
600 }
601
602 /* If there's no DMA channel, fall back to PIO */
603 if (!chan)
604 return -EINVAL;
605
606 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200607 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000608 return -EINVAL;
609
610 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530611 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000612 if (nr_sg == 0)
613 return -EINVAL;
614
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100615 if (host->variant->qcom_dml)
616 flags |= DMA_PREP_INTERRUPT;
617
Russell Kingc8ebae32011-01-11 19:35:53 +0000618 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500619 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100620 conf.direction, flags);
Russell Kingc8ebae32011-01-11 19:35:53 +0000621 if (!desc)
622 goto unmap_exit;
623
Ulf Hansson653a7612013-01-21 21:29:34 +0100624 *dma_chan = chan;
625 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000626
Per Forlin58c7ccb2011-07-01 18:55:24 +0200627 return 0;
628
629 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530630 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200631 return -ENOMEM;
632}
633
Ulf Hansson653a7612013-01-21 21:29:34 +0100634static inline int mmci_dma_prep_data(struct mmci_host *host,
635 struct mmc_data *data)
636{
637 /* Check if next job is already prepared. */
638 if (host->dma_current && host->dma_desc_current)
639 return 0;
640
641 /* No job were prepared thus do it now. */
642 return __mmci_dma_prep_data(host, data, &host->dma_current,
643 &host->dma_desc_current);
644}
645
646static inline int mmci_dma_prep_next(struct mmci_host *host,
647 struct mmc_data *data)
648{
649 struct mmci_host_next *nd = &host->next_data;
650 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
651}
652
Per Forlin58c7ccb2011-07-01 18:55:24 +0200653static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
654{
655 int ret;
656 struct mmc_data *data = host->data;
657
Ulf Hansson653a7612013-01-21 21:29:34 +0100658 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200659 if (ret)
660 return ret;
661
662 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000663 dev_vdbg(mmc_dev(host->mmc),
664 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
665 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200666 dmaengine_submit(host->dma_desc_current);
667 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000668
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100669 if (host->variant->qcom_dml)
670 dml_start_xfer(host, data);
671
Russell Kingc8ebae32011-01-11 19:35:53 +0000672 datactrl |= MCI_DPSM_DMAENABLE;
673
674 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100675 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000676
677 /*
678 * Let the MMCI say when the data is ended and it's time
679 * to fire next DMA request. When that happens, MMCI will
680 * call mmci_data_end()
681 */
682 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
683 host->base + MMCIMASK0);
684 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000685}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200686
687static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
688{
689 struct mmci_host_next *next = &host->next_data;
690
Ulf Hansson653a7612013-01-21 21:29:34 +0100691 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
692 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200693
694 host->dma_desc_current = next->dma_desc;
695 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200696 next->dma_desc = NULL;
697 next->dma_chan = NULL;
698}
699
700static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
701 bool is_first_req)
702{
703 struct mmci_host *host = mmc_priv(mmc);
704 struct mmc_data *data = mrq->data;
705 struct mmci_host_next *nd = &host->next_data;
706
707 if (!data)
708 return;
709
Ulf Hansson653a7612013-01-21 21:29:34 +0100710 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200711
Ulf Hansson653a7612013-01-21 21:29:34 +0100712 if (mmci_validate_data(host, data))
713 return;
714
715 if (!mmci_dma_prep_next(host, data))
716 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200717}
718
719static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
720 int err)
721{
722 struct mmci_host *host = mmc_priv(mmc);
723 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200724
Ulf Hansson653a7612013-01-21 21:29:34 +0100725 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200726 return;
727
Ulf Hansson653a7612013-01-21 21:29:34 +0100728 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200729
Ulf Hansson653a7612013-01-21 21:29:34 +0100730 if (err) {
731 struct mmci_host_next *next = &host->next_data;
732 struct dma_chan *chan;
733 if (data->flags & MMC_DATA_READ)
734 chan = host->dma_rx_channel;
735 else
736 chan = host->dma_tx_channel;
737 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200738
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100739 if (host->dma_desc_current == next->dma_desc)
740 host->dma_desc_current = NULL;
741
742 if (host->dma_current == next->dma_chan)
743 host->dma_current = NULL;
744
Ulf Hansson653a7612013-01-21 21:29:34 +0100745 next->dma_desc = NULL;
746 next->dma_chan = NULL;
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100747 data->host_cookie = 0;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200748 }
749}
750
Russell Kingc8ebae32011-01-11 19:35:53 +0000751#else
752/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200753static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
754{
755}
Russell Kingc8ebae32011-01-11 19:35:53 +0000756static inline void mmci_dma_setup(struct mmci_host *host)
757{
758}
759
760static inline void mmci_dma_release(struct mmci_host *host)
761{
762}
763
764static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
765{
766}
767
Ulf Hansson653a7612013-01-21 21:29:34 +0100768static inline void mmci_dma_finalize(struct mmci_host *host,
769 struct mmc_data *data)
770{
771}
772
Russell Kingc8ebae32011-01-11 19:35:53 +0000773static inline void mmci_dma_data_error(struct mmci_host *host)
774{
775}
776
777static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
778{
779 return -ENOSYS;
780}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200781
782#define mmci_pre_request NULL
783#define mmci_post_request NULL
784
Russell Kingc8ebae32011-01-11 19:35:53 +0000785#endif
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
788{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100789 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100791 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100793 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Linus Walleij64de0282010-02-19 01:09:10 +0100795 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
796 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100799 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000800 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Russell King7b09cda2005-07-01 12:02:59 +0100802 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100803 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100804
805 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 base = host->base;
808 writel(timeout, base + MMCIDATATIMER);
809 writel(host->size, base + MMCIDATALENGTH);
810
Russell King3bc87f22006-08-27 13:51:28 +0100811 blksz_bits = ffs(data->blksz) - 1;
812 BUG_ON(1 << blksz_bits != data->blksz);
813
Philippe Langlais1784b152011-03-25 08:51:52 +0100814 if (variant->blksz_datactrl16)
815 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100816 else if (variant->blksz_datactrl4)
817 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100818 else
819 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000820
821 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000823
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100824 if (host->mmc->card && mmc_card_sdio(host->mmc->card)) {
825 u32 clk;
Ulf Hansson7258db72011-12-13 17:05:28 +0100826
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100827 datactrl |= variant->datactrl_mask_sdio;
Ulf Hansson06c1a122012-10-12 14:01:50 +0100828
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100829 /*
830 * The ST Micro variant for SDIO small write transfers
831 * needs to have clock H/W flow control disabled,
832 * otherwise the transfer will not start. The threshold
833 * depends on the rate of MCLK.
834 */
835 if (variant->st_sdio && data->flags & MMC_DATA_WRITE &&
836 (host->size < 8 ||
837 (host->size <= 8 && host->mclk > 50000000)))
838 clk = host->clk_reg & ~variant->clkreg_enable;
839 else
840 clk = host->clk_reg | variant->clkreg_enable;
841
842 mmci_write_clkreg(host, clk);
843 }
Ulf Hansson06c1a122012-10-12 14:01:50 +0100844
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900845 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
846 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100847 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100848
Russell Kingc8ebae32011-01-11 19:35:53 +0000849 /*
850 * Attempt to use DMA operation mode, if this
851 * should fail, fall back to PIO mode
852 */
853 if (!mmci_dma_start_data(host, datactrl))
854 return;
855
856 /* IRQ mode, map the SG list for CPU reading/writing */
857 mmci_init_sg(host, data);
858
859 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000861
862 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000863 * If we have less than the fifo 'half-full' threshold to
864 * transfer, trigger a PIO interrupt as soon as any data
865 * is available.
Russell King0425a142006-02-16 16:48:31 +0000866 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000867 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000868 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 } else {
870 /*
871 * We don't actually need to include "FIFO empty" here
872 * since its implicit in "FIFO half empty".
873 */
874 irqmask = MCI_TXFIFOHALFEMPTYMASK;
875 }
876
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100877 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100879 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880}
881
882static void
883mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
884{
885 void __iomem *base = host->base;
886
Linus Walleij64de0282010-02-19 01:09:10 +0100887 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 cmd->opcode, cmd->arg, cmd->flags);
889
890 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
891 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100892 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894
895 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000896 if (cmd->flags & MMC_RSP_PRESENT) {
897 if (cmd->flags & MMC_RSP_136)
898 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 }
901 if (/*interrupt*/0)
902 c |= MCI_CPSM_INTERRUPT;
903
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100904 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
905 c |= host->variant->data_cmd_enable;
906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 host->cmd = cmd;
908
909 writel(cmd->arg, base + MMCIARGUMENT);
910 writel(c, base + MMCICOMMAND);
911}
912
913static void
914mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
915 unsigned int status)
916{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200917 /* Make sure we have data to handle */
918 if (!data)
919 return;
920
Linus Walleijf20f8f22010-10-19 13:41:24 +0100921 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100922 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
923 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100924 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100925
Russell Kingc8ebae32011-01-11 19:35:53 +0000926 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100927 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000928 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100929 mmci_dma_unmap(host, data);
930 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000931
Russell Kingc8afc9d2011-02-04 09:19:46 +0000932 /*
933 * Calculate how far we are into the transfer. Note that
934 * the data counter gives the number of bytes transferred
935 * on the MMC bus, not on the host side. On reads, this
936 * can be as much as a FIFO-worth of data ahead. This
937 * matters for FIFO overruns only.
938 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100939 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100940 success = data->blksz * data->blocks - remain;
941
Russell Kingc8afc9d2011-02-04 09:19:46 +0000942 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
943 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100944 if (status & MCI_DATACRCFAIL) {
945 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000946 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200947 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100948 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200949 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100950 } else if (status & MCI_STARTBITERR) {
951 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000952 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200953 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000954 } else if (status & MCI_RXOVERRUN) {
955 if (success > host->variant->fifosize)
956 success -= host->variant->fifosize;
957 else
958 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100959 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100960 }
Russell King51d43752011-01-27 10:56:52 +0000961 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100963
Linus Walleij8cb28152011-01-24 15:22:13 +0100964 if (status & MCI_DATABLOCKEND)
965 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100966
Russell Kingccff9b52011-01-30 21:03:50 +0000967 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000968 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100969 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 mmci_stop_data(host);
971
Linus Walleij8cb28152011-01-24 15:22:13 +0100972 if (!data->error)
973 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000974 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100975
Ulf Hansson024629c2013-05-13 15:40:56 +0100976 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 mmci_request_end(host, data->mrq);
978 } else {
979 mmci_start_command(host, data->stop, 0);
980 }
981 }
982}
983
984static void
985mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
986 unsigned int status)
987{
988 void __iomem *base = host->base;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200989 bool sbc, busy_resp;
990
991 if (!cmd)
992 return;
993
994 sbc = (cmd == host->mrq->sbc);
995 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
996
997 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
998 MCI_CMDSENT|MCI_CMDRESPEND)))
999 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +01001000
1001 /* Check if we need to wait for busy completion. */
1002 if (host->busy_status && (status & MCI_ST_CARDBUSY))
1003 return;
1004
1005 /* Enable busy completion if needed and supported. */
1006 if (!host->busy_status && busy_resp &&
1007 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1008 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
1009 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
1010 base + MMCIMASK0);
1011 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
1012 return;
1013 }
1014
1015 /* At busy completion, mask the IRQ and complete the request. */
1016 if (host->busy_status) {
1017 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
1018 base + MMCIMASK0);
1019 host->busy_status = 0;
1020 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 host->cmd = NULL;
1023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001025 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001027 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001028 } else {
1029 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1030 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1031 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1032 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 }
1034
Ulf Hansson024629c2013-05-13 15:40:56 +01001035 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001036 if (host->data) {
1037 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001038 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001039 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001040 mmci_dma_unmap(host, host->data);
1041 }
Russell Kinge47c2222007-01-08 16:42:51 +00001042 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001043 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001044 mmci_request_end(host, host->mrq);
1045 } else if (sbc) {
1046 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1048 mmci_start_data(host, cmd->data);
1049 }
1050}
1051
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001052static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1053{
1054 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1055}
1056
1057static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1058{
1059 /*
1060 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1061 * from the fifo range should be used
1062 */
1063 if (status & MCI_RXFIFOHALFFULL)
1064 return host->variant->fifohalfsize;
1065 else if (status & MCI_RXDATAAVLBL)
1066 return 4;
1067
1068 return 0;
1069}
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1072{
1073 void __iomem *base = host->base;
1074 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001075 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001076 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001079 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081 if (count > remain)
1082 count = remain;
1083
1084 if (count <= 0)
1085 break;
1086
Ulf Hansson393e5e22011-12-13 17:08:04 +01001087 /*
1088 * SDIO especially may want to send something that is
1089 * not divisible by 4 (as opposed to card sectors
1090 * etc). Therefore make sure to always read the last bytes
1091 * while only doing full 32-bit reads towards the FIFO.
1092 */
1093 if (unlikely(count & 0x3)) {
1094 if (count < 4) {
1095 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001096 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001097 memcpy(ptr, buf, count);
1098 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001099 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001100 count &= ~0x3;
1101 }
1102 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001103 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106 ptr += count;
1107 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001108 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
1110 if (remain == 0)
1111 break;
1112
1113 status = readl(base + MMCISTATUS);
1114 } while (status & MCI_RXDATAAVLBL);
1115
1116 return ptr - buffer;
1117}
1118
1119static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1120{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001121 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 void __iomem *base = host->base;
1123 char *ptr = buffer;
1124
1125 do {
1126 unsigned int count, maxcnt;
1127
Rabin Vincent8301bb62010-08-09 12:57:30 +01001128 maxcnt = status & MCI_TXFIFOEMPTY ?
1129 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 count = min(remain, maxcnt);
1131
Linus Walleij34177802010-10-19 12:43:58 +01001132 /*
Linus Walleij34177802010-10-19 12:43:58 +01001133 * SDIO especially may want to send something that is
1134 * not divisible by 4 (as opposed to card sectors
1135 * etc), and the FIFO only accept full 32-bit writes.
1136 * So compensate by adding +3 on the count, a single
1137 * byte become a 32bit write, 7 bytes will be two
1138 * 32bit writes etc.
1139 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001140 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 ptr += count;
1143 remain -= count;
1144
1145 if (remain == 0)
1146 break;
1147
1148 status = readl(base + MMCISTATUS);
1149 } while (status & MCI_TXFIFOHALFEMPTY);
1150
1151 return ptr - buffer;
1152}
1153
1154/*
1155 * PIO data transfer IRQ handler.
1156 */
David Howells7d12e782006-10-05 14:55:46 +01001157static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158{
1159 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001160 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001161 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001163 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 u32 status;
1165
1166 status = readl(base + MMCISTATUS);
1167
Linus Walleij64de0282010-02-19 01:09:10 +01001168 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001170 local_irq_save(flags);
1171
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 unsigned int remain, len;
1174 char *buffer;
1175
1176 /*
1177 * For write, we only need to test the half-empty flag
1178 * here - if the FIFO is completely empty, then by
1179 * definition it is more than half empty.
1180 *
1181 * For read, check for data available.
1182 */
1183 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1184 break;
1185
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001186 if (!sg_miter_next(sg_miter))
1187 break;
1188
1189 buffer = sg_miter->addr;
1190 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192 len = 0;
1193 if (status & MCI_RXACTIVE)
1194 len = mmci_pio_read(host, buffer, remain);
1195 if (status & MCI_TXACTIVE)
1196 len = mmci_pio_write(host, buffer, remain, status);
1197
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001198 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 host->size -= len;
1201 remain -= len;
1202
1203 if (remain)
1204 break;
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 status = readl(base + MMCISTATUS);
1207 } while (1);
1208
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001209 sg_miter_stop(sg_miter);
1210
1211 local_irq_restore(flags);
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001214 * If we have less than the fifo 'half-full' threshold to transfer,
1215 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001217 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001218 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220 /*
1221 * If we run out of data, disable the data IRQs; this
1222 * prevents a race where the FIFO becomes empty before
1223 * the chip itself has disabled the data path, and
1224 * stops us racing with our data end IRQ.
1225 */
1226 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001227 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1229 }
1230
1231 return IRQ_HANDLED;
1232}
1233
1234/*
1235 * Handle completion of command and data transfers.
1236 */
David Howells7d12e782006-10-05 14:55:46 +01001237static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238{
1239 struct mmci_host *host = dev_id;
1240 u32 status;
1241 int ret = 0;
1242
1243 spin_lock(&host->lock);
1244
1245 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001247
1248 if (host->singleirq) {
1249 if (status & readl(host->base + MMCIMASK1))
1250 mmci_pio_irq(irq, dev_id);
1251
1252 status &= ~MCI_IRQ1MASK;
1253 }
1254
Ulf Hansson8d94b542014-01-13 16:49:31 +01001255 /*
1256 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1257 * enabled) since the HW seems to be triggering the IRQ on both
1258 * edges while monitoring DAT0 for busy completion.
1259 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 status &= readl(host->base + MMCIMASK0);
1261 writel(status, host->base + MMCICLEAR);
1262
Linus Walleij64de0282010-02-19 01:09:10 +01001263 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
Ulf Hansson78782892014-06-13 13:21:38 +02001265 if (host->variant->reversed_irq_handling) {
1266 mmci_data_irq(host, host->data, status);
1267 mmci_cmd_irq(host, host->cmd, status);
1268 } else {
1269 mmci_cmd_irq(host, host->cmd, status);
1270 mmci_data_irq(host, host->data, status);
1271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Ulf Hansson8d94b542014-01-13 16:49:31 +01001273 /* Don't poll for busy completion in irq context. */
1274 if (host->busy_status)
1275 status &= ~MCI_ST_CARDBUSY;
1276
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 ret = 1;
1278 } while (status);
1279
1280 spin_unlock(&host->lock);
1281
1282 return IRQ_RETVAL(ret);
1283}
1284
1285static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1286{
1287 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001288 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
1290 WARN_ON(host->mrq != NULL);
1291
Ulf Hansson653a7612013-01-21 21:29:34 +01001292 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1293 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001294 mmc_request_done(mmc, mrq);
1295 return;
1296 }
1297
Russell King1c3be362011-08-14 09:17:05 +01001298 pm_runtime_get_sync(mmc_dev(mmc));
1299
Linus Walleij9e943022008-10-24 21:17:50 +01001300 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
1302 host->mrq = mrq;
1303
Per Forlin58c7ccb2011-07-01 18:55:24 +02001304 if (mrq->data)
1305 mmci_get_next_data(host, mrq->data);
1306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1308 mmci_start_data(host, mrq->data);
1309
Ulf Hansson024629c2013-05-13 15:40:56 +01001310 if (mrq->sbc)
1311 mmci_start_command(host, mrq->sbc, 0);
1312 else
1313 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Linus Walleij9e943022008-10-24 21:17:50 +01001315 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316}
1317
1318static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1319{
1320 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001321 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001322 u32 pwr = 0;
1323 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001324 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001326 pm_runtime_get_sync(mmc_dev(mmc));
1327
Ulf Hanssonbc521812011-12-13 16:57:55 +01001328 if (host->plat->ios_handler &&
1329 host->plat->ios_handler(mmc_dev(mmc), ios))
1330 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 switch (ios->power_mode) {
1333 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001334 if (!IS_ERR(mmc->supply.vmmc))
1335 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001336
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001337 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001338 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001339 host->vqmmc_enabled = false;
1340 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 break;
1343 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001344 if (!IS_ERR(mmc->supply.vmmc))
1345 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1346
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001347 /*
1348 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1349 * and instead uses MCI_PWR_ON so apply whatever value is
1350 * configured in the variant data.
1351 */
1352 pwr |= variant->pwrreg_powerup;
1353
1354 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001356 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001357 ret = regulator_enable(mmc->supply.vqmmc);
1358 if (ret < 0)
1359 dev_err(mmc_dev(mmc),
1360 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001361 else
1362 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001363 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 pwr |= MCI_PWR_ON;
1366 break;
1367 }
1368
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001369 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1370 /*
1371 * The ST Micro variant has some additional bits
1372 * indicating signal direction for the signals in
1373 * the SD/MMC bus and feedback-clock usage.
1374 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001375 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001376
1377 if (ios->bus_width == MMC_BUS_WIDTH_4)
1378 pwr &= ~MCI_ST_DATA74DIREN;
1379 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1380 pwr &= (~MCI_ST_DATA74DIREN &
1381 ~MCI_ST_DATA31DIREN &
1382 ~MCI_ST_DATA2DIREN);
1383 }
1384
Linus Walleijcc30d602009-01-04 15:18:54 +01001385 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001386 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001387 pwr |= MCI_ROD;
1388 else {
1389 /*
1390 * The ST Micro variant use the ROD bit for something
1391 * else and only has OD (Open Drain).
1392 */
1393 pwr |= MCI_OD;
1394 }
1395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001397 /*
1398 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1399 * gating the clock, the MCI_PWR_ON bit is cleared.
1400 */
1401 if (!ios->clock && variant->pwrreg_clkgate)
1402 pwr &= ~MCI_PWR_ON;
1403
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001404 if (host->variant->explicit_mclk_control &&
1405 ios->clock != host->clock_cache) {
1406 ret = clk_set_rate(host->clk, ios->clock);
1407 if (ret < 0)
1408 dev_err(mmc_dev(host->mmc),
1409 "Error setting clock rate (%d)\n", ret);
1410 else
1411 host->mclk = clk_get_rate(host->clk);
1412 }
1413 host->clock_cache = ios->clock;
1414
Linus Walleija6a64642009-09-14 12:56:14 +01001415 spin_lock_irqsave(&host->lock, flags);
1416
1417 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001418 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001419 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001420
1421 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001422
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001423 pm_runtime_mark_last_busy(mmc_dev(mmc));
1424 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
1426
Russell King89001442009-07-09 15:16:07 +01001427static int mmci_get_cd(struct mmc_host *mmc)
1428{
1429 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001430 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001431 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001432
Ulf Hanssond2762092014-03-17 13:56:19 +01001433 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001434 if (!plat->status)
1435 return 1; /* Assume always present */
1436
Rabin Vincent29719442010-08-09 12:54:43 +01001437 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001438 }
Russell King74bc8092010-07-29 15:58:59 +01001439 return status;
Russell King89001442009-07-09 15:16:07 +01001440}
1441
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001442static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1443{
1444 int ret = 0;
1445
1446 if (!IS_ERR(mmc->supply.vqmmc)) {
1447
1448 pm_runtime_get_sync(mmc_dev(mmc));
1449
1450 switch (ios->signal_voltage) {
1451 case MMC_SIGNAL_VOLTAGE_330:
1452 ret = regulator_set_voltage(mmc->supply.vqmmc,
1453 2700000, 3600000);
1454 break;
1455 case MMC_SIGNAL_VOLTAGE_180:
1456 ret = regulator_set_voltage(mmc->supply.vqmmc,
1457 1700000, 1950000);
1458 break;
1459 case MMC_SIGNAL_VOLTAGE_120:
1460 ret = regulator_set_voltage(mmc->supply.vqmmc,
1461 1100000, 1300000);
1462 break;
1463 }
1464
1465 if (ret)
1466 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1467
1468 pm_runtime_mark_last_busy(mmc_dev(mmc));
1469 pm_runtime_put_autosuspend(mmc_dev(mmc));
1470 }
1471
1472 return ret;
1473}
1474
Ulf Hansson01259622013-05-15 20:53:22 +01001475static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001477 .pre_req = mmci_pre_request,
1478 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001480 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001481 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001482 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483};
1484
Ulf Hansson78f87df2014-03-17 15:53:07 +01001485static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1486{
Ulf Hansson4593df22014-03-21 10:13:05 +01001487 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001488 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001489
Ulf Hansson78f87df2014-03-17 15:53:07 +01001490 if (ret)
1491 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001492
Ulf Hansson4593df22014-03-21 10:13:05 +01001493 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1494 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1495 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1496 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1497 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1498 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1499 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1500 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1501 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1502 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1503 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1504 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1505
Lee Jones000bc9d2012-04-16 10:18:43 +01001506 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001507 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001508 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001509 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001510
Ulf Hansson78f87df2014-03-17 15:53:07 +01001511 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001512}
Lee Jones000bc9d2012-04-16 10:18:43 +01001513
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001514static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001515 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001517 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001518 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001519 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 struct mmci_host *host;
1521 struct mmc_host *mmc;
1522 int ret;
1523
Lee Jones000bc9d2012-04-16 10:18:43 +01001524 /* Must have platform data or Device Tree. */
1525 if (!plat && !np) {
1526 dev_err(&dev->dev, "No plat data or DT found\n");
1527 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 }
1529
Lee Jonesb9b52912012-06-12 10:49:51 +01001530 if (!plat) {
1531 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1532 if (!plat)
1533 return -ENOMEM;
1534 }
1535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001537 if (!mmc)
1538 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Ulf Hansson78f87df2014-03-17 15:53:07 +01001540 ret = mmci_of_parse(np, mmc);
1541 if (ret)
1542 goto host_free;
1543
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301545 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001546
1547 host->hw_designer = amba_manf(dev);
1548 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001549 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1550 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001551
Ulf Hansson665ba562013-05-13 15:39:17 +01001552 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 if (IS_ERR(host->clk)) {
1554 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 goto host_free;
1556 }
1557
Julia Lawallac940932012-08-26 16:00:59 +00001558 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001560 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001562 if (variant->qcom_fifo)
1563 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1564 else
1565 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001568 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001570 /*
1571 * According to the spec, mclk is max 100 MHz,
1572 * so we try to adjust the clock down to this,
1573 * (if possible).
1574 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001575 if (host->mclk > variant->f_max) {
1576 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001577 if (ret < 0)
1578 goto clk_disable;
1579 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001580 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1581 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001582 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001583
Russell Kingc8ebae32011-01-11 19:35:53 +00001584 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001585 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1586 if (IS_ERR(host->base)) {
1587 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 goto clk_disable;
1589 }
1590
Linus Walleij7f294e42011-07-08 09:57:15 +01001591 /*
1592 * The ARM and ST versions of the block have slightly different
1593 * clock divider equations which means that the minimum divider
1594 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001595 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001596 */
1597 if (variant->st_clkdiv)
1598 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001599 else if (variant->explicit_mclk_control)
1600 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001601 else
1602 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001603 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001604 * If no maximum operating frequency is supplied, fall back to use
1605 * the module parameter, which has a (low) default value in case it
1606 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001607 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001608 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001609 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001610 mmc->f_max = variant->explicit_mclk_control ?
1611 min(variant->f_max, mmc->f_max) :
1612 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001613 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001614 mmc->f_max = variant->explicit_mclk_control ?
1615 fmax : min(host->mclk, fmax);
1616
1617
Linus Walleij64de0282010-02-19 01:09:10 +01001618 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1619
Ulf Hansson599c1d52013-01-07 16:22:50 +01001620 /* Get regulators and the supported OCR mask */
1621 mmc_regulator_get_supply(mmc);
1622 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001623 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001624 else if (plat->ocr_mask)
1625 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1626
Ulf Hansson78f87df2014-03-17 15:53:07 +01001627 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001628 if (!np) {
1629 if (!plat->cd_invert)
1630 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1631 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1632 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001634 /* We support these capabilities. */
1635 mmc->caps |= MMC_CAP_CMD23;
1636
Ulf Hansson8d94b542014-01-13 16:49:31 +01001637 if (variant->busy_detect) {
1638 mmci_ops.card_busy = mmci_card_busy;
1639 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1640 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1641 mmc->max_busy_timeout = 0;
1642 }
1643
1644 mmc->ops = &mmci_ops;
1645
Ulf Hansson70be2082013-01-07 15:35:06 +01001646 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001647 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001648
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 /*
1650 * We can do SGIO
1651 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001652 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001655 * Since only a certain number of bits are valid in the data length
1656 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1657 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001659 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 /*
1662 * Set the maximum segment size. Since we aren't doing DMA
1663 * (yet) we are only limited by the data length register.
1664 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001665 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001667 /*
1668 * Block size can be up to 2048 bytes, but must be a power of two.
1669 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001670 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001671
Pierre Ossman55db8902006-11-21 17:55:45 +01001672 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001673 * Limit the number of blocks transferred so that we don't overflow
1674 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001675 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001676 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 spin_lock_init(&host->lock);
1679
1680 writel(0, host->base + MMCIMASK0);
1681 writel(0, host->base + MMCIMASK1);
1682 writel(0xfff, host->base + MMCICLEAR);
1683
Linus Walleijce437aa2014-08-27 15:13:54 +02001684 /*
1685 * If:
1686 * - not using DT but using a descriptor table, or
1687 * - using a table of descriptors ALONGSIDE DT, or
1688 * look up these descriptors named "cd" and "wp" right here, fail
1689 * silently of these do not exist and proceed to try platform data
1690 */
1691 if (!np) {
Linus Walleij89168b42014-10-02 09:08:46 +02001692 ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001693 if (ret < 0) {
1694 if (ret == -EPROBE_DEFER)
1695 goto clk_disable;
1696 else if (gpio_is_valid(plat->gpio_cd)) {
1697 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1698 if (ret)
1699 goto clk_disable;
1700 }
1701 }
1702
Linus Walleij89168b42014-10-02 09:08:46 +02001703 ret = mmc_gpiod_request_ro(mmc, "wp", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001704 if (ret < 0) {
1705 if (ret == -EPROBE_DEFER)
1706 goto clk_disable;
1707 else if (gpio_is_valid(plat->gpio_wp)) {
1708 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1709 if (ret)
1710 goto clk_disable;
1711 }
1712 }
Russell King89001442009-07-09 15:16:07 +01001713 }
1714
Ulf Hanssonef289982014-03-17 13:56:32 +01001715 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1716 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001718 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
Russell Kingdfb851852012-05-03 11:33:15 +01001720 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001721 host->singleirq = true;
1722 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001723 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1724 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001725 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001726 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Linus Walleij8cb28152011-01-24 15:22:13 +01001729 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
1731 amba_set_drvdata(dev, mmc);
1732
Russell Kingc8ebae32011-01-11 19:35:53 +00001733 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1734 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1735 amba_rev(dev), (unsigned long long)dev->res.start,
1736 dev->irq[0], dev->irq[1]);
1737
1738 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001740 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1741 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001742 pm_runtime_put(&dev->dev);
1743
Russell King8c11a942010-12-28 19:40:40 +00001744 mmc_add_host(mmc);
1745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 return 0;
1747
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001749 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 host_free:
1751 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 return ret;
1753}
1754
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001755static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{
1757 struct mmc_host *mmc = amba_get_drvdata(dev);
1758
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 if (mmc) {
1760 struct mmci_host *host = mmc_priv(mmc);
1761
Russell King1c3be362011-08-14 09:17:05 +01001762 /*
1763 * Undo pm_runtime_put() in probe. We use the _sync
1764 * version here so that we can access the primecell.
1765 */
1766 pm_runtime_get_sync(&dev->dev);
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 mmc_remove_host(mmc);
1769
1770 writel(0, host->base + MMCIMASK0);
1771 writel(0, host->base + MMCIMASK1);
1772
1773 writel(0, host->base + MMCICOMMAND);
1774 writel(0, host->base + MMCIDATACTRL);
1775
Russell Kingc8ebae32011-01-11 19:35:53 +00001776 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001777 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 }
1780
1781 return 0;
1782}
1783
Ulf Hansson571dce42014-01-23 00:38:00 +01001784#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001785static void mmci_save(struct mmci_host *host)
1786{
1787 unsigned long flags;
1788
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001789 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001790
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001791 writel(0, host->base + MMCIMASK0);
1792 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001793 writel(0, host->base + MMCIDATACTRL);
1794 writel(0, host->base + MMCIPOWER);
1795 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001796 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001797 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001798
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001799 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001800}
1801
1802static void mmci_restore(struct mmci_host *host)
1803{
1804 unsigned long flags;
1805
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001806 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001807
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001808 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001809 writel(host->clk_reg, host->base + MMCICLOCK);
1810 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1811 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001812 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001813 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1814 mmci_reg_delay(host);
1815
1816 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001817}
1818
Ulf Hansson82592932013-01-09 11:15:26 +01001819static int mmci_runtime_suspend(struct device *dev)
1820{
1821 struct amba_device *adev = to_amba_device(dev);
1822 struct mmc_host *mmc = amba_get_drvdata(adev);
1823
1824 if (mmc) {
1825 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001826 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001827 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001828 clk_disable_unprepare(host->clk);
1829 }
1830
1831 return 0;
1832}
1833
1834static int mmci_runtime_resume(struct device *dev)
1835{
1836 struct amba_device *adev = to_amba_device(dev);
1837 struct mmc_host *mmc = amba_get_drvdata(adev);
1838
1839 if (mmc) {
1840 struct mmci_host *host = mmc_priv(mmc);
1841 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001842 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001843 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001844 }
1845
1846 return 0;
1847}
1848#endif
1849
Ulf Hansson48fa7002011-12-13 16:59:34 +01001850static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001851 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1852 pm_runtime_force_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01001853 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001854};
1855
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856static struct amba_id mmci_ids[] = {
1857 {
1858 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001859 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001860 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 },
1862 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001863 .id = 0x01041180,
1864 .mask = 0xff0fffff,
1865 .data = &variant_arm_extended_fifo,
1866 },
1867 {
Pawel Moll3a372982013-01-24 14:12:45 +01001868 .id = 0x02041180,
1869 .mask = 0xff0fffff,
1870 .data = &variant_arm_extended_fifo_hwfc,
1871 },
1872 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 .id = 0x00041181,
1874 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001875 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001877 /* ST Micro variants */
1878 {
1879 .id = 0x00180180,
1880 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001881 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001882 },
1883 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001884 .id = 0x10180180,
1885 .mask = 0xf0ffffff,
1886 .data = &variant_nomadik,
1887 },
1888 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001889 .id = 0x00280180,
1890 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001891 .data = &variant_u300,
1892 },
1893 {
1894 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001895 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001896 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001897 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001898 {
1899 .id = 0x10480180,
1900 .mask = 0xf0ffffff,
1901 .data = &variant_ux500v2,
1902 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001903 /* Qualcomm variants */
1904 {
1905 .id = 0x00051180,
1906 .mask = 0x000fffff,
1907 .data = &variant_qcom,
1908 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 { 0, 0 },
1910};
1911
Dave Martin9f998352011-10-05 15:15:21 +01001912MODULE_DEVICE_TABLE(amba, mmci_ids);
1913
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914static struct amba_driver mmci_driver = {
1915 .drv = {
1916 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001917 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 },
1919 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001920 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 .id_table = mmci_ids,
1922};
1923
viresh kumar9e5ed092012-03-15 10:40:38 +01001924module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926module_param(fmax, uint, 0444);
1927
1928MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1929MODULE_LICENSE("GPL");