blob: 9daa7cac0ffbadb7d9cf3b2b35a4dfbcb7ab2b11 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040093 mutex_lock(&p->ctx->lock);
94
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +020096 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097 if (copy_from_user(chunk_array, chunk_array_user,
98 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +030099 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100100 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 }
102
103 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800104 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300106 if (!p->chunks) {
107 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100108 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 }
110
111 for (i = 0; i < p->nchunks; i++) {
112 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
113 struct drm_amdgpu_cs_chunk user_chunk;
114 uint32_t __user *cdata;
115
Christian König7ecc2452017-07-26 17:02:52 +0200116 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117 if (copy_from_user(&user_chunk, chunk_ptr,
118 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300119 ret = -EFAULT;
120 i--;
121 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 }
123 p->chunks[i].chunk_id = user_chunk.chunk_id;
124 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125
126 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200127 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128
Michal Hocko20981052017-05-17 14:23:12 +0200129 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300131 ret = -ENOMEM;
132 i--;
133 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 }
135 size *= sizeof(uint32_t);
136 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -EFAULT;
138 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 }
140
Christian König9a5e8fb2015-06-23 17:07:03 +0200141 switch (p->chunks[i].chunk_id) {
142 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100143 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200144 break;
145
146 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100148 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300149 ret = -EINVAL;
150 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 }
Christian König91acbeb2015-12-14 16:42:31 +0100152
Christian König758ac172016-05-06 22:14:00 +0200153 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
154 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100155 if (ret)
156 goto free_partial_kdata;
157
Christian König9a5e8fb2015-06-23 17:07:03 +0200158 break;
159
Christian König2b48d322015-06-19 17:31:29 +0200160 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000161 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
162 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200163 break;
164
Christian König9a5e8fb2015-06-23 17:07:03 +0200165 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300166 ret = -EINVAL;
167 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169 }
170
Monk Liuc5637832016-04-19 20:11:32 +0800171 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100172 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100173 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
Christian König14e47f92017-10-09 15:04:41 +0200175 p->job->vram_lost_counter = fpriv->vram_lost_counter;
176
Christian Königb5f5acb2016-06-29 13:26:41 +0200177 if (p->uf_entry.robj)
178 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300180 return 0;
181
182free_all_kdata:
183 i = p->nchunks - 1;
184free_partial_kdata:
185 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200186 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300187 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000188 p->chunks = NULL;
189 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100190put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300191 amdgpu_ctx_put(p->ctx);
192free_chunk:
193 kfree(chunk_array);
194
195 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400196}
197
Marek Olšák95844d22016-08-17 23:49:27 +0200198/* Convert microseconds to bytes. */
199static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
200{
201 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
202 return 0;
203
204 /* Since accum_us is incremented by a million per second, just
205 * multiply it by the number of MB/s to get the number of bytes.
206 */
207 return us << adev->mm_stats.log2_max_MBps;
208}
209
210static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
211{
212 if (!adev->mm_stats.log2_max_MBps)
213 return 0;
214
215 return bytes >> adev->mm_stats.log2_max_MBps;
216}
217
218/* Returns how many bytes TTM can move right now. If no bytes can be moved,
219 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
220 * which means it can go over the threshold once. If that happens, the driver
221 * will be in debt and no other buffer migrations can be done until that debt
222 * is repaid.
223 *
224 * This approach allows moving a buffer of any size (it's important to allow
225 * that).
226 *
227 * The currency is simply time in microseconds and it increases as the clock
228 * ticks. The accumulated microseconds (us) are converted to bytes and
229 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400230 */
John Brooks00f06b22017-06-27 22:33:18 -0400231static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
232 u64 *max_bytes,
233 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400234{
Marek Olšák95844d22016-08-17 23:49:27 +0200235 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200236 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237
Marek Olšák95844d22016-08-17 23:49:27 +0200238 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
239 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 *
Marek Olšák95844d22016-08-17 23:49:27 +0200241 * It means that in order to get full max MBps, at least 5 IBs per
242 * second must be submitted and not more than 200ms apart from each
243 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244 */
Marek Olšák95844d22016-08-17 23:49:27 +0200245 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246
John Brooks00f06b22017-06-27 22:33:18 -0400247 if (!adev->mm_stats.log2_max_MBps) {
248 *max_bytes = 0;
249 *max_vis_bytes = 0;
250 return;
251 }
Marek Olšák95844d22016-08-17 23:49:27 +0200252
253 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200254 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200255 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
256
257 spin_lock(&adev->mm_stats.lock);
258
259 /* Increase the amount of accumulated us. */
260 time_us = ktime_to_us(ktime_get());
261 increment_us = time_us - adev->mm_stats.last_update_us;
262 adev->mm_stats.last_update_us = time_us;
263 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
264 us_upper_bound);
265
266 /* This prevents the short period of low performance when the VRAM
267 * usage is low and the driver is in debt or doesn't have enough
268 * accumulated us to fill VRAM quickly.
269 *
270 * The situation can occur in these cases:
271 * - a lot of VRAM is freed by userspace
272 * - the presence of a big buffer causes a lot of evictions
273 * (solution: split buffers into smaller ones)
274 *
275 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
276 * accum_us to a positive number.
277 */
278 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
279 s64 min_us;
280
281 /* Be more aggresive on dGPUs. Try to fill a portion of free
282 * VRAM now.
283 */
284 if (!(adev->flags & AMD_IS_APU))
285 min_us = bytes_to_us(adev, free_vram / 4);
286 else
287 min_us = 0; /* Reset accum_us on APUs. */
288
289 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
290 }
291
John Brooks00f06b22017-06-27 22:33:18 -0400292 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200293 * buffer moves.
294 */
John Brooks00f06b22017-06-27 22:33:18 -0400295 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
296
297 /* Do the same for visible VRAM if half of it is free */
298 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
299 u64 total_vis_vram = adev->mc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200300 u64 used_vis_vram =
301 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400302
303 if (used_vis_vram < total_vis_vram) {
304 u64 free_vis_vram = total_vis_vram - used_vis_vram;
305 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
306 increment_us, us_upper_bound);
307
308 if (free_vis_vram >= total_vis_vram / 2)
309 adev->mm_stats.accum_us_vis =
310 max(bytes_to_us(adev, free_vis_vram / 2),
311 adev->mm_stats.accum_us_vis);
312 }
313
314 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
315 } else {
316 *max_vis_bytes = 0;
317 }
Marek Olšák95844d22016-08-17 23:49:27 +0200318
319 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200320}
321
322/* Report how many bytes have really been moved for the last command
323 * submission. This can result in a debt that can stop buffer migrations
324 * temporarily.
325 */
John Brooks00f06b22017-06-27 22:33:18 -0400326void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
327 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200328{
329 spin_lock(&adev->mm_stats.lock);
330 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400331 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200332 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400333}
334
Chunming Zhou14fd8332016-08-04 13:05:46 +0800335static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
336 struct amdgpu_bo *bo)
337{
Christian Königa7d64de2016-09-15 14:58:48 +0200338 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400339 u64 initial_bytes_moved, bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800340 uint32_t domain;
341 int r;
342
343 if (bo->pin_count)
344 return 0;
345
Marek Olšák95844d22016-08-17 23:49:27 +0200346 /* Don't move this buffer if we have depleted our allowance
347 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800348 */
John Brooks00f06b22017-06-27 22:33:18 -0400349 if (p->bytes_moved < p->bytes_moved_threshold) {
350 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
351 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
352 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
353 * visible VRAM if we've depleted our allowance to do
354 * that.
355 */
356 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400357 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400358 else
359 domain = bo->allowed_domains;
360 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400361 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400362 }
363 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800364 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400365 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800366
367retry:
368 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200369 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800370 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400371 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
372 initial_bytes_moved;
373 p->bytes_moved += bytes_moved;
374 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
375 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
376 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
377 p->bytes_moved_vis += bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378
Christian König1abdc3d2016-08-31 17:28:11 +0200379 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
380 domain = bo->allowed_domains;
381 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800382 }
383
384 return r;
385}
386
Christian König662bfa62016-09-01 12:13:18 +0200387/* Last resort, try to evict something from the current working set */
388static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200389 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200390{
Christian Königf7da30d2016-09-28 12:03:04 +0200391 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200392 int r;
393
394 if (!p->evictable)
395 return false;
396
397 for (;&p->evictable->tv.head != &p->validated;
398 p->evictable = list_prev_entry(p->evictable, tv.head)) {
399
400 struct amdgpu_bo_list_entry *candidate = p->evictable;
401 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200402 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400403 u64 initial_bytes_moved, bytes_moved;
404 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200405 uint32_t other;
406
407 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200408 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200409 break;
410
411 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
412
413 /* Check if this BO is in one of the domains we need space for */
414 if (!(other & domain))
415 continue;
416
417 /* Check if we can move this BO somewhere else */
418 other = bo->allowed_domains & ~domain;
419 if (!other)
420 continue;
421
422 /* Good we can try to move this BO somewhere else */
423 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400424 update_bytes_moved_vis =
425 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
426 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
427 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200428 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200429 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
John Brooks00f06b22017-06-27 22:33:18 -0400430 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200431 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400432 p->bytes_moved += bytes_moved;
433 if (update_bytes_moved_vis)
434 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200435
436 if (unlikely(r))
437 break;
438
439 p->evictable = list_prev_entry(p->evictable, tv.head);
440 list_move(&candidate->tv.head, &p->validated);
441
442 return true;
443 }
444
445 return false;
446}
447
Christian Königf7da30d2016-09-28 12:03:04 +0200448static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
449{
450 struct amdgpu_cs_parser *p = param;
451 int r;
452
453 do {
454 r = amdgpu_cs_bo_validate(p, bo);
455 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
456 if (r)
457 return r;
458
459 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500460 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200461
462 return r;
463}
464
Baoyou Xie761c2e82016-09-03 13:57:14 +0800465static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200466 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 int r;
470
Christian Königa5b75052015-09-03 16:40:39 +0200471 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100472 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100473 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100474 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400475
Christian Königcc325d12016-02-08 11:08:35 +0100476 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
477 if (usermm && usermm != current->mm)
478 return -EPERM;
479
Christian König2f568db2016-02-23 12:36:59 +0100480 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200481 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
482 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200483 amdgpu_ttm_placement_from_domain(bo,
484 AMDGPU_GEM_DOMAIN_CPU);
485 r = ttm_bo_validate(&bo->tbo, &bo->placement, true,
486 false);
487 if (r)
488 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200489 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
490 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100491 binding_userptr = true;
492 }
493
Christian König662bfa62016-09-01 12:13:18 +0200494 if (p->evictable == lobj)
495 p->evictable = NULL;
496
Christian Königf7da30d2016-09-28 12:03:04 +0200497 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800498 if (r)
Christian König36409d122015-12-21 20:31:35 +0100499 return r;
Christian König662bfa62016-09-01 12:13:18 +0200500
Christian König2f568db2016-02-23 12:36:59 +0100501 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200502 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100503 lobj->user_pages = NULL;
504 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505 }
506 return 0;
507}
508
Christian König2a7d9bd2015-12-18 20:33:52 +0100509static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
510 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511{
512 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100513 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200514 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100515 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100516 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517
Christian König2a7d9bd2015-12-18 20:33:52 +0100518 INIT_LIST_HEAD(&p->validated);
519
520 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
Christian König3fe89772017-09-12 14:25:14 -0400521 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100522 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400523 if (p->bo_list->first_userptr != p->bo_list->num_entries)
524 p->mn = amdgpu_mn_get(p->adev);
525 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526
Christian König3c0eea62015-12-11 14:39:05 +0100527 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100528 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529
Christian König758ac172016-05-06 22:14:00 +0200530 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100531 list_add(&p->uf_entry.tv.head, &p->validated);
532
Christian König2f568db2016-02-23 12:36:59 +0100533 while (1) {
534 struct list_head need_pages;
535 unsigned i;
536
537 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
538 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200539 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800540 if (r != -ERESTARTSYS)
541 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100542 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200543 }
Christian König2f568db2016-02-23 12:36:59 +0100544
545 /* Without a BO list we don't have userptr BOs */
546 if (!p->bo_list)
547 break;
548
549 INIT_LIST_HEAD(&need_pages);
550 for (i = p->bo_list->first_userptr;
551 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200552 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100553
554 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200555 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100556
Christian Königca666a32017-09-05 14:30:05 +0200557 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100558 &e->user_invalidated) && e->user_pages) {
559
560 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400561 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100562 */
563 release_pages(e->user_pages,
Christian Königca666a32017-09-05 14:30:05 +0200564 bo->tbo.ttm->num_pages,
Christian König2f568db2016-02-23 12:36:59 +0100565 false);
Michal Hocko20981052017-05-17 14:23:12 +0200566 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100567 e->user_pages = NULL;
568 }
569
Christian Königca666a32017-09-05 14:30:05 +0200570 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100571 !e->user_pages) {
572 list_del(&e->tv.head);
573 list_add(&e->tv.head, &need_pages);
574
575 amdgpu_bo_unreserve(e->robj);
576 }
577 }
578
579 if (list_empty(&need_pages))
580 break;
581
582 /* Unreserve everything again. */
583 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
584
Marek Olšákf1037952016-07-30 00:48:39 +0200585 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100586 if (!--tries) {
587 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200588 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100589 goto error_free_pages;
590 }
591
Alex Xieeb0f0372017-06-08 14:53:26 -0400592 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100593 list_for_each_entry(e, &need_pages, tv.head) {
594 struct ttm_tt *ttm = e->robj->tbo.ttm;
595
Michal Hocko20981052017-05-17 14:23:12 +0200596 e->user_pages = kvmalloc_array(ttm->num_pages,
597 sizeof(struct page*),
598 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100599 if (!e->user_pages) {
600 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200601 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100602 goto error_free_pages;
603 }
604
605 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
606 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200607 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200608 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100609 e->user_pages = NULL;
610 goto error_free_pages;
611 }
612 }
613
614 /* And try again. */
615 list_splice(&need_pages, &p->validated);
616 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617
John Brooks00f06b22017-06-27 22:33:18 -0400618 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
619 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100620 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400621 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200622 p->evictable = list_last_entry(&p->validated,
623 struct amdgpu_bo_list_entry,
624 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100625
Christian Königf7da30d2016-09-28 12:03:04 +0200626 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
627 amdgpu_cs_validate, p);
628 if (r) {
629 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
630 goto error_validate;
631 }
632
Christian Königf69f90a12015-12-21 19:47:42 +0100633 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200634 if (r) {
635 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200636 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200637 }
Christian Königa5b75052015-09-03 16:40:39 +0200638
Christian Königf69f90a12015-12-21 19:47:42 +0100639 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200640 if (r) {
641 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100642 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200643 }
Christian Königa8480302016-01-05 16:03:39 +0100644
John Brooks00f06b22017-06-27 22:33:18 -0400645 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
646 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100647 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200648 struct amdgpu_bo *gds = p->bo_list->gds_obj;
649 struct amdgpu_bo *gws = p->bo_list->gws_obj;
650 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100651 struct amdgpu_vm *vm = &fpriv->vm;
652 unsigned i;
653
654 for (i = 0; i < p->bo_list->num_entries; i++) {
655 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
656
657 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
658 }
Christian Königd88bf582016-05-06 17:50:03 +0200659
660 if (gds) {
661 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
662 p->job->gds_size = amdgpu_bo_size(gds);
663 }
664 if (gws) {
665 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
666 p->job->gws_size = amdgpu_bo_size(gws);
667 }
668 if (oa) {
669 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
670 p->job->oa_size = amdgpu_bo_size(oa);
671 }
Christian Königa8480302016-01-05 16:03:39 +0100672 }
Christian Königa5b75052015-09-03 16:40:39 +0200673
Christian Königc855e252016-09-05 17:00:57 +0200674 if (!r && p->uf_entry.robj) {
675 struct amdgpu_bo *uf = p->uf_entry.robj;
676
Christian Königbb990bb2016-09-09 16:32:33 +0200677 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200678 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
679 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200680
Christian Königa5b75052015-09-03 16:40:39 +0200681error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400682 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200683 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
684
Christian König2f568db2016-02-23 12:36:59 +0100685error_free_pages:
686
Christian König2f568db2016-02-23 12:36:59 +0100687 if (p->bo_list) {
688 for (i = p->bo_list->first_userptr;
689 i < p->bo_list->num_entries; ++i) {
690 e = &p->bo_list->array[i];
691
692 if (!e->user_pages)
693 continue;
694
695 release_pages(e->user_pages,
696 e->robj->tbo.ttm->num_pages,
697 false);
Michal Hocko20981052017-05-17 14:23:12 +0200698 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100699 }
700 }
701
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400702 return r;
703}
704
705static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
706{
707 struct amdgpu_bo_list_entry *e;
708 int r;
709
710 list_for_each_entry(e, &p->validated, tv.head) {
711 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400712 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
713 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400714
715 if (r)
716 return r;
717 }
718 return 0;
719}
720
Christian König984810f2015-11-14 21:05:35 +0100721/**
722 * cs_parser_fini() - clean parser states
723 * @parser: parser structure holding parsing context.
724 * @error: error number
725 *
726 * If error is set than unvalidate buffer, otherwise just free memory
727 * used by parsing context.
728 **/
Christian Königb6369222017-08-03 11:44:01 -0400729static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
730 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800731{
Christian König984810f2015-11-14 21:05:35 +0100732 unsigned i;
733
Christian König3fe89772017-09-12 14:25:14 -0400734 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400735 ttm_eu_backoff_reservation(&parser->ticket,
736 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000737
738 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
739 drm_syncobj_put(parser->post_dep_syncobjs[i]);
740 kfree(parser->post_dep_syncobjs);
741
Chris Wilsonf54d1862016-10-25 13:00:45 +0100742 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100743
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400744 if (parser->ctx) {
745 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200746 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400747 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800748 if (parser->bo_list)
749 amdgpu_bo_list_put(parser->bo_list);
750
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200752 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100754 if (parser->job)
755 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100756 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757}
758
Junwei Zhangb85891b2017-01-16 13:59:01 +0800759static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400760{
761 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800762 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
763 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 struct amdgpu_bo_va *bo_va;
765 struct amdgpu_bo *bo;
766 int i, r;
767
Christian König194d2162016-10-12 15:13:52 +0200768 r = amdgpu_vm_update_directories(adev, vm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769 if (r)
770 return r;
771
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100772 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773 if (r)
774 return r;
775
Junwei Zhangb85891b2017-01-16 13:59:01 +0800776 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
777 if (r)
778 return r;
779
780 r = amdgpu_sync_fence(adev, &p->job->sync,
781 fpriv->prt_va->last_pt_update);
782 if (r)
783 return r;
784
Monk Liu24936642017-01-09 15:54:32 +0800785 if (amdgpu_sriov_vf(adev)) {
786 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200787
788 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800789 BUG_ON(!bo_va);
790 r = amdgpu_vm_bo_update(adev, bo_va, false);
791 if (r)
792 return r;
793
794 f = bo_va->last_pt_update;
795 r = amdgpu_sync_fence(adev, &p->job->sync, f);
796 if (r)
797 return r;
798 }
799
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 if (p->bo_list) {
801 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100802 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200803
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400804 /* ignore duplicates */
805 bo = p->bo_list->array[i].robj;
806 if (!bo)
807 continue;
808
809 bo_va = p->bo_list->array[i].bo_va;
810 if (bo_va == NULL)
811 continue;
812
Christian König99e124f2016-08-16 14:43:17 +0200813 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 if (r)
815 return r;
816
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800817 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100818 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200819 if (r)
820 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 }
Christian Königb495bd32015-09-10 14:00:35 +0200822
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823 }
824
Christian König4e55eb32017-09-11 16:54:59 +0200825 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200826 if (r)
827 return r;
828
829 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update);
830 if (r)
831 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200832
833 if (amdgpu_vm_debug && p->bo_list) {
834 /* Invalidate all BOs to test for userspace bugs */
835 for (i = 0; i < p->bo_list->num_entries; i++) {
836 /* ignore duplicates */
837 bo = p->bo_list->array[i].robj;
838 if (!bo)
839 continue;
840
Christian König3f3333f2017-08-03 14:02:13 +0200841 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200842 }
843 }
844
845 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846}
847
848static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100849 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850{
Christian Königb07c60c2016-01-31 12:29:04 +0100851 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100853 struct amdgpu_ring *ring = p->job->ring;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400854 int i, j, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400856 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
857
858 struct amdgpu_cs_chunk *chunk;
859 struct amdgpu_ib *ib;
860 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
861
862 chunk = &p->chunks[i];
863 ib = &p->job->ibs[j];
864 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
865
866 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
867 continue;
868
869 if (p->job->ring->funcs->parse_cs) {
870 struct amdgpu_bo_va_mapping *m;
871 struct amdgpu_bo *aobj = NULL;
872 uint64_t offset;
873 uint8_t *kptr;
874
875 r = amdgpu_cs_find_mapping(p, chunk_ib->va_start,
876 &aobj, &m);
877 if (r) {
878 DRM_ERROR("IB va_start is invalid\n");
879 return r;
880 }
881
882 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
883 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
884 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
885 return -EINVAL;
886 }
887
888 /* the IB should be reserved at this point */
889 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
890 if (r) {
891 return r;
892 }
893
894 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
895 kptr += chunk_ib->va_start - offset;
896
897 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
898 amdgpu_bo_kunmap(aobj);
899
900 /* Only for UVD/VCE VM emulation */
901 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 if (r)
903 return r;
904 }
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400905 j++;
Christian König45088ef2016-10-05 16:49:19 +0200906 }
907
908 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200909 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200910
Junwei Zhangb85891b2017-01-16 13:59:01 +0800911 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200912 if (r)
913 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914 }
915
Christian König9a795882016-06-22 14:25:55 +0200916 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400917}
918
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
920 struct amdgpu_cs_parser *parser)
921{
922 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
923 struct amdgpu_vm *vm = &fpriv->vm;
924 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800925 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926
Christian König50838c82016-02-03 13:44:52 +0100927 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 struct amdgpu_cs_chunk *chunk;
929 struct amdgpu_ib *ib;
930 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932
933 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100934 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
936
937 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
938 continue;
939
Monk Liu65333e42017-03-27 15:14:53 +0800940 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400941 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800942 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
943 ce_preempt++;
944 else
945 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400946 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800947
Monk Liu65333e42017-03-27 15:14:53 +0800948 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
949 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800950 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800951 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800952
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500953 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
954 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200955 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957
Monk Liu2a9ceb82017-03-28 11:00:03 +0800958 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800959 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
960 if (!parser->ctx->preamble_presented) {
961 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
962 parser->ctx->preamble_presented = true;
963 }
964 }
965
Christian Königb07c60c2016-01-31 12:29:04 +0100966 if (parser->job->ring && parser->job->ring != ring)
967 return -EINVAL;
968
969 parser->job->ring = ring;
970
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400971 r = amdgpu_ib_get(adev, vm,
972 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
973 ib);
974 if (r) {
975 DRM_ERROR("Failed to get ib !\n");
976 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400977 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978
Christian König45088ef2016-10-05 16:49:19 +0200979 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200980 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800981 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400982
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 j++;
984 }
985
Christian König758ac172016-05-06 22:14:00 +0200986 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200987 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200988 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
989 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200990 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400992 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400993}
994
Dave Airlie6f0308e2017-03-09 03:45:52 +0000995static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
996 struct amdgpu_cs_chunk *chunk)
997{
998 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
999 unsigned num_deps;
1000 int i, r;
1001 struct drm_amdgpu_cs_chunk_dep *deps;
1002
1003 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1004 num_deps = chunk->length_dw * 4 /
1005 sizeof(struct drm_amdgpu_cs_chunk_dep);
1006
1007 for (i = 0; i < num_deps; ++i) {
1008 struct amdgpu_ring *ring;
1009 struct amdgpu_ctx *ctx;
1010 struct dma_fence *fence;
1011
1012 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1013 if (ctx == NULL)
1014 return -EINVAL;
1015
1016 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1017 deps[i].ip_type,
1018 deps[i].ip_instance,
1019 deps[i].ring, &ring);
1020 if (r) {
1021 amdgpu_ctx_put(ctx);
1022 return r;
1023 }
1024
1025 fence = amdgpu_ctx_get_fence(ctx, ring,
1026 deps[i].handle);
1027 if (IS_ERR(fence)) {
1028 r = PTR_ERR(fence);
1029 amdgpu_ctx_put(ctx);
1030 return r;
1031 } else if (fence) {
1032 r = amdgpu_sync_fence(p->adev, &p->job->sync,
1033 fence);
1034 dma_fence_put(fence);
1035 amdgpu_ctx_put(ctx);
1036 if (r)
1037 return r;
1038 }
1039 }
1040 return 0;
1041}
1042
Dave Airlie660e8552017-03-13 22:18:15 +00001043static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1044 uint32_t handle)
1045{
1046 int r;
1047 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001048 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001049 if (r)
1050 return r;
1051
1052 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence);
1053 dma_fence_put(fence);
1054
1055 return r;
1056}
1057
1058static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1059 struct amdgpu_cs_chunk *chunk)
1060{
1061 unsigned num_deps;
1062 int i, r;
1063 struct drm_amdgpu_cs_chunk_sem *deps;
1064
1065 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1066 num_deps = chunk->length_dw * 4 /
1067 sizeof(struct drm_amdgpu_cs_chunk_sem);
1068
1069 for (i = 0; i < num_deps; ++i) {
1070 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1071 if (r)
1072 return r;
1073 }
1074 return 0;
1075}
1076
1077static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1078 struct amdgpu_cs_chunk *chunk)
1079{
1080 unsigned num_deps;
1081 int i;
1082 struct drm_amdgpu_cs_chunk_sem *deps;
1083 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1084 num_deps = chunk->length_dw * 4 /
1085 sizeof(struct drm_amdgpu_cs_chunk_sem);
1086
1087 p->post_dep_syncobjs = kmalloc_array(num_deps,
1088 sizeof(struct drm_syncobj *),
1089 GFP_KERNEL);
1090 p->num_post_dep_syncobjs = 0;
1091
Christophe JAILLET06f10a52017-08-23 07:52:36 +02001092 if (!p->post_dep_syncobjs)
1093 return -ENOMEM;
1094
Dave Airlie660e8552017-03-13 22:18:15 +00001095 for (i = 0; i < num_deps; ++i) {
1096 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1097 if (!p->post_dep_syncobjs[i])
1098 return -EINVAL;
1099 p->num_post_dep_syncobjs++;
1100 }
1101 return 0;
1102}
1103
Christian König2b48d322015-06-19 17:31:29 +02001104static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1105 struct amdgpu_cs_parser *p)
1106{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001107 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001108
Christian König2b48d322015-06-19 17:31:29 +02001109 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001110 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001111
1112 chunk = &p->chunks[i];
1113
Dave Airlie6f0308e2017-03-09 03:45:52 +00001114 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1115 r = amdgpu_cs_process_fence_dep(p, chunk);
1116 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001117 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001118 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1119 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1120 if (r)
1121 return r;
1122 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1123 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1124 if (r)
1125 return r;
Christian König2b48d322015-06-19 17:31:29 +02001126 }
1127 }
1128
1129 return 0;
1130}
1131
Dave Airlie660e8552017-03-13 22:18:15 +00001132static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1133{
1134 int i;
1135
Chris Wilson00fc2c22017-07-05 21:12:44 +01001136 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1137 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001138}
1139
Christian Königcd75dc62016-01-31 11:30:55 +01001140static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1141 union drm_amdgpu_cs *cs)
1142{
Christian Königb07c60c2016-01-31 12:29:04 +01001143 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001144 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001145 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001146 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001147 uint64_t seq;
1148
Monk Liue6869412016-03-07 12:49:55 +08001149 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001150
Christian König3fe89772017-09-12 14:25:14 -04001151 amdgpu_mn_lock(p->mn);
1152 if (p->bo_list) {
1153 for (i = p->bo_list->first_userptr;
1154 i < p->bo_list->num_entries; ++i) {
1155 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1156
1157 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1158 amdgpu_mn_unlock(p->mn);
1159 return -ERESTARTSYS;
1160 }
1161 }
1162 }
1163
Christian König50838c82016-02-03 13:44:52 +01001164 job = p->job;
1165 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001166
Christian König595a9cd2016-06-30 10:52:03 +02001167 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001168 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001169 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001170 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001171 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001172 }
1173
Monk Liue6869412016-03-07 12:49:55 +08001174 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001175 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001176 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001177
Monk Liueb01abc2017-09-15 13:40:31 +08001178 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1179 if (r) {
1180 dma_fence_put(p->fence);
1181 dma_fence_put(&job->base.s_fence->finished);
1182 amdgpu_job_free(job);
1183 amdgpu_mn_unlock(p->mn);
1184 return r;
1185 }
1186
Dave Airlie660e8552017-03-13 22:18:15 +00001187 amdgpu_cs_post_dependencies(p);
1188
Monk Liueb01abc2017-09-15 13:40:31 +08001189 cs->out.handle = seq;
1190 job->uf_sequence = seq;
1191
Christian Königa5fb4ec2016-06-29 15:10:31 +02001192 amdgpu_job_free_resources(job);
Andres Rodriguezb2ff0e82017-02-20 17:53:19 -05001193 amdgpu_ring_priority_get(job->ring,
1194 amd_sched_get_job_priority(&job->base));
Christian Königcd75dc62016-01-31 11:30:55 +01001195
1196 trace_amdgpu_cs_ioctl(job);
1197 amd_sched_entity_push_job(&job->base);
Christian König3fe89772017-09-12 14:25:14 -04001198
1199 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1200 amdgpu_mn_unlock(p->mn);
1201
Christian Königcd75dc62016-01-31 11:30:55 +01001202 return 0;
1203}
1204
Chunming Zhou049fc522015-07-21 14:36:51 +08001205int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1206{
1207 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +08001208 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Chunming Zhou049fc522015-07-21 14:36:51 +08001209 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001210 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001211 bool reserved_buffers = false;
1212 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001213
Christian König0c418f12015-09-01 15:13:53 +02001214 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001215 return -EBUSY;
Chunming Zhouf1892132017-05-15 16:48:27 +08001216 if (amdgpu_kms_vram_lost(adev, fpriv))
1217 return -ENODEV;
Chunming Zhou049fc522015-07-21 14:36:51 +08001218
Christian König7e52a812015-11-04 15:44:39 +01001219 parser.adev = adev;
1220 parser.filp = filp;
1221
1222 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001223 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001224 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001225 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001226 }
Huang Ruia414cd72016-10-30 23:05:47 +08001227
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001228 r = amdgpu_cs_ib_fill(adev, &parser);
1229 if (r)
1230 goto out;
1231
Christian König2a7d9bd2015-12-18 20:33:52 +01001232 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001233 if (r) {
1234 if (r == -ENOMEM)
1235 DRM_ERROR("Not enough memory for command submission!\n");
1236 else if (r != -ERESTARTSYS)
1237 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1238 goto out;
Christian König26a69802015-08-18 21:09:33 +02001239 }
1240
Huang Ruia414cd72016-10-30 23:05:47 +08001241 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001242
Huang Ruia414cd72016-10-30 23:05:47 +08001243 r = amdgpu_cs_dependencies(adev, &parser);
1244 if (r) {
1245 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1246 goto out;
1247 }
1248
Christian König50838c82016-02-03 13:44:52 +01001249 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001250 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001251
Christian König7e52a812015-11-04 15:44:39 +01001252 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001253 if (r)
1254 goto out;
1255
Christian König4acabfe2016-01-31 11:32:04 +01001256 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001257
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001258out:
Christian König7e52a812015-11-04 15:44:39 +01001259 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001260 return r;
1261}
1262
1263/**
1264 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1265 *
1266 * @dev: drm device
1267 * @data: data from userspace
1268 * @filp: file private
1269 *
1270 * Wait for the command submission identified by handle to finish.
1271 */
1272int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1273 struct drm_file *filp)
1274{
1275 union drm_amdgpu_wait_cs *wait = data;
1276 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001278 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001279 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001280 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001281 long r;
1282
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001283 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1284 if (ctx == NULL)
1285 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001286
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001287 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1288 wait->in.ip_type, wait->in.ip_instance,
1289 wait->in.ring, &ring);
1290 if (r) {
1291 amdgpu_ctx_put(ctx);
1292 return r;
1293 }
1294
Chunming Zhou4b559c92015-07-21 15:53:04 +08001295 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1296 if (IS_ERR(fence))
1297 r = PTR_ERR(fence);
1298 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001299 r = dma_fence_wait_timeout(fence, true, timeout);
1300 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001301 } else
Christian König21c16bf2015-07-07 17:24:49 +02001302 r = 1;
1303
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001304 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001305 if (r < 0)
1306 return r;
1307
1308 memset(wait, 0, sizeof(*wait));
1309 wait->out.status = (r == 0);
1310
1311 return 0;
1312}
1313
1314/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001315 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1316 *
1317 * @adev: amdgpu device
1318 * @filp: file private
1319 * @user: drm_amdgpu_fence copied from user space
1320 */
1321static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1322 struct drm_file *filp,
1323 struct drm_amdgpu_fence *user)
1324{
1325 struct amdgpu_ring *ring;
1326 struct amdgpu_ctx *ctx;
1327 struct dma_fence *fence;
1328 int r;
1329
Junwei Zhangeef18a82016-11-04 16:16:10 -04001330 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1331 if (ctx == NULL)
1332 return ERR_PTR(-EINVAL);
1333
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001334 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1335 user->ip_instance, user->ring, &ring);
1336 if (r) {
1337 amdgpu_ctx_put(ctx);
1338 return ERR_PTR(r);
1339 }
1340
Junwei Zhangeef18a82016-11-04 16:16:10 -04001341 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1342 amdgpu_ctx_put(ctx);
1343
1344 return fence;
1345}
1346
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001347int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1348 struct drm_file *filp)
1349{
1350 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001351 union drm_amdgpu_fence_to_handle *info = data;
1352 struct dma_fence *fence;
1353 struct drm_syncobj *syncobj;
1354 struct sync_file *sync_file;
1355 int fd, r;
1356
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001357 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1358 if (IS_ERR(fence))
1359 return PTR_ERR(fence);
1360
1361 switch (info->in.what) {
1362 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1363 r = drm_syncobj_create(&syncobj, 0, fence);
1364 dma_fence_put(fence);
1365 if (r)
1366 return r;
1367 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1368 drm_syncobj_put(syncobj);
1369 return r;
1370
1371 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1372 r = drm_syncobj_create(&syncobj, 0, fence);
1373 dma_fence_put(fence);
1374 if (r)
1375 return r;
1376 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1377 drm_syncobj_put(syncobj);
1378 return r;
1379
1380 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1381 fd = get_unused_fd_flags(O_CLOEXEC);
1382 if (fd < 0) {
1383 dma_fence_put(fence);
1384 return fd;
1385 }
1386
1387 sync_file = sync_file_create(fence);
1388 dma_fence_put(fence);
1389 if (!sync_file) {
1390 put_unused_fd(fd);
1391 return -ENOMEM;
1392 }
1393
1394 fd_install(fd, sync_file->file);
1395 info->out.handle = fd;
1396 return 0;
1397
1398 default:
1399 return -EINVAL;
1400 }
1401}
1402
Junwei Zhangeef18a82016-11-04 16:16:10 -04001403/**
1404 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1405 *
1406 * @adev: amdgpu device
1407 * @filp: file private
1408 * @wait: wait parameters
1409 * @fences: array of drm_amdgpu_fence
1410 */
1411static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1412 struct drm_file *filp,
1413 union drm_amdgpu_wait_fences *wait,
1414 struct drm_amdgpu_fence *fences)
1415{
1416 uint32_t fence_count = wait->in.fence_count;
1417 unsigned int i;
1418 long r = 1;
1419
1420 for (i = 0; i < fence_count; i++) {
1421 struct dma_fence *fence;
1422 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1423
1424 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1425 if (IS_ERR(fence))
1426 return PTR_ERR(fence);
1427 else if (!fence)
1428 continue;
1429
1430 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001431 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001432 if (r < 0)
1433 return r;
1434
1435 if (r == 0)
1436 break;
1437 }
1438
1439 memset(wait, 0, sizeof(*wait));
1440 wait->out.status = (r > 0);
1441
1442 return 0;
1443}
1444
1445/**
1446 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1447 *
1448 * @adev: amdgpu device
1449 * @filp: file private
1450 * @wait: wait parameters
1451 * @fences: array of drm_amdgpu_fence
1452 */
1453static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1454 struct drm_file *filp,
1455 union drm_amdgpu_wait_fences *wait,
1456 struct drm_amdgpu_fence *fences)
1457{
1458 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1459 uint32_t fence_count = wait->in.fence_count;
1460 uint32_t first = ~0;
1461 struct dma_fence **array;
1462 unsigned int i;
1463 long r;
1464
1465 /* Prepare the fence array */
1466 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1467
1468 if (array == NULL)
1469 return -ENOMEM;
1470
1471 for (i = 0; i < fence_count; i++) {
1472 struct dma_fence *fence;
1473
1474 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1475 if (IS_ERR(fence)) {
1476 r = PTR_ERR(fence);
1477 goto err_free_fence_array;
1478 } else if (fence) {
1479 array[i] = fence;
1480 } else { /* NULL, the fence has been already signaled */
1481 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001482 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001483 goto out;
1484 }
1485 }
1486
1487 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1488 &first);
1489 if (r < 0)
1490 goto err_free_fence_array;
1491
1492out:
1493 memset(wait, 0, sizeof(*wait));
1494 wait->out.status = (r > 0);
1495 wait->out.first_signaled = first;
1496 /* set return value 0 to indicate success */
1497 r = 0;
1498
1499err_free_fence_array:
1500 for (i = 0; i < fence_count; i++)
1501 dma_fence_put(array[i]);
1502 kfree(array);
1503
1504 return r;
1505}
1506
1507/**
1508 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1509 *
1510 * @dev: drm device
1511 * @data: data from userspace
1512 * @filp: file private
1513 */
1514int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1515 struct drm_file *filp)
1516{
1517 struct amdgpu_device *adev = dev->dev_private;
1518 union drm_amdgpu_wait_fences *wait = data;
1519 uint32_t fence_count = wait->in.fence_count;
1520 struct drm_amdgpu_fence *fences_user;
1521 struct drm_amdgpu_fence *fences;
1522 int r;
1523
1524 /* Get the fences from userspace */
1525 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1526 GFP_KERNEL);
1527 if (fences == NULL)
1528 return -ENOMEM;
1529
Christian König7ecc2452017-07-26 17:02:52 +02001530 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001531 if (copy_from_user(fences, fences_user,
1532 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1533 r = -EFAULT;
1534 goto err_free_fences;
1535 }
1536
1537 if (wait->in.wait_all)
1538 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1539 else
1540 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1541
1542err_free_fences:
1543 kfree(fences);
1544
1545 return r;
1546}
1547
1548/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001549 * amdgpu_cs_find_bo_va - find bo_va for VM address
1550 *
1551 * @parser: command submission parser context
1552 * @addr: VM address
1553 * @bo: resulting BO of the mapping found
1554 *
1555 * Search the buffer objects in the command submission context for a certain
1556 * virtual memory address. Returns allocation structure when found, NULL
1557 * otherwise.
1558 */
Christian König9cca0b82017-09-06 16:15:28 +02001559int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1560 uint64_t addr, struct amdgpu_bo **bo,
1561 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001562{
Christian Königaebc5e62017-09-06 16:55:16 +02001563 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1564 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001565 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001566 int r;
Christian König15486fd22015-12-22 16:06:12 +01001567
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001568 addr /= AMDGPU_GPU_PAGE_SIZE;
1569
Christian Königaebc5e62017-09-06 16:55:16 +02001570 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1571 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1572 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001573
Christian Königaebc5e62017-09-06 16:55:16 +02001574 *bo = mapping->bo_va->base.bo;
1575 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001576
Christian Königaebc5e62017-09-06 16:55:16 +02001577 /* Double check that the BO is reserved by this CS */
1578 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1579 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001580
Christian König9cca0b82017-09-06 16:15:28 +02001581 r = amdgpu_ttm_bind(&(*bo)->tbo, &(*bo)->tbo.mem);
1582 if (unlikely(r))
1583 return r;
Christian Königc855e252016-09-05 17:00:57 +02001584
Christian König9cca0b82017-09-06 16:15:28 +02001585 if ((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
Christian Königc855e252016-09-05 17:00:57 +02001586 return 0;
1587
Christian König9cca0b82017-09-06 16:15:28 +02001588 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1589 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
1590 return ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, false, false);
Christian Königc855e252016-09-05 17:00:57 +02001591}