blob: fd85b6dd4a6eda2eb7fde11438096d4fcd244528 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
81 BCM57304_VF,
82 BCM57404_VF,
83};
84
85/* indexed by enum above */
86static const struct {
87 char *name;
88} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050089 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
90 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040091 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050092 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040093 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050094 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040095 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
96 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
97};
98
99static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500100 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400101 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
102 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500103 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400104 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
105 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
106#ifdef CONFIG_BNXT_SRIOV
107 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
108 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
109#endif
110 { 0 }
111};
112
113MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
114
115static const u16 bnxt_vf_req_snif[] = {
116 HWRM_FUNC_CFG,
117 HWRM_PORT_PHY_QCFG,
118 HWRM_CFA_L2_FILTER_ALLOC,
119};
120
Michael Chan25be8622016-04-05 14:09:00 -0400121static const u16 bnxt_async_events_arr[] = {
122 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
123 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400124 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chan8cbde112016-04-11 04:11:14 -0400125 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400126};
127
Michael Chanc0c050c2015-10-22 16:01:17 -0400128static bool bnxt_vf_pciid(enum board_idx idx)
129{
130 return (idx == BCM57304_VF || idx == BCM57404_VF);
131}
132
133#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
134#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
135#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
136
137#define BNXT_CP_DB_REARM(db, raw_cons) \
138 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
139
140#define BNXT_CP_DB(db, raw_cons) \
141 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
142
143#define BNXT_CP_DB_IRQ_DIS(db) \
144 writel(DB_CP_IRQ_DIS_FLAGS, db)
145
146static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
147{
148 /* Tell compiler to fetch tx indices from memory. */
149 barrier();
150
151 return bp->tx_ring_size -
152 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
153}
154
155static const u16 bnxt_lhint_arr[] = {
156 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
157 TX_BD_FLAGS_LHINT_512_TO_1023,
158 TX_BD_FLAGS_LHINT_1024_TO_2047,
159 TX_BD_FLAGS_LHINT_1024_TO_2047,
160 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
161 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
162 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175};
176
177static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
178{
179 struct bnxt *bp = netdev_priv(dev);
180 struct tx_bd *txbd;
181 struct tx_bd_ext *txbd1;
182 struct netdev_queue *txq;
183 int i;
184 dma_addr_t mapping;
185 unsigned int length, pad = 0;
186 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
187 u16 prod, last_frag;
188 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400189 struct bnxt_tx_ring_info *txr;
190 struct bnxt_sw_tx_bd *tx_buf;
191
192 i = skb_get_queue_mapping(skb);
193 if (unlikely(i >= bp->tx_nr_rings)) {
194 dev_kfree_skb_any(skb);
195 return NETDEV_TX_OK;
196 }
197
Michael Chanb6ab4b02016-01-02 23:44:59 -0500198 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400199 txq = netdev_get_tx_queue(dev, i);
200 prod = txr->tx_prod;
201
202 free_size = bnxt_tx_avail(bp, txr);
203 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
204 netif_tx_stop_queue(txq);
205 return NETDEV_TX_BUSY;
206 }
207
208 length = skb->len;
209 len = skb_headlen(skb);
210 last_frag = skb_shinfo(skb)->nr_frags;
211
212 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
213
214 txbd->tx_bd_opaque = prod;
215
216 tx_buf = &txr->tx_buf_ring[prod];
217 tx_buf->skb = skb;
218 tx_buf->nr_frags = last_frag;
219
220 vlan_tag_flags = 0;
221 cfa_action = 0;
222 if (skb_vlan_tag_present(skb)) {
223 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
224 skb_vlan_tag_get(skb);
225 /* Currently supports 8021Q, 8021AD vlan offloads
226 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
227 */
228 if (skb->vlan_proto == htons(ETH_P_8021Q))
229 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
230 }
231
232 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500233 struct tx_push_buffer *tx_push_buf = txr->tx_push;
234 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
235 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
236 void *pdata = tx_push_buf->data;
237 u64 *end;
238 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400239
240 /* Set COAL_NOW to be ready quickly for the next push */
241 tx_push->tx_bd_len_flags_type =
242 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
243 TX_BD_TYPE_LONG_TX_BD |
244 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
245 TX_BD_FLAGS_COAL_NOW |
246 TX_BD_FLAGS_PACKET_END |
247 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
248
249 if (skb->ip_summed == CHECKSUM_PARTIAL)
250 tx_push1->tx_bd_hsize_lflags =
251 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
252 else
253 tx_push1->tx_bd_hsize_lflags = 0;
254
255 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
256 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
257
Michael Chanfbb0fa82016-02-22 02:10:26 -0500258 end = pdata + length;
259 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500260 *end = 0;
261
Michael Chanc0c050c2015-10-22 16:01:17 -0400262 skb_copy_from_linear_data(skb, pdata, len);
263 pdata += len;
264 for (j = 0; j < last_frag; j++) {
265 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
266 void *fptr;
267
268 fptr = skb_frag_address_safe(frag);
269 if (!fptr)
270 goto normal_tx;
271
272 memcpy(pdata, fptr, skb_frag_size(frag));
273 pdata += skb_frag_size(frag);
274 }
275
Michael Chan4419dbe2016-02-10 17:33:49 -0500276 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
277 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400278 prod = NEXT_TX(prod);
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280 memcpy(txbd, tx_push1, sizeof(*txbd));
281 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500282 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400283 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
284 txr->tx_prod = prod;
285
286 netdev_tx_sent_queue(txq, skb->len);
287
Michael Chan4419dbe2016-02-10 17:33:49 -0500288 push_len = (length + sizeof(*tx_push) + 7) / 8;
289 if (push_len > 16) {
290 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
291 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
292 push_len - 16);
293 } else {
294 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
295 push_len);
296 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400297
298 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400299 goto tx_done;
300 }
301
302normal_tx:
303 if (length < BNXT_MIN_PKT_SIZE) {
304 pad = BNXT_MIN_PKT_SIZE - length;
305 if (skb_pad(skb, pad)) {
306 /* SKB already freed. */
307 tx_buf->skb = NULL;
308 return NETDEV_TX_OK;
309 }
310 length = BNXT_MIN_PKT_SIZE;
311 }
312
313 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
314
315 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
316 dev_kfree_skb_any(skb);
317 tx_buf->skb = NULL;
318 return NETDEV_TX_OK;
319 }
320
321 dma_unmap_addr_set(tx_buf, mapping, mapping);
322 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
323 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
324
325 txbd->tx_bd_haddr = cpu_to_le64(mapping);
326
327 prod = NEXT_TX(prod);
328 txbd1 = (struct tx_bd_ext *)
329 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
330
331 txbd1->tx_bd_hsize_lflags = 0;
332 if (skb_is_gso(skb)) {
333 u32 hdr_len;
334
335 if (skb->encapsulation)
336 hdr_len = skb_inner_network_offset(skb) +
337 skb_inner_network_header_len(skb) +
338 inner_tcp_hdrlen(skb);
339 else
340 hdr_len = skb_transport_offset(skb) +
341 tcp_hdrlen(skb);
342
343 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
344 TX_BD_FLAGS_T_IPID |
345 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
346 length = skb_shinfo(skb)->gso_size;
347 txbd1->tx_bd_mss = cpu_to_le32(length);
348 length += hdr_len;
349 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
350 txbd1->tx_bd_hsize_lflags =
351 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
352 txbd1->tx_bd_mss = 0;
353 }
354
355 length >>= 9;
356 flags |= bnxt_lhint_arr[length];
357 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
358
359 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
360 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
361 for (i = 0; i < last_frag; i++) {
362 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
363
364 prod = NEXT_TX(prod);
365 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
366
367 len = skb_frag_size(frag);
368 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
369 DMA_TO_DEVICE);
370
371 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
372 goto tx_dma_error;
373
374 tx_buf = &txr->tx_buf_ring[prod];
375 dma_unmap_addr_set(tx_buf, mapping, mapping);
376
377 txbd->tx_bd_haddr = cpu_to_le64(mapping);
378
379 flags = len << TX_BD_LEN_SHIFT;
380 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
381 }
382
383 flags &= ~TX_BD_LEN;
384 txbd->tx_bd_len_flags_type =
385 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
386 TX_BD_FLAGS_PACKET_END);
387
388 netdev_tx_sent_queue(txq, skb->len);
389
390 /* Sync BD data before updating doorbell */
391 wmb();
392
393 prod = NEXT_TX(prod);
394 txr->tx_prod = prod;
395
396 writel(DB_KEY_TX | prod, txr->tx_doorbell);
397 writel(DB_KEY_TX | prod, txr->tx_doorbell);
398
399tx_done:
400
401 mmiowb();
402
403 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
404 netif_tx_stop_queue(txq);
405
406 /* netif_tx_stop_queue() must be done before checking
407 * tx index in bnxt_tx_avail() below, because in
408 * bnxt_tx_int(), we update tx index before checking for
409 * netif_tx_queue_stopped().
410 */
411 smp_mb();
412 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
413 netif_tx_wake_queue(txq);
414 }
415 return NETDEV_TX_OK;
416
417tx_dma_error:
418 last_frag = i;
419
420 /* start back at beginning and unmap skb */
421 prod = txr->tx_prod;
422 tx_buf = &txr->tx_buf_ring[prod];
423 tx_buf->skb = NULL;
424 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
425 skb_headlen(skb), PCI_DMA_TODEVICE);
426 prod = NEXT_TX(prod);
427
428 /* unmap remaining mapped pages */
429 for (i = 0; i < last_frag; i++) {
430 prod = NEXT_TX(prod);
431 tx_buf = &txr->tx_buf_ring[prod];
432 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
433 skb_frag_size(&skb_shinfo(skb)->frags[i]),
434 PCI_DMA_TODEVICE);
435 }
436
437 dev_kfree_skb_any(skb);
438 return NETDEV_TX_OK;
439}
440
441static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
442{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500443 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500444 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400445 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
446 u16 cons = txr->tx_cons;
447 struct pci_dev *pdev = bp->pdev;
448 int i;
449 unsigned int tx_bytes = 0;
450
451 for (i = 0; i < nr_pkts; i++) {
452 struct bnxt_sw_tx_bd *tx_buf;
453 struct sk_buff *skb;
454 int j, last;
455
456 tx_buf = &txr->tx_buf_ring[cons];
457 cons = NEXT_TX(cons);
458 skb = tx_buf->skb;
459 tx_buf->skb = NULL;
460
461 if (tx_buf->is_push) {
462 tx_buf->is_push = 0;
463 goto next_tx_int;
464 }
465
466 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
467 skb_headlen(skb), PCI_DMA_TODEVICE);
468 last = tx_buf->nr_frags;
469
470 for (j = 0; j < last; j++) {
471 cons = NEXT_TX(cons);
472 tx_buf = &txr->tx_buf_ring[cons];
473 dma_unmap_page(
474 &pdev->dev,
475 dma_unmap_addr(tx_buf, mapping),
476 skb_frag_size(&skb_shinfo(skb)->frags[j]),
477 PCI_DMA_TODEVICE);
478 }
479
480next_tx_int:
481 cons = NEXT_TX(cons);
482
483 tx_bytes += skb->len;
484 dev_kfree_skb_any(skb);
485 }
486
487 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
488 txr->tx_cons = cons;
489
490 /* Need to make the tx_cons update visible to bnxt_start_xmit()
491 * before checking for netif_tx_queue_stopped(). Without the
492 * memory barrier, there is a small possibility that bnxt_start_xmit()
493 * will miss it and cause the queue to be stopped forever.
494 */
495 smp_mb();
496
497 if (unlikely(netif_tx_queue_stopped(txq)) &&
498 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
499 __netif_tx_lock(txq, smp_processor_id());
500 if (netif_tx_queue_stopped(txq) &&
501 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
502 txr->dev_state != BNXT_DEV_STATE_CLOSING)
503 netif_tx_wake_queue(txq);
504 __netif_tx_unlock(txq);
505 }
506}
507
508static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
509 gfp_t gfp)
510{
511 u8 *data;
512 struct pci_dev *pdev = bp->pdev;
513
514 data = kmalloc(bp->rx_buf_size, gfp);
515 if (!data)
516 return NULL;
517
518 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
519 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
520
521 if (dma_mapping_error(&pdev->dev, *mapping)) {
522 kfree(data);
523 data = NULL;
524 }
525 return data;
526}
527
528static inline int bnxt_alloc_rx_data(struct bnxt *bp,
529 struct bnxt_rx_ring_info *rxr,
530 u16 prod, gfp_t gfp)
531{
532 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
533 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
534 u8 *data;
535 dma_addr_t mapping;
536
537 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
538 if (!data)
539 return -ENOMEM;
540
541 rx_buf->data = data;
542 dma_unmap_addr_set(rx_buf, mapping, mapping);
543
544 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
545
546 return 0;
547}
548
549static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
550 u8 *data)
551{
552 u16 prod = rxr->rx_prod;
553 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
554 struct rx_bd *cons_bd, *prod_bd;
555
556 prod_rx_buf = &rxr->rx_buf_ring[prod];
557 cons_rx_buf = &rxr->rx_buf_ring[cons];
558
559 prod_rx_buf->data = data;
560
561 dma_unmap_addr_set(prod_rx_buf, mapping,
562 dma_unmap_addr(cons_rx_buf, mapping));
563
564 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
565 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
566
567 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
568}
569
570static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
571{
572 u16 next, max = rxr->rx_agg_bmap_size;
573
574 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
575 if (next >= max)
576 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
577 return next;
578}
579
580static inline int bnxt_alloc_rx_page(struct bnxt *bp,
581 struct bnxt_rx_ring_info *rxr,
582 u16 prod, gfp_t gfp)
583{
584 struct rx_bd *rxbd =
585 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
586 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
587 struct pci_dev *pdev = bp->pdev;
588 struct page *page;
589 dma_addr_t mapping;
590 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400591 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400592
Michael Chan89d0a062016-04-25 02:30:51 -0400593 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
594 page = rxr->rx_page;
595 if (!page) {
596 page = alloc_page(gfp);
597 if (!page)
598 return -ENOMEM;
599 rxr->rx_page = page;
600 rxr->rx_page_offset = 0;
601 }
602 offset = rxr->rx_page_offset;
603 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
604 if (rxr->rx_page_offset == PAGE_SIZE)
605 rxr->rx_page = NULL;
606 else
607 get_page(page);
608 } else {
609 page = alloc_page(gfp);
610 if (!page)
611 return -ENOMEM;
612 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400613
Michael Chan89d0a062016-04-25 02:30:51 -0400614 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400615 PCI_DMA_FROMDEVICE);
616 if (dma_mapping_error(&pdev->dev, mapping)) {
617 __free_page(page);
618 return -EIO;
619 }
620
621 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
622 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
623
624 __set_bit(sw_prod, rxr->rx_agg_bmap);
625 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
626 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
627
628 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400629 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400630 rx_agg_buf->mapping = mapping;
631 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
632 rxbd->rx_bd_opaque = sw_prod;
633 return 0;
634}
635
636static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
637 u32 agg_bufs)
638{
639 struct bnxt *bp = bnapi->bp;
640 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500641 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400642 u16 prod = rxr->rx_agg_prod;
643 u16 sw_prod = rxr->rx_sw_agg_prod;
644 u32 i;
645
646 for (i = 0; i < agg_bufs; i++) {
647 u16 cons;
648 struct rx_agg_cmp *agg;
649 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
650 struct rx_bd *prod_bd;
651 struct page *page;
652
653 agg = (struct rx_agg_cmp *)
654 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
655 cons = agg->rx_agg_cmp_opaque;
656 __clear_bit(cons, rxr->rx_agg_bmap);
657
658 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
659 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
660
661 __set_bit(sw_prod, rxr->rx_agg_bmap);
662 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
663 cons_rx_buf = &rxr->rx_agg_ring[cons];
664
665 /* It is possible for sw_prod to be equal to cons, so
666 * set cons_rx_buf->page to NULL first.
667 */
668 page = cons_rx_buf->page;
669 cons_rx_buf->page = NULL;
670 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400671 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400672
673 prod_rx_buf->mapping = cons_rx_buf->mapping;
674
675 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
676
677 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
678 prod_bd->rx_bd_opaque = sw_prod;
679
680 prod = NEXT_RX_AGG(prod);
681 sw_prod = NEXT_RX_AGG(sw_prod);
682 cp_cons = NEXT_CMP(cp_cons);
683 }
684 rxr->rx_agg_prod = prod;
685 rxr->rx_sw_agg_prod = sw_prod;
686}
687
688static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
689 struct bnxt_rx_ring_info *rxr, u16 cons,
690 u16 prod, u8 *data, dma_addr_t dma_addr,
691 unsigned int len)
692{
693 int err;
694 struct sk_buff *skb;
695
696 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
697 if (unlikely(err)) {
698 bnxt_reuse_rx_data(rxr, cons, data);
699 return NULL;
700 }
701
702 skb = build_skb(data, 0);
703 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
704 PCI_DMA_FROMDEVICE);
705 if (!skb) {
706 kfree(data);
707 return NULL;
708 }
709
710 skb_reserve(skb, BNXT_RX_OFFSET);
711 skb_put(skb, len);
712 return skb;
713}
714
715static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
716 struct sk_buff *skb, u16 cp_cons,
717 u32 agg_bufs)
718{
719 struct pci_dev *pdev = bp->pdev;
720 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500721 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400722 u16 prod = rxr->rx_agg_prod;
723 u32 i;
724
725 for (i = 0; i < agg_bufs; i++) {
726 u16 cons, frag_len;
727 struct rx_agg_cmp *agg;
728 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
729 struct page *page;
730 dma_addr_t mapping;
731
732 agg = (struct rx_agg_cmp *)
733 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
734 cons = agg->rx_agg_cmp_opaque;
735 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
736 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
737
738 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400739 skb_fill_page_desc(skb, i, cons_rx_buf->page,
740 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400741 __clear_bit(cons, rxr->rx_agg_bmap);
742
743 /* It is possible for bnxt_alloc_rx_page() to allocate
744 * a sw_prod index that equals the cons index, so we
745 * need to clear the cons entry now.
746 */
747 mapping = dma_unmap_addr(cons_rx_buf, mapping);
748 page = cons_rx_buf->page;
749 cons_rx_buf->page = NULL;
750
751 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
752 struct skb_shared_info *shinfo;
753 unsigned int nr_frags;
754
755 shinfo = skb_shinfo(skb);
756 nr_frags = --shinfo->nr_frags;
757 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
758
759 dev_kfree_skb(skb);
760
761 cons_rx_buf->page = page;
762
763 /* Update prod since possibly some pages have been
764 * allocated already.
765 */
766 rxr->rx_agg_prod = prod;
767 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
768 return NULL;
769 }
770
Michael Chan2839f282016-04-25 02:30:50 -0400771 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400772 PCI_DMA_FROMDEVICE);
773
774 skb->data_len += frag_len;
775 skb->len += frag_len;
776 skb->truesize += PAGE_SIZE;
777
778 prod = NEXT_RX_AGG(prod);
779 cp_cons = NEXT_CMP(cp_cons);
780 }
781 rxr->rx_agg_prod = prod;
782 return skb;
783}
784
785static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
786 u8 agg_bufs, u32 *raw_cons)
787{
788 u16 last;
789 struct rx_agg_cmp *agg;
790
791 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
792 last = RING_CMP(*raw_cons);
793 agg = (struct rx_agg_cmp *)
794 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
795 return RX_AGG_CMP_VALID(agg, *raw_cons);
796}
797
798static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
799 unsigned int len,
800 dma_addr_t mapping)
801{
802 struct bnxt *bp = bnapi->bp;
803 struct pci_dev *pdev = bp->pdev;
804 struct sk_buff *skb;
805
806 skb = napi_alloc_skb(&bnapi->napi, len);
807 if (!skb)
808 return NULL;
809
810 dma_sync_single_for_cpu(&pdev->dev, mapping,
811 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
812
813 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
814
815 dma_sync_single_for_device(&pdev->dev, mapping,
816 bp->rx_copy_thresh,
817 PCI_DMA_FROMDEVICE);
818
819 skb_put(skb, len);
820 return skb;
821}
822
823static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
824 struct rx_tpa_start_cmp *tpa_start,
825 struct rx_tpa_start_cmp_ext *tpa_start1)
826{
827 u8 agg_id = TPA_START_AGG_ID(tpa_start);
828 u16 cons, prod;
829 struct bnxt_tpa_info *tpa_info;
830 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
831 struct rx_bd *prod_bd;
832 dma_addr_t mapping;
833
834 cons = tpa_start->rx_tpa_start_cmp_opaque;
835 prod = rxr->rx_prod;
836 cons_rx_buf = &rxr->rx_buf_ring[cons];
837 prod_rx_buf = &rxr->rx_buf_ring[prod];
838 tpa_info = &rxr->rx_tpa[agg_id];
839
840 prod_rx_buf->data = tpa_info->data;
841
842 mapping = tpa_info->mapping;
843 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
844
845 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
846
847 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
848
849 tpa_info->data = cons_rx_buf->data;
850 cons_rx_buf->data = NULL;
851 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
852
853 tpa_info->len =
854 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
855 RX_TPA_START_CMP_LEN_SHIFT;
856 if (likely(TPA_START_HASH_VALID(tpa_start))) {
857 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
858
859 tpa_info->hash_type = PKT_HASH_TYPE_L4;
860 tpa_info->gso_type = SKB_GSO_TCPV4;
861 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
862 if (hash_type == 3)
863 tpa_info->gso_type = SKB_GSO_TCPV6;
864 tpa_info->rss_hash =
865 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
866 } else {
867 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
868 tpa_info->gso_type = 0;
869 if (netif_msg_rx_err(bp))
870 netdev_warn(bp->dev, "TPA packet without valid hash\n");
871 }
872 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
873 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
874
875 rxr->rx_prod = NEXT_RX(prod);
876 cons = NEXT_RX(cons);
877 cons_rx_buf = &rxr->rx_buf_ring[cons];
878
879 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
880 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
881 cons_rx_buf->data = NULL;
882}
883
884static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
885 u16 cp_cons, u32 agg_bufs)
886{
887 if (agg_bufs)
888 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
889}
890
891#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
892#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
893
894static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
895 struct rx_tpa_end_cmp *tpa_end,
896 struct rx_tpa_end_cmp_ext *tpa_end1,
897 struct sk_buff *skb)
898{
Michael Chand1611c32015-10-25 22:27:57 -0400899#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400900 struct tcphdr *th;
901 int payload_off, tcp_opt_len = 0;
902 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500903 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400904
Michael Chan27e24182015-12-27 18:19:23 -0500905 segs = TPA_END_TPA_SEGS(tpa_end);
906 if (segs == 1)
907 return skb;
908
909 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400910 skb_shinfo(skb)->gso_size =
911 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
912 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
913 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
914 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
915 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
916 if (TPA_END_GRO_TS(tpa_end))
917 tcp_opt_len = 12;
918
Michael Chanc0c050c2015-10-22 16:01:17 -0400919 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
920 struct iphdr *iph;
921
922 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
923 ETH_HLEN;
924 skb_set_network_header(skb, nw_off);
925 iph = ip_hdr(skb);
926 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
927 len = skb->len - skb_transport_offset(skb);
928 th = tcp_hdr(skb);
929 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
930 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
931 struct ipv6hdr *iph;
932
933 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
934 ETH_HLEN;
935 skb_set_network_header(skb, nw_off);
936 iph = ipv6_hdr(skb);
937 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
938 len = skb->len - skb_transport_offset(skb);
939 th = tcp_hdr(skb);
940 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
941 } else {
942 dev_kfree_skb_any(skb);
943 return NULL;
944 }
945 tcp_gro_complete(skb);
946
947 if (nw_off) { /* tunnel */
948 struct udphdr *uh = NULL;
949
950 if (skb->protocol == htons(ETH_P_IP)) {
951 struct iphdr *iph = (struct iphdr *)skb->data;
952
953 if (iph->protocol == IPPROTO_UDP)
954 uh = (struct udphdr *)(iph + 1);
955 } else {
956 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
957
958 if (iph->nexthdr == IPPROTO_UDP)
959 uh = (struct udphdr *)(iph + 1);
960 }
961 if (uh) {
962 if (uh->check)
963 skb_shinfo(skb)->gso_type |=
964 SKB_GSO_UDP_TUNNEL_CSUM;
965 else
966 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
967 }
968 }
969#endif
970 return skb;
971}
972
973static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
974 struct bnxt_napi *bnapi,
975 u32 *raw_cons,
976 struct rx_tpa_end_cmp *tpa_end,
977 struct rx_tpa_end_cmp_ext *tpa_end1,
978 bool *agg_event)
979{
980 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500981 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400982 u8 agg_id = TPA_END_AGG_ID(tpa_end);
983 u8 *data, agg_bufs;
984 u16 cp_cons = RING_CMP(*raw_cons);
985 unsigned int len;
986 struct bnxt_tpa_info *tpa_info;
987 dma_addr_t mapping;
988 struct sk_buff *skb;
989
990 tpa_info = &rxr->rx_tpa[agg_id];
991 data = tpa_info->data;
992 prefetch(data);
993 len = tpa_info->len;
994 mapping = tpa_info->mapping;
995
996 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
997 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
998
999 if (agg_bufs) {
1000 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1001 return ERR_PTR(-EBUSY);
1002
1003 *agg_event = true;
1004 cp_cons = NEXT_CMP(cp_cons);
1005 }
1006
1007 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1008 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1009 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1010 agg_bufs, (int)MAX_SKB_FRAGS);
1011 return NULL;
1012 }
1013
1014 if (len <= bp->rx_copy_thresh) {
1015 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1016 if (!skb) {
1017 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1018 return NULL;
1019 }
1020 } else {
1021 u8 *new_data;
1022 dma_addr_t new_mapping;
1023
1024 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1025 if (!new_data) {
1026 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1027 return NULL;
1028 }
1029
1030 tpa_info->data = new_data;
1031 tpa_info->mapping = new_mapping;
1032
1033 skb = build_skb(data, 0);
1034 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1035 PCI_DMA_FROMDEVICE);
1036
1037 if (!skb) {
1038 kfree(data);
1039 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1040 return NULL;
1041 }
1042 skb_reserve(skb, BNXT_RX_OFFSET);
1043 skb_put(skb, len);
1044 }
1045
1046 if (agg_bufs) {
1047 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1048 if (!skb) {
1049 /* Page reuse already handled by bnxt_rx_pages(). */
1050 return NULL;
1051 }
1052 }
1053 skb->protocol = eth_type_trans(skb, bp->dev);
1054
1055 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1056 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1057
1058 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1059 netdev_features_t features = skb->dev->features;
1060 u16 vlan_proto = tpa_info->metadata >>
1061 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1062
1063 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1064 vlan_proto == ETH_P_8021Q) ||
1065 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1066 vlan_proto == ETH_P_8021AD)) {
1067 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1068 tpa_info->metadata &
1069 RX_CMP_FLAGS2_METADATA_VID_MASK);
1070 }
1071 }
1072
1073 skb_checksum_none_assert(skb);
1074 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1075 skb->ip_summed = CHECKSUM_UNNECESSARY;
1076 skb->csum_level =
1077 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1078 }
1079
1080 if (TPA_END_GRO(tpa_end))
1081 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1082
1083 return skb;
1084}
1085
1086/* returns the following:
1087 * 1 - 1 packet successfully received
1088 * 0 - successful TPA_START, packet not completed yet
1089 * -EBUSY - completion ring does not have all the agg buffers yet
1090 * -ENOMEM - packet aborted due to out of memory
1091 * -EIO - packet aborted due to hw error indicated in BD
1092 */
1093static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1094 bool *agg_event)
1095{
1096 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001097 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001098 struct net_device *dev = bp->dev;
1099 struct rx_cmp *rxcmp;
1100 struct rx_cmp_ext *rxcmp1;
1101 u32 tmp_raw_cons = *raw_cons;
1102 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1103 struct bnxt_sw_rx_bd *rx_buf;
1104 unsigned int len;
1105 u8 *data, agg_bufs, cmp_type;
1106 dma_addr_t dma_addr;
1107 struct sk_buff *skb;
1108 int rc = 0;
1109
1110 rxcmp = (struct rx_cmp *)
1111 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1112
1113 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1114 cp_cons = RING_CMP(tmp_raw_cons);
1115 rxcmp1 = (struct rx_cmp_ext *)
1116 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1117
1118 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1119 return -EBUSY;
1120
1121 cmp_type = RX_CMP_TYPE(rxcmp);
1122
1123 prod = rxr->rx_prod;
1124
1125 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1126 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1127 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1128
1129 goto next_rx_no_prod;
1130
1131 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1132 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1133 (struct rx_tpa_end_cmp *)rxcmp,
1134 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1135 agg_event);
1136
1137 if (unlikely(IS_ERR(skb)))
1138 return -EBUSY;
1139
1140 rc = -ENOMEM;
1141 if (likely(skb)) {
1142 skb_record_rx_queue(skb, bnapi->index);
1143 skb_mark_napi_id(skb, &bnapi->napi);
1144 if (bnxt_busy_polling(bnapi))
1145 netif_receive_skb(skb);
1146 else
1147 napi_gro_receive(&bnapi->napi, skb);
1148 rc = 1;
1149 }
1150 goto next_rx_no_prod;
1151 }
1152
1153 cons = rxcmp->rx_cmp_opaque;
1154 rx_buf = &rxr->rx_buf_ring[cons];
1155 data = rx_buf->data;
1156 prefetch(data);
1157
1158 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1159 RX_CMP_AGG_BUFS_SHIFT;
1160
1161 if (agg_bufs) {
1162 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1163 return -EBUSY;
1164
1165 cp_cons = NEXT_CMP(cp_cons);
1166 *agg_event = true;
1167 }
1168
1169 rx_buf->data = NULL;
1170 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1171 bnxt_reuse_rx_data(rxr, cons, data);
1172 if (agg_bufs)
1173 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1174
1175 rc = -EIO;
1176 goto next_rx;
1177 }
1178
1179 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1180 dma_addr = dma_unmap_addr(rx_buf, mapping);
1181
1182 if (len <= bp->rx_copy_thresh) {
1183 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1184 bnxt_reuse_rx_data(rxr, cons, data);
1185 if (!skb) {
1186 rc = -ENOMEM;
1187 goto next_rx;
1188 }
1189 } else {
1190 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1191 if (!skb) {
1192 rc = -ENOMEM;
1193 goto next_rx;
1194 }
1195 }
1196
1197 if (agg_bufs) {
1198 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1199 if (!skb) {
1200 rc = -ENOMEM;
1201 goto next_rx;
1202 }
1203 }
1204
1205 if (RX_CMP_HASH_VALID(rxcmp)) {
1206 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1207 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1208
1209 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1210 if (hash_type != 1 && hash_type != 3)
1211 type = PKT_HASH_TYPE_L3;
1212 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1213 }
1214
1215 skb->protocol = eth_type_trans(skb, dev);
1216
1217 if (rxcmp1->rx_cmp_flags2 &
1218 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1219 netdev_features_t features = skb->dev->features;
1220 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1221 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1222
1223 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1224 vlan_proto == ETH_P_8021Q) ||
1225 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1226 vlan_proto == ETH_P_8021AD))
1227 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1228 meta_data &
1229 RX_CMP_FLAGS2_METADATA_VID_MASK);
1230 }
1231
1232 skb_checksum_none_assert(skb);
1233 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1234 if (dev->features & NETIF_F_RXCSUM) {
1235 skb->ip_summed = CHECKSUM_UNNECESSARY;
1236 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1237 }
1238 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001239 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1240 if (dev->features & NETIF_F_RXCSUM)
1241 cpr->rx_l4_csum_errors++;
1242 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001243 }
1244
1245 skb_record_rx_queue(skb, bnapi->index);
1246 skb_mark_napi_id(skb, &bnapi->napi);
1247 if (bnxt_busy_polling(bnapi))
1248 netif_receive_skb(skb);
1249 else
1250 napi_gro_receive(&bnapi->napi, skb);
1251 rc = 1;
1252
1253next_rx:
1254 rxr->rx_prod = NEXT_RX(prod);
1255
1256next_rx_no_prod:
1257 *raw_cons = tmp_raw_cons;
1258
1259 return rc;
1260}
1261
Michael Chan4bb13ab2016-04-05 14:09:01 -04001262#define BNXT_GET_EVENT_PORT(data) \
1263 ((data) & \
1264 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1265
1266#define BNXT_EVENT_POLICY_MASK \
1267 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK
1268
1269#define BNXT_EVENT_POLICY_SFT \
1270 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT
1271
1272#define BNXT_GET_EVENT_POLICY(data) \
1273 (((data) & BNXT_EVENT_POLICY_MASK) >> BNXT_EVENT_POLICY_SFT)
1274
Michael Chanc0c050c2015-10-22 16:01:17 -04001275static int bnxt_async_event_process(struct bnxt *bp,
1276 struct hwrm_async_event_cmpl *cmpl)
1277{
1278 u16 event_id = le16_to_cpu(cmpl->event_id);
1279
1280 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1281 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001282 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1283 u32 data1 = le32_to_cpu(cmpl->event_data1);
1284 struct bnxt_link_info *link_info = &bp->link_info;
1285
1286 if (BNXT_VF(bp))
1287 goto async_event_process_exit;
1288 if (data1 & 0x20000) {
1289 u16 fw_speed = link_info->force_link_speed;
1290 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1291
1292 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1293 speed);
1294 }
1295 /* fall thru */
1296 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001297 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1298 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001299 break;
1300 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1301 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001302 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001303 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1304 u32 data1 = le32_to_cpu(cmpl->event_data1);
1305 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1306
1307 if (BNXT_VF(bp))
1308 break;
1309
1310 if (bp->pf.port_id != port_id)
1311 break;
1312
1313 bp->link_info.last_port_module_event =
1314 BNXT_GET_EVENT_POLICY(data1);
1315
1316 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1317 break;
1318 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001319 default:
1320 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1321 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001322 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001323 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001324 schedule_work(&bp->sp_task);
1325async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001326 return 0;
1327}
1328
1329static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1330{
1331 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1332 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1333 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1334 (struct hwrm_fwd_req_cmpl *)txcmp;
1335
1336 switch (cmpl_type) {
1337 case CMPL_BASE_TYPE_HWRM_DONE:
1338 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1339 if (seq_id == bp->hwrm_intr_seq_id)
1340 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1341 else
1342 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1343 break;
1344
1345 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1346 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1347
1348 if ((vf_id < bp->pf.first_vf_id) ||
1349 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1350 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1351 vf_id);
1352 return -EINVAL;
1353 }
1354
1355 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1356 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1357 schedule_work(&bp->sp_task);
1358 break;
1359
1360 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1361 bnxt_async_event_process(bp,
1362 (struct hwrm_async_event_cmpl *)txcmp);
1363
1364 default:
1365 break;
1366 }
1367
1368 return 0;
1369}
1370
1371static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1372{
1373 struct bnxt_napi *bnapi = dev_instance;
1374 struct bnxt *bp = bnapi->bp;
1375 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1376 u32 cons = RING_CMP(cpr->cp_raw_cons);
1377
1378 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1379 napi_schedule(&bnapi->napi);
1380 return IRQ_HANDLED;
1381}
1382
1383static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1384{
1385 u32 raw_cons = cpr->cp_raw_cons;
1386 u16 cons = RING_CMP(raw_cons);
1387 struct tx_cmp *txcmp;
1388
1389 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1390
1391 return TX_CMP_VALID(txcmp, raw_cons);
1392}
1393
Michael Chanc0c050c2015-10-22 16:01:17 -04001394static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1395{
1396 struct bnxt_napi *bnapi = dev_instance;
1397 struct bnxt *bp = bnapi->bp;
1398 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1399 u32 cons = RING_CMP(cpr->cp_raw_cons);
1400 u32 int_status;
1401
1402 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1403
1404 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001405 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001406 /* return if erroneous interrupt */
1407 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1408 return IRQ_NONE;
1409 }
1410
1411 /* disable ring IRQ */
1412 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1413
1414 /* Return here if interrupt is shared and is disabled. */
1415 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1416 return IRQ_HANDLED;
1417
1418 napi_schedule(&bnapi->napi);
1419 return IRQ_HANDLED;
1420}
1421
1422static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1423{
1424 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1425 u32 raw_cons = cpr->cp_raw_cons;
1426 u32 cons;
1427 int tx_pkts = 0;
1428 int rx_pkts = 0;
1429 bool rx_event = false;
1430 bool agg_event = false;
1431 struct tx_cmp *txcmp;
1432
1433 while (1) {
1434 int rc;
1435
1436 cons = RING_CMP(raw_cons);
1437 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1438
1439 if (!TX_CMP_VALID(txcmp, raw_cons))
1440 break;
1441
1442 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1443 tx_pkts++;
1444 /* return full budget so NAPI will complete. */
1445 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1446 rx_pkts = budget;
1447 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1448 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1449 if (likely(rc >= 0))
1450 rx_pkts += rc;
1451 else if (rc == -EBUSY) /* partial completion */
1452 break;
1453 rx_event = true;
1454 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1455 CMPL_BASE_TYPE_HWRM_DONE) ||
1456 (TX_CMP_TYPE(txcmp) ==
1457 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1458 (TX_CMP_TYPE(txcmp) ==
1459 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1460 bnxt_hwrm_handler(bp, txcmp);
1461 }
1462 raw_cons = NEXT_RAW_CMP(raw_cons);
1463
1464 if (rx_pkts == budget)
1465 break;
1466 }
1467
1468 cpr->cp_raw_cons = raw_cons;
1469 /* ACK completion ring before freeing tx ring and producing new
1470 * buffers in rx/agg rings to prevent overflowing the completion
1471 * ring.
1472 */
1473 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1474
1475 if (tx_pkts)
1476 bnxt_tx_int(bp, bnapi, tx_pkts);
1477
1478 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001479 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001480
1481 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1482 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1483 if (agg_event) {
1484 writel(DB_KEY_RX | rxr->rx_agg_prod,
1485 rxr->rx_agg_doorbell);
1486 writel(DB_KEY_RX | rxr->rx_agg_prod,
1487 rxr->rx_agg_doorbell);
1488 }
1489 }
1490 return rx_pkts;
1491}
1492
1493static int bnxt_poll(struct napi_struct *napi, int budget)
1494{
1495 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1496 struct bnxt *bp = bnapi->bp;
1497 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1498 int work_done = 0;
1499
1500 if (!bnxt_lock_napi(bnapi))
1501 return budget;
1502
1503 while (1) {
1504 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1505
1506 if (work_done >= budget)
1507 break;
1508
1509 if (!bnxt_has_work(bp, cpr)) {
1510 napi_complete(napi);
1511 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1512 break;
1513 }
1514 }
1515 mmiowb();
1516 bnxt_unlock_napi(bnapi);
1517 return work_done;
1518}
1519
1520#ifdef CONFIG_NET_RX_BUSY_POLL
1521static int bnxt_busy_poll(struct napi_struct *napi)
1522{
1523 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1524 struct bnxt *bp = bnapi->bp;
1525 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1526 int rx_work, budget = 4;
1527
1528 if (atomic_read(&bp->intr_sem) != 0)
1529 return LL_FLUSH_FAILED;
1530
1531 if (!bnxt_lock_poll(bnapi))
1532 return LL_FLUSH_BUSY;
1533
1534 rx_work = bnxt_poll_work(bp, bnapi, budget);
1535
1536 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1537
1538 bnxt_unlock_poll(bnapi);
1539 return rx_work;
1540}
1541#endif
1542
1543static void bnxt_free_tx_skbs(struct bnxt *bp)
1544{
1545 int i, max_idx;
1546 struct pci_dev *pdev = bp->pdev;
1547
Michael Chanb6ab4b02016-01-02 23:44:59 -05001548 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001549 return;
1550
1551 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1552 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001553 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001554 int j;
1555
Michael Chanc0c050c2015-10-22 16:01:17 -04001556 for (j = 0; j < max_idx;) {
1557 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1558 struct sk_buff *skb = tx_buf->skb;
1559 int k, last;
1560
1561 if (!skb) {
1562 j++;
1563 continue;
1564 }
1565
1566 tx_buf->skb = NULL;
1567
1568 if (tx_buf->is_push) {
1569 dev_kfree_skb(skb);
1570 j += 2;
1571 continue;
1572 }
1573
1574 dma_unmap_single(&pdev->dev,
1575 dma_unmap_addr(tx_buf, mapping),
1576 skb_headlen(skb),
1577 PCI_DMA_TODEVICE);
1578
1579 last = tx_buf->nr_frags;
1580 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001581 for (k = 0; k < last; k++, j++) {
1582 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001583 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1584
Michael Chand612a572016-01-28 03:11:22 -05001585 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001586 dma_unmap_page(
1587 &pdev->dev,
1588 dma_unmap_addr(tx_buf, mapping),
1589 skb_frag_size(frag), PCI_DMA_TODEVICE);
1590 }
1591 dev_kfree_skb(skb);
1592 }
1593 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1594 }
1595}
1596
1597static void bnxt_free_rx_skbs(struct bnxt *bp)
1598{
1599 int i, max_idx, max_agg_idx;
1600 struct pci_dev *pdev = bp->pdev;
1601
Michael Chanb6ab4b02016-01-02 23:44:59 -05001602 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001603 return;
1604
1605 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1606 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1607 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001608 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001609 int j;
1610
Michael Chanc0c050c2015-10-22 16:01:17 -04001611 if (rxr->rx_tpa) {
1612 for (j = 0; j < MAX_TPA; j++) {
1613 struct bnxt_tpa_info *tpa_info =
1614 &rxr->rx_tpa[j];
1615 u8 *data = tpa_info->data;
1616
1617 if (!data)
1618 continue;
1619
1620 dma_unmap_single(
1621 &pdev->dev,
1622 dma_unmap_addr(tpa_info, mapping),
1623 bp->rx_buf_use_size,
1624 PCI_DMA_FROMDEVICE);
1625
1626 tpa_info->data = NULL;
1627
1628 kfree(data);
1629 }
1630 }
1631
1632 for (j = 0; j < max_idx; j++) {
1633 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1634 u8 *data = rx_buf->data;
1635
1636 if (!data)
1637 continue;
1638
1639 dma_unmap_single(&pdev->dev,
1640 dma_unmap_addr(rx_buf, mapping),
1641 bp->rx_buf_use_size,
1642 PCI_DMA_FROMDEVICE);
1643
1644 rx_buf->data = NULL;
1645
1646 kfree(data);
1647 }
1648
1649 for (j = 0; j < max_agg_idx; j++) {
1650 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1651 &rxr->rx_agg_ring[j];
1652 struct page *page = rx_agg_buf->page;
1653
1654 if (!page)
1655 continue;
1656
1657 dma_unmap_page(&pdev->dev,
1658 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001659 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001660
1661 rx_agg_buf->page = NULL;
1662 __clear_bit(j, rxr->rx_agg_bmap);
1663
1664 __free_page(page);
1665 }
Michael Chan89d0a062016-04-25 02:30:51 -04001666 if (rxr->rx_page) {
1667 __free_page(rxr->rx_page);
1668 rxr->rx_page = NULL;
1669 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001670 }
1671}
1672
1673static void bnxt_free_skbs(struct bnxt *bp)
1674{
1675 bnxt_free_tx_skbs(bp);
1676 bnxt_free_rx_skbs(bp);
1677}
1678
1679static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1680{
1681 struct pci_dev *pdev = bp->pdev;
1682 int i;
1683
1684 for (i = 0; i < ring->nr_pages; i++) {
1685 if (!ring->pg_arr[i])
1686 continue;
1687
1688 dma_free_coherent(&pdev->dev, ring->page_size,
1689 ring->pg_arr[i], ring->dma_arr[i]);
1690
1691 ring->pg_arr[i] = NULL;
1692 }
1693 if (ring->pg_tbl) {
1694 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1695 ring->pg_tbl, ring->pg_tbl_map);
1696 ring->pg_tbl = NULL;
1697 }
1698 if (ring->vmem_size && *ring->vmem) {
1699 vfree(*ring->vmem);
1700 *ring->vmem = NULL;
1701 }
1702}
1703
1704static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1705{
1706 int i;
1707 struct pci_dev *pdev = bp->pdev;
1708
1709 if (ring->nr_pages > 1) {
1710 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1711 ring->nr_pages * 8,
1712 &ring->pg_tbl_map,
1713 GFP_KERNEL);
1714 if (!ring->pg_tbl)
1715 return -ENOMEM;
1716 }
1717
1718 for (i = 0; i < ring->nr_pages; i++) {
1719 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1720 ring->page_size,
1721 &ring->dma_arr[i],
1722 GFP_KERNEL);
1723 if (!ring->pg_arr[i])
1724 return -ENOMEM;
1725
1726 if (ring->nr_pages > 1)
1727 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1728 }
1729
1730 if (ring->vmem_size) {
1731 *ring->vmem = vzalloc(ring->vmem_size);
1732 if (!(*ring->vmem))
1733 return -ENOMEM;
1734 }
1735 return 0;
1736}
1737
1738static void bnxt_free_rx_rings(struct bnxt *bp)
1739{
1740 int i;
1741
Michael Chanb6ab4b02016-01-02 23:44:59 -05001742 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001743 return;
1744
1745 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001746 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001747 struct bnxt_ring_struct *ring;
1748
Michael Chanc0c050c2015-10-22 16:01:17 -04001749 kfree(rxr->rx_tpa);
1750 rxr->rx_tpa = NULL;
1751
1752 kfree(rxr->rx_agg_bmap);
1753 rxr->rx_agg_bmap = NULL;
1754
1755 ring = &rxr->rx_ring_struct;
1756 bnxt_free_ring(bp, ring);
1757
1758 ring = &rxr->rx_agg_ring_struct;
1759 bnxt_free_ring(bp, ring);
1760 }
1761}
1762
1763static int bnxt_alloc_rx_rings(struct bnxt *bp)
1764{
1765 int i, rc, agg_rings = 0, tpa_rings = 0;
1766
Michael Chanb6ab4b02016-01-02 23:44:59 -05001767 if (!bp->rx_ring)
1768 return -ENOMEM;
1769
Michael Chanc0c050c2015-10-22 16:01:17 -04001770 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1771 agg_rings = 1;
1772
1773 if (bp->flags & BNXT_FLAG_TPA)
1774 tpa_rings = 1;
1775
1776 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001777 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001778 struct bnxt_ring_struct *ring;
1779
Michael Chanc0c050c2015-10-22 16:01:17 -04001780 ring = &rxr->rx_ring_struct;
1781
1782 rc = bnxt_alloc_ring(bp, ring);
1783 if (rc)
1784 return rc;
1785
1786 if (agg_rings) {
1787 u16 mem_size;
1788
1789 ring = &rxr->rx_agg_ring_struct;
1790 rc = bnxt_alloc_ring(bp, ring);
1791 if (rc)
1792 return rc;
1793
1794 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1795 mem_size = rxr->rx_agg_bmap_size / 8;
1796 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1797 if (!rxr->rx_agg_bmap)
1798 return -ENOMEM;
1799
1800 if (tpa_rings) {
1801 rxr->rx_tpa = kcalloc(MAX_TPA,
1802 sizeof(struct bnxt_tpa_info),
1803 GFP_KERNEL);
1804 if (!rxr->rx_tpa)
1805 return -ENOMEM;
1806 }
1807 }
1808 }
1809 return 0;
1810}
1811
1812static void bnxt_free_tx_rings(struct bnxt *bp)
1813{
1814 int i;
1815 struct pci_dev *pdev = bp->pdev;
1816
Michael Chanb6ab4b02016-01-02 23:44:59 -05001817 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001818 return;
1819
1820 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001821 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001822 struct bnxt_ring_struct *ring;
1823
Michael Chanc0c050c2015-10-22 16:01:17 -04001824 if (txr->tx_push) {
1825 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1826 txr->tx_push, txr->tx_push_mapping);
1827 txr->tx_push = NULL;
1828 }
1829
1830 ring = &txr->tx_ring_struct;
1831
1832 bnxt_free_ring(bp, ring);
1833 }
1834}
1835
1836static int bnxt_alloc_tx_rings(struct bnxt *bp)
1837{
1838 int i, j, rc;
1839 struct pci_dev *pdev = bp->pdev;
1840
1841 bp->tx_push_size = 0;
1842 if (bp->tx_push_thresh) {
1843 int push_size;
1844
1845 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1846 bp->tx_push_thresh);
1847
Michael Chan4419dbe2016-02-10 17:33:49 -05001848 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001849 push_size = 0;
1850 bp->tx_push_thresh = 0;
1851 }
1852
1853 bp->tx_push_size = push_size;
1854 }
1855
1856 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001857 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001858 struct bnxt_ring_struct *ring;
1859
Michael Chanc0c050c2015-10-22 16:01:17 -04001860 ring = &txr->tx_ring_struct;
1861
1862 rc = bnxt_alloc_ring(bp, ring);
1863 if (rc)
1864 return rc;
1865
1866 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001867 dma_addr_t mapping;
1868
1869 /* One pre-allocated DMA buffer to backup
1870 * TX push operation
1871 */
1872 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1873 bp->tx_push_size,
1874 &txr->tx_push_mapping,
1875 GFP_KERNEL);
1876
1877 if (!txr->tx_push)
1878 return -ENOMEM;
1879
Michael Chanc0c050c2015-10-22 16:01:17 -04001880 mapping = txr->tx_push_mapping +
1881 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001882 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001883
Michael Chan4419dbe2016-02-10 17:33:49 -05001884 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001885 }
1886 ring->queue_id = bp->q_info[j].queue_id;
1887 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1888 j++;
1889 }
1890 return 0;
1891}
1892
1893static void bnxt_free_cp_rings(struct bnxt *bp)
1894{
1895 int i;
1896
1897 if (!bp->bnapi)
1898 return;
1899
1900 for (i = 0; i < bp->cp_nr_rings; i++) {
1901 struct bnxt_napi *bnapi = bp->bnapi[i];
1902 struct bnxt_cp_ring_info *cpr;
1903 struct bnxt_ring_struct *ring;
1904
1905 if (!bnapi)
1906 continue;
1907
1908 cpr = &bnapi->cp_ring;
1909 ring = &cpr->cp_ring_struct;
1910
1911 bnxt_free_ring(bp, ring);
1912 }
1913}
1914
1915static int bnxt_alloc_cp_rings(struct bnxt *bp)
1916{
1917 int i, rc;
1918
1919 for (i = 0; i < bp->cp_nr_rings; i++) {
1920 struct bnxt_napi *bnapi = bp->bnapi[i];
1921 struct bnxt_cp_ring_info *cpr;
1922 struct bnxt_ring_struct *ring;
1923
1924 if (!bnapi)
1925 continue;
1926
1927 cpr = &bnapi->cp_ring;
1928 ring = &cpr->cp_ring_struct;
1929
1930 rc = bnxt_alloc_ring(bp, ring);
1931 if (rc)
1932 return rc;
1933 }
1934 return 0;
1935}
1936
1937static void bnxt_init_ring_struct(struct bnxt *bp)
1938{
1939 int i;
1940
1941 for (i = 0; i < bp->cp_nr_rings; i++) {
1942 struct bnxt_napi *bnapi = bp->bnapi[i];
1943 struct bnxt_cp_ring_info *cpr;
1944 struct bnxt_rx_ring_info *rxr;
1945 struct bnxt_tx_ring_info *txr;
1946 struct bnxt_ring_struct *ring;
1947
1948 if (!bnapi)
1949 continue;
1950
1951 cpr = &bnapi->cp_ring;
1952 ring = &cpr->cp_ring_struct;
1953 ring->nr_pages = bp->cp_nr_pages;
1954 ring->page_size = HW_CMPD_RING_SIZE;
1955 ring->pg_arr = (void **)cpr->cp_desc_ring;
1956 ring->dma_arr = cpr->cp_desc_mapping;
1957 ring->vmem_size = 0;
1958
Michael Chanb6ab4b02016-01-02 23:44:59 -05001959 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05001960 if (!rxr)
1961 goto skip_rx;
1962
Michael Chanc0c050c2015-10-22 16:01:17 -04001963 ring = &rxr->rx_ring_struct;
1964 ring->nr_pages = bp->rx_nr_pages;
1965 ring->page_size = HW_RXBD_RING_SIZE;
1966 ring->pg_arr = (void **)rxr->rx_desc_ring;
1967 ring->dma_arr = rxr->rx_desc_mapping;
1968 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
1969 ring->vmem = (void **)&rxr->rx_buf_ring;
1970
1971 ring = &rxr->rx_agg_ring_struct;
1972 ring->nr_pages = bp->rx_agg_nr_pages;
1973 ring->page_size = HW_RXBD_RING_SIZE;
1974 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
1975 ring->dma_arr = rxr->rx_agg_desc_mapping;
1976 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
1977 ring->vmem = (void **)&rxr->rx_agg_ring;
1978
Michael Chan3b2b7d92016-01-02 23:45:00 -05001979skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05001980 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05001981 if (!txr)
1982 continue;
1983
Michael Chanc0c050c2015-10-22 16:01:17 -04001984 ring = &txr->tx_ring_struct;
1985 ring->nr_pages = bp->tx_nr_pages;
1986 ring->page_size = HW_RXBD_RING_SIZE;
1987 ring->pg_arr = (void **)txr->tx_desc_ring;
1988 ring->dma_arr = txr->tx_desc_mapping;
1989 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
1990 ring->vmem = (void **)&txr->tx_buf_ring;
1991 }
1992}
1993
1994static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
1995{
1996 int i;
1997 u32 prod;
1998 struct rx_bd **rx_buf_ring;
1999
2000 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2001 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2002 int j;
2003 struct rx_bd *rxbd;
2004
2005 rxbd = rx_buf_ring[i];
2006 if (!rxbd)
2007 continue;
2008
2009 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2010 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2011 rxbd->rx_bd_opaque = prod;
2012 }
2013 }
2014}
2015
2016static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2017{
2018 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002019 struct bnxt_rx_ring_info *rxr;
2020 struct bnxt_ring_struct *ring;
2021 u32 prod, type;
2022 int i;
2023
Michael Chanc0c050c2015-10-22 16:01:17 -04002024 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2025 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2026
2027 if (NET_IP_ALIGN == 2)
2028 type |= RX_BD_FLAGS_SOP;
2029
Michael Chanb6ab4b02016-01-02 23:44:59 -05002030 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002031 ring = &rxr->rx_ring_struct;
2032 bnxt_init_rxbd_pages(ring, type);
2033
2034 prod = rxr->rx_prod;
2035 for (i = 0; i < bp->rx_ring_size; i++) {
2036 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2037 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2038 ring_nr, i, bp->rx_ring_size);
2039 break;
2040 }
2041 prod = NEXT_RX(prod);
2042 }
2043 rxr->rx_prod = prod;
2044 ring->fw_ring_id = INVALID_HW_RING_ID;
2045
Michael Chanedd0c2c2015-12-27 18:19:19 -05002046 ring = &rxr->rx_agg_ring_struct;
2047 ring->fw_ring_id = INVALID_HW_RING_ID;
2048
Michael Chanc0c050c2015-10-22 16:01:17 -04002049 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2050 return 0;
2051
Michael Chan2839f282016-04-25 02:30:50 -04002052 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002053 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2054
2055 bnxt_init_rxbd_pages(ring, type);
2056
2057 prod = rxr->rx_agg_prod;
2058 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2059 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2060 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2061 ring_nr, i, bp->rx_ring_size);
2062 break;
2063 }
2064 prod = NEXT_RX_AGG(prod);
2065 }
2066 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002067
2068 if (bp->flags & BNXT_FLAG_TPA) {
2069 if (rxr->rx_tpa) {
2070 u8 *data;
2071 dma_addr_t mapping;
2072
2073 for (i = 0; i < MAX_TPA; i++) {
2074 data = __bnxt_alloc_rx_data(bp, &mapping,
2075 GFP_KERNEL);
2076 if (!data)
2077 return -ENOMEM;
2078
2079 rxr->rx_tpa[i].data = data;
2080 rxr->rx_tpa[i].mapping = mapping;
2081 }
2082 } else {
2083 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2084 return -ENOMEM;
2085 }
2086 }
2087
2088 return 0;
2089}
2090
2091static int bnxt_init_rx_rings(struct bnxt *bp)
2092{
2093 int i, rc = 0;
2094
2095 for (i = 0; i < bp->rx_nr_rings; i++) {
2096 rc = bnxt_init_one_rx_ring(bp, i);
2097 if (rc)
2098 break;
2099 }
2100
2101 return rc;
2102}
2103
2104static int bnxt_init_tx_rings(struct bnxt *bp)
2105{
2106 u16 i;
2107
2108 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2109 MAX_SKB_FRAGS + 1);
2110
2111 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002112 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002113 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2114
2115 ring->fw_ring_id = INVALID_HW_RING_ID;
2116 }
2117
2118 return 0;
2119}
2120
2121static void bnxt_free_ring_grps(struct bnxt *bp)
2122{
2123 kfree(bp->grp_info);
2124 bp->grp_info = NULL;
2125}
2126
2127static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2128{
2129 int i;
2130
2131 if (irq_re_init) {
2132 bp->grp_info = kcalloc(bp->cp_nr_rings,
2133 sizeof(struct bnxt_ring_grp_info),
2134 GFP_KERNEL);
2135 if (!bp->grp_info)
2136 return -ENOMEM;
2137 }
2138 for (i = 0; i < bp->cp_nr_rings; i++) {
2139 if (irq_re_init)
2140 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2141 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2142 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2143 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2144 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2145 }
2146 return 0;
2147}
2148
2149static void bnxt_free_vnics(struct bnxt *bp)
2150{
2151 kfree(bp->vnic_info);
2152 bp->vnic_info = NULL;
2153 bp->nr_vnics = 0;
2154}
2155
2156static int bnxt_alloc_vnics(struct bnxt *bp)
2157{
2158 int num_vnics = 1;
2159
2160#ifdef CONFIG_RFS_ACCEL
2161 if (bp->flags & BNXT_FLAG_RFS)
2162 num_vnics += bp->rx_nr_rings;
2163#endif
2164
2165 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2166 GFP_KERNEL);
2167 if (!bp->vnic_info)
2168 return -ENOMEM;
2169
2170 bp->nr_vnics = num_vnics;
2171 return 0;
2172}
2173
2174static void bnxt_init_vnics(struct bnxt *bp)
2175{
2176 int i;
2177
2178 for (i = 0; i < bp->nr_vnics; i++) {
2179 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2180
2181 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2182 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2183 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2184
2185 if (bp->vnic_info[i].rss_hash_key) {
2186 if (i == 0)
2187 prandom_bytes(vnic->rss_hash_key,
2188 HW_HASH_KEY_SIZE);
2189 else
2190 memcpy(vnic->rss_hash_key,
2191 bp->vnic_info[0].rss_hash_key,
2192 HW_HASH_KEY_SIZE);
2193 }
2194 }
2195}
2196
2197static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2198{
2199 int pages;
2200
2201 pages = ring_size / desc_per_pg;
2202
2203 if (!pages)
2204 return 1;
2205
2206 pages++;
2207
2208 while (pages & (pages - 1))
2209 pages++;
2210
2211 return pages;
2212}
2213
2214static void bnxt_set_tpa_flags(struct bnxt *bp)
2215{
2216 bp->flags &= ~BNXT_FLAG_TPA;
2217 if (bp->dev->features & NETIF_F_LRO)
2218 bp->flags |= BNXT_FLAG_LRO;
2219 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2220 bp->flags |= BNXT_FLAG_GRO;
2221}
2222
2223/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2224 * be set on entry.
2225 */
2226void bnxt_set_ring_params(struct bnxt *bp)
2227{
2228 u32 ring_size, rx_size, rx_space;
2229 u32 agg_factor = 0, agg_ring_size = 0;
2230
2231 /* 8 for CRC and VLAN */
2232 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2233
2234 rx_space = rx_size + NET_SKB_PAD +
2235 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2236
2237 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2238 ring_size = bp->rx_ring_size;
2239 bp->rx_agg_ring_size = 0;
2240 bp->rx_agg_nr_pages = 0;
2241
2242 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002243 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002244
2245 bp->flags &= ~BNXT_FLAG_JUMBO;
2246 if (rx_space > PAGE_SIZE) {
2247 u32 jumbo_factor;
2248
2249 bp->flags |= BNXT_FLAG_JUMBO;
2250 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2251 if (jumbo_factor > agg_factor)
2252 agg_factor = jumbo_factor;
2253 }
2254 agg_ring_size = ring_size * agg_factor;
2255
2256 if (agg_ring_size) {
2257 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2258 RX_DESC_CNT);
2259 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2260 u32 tmp = agg_ring_size;
2261
2262 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2263 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2264 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2265 tmp, agg_ring_size);
2266 }
2267 bp->rx_agg_ring_size = agg_ring_size;
2268 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2269 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2270 rx_space = rx_size + NET_SKB_PAD +
2271 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2272 }
2273
2274 bp->rx_buf_use_size = rx_size;
2275 bp->rx_buf_size = rx_space;
2276
2277 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2278 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2279
2280 ring_size = bp->tx_ring_size;
2281 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2282 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2283
2284 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2285 bp->cp_ring_size = ring_size;
2286
2287 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2288 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2289 bp->cp_nr_pages = MAX_CP_PAGES;
2290 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2291 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2292 ring_size, bp->cp_ring_size);
2293 }
2294 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2295 bp->cp_ring_mask = bp->cp_bit - 1;
2296}
2297
2298static void bnxt_free_vnic_attributes(struct bnxt *bp)
2299{
2300 int i;
2301 struct bnxt_vnic_info *vnic;
2302 struct pci_dev *pdev = bp->pdev;
2303
2304 if (!bp->vnic_info)
2305 return;
2306
2307 for (i = 0; i < bp->nr_vnics; i++) {
2308 vnic = &bp->vnic_info[i];
2309
2310 kfree(vnic->fw_grp_ids);
2311 vnic->fw_grp_ids = NULL;
2312
2313 kfree(vnic->uc_list);
2314 vnic->uc_list = NULL;
2315
2316 if (vnic->mc_list) {
2317 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2318 vnic->mc_list, vnic->mc_list_mapping);
2319 vnic->mc_list = NULL;
2320 }
2321
2322 if (vnic->rss_table) {
2323 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2324 vnic->rss_table,
2325 vnic->rss_table_dma_addr);
2326 vnic->rss_table = NULL;
2327 }
2328
2329 vnic->rss_hash_key = NULL;
2330 vnic->flags = 0;
2331 }
2332}
2333
2334static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2335{
2336 int i, rc = 0, size;
2337 struct bnxt_vnic_info *vnic;
2338 struct pci_dev *pdev = bp->pdev;
2339 int max_rings;
2340
2341 for (i = 0; i < bp->nr_vnics; i++) {
2342 vnic = &bp->vnic_info[i];
2343
2344 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2345 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2346
2347 if (mem_size > 0) {
2348 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2349 if (!vnic->uc_list) {
2350 rc = -ENOMEM;
2351 goto out;
2352 }
2353 }
2354 }
2355
2356 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2357 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2358 vnic->mc_list =
2359 dma_alloc_coherent(&pdev->dev,
2360 vnic->mc_list_size,
2361 &vnic->mc_list_mapping,
2362 GFP_KERNEL);
2363 if (!vnic->mc_list) {
2364 rc = -ENOMEM;
2365 goto out;
2366 }
2367 }
2368
2369 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2370 max_rings = bp->rx_nr_rings;
2371 else
2372 max_rings = 1;
2373
2374 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2375 if (!vnic->fw_grp_ids) {
2376 rc = -ENOMEM;
2377 goto out;
2378 }
2379
2380 /* Allocate rss table and hash key */
2381 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2382 &vnic->rss_table_dma_addr,
2383 GFP_KERNEL);
2384 if (!vnic->rss_table) {
2385 rc = -ENOMEM;
2386 goto out;
2387 }
2388
2389 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2390
2391 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2392 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2393 }
2394 return 0;
2395
2396out:
2397 return rc;
2398}
2399
2400static void bnxt_free_hwrm_resources(struct bnxt *bp)
2401{
2402 struct pci_dev *pdev = bp->pdev;
2403
2404 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2405 bp->hwrm_cmd_resp_dma_addr);
2406
2407 bp->hwrm_cmd_resp_addr = NULL;
2408 if (bp->hwrm_dbg_resp_addr) {
2409 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2410 bp->hwrm_dbg_resp_addr,
2411 bp->hwrm_dbg_resp_dma_addr);
2412
2413 bp->hwrm_dbg_resp_addr = NULL;
2414 }
2415}
2416
2417static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2418{
2419 struct pci_dev *pdev = bp->pdev;
2420
2421 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2422 &bp->hwrm_cmd_resp_dma_addr,
2423 GFP_KERNEL);
2424 if (!bp->hwrm_cmd_resp_addr)
2425 return -ENOMEM;
2426 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2427 HWRM_DBG_REG_BUF_SIZE,
2428 &bp->hwrm_dbg_resp_dma_addr,
2429 GFP_KERNEL);
2430 if (!bp->hwrm_dbg_resp_addr)
2431 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2432
2433 return 0;
2434}
2435
2436static void bnxt_free_stats(struct bnxt *bp)
2437{
2438 u32 size, i;
2439 struct pci_dev *pdev = bp->pdev;
2440
Michael Chan3bdf56c2016-03-07 15:38:45 -05002441 if (bp->hw_rx_port_stats) {
2442 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2443 bp->hw_rx_port_stats,
2444 bp->hw_rx_port_stats_map);
2445 bp->hw_rx_port_stats = NULL;
2446 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2447 }
2448
Michael Chanc0c050c2015-10-22 16:01:17 -04002449 if (!bp->bnapi)
2450 return;
2451
2452 size = sizeof(struct ctx_hw_stats);
2453
2454 for (i = 0; i < bp->cp_nr_rings; i++) {
2455 struct bnxt_napi *bnapi = bp->bnapi[i];
2456 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2457
2458 if (cpr->hw_stats) {
2459 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2460 cpr->hw_stats_map);
2461 cpr->hw_stats = NULL;
2462 }
2463 }
2464}
2465
2466static int bnxt_alloc_stats(struct bnxt *bp)
2467{
2468 u32 size, i;
2469 struct pci_dev *pdev = bp->pdev;
2470
2471 size = sizeof(struct ctx_hw_stats);
2472
2473 for (i = 0; i < bp->cp_nr_rings; i++) {
2474 struct bnxt_napi *bnapi = bp->bnapi[i];
2475 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2476
2477 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2478 &cpr->hw_stats_map,
2479 GFP_KERNEL);
2480 if (!cpr->hw_stats)
2481 return -ENOMEM;
2482
2483 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2484 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002485
2486 if (BNXT_PF(bp)) {
2487 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2488 sizeof(struct tx_port_stats) + 1024;
2489
2490 bp->hw_rx_port_stats =
2491 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2492 &bp->hw_rx_port_stats_map,
2493 GFP_KERNEL);
2494 if (!bp->hw_rx_port_stats)
2495 return -ENOMEM;
2496
2497 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2498 512;
2499 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2500 sizeof(struct rx_port_stats) + 512;
2501 bp->flags |= BNXT_FLAG_PORT_STATS;
2502 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002503 return 0;
2504}
2505
2506static void bnxt_clear_ring_indices(struct bnxt *bp)
2507{
2508 int i;
2509
2510 if (!bp->bnapi)
2511 return;
2512
2513 for (i = 0; i < bp->cp_nr_rings; i++) {
2514 struct bnxt_napi *bnapi = bp->bnapi[i];
2515 struct bnxt_cp_ring_info *cpr;
2516 struct bnxt_rx_ring_info *rxr;
2517 struct bnxt_tx_ring_info *txr;
2518
2519 if (!bnapi)
2520 continue;
2521
2522 cpr = &bnapi->cp_ring;
2523 cpr->cp_raw_cons = 0;
2524
Michael Chanb6ab4b02016-01-02 23:44:59 -05002525 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002526 if (txr) {
2527 txr->tx_prod = 0;
2528 txr->tx_cons = 0;
2529 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002530
Michael Chanb6ab4b02016-01-02 23:44:59 -05002531 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002532 if (rxr) {
2533 rxr->rx_prod = 0;
2534 rxr->rx_agg_prod = 0;
2535 rxr->rx_sw_agg_prod = 0;
2536 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002537 }
2538}
2539
2540static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2541{
2542#ifdef CONFIG_RFS_ACCEL
2543 int i;
2544
2545 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2546 * safe to delete the hash table.
2547 */
2548 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2549 struct hlist_head *head;
2550 struct hlist_node *tmp;
2551 struct bnxt_ntuple_filter *fltr;
2552
2553 head = &bp->ntp_fltr_hash_tbl[i];
2554 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2555 hlist_del(&fltr->hash);
2556 kfree(fltr);
2557 }
2558 }
2559 if (irq_reinit) {
2560 kfree(bp->ntp_fltr_bmap);
2561 bp->ntp_fltr_bmap = NULL;
2562 }
2563 bp->ntp_fltr_count = 0;
2564#endif
2565}
2566
2567static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2568{
2569#ifdef CONFIG_RFS_ACCEL
2570 int i, rc = 0;
2571
2572 if (!(bp->flags & BNXT_FLAG_RFS))
2573 return 0;
2574
2575 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2576 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2577
2578 bp->ntp_fltr_count = 0;
2579 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2580 GFP_KERNEL);
2581
2582 if (!bp->ntp_fltr_bmap)
2583 rc = -ENOMEM;
2584
2585 return rc;
2586#else
2587 return 0;
2588#endif
2589}
2590
2591static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2592{
2593 bnxt_free_vnic_attributes(bp);
2594 bnxt_free_tx_rings(bp);
2595 bnxt_free_rx_rings(bp);
2596 bnxt_free_cp_rings(bp);
2597 bnxt_free_ntp_fltrs(bp, irq_re_init);
2598 if (irq_re_init) {
2599 bnxt_free_stats(bp);
2600 bnxt_free_ring_grps(bp);
2601 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002602 kfree(bp->tx_ring);
2603 bp->tx_ring = NULL;
2604 kfree(bp->rx_ring);
2605 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002606 kfree(bp->bnapi);
2607 bp->bnapi = NULL;
2608 } else {
2609 bnxt_clear_ring_indices(bp);
2610 }
2611}
2612
2613static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2614{
Michael Chan01657bc2016-01-02 23:45:03 -05002615 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002616 void *bnapi;
2617
2618 if (irq_re_init) {
2619 /* Allocate bnapi mem pointer array and mem block for
2620 * all queues
2621 */
2622 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2623 bp->cp_nr_rings);
2624 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2625 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2626 if (!bnapi)
2627 return -ENOMEM;
2628
2629 bp->bnapi = bnapi;
2630 bnapi += arr_size;
2631 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2632 bp->bnapi[i] = bnapi;
2633 bp->bnapi[i]->index = i;
2634 bp->bnapi[i]->bp = bp;
2635 }
2636
Michael Chanb6ab4b02016-01-02 23:44:59 -05002637 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2638 sizeof(struct bnxt_rx_ring_info),
2639 GFP_KERNEL);
2640 if (!bp->rx_ring)
2641 return -ENOMEM;
2642
2643 for (i = 0; i < bp->rx_nr_rings; i++) {
2644 bp->rx_ring[i].bnapi = bp->bnapi[i];
2645 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2646 }
2647
2648 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2649 sizeof(struct bnxt_tx_ring_info),
2650 GFP_KERNEL);
2651 if (!bp->tx_ring)
2652 return -ENOMEM;
2653
Michael Chan01657bc2016-01-02 23:45:03 -05002654 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2655 j = 0;
2656 else
2657 j = bp->rx_nr_rings;
2658
2659 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2660 bp->tx_ring[i].bnapi = bp->bnapi[j];
2661 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002662 }
2663
Michael Chanc0c050c2015-10-22 16:01:17 -04002664 rc = bnxt_alloc_stats(bp);
2665 if (rc)
2666 goto alloc_mem_err;
2667
2668 rc = bnxt_alloc_ntp_fltrs(bp);
2669 if (rc)
2670 goto alloc_mem_err;
2671
2672 rc = bnxt_alloc_vnics(bp);
2673 if (rc)
2674 goto alloc_mem_err;
2675 }
2676
2677 bnxt_init_ring_struct(bp);
2678
2679 rc = bnxt_alloc_rx_rings(bp);
2680 if (rc)
2681 goto alloc_mem_err;
2682
2683 rc = bnxt_alloc_tx_rings(bp);
2684 if (rc)
2685 goto alloc_mem_err;
2686
2687 rc = bnxt_alloc_cp_rings(bp);
2688 if (rc)
2689 goto alloc_mem_err;
2690
2691 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2692 BNXT_VNIC_UCAST_FLAG;
2693 rc = bnxt_alloc_vnic_attributes(bp);
2694 if (rc)
2695 goto alloc_mem_err;
2696 return 0;
2697
2698alloc_mem_err:
2699 bnxt_free_mem(bp, true);
2700 return rc;
2701}
2702
2703void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2704 u16 cmpl_ring, u16 target_id)
2705{
Michael Chana8643e12016-02-26 04:00:05 -05002706 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002707
Michael Chana8643e12016-02-26 04:00:05 -05002708 req->req_type = cpu_to_le16(req_type);
2709 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2710 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002711 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2712}
2713
Michael Chanfbfbc482016-02-26 04:00:07 -05002714static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2715 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002716{
2717 int i, intr_process, rc;
Michael Chana8643e12016-02-26 04:00:05 -05002718 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002719 u32 *data = msg;
2720 __le32 *resp_len, *valid;
2721 u16 cp_ring_id, len = 0;
2722 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2723
Michael Chana8643e12016-02-26 04:00:05 -05002724 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002725 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002726 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002727 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2728
2729 /* Write request msg to hwrm channel */
2730 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2731
Michael Chane6ef2692016-03-28 19:46:05 -04002732 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002733 writel(0, bp->bar0 + i);
2734
Michael Chanc0c050c2015-10-22 16:01:17 -04002735 /* currently supports only one outstanding message */
2736 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002737 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002738
2739 /* Ring channel doorbell */
2740 writel(1, bp->bar0 + 0x100);
2741
Michael Chanff4fe812016-02-26 04:00:04 -05002742 if (!timeout)
2743 timeout = DFLT_HWRM_CMD_TIMEOUT;
2744
Michael Chanc0c050c2015-10-22 16:01:17 -04002745 i = 0;
2746 if (intr_process) {
2747 /* Wait until hwrm response cmpl interrupt is processed */
2748 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
2749 i++ < timeout) {
2750 usleep_range(600, 800);
2751 }
2752
2753 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2754 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002755 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002756 return -1;
2757 }
2758 } else {
2759 /* Check if response len is updated */
2760 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
2761 for (i = 0; i < timeout; i++) {
2762 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2763 HWRM_RESP_LEN_SFT;
2764 if (len)
2765 break;
2766 usleep_range(600, 800);
2767 }
2768
2769 if (i >= timeout) {
2770 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002771 timeout, le16_to_cpu(req->req_type),
2772 le16_to_cpu(req->seq_id), *resp_len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002773 return -1;
2774 }
2775
2776 /* Last word of resp contains valid bit */
2777 valid = bp->hwrm_cmd_resp_addr + len - 4;
2778 for (i = 0; i < timeout; i++) {
2779 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2780 break;
2781 usleep_range(600, 800);
2782 }
2783
2784 if (i >= timeout) {
2785 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002786 timeout, le16_to_cpu(req->req_type),
2787 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002788 return -1;
2789 }
2790 }
2791
2792 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002793 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002794 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2795 le16_to_cpu(resp->req_type),
2796 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002797 return rc;
2798}
2799
2800int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2801{
2802 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002803}
2804
2805int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2806{
2807 int rc;
2808
2809 mutex_lock(&bp->hwrm_cmd_lock);
2810 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2811 mutex_unlock(&bp->hwrm_cmd_lock);
2812 return rc;
2813}
2814
Michael Chan90e209212016-02-26 04:00:08 -05002815int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2816 int timeout)
2817{
2818 int rc;
2819
2820 mutex_lock(&bp->hwrm_cmd_lock);
2821 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2822 mutex_unlock(&bp->hwrm_cmd_lock);
2823 return rc;
2824}
2825
Michael Chanc0c050c2015-10-22 16:01:17 -04002826static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2827{
2828 struct hwrm_func_drv_rgtr_input req = {0};
2829 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002830 DECLARE_BITMAP(async_events_bmap, 256);
2831 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002832
2833 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2834
2835 req.enables =
2836 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2837 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2838 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2839
Michael Chan25be8622016-04-05 14:09:00 -04002840 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2841 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2842 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2843
2844 for (i = 0; i < 8; i++)
2845 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2846
Michael Chan11f15ed2016-04-05 14:08:55 -04002847 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002848 req.ver_maj = DRV_VER_MAJ;
2849 req.ver_min = DRV_VER_MIN;
2850 req.ver_upd = DRV_VER_UPD;
2851
2852 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002853 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002854 u32 *data = (u32 *)vf_req_snif_bmap;
2855
Michael Chande68f5de2015-12-09 19:35:41 -05002856 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002857 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2858 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2859
Michael Chande68f5de2015-12-09 19:35:41 -05002860 for (i = 0; i < 8; i++)
2861 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2862
Michael Chanc0c050c2015-10-22 16:01:17 -04002863 req.enables |=
2864 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2865 }
2866
2867 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2868}
2869
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002870static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2871{
2872 struct hwrm_func_drv_unrgtr_input req = {0};
2873
2874 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2875 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2876}
2877
Michael Chanc0c050c2015-10-22 16:01:17 -04002878static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2879{
2880 u32 rc = 0;
2881 struct hwrm_tunnel_dst_port_free_input req = {0};
2882
2883 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2884 req.tunnel_type = tunnel_type;
2885
2886 switch (tunnel_type) {
2887 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2888 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2889 break;
2890 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2891 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2892 break;
2893 default:
2894 break;
2895 }
2896
2897 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2898 if (rc)
2899 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2900 rc);
2901 return rc;
2902}
2903
2904static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2905 u8 tunnel_type)
2906{
2907 u32 rc = 0;
2908 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2909 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2910
2911 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2912
2913 req.tunnel_type = tunnel_type;
2914 req.tunnel_dst_port_val = port;
2915
2916 mutex_lock(&bp->hwrm_cmd_lock);
2917 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2918 if (rc) {
2919 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2920 rc);
2921 goto err_out;
2922 }
2923
2924 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2925 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2926
2927 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2928 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2929err_out:
2930 mutex_unlock(&bp->hwrm_cmd_lock);
2931 return rc;
2932}
2933
2934static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2935{
2936 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2937 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2938
2939 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002940 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002941
2942 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
2943 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
2944 req.mask = cpu_to_le32(vnic->rx_mask);
2945 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2946}
2947
2948#ifdef CONFIG_RFS_ACCEL
2949static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
2950 struct bnxt_ntuple_filter *fltr)
2951{
2952 struct hwrm_cfa_ntuple_filter_free_input req = {0};
2953
2954 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
2955 req.ntuple_filter_id = fltr->filter_id;
2956 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2957}
2958
2959#define BNXT_NTP_FLTR_FLAGS \
2960 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
2961 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
2962 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
2963 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
2964 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
2965 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
2966 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
2967 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
2968 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
2969 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
2970 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
2971 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
2972 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05002973 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04002974
2975static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
2976 struct bnxt_ntuple_filter *fltr)
2977{
2978 int rc = 0;
2979 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
2980 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
2981 bp->hwrm_cmd_resp_addr;
2982 struct flow_keys *keys = &fltr->fkeys;
2983 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
2984
2985 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
2986 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
2987
2988 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
2989
2990 req.ethertype = htons(ETH_P_IP);
2991 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05002992 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04002993 req.ip_protocol = keys->basic.ip_proto;
2994
2995 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
2996 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2997 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
2998 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
2999
3000 req.src_port = keys->ports.src;
3001 req.src_port_mask = cpu_to_be16(0xffff);
3002 req.dst_port = keys->ports.dst;
3003 req.dst_port_mask = cpu_to_be16(0xffff);
3004
Michael Chanc1935542015-12-27 18:19:28 -05003005 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003006 mutex_lock(&bp->hwrm_cmd_lock);
3007 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3008 if (!rc)
3009 fltr->filter_id = resp->ntuple_filter_id;
3010 mutex_unlock(&bp->hwrm_cmd_lock);
3011 return rc;
3012}
3013#endif
3014
3015static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3016 u8 *mac_addr)
3017{
3018 u32 rc = 0;
3019 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3020 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3021
3022 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3023 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3024 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003025 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003026 req.enables =
3027 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003028 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003029 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3030 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3031 req.l2_addr_mask[0] = 0xff;
3032 req.l2_addr_mask[1] = 0xff;
3033 req.l2_addr_mask[2] = 0xff;
3034 req.l2_addr_mask[3] = 0xff;
3035 req.l2_addr_mask[4] = 0xff;
3036 req.l2_addr_mask[5] = 0xff;
3037
3038 mutex_lock(&bp->hwrm_cmd_lock);
3039 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3040 if (!rc)
3041 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3042 resp->l2_filter_id;
3043 mutex_unlock(&bp->hwrm_cmd_lock);
3044 return rc;
3045}
3046
3047static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3048{
3049 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3050 int rc = 0;
3051
3052 /* Any associated ntuple filters will also be cleared by firmware. */
3053 mutex_lock(&bp->hwrm_cmd_lock);
3054 for (i = 0; i < num_of_vnics; i++) {
3055 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3056
3057 for (j = 0; j < vnic->uc_filter_count; j++) {
3058 struct hwrm_cfa_l2_filter_free_input req = {0};
3059
3060 bnxt_hwrm_cmd_hdr_init(bp, &req,
3061 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3062
3063 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3064
3065 rc = _hwrm_send_message(bp, &req, sizeof(req),
3066 HWRM_CMD_TIMEOUT);
3067 }
3068 vnic->uc_filter_count = 0;
3069 }
3070 mutex_unlock(&bp->hwrm_cmd_lock);
3071
3072 return rc;
3073}
3074
3075static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3076{
3077 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3078 struct hwrm_vnic_tpa_cfg_input req = {0};
3079
3080 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3081
3082 if (tpa_flags) {
3083 u16 mss = bp->dev->mtu - 40;
3084 u32 nsegs, n, segs = 0, flags;
3085
3086 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3087 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3088 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3089 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3090 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3091 if (tpa_flags & BNXT_FLAG_GRO)
3092 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3093
3094 req.flags = cpu_to_le32(flags);
3095
3096 req.enables =
3097 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003098 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3099 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003100
3101 /* Number of segs are log2 units, and first packet is not
3102 * included as part of this units.
3103 */
Michael Chan2839f282016-04-25 02:30:50 -04003104 if (mss <= BNXT_RX_PAGE_SIZE) {
3105 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003106 nsegs = (MAX_SKB_FRAGS - 1) * n;
3107 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003108 n = mss / BNXT_RX_PAGE_SIZE;
3109 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003110 n++;
3111 nsegs = (MAX_SKB_FRAGS - n) / n;
3112 }
3113
3114 segs = ilog2(nsegs);
3115 req.max_agg_segs = cpu_to_le16(segs);
3116 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003117
3118 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003119 }
3120 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3121
3122 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3123}
3124
3125static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3126{
3127 u32 i, j, max_rings;
3128 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3129 struct hwrm_vnic_rss_cfg_input req = {0};
3130
3131 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3132 return 0;
3133
3134 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3135 if (set_rss) {
3136 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3137 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3138 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3139 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3140
3141 req.hash_type = cpu_to_le32(vnic->hash_type);
3142
3143 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3144 max_rings = bp->rx_nr_rings;
3145 else
3146 max_rings = 1;
3147
3148 /* Fill the RSS indirection table with ring group ids */
3149 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3150 if (j == max_rings)
3151 j = 0;
3152 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3153 }
3154
3155 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3156 req.hash_key_tbl_addr =
3157 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3158 }
3159 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3160 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3161}
3162
3163static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3164{
3165 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3166 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3167
3168 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3169 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3170 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3171 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3172 req.enables =
3173 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3174 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3175 /* thresholds not implemented in firmware yet */
3176 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3177 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3178 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3179 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3180}
3181
3182static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3183{
3184 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3185
3186 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3187 req.rss_cos_lb_ctx_id =
3188 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3189
3190 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3191 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3192}
3193
3194static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3195{
3196 int i;
3197
3198 for (i = 0; i < bp->nr_vnics; i++) {
3199 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3200
3201 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3202 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3203 }
3204 bp->rsscos_nr_ctxs = 0;
3205}
3206
3207static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3208{
3209 int rc;
3210 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3211 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3212 bp->hwrm_cmd_resp_addr;
3213
3214 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3215 -1);
3216
3217 mutex_lock(&bp->hwrm_cmd_lock);
3218 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3219 if (!rc)
3220 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3221 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3222 mutex_unlock(&bp->hwrm_cmd_lock);
3223
3224 return rc;
3225}
3226
3227static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3228{
Michael Chanb81a90d2016-01-02 23:45:01 -05003229 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003230 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3231 struct hwrm_vnic_cfg_input req = {0};
3232
3233 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3234 /* Only RSS support for now TBD: COS & LB */
3235 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3236 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3237 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3238 req.cos_rule = cpu_to_le16(0xffff);
3239 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003240 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003241 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003242 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003243
Michael Chanb81a90d2016-01-02 23:45:01 -05003244 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003245 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3246 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3247
3248 req.lb_rule = cpu_to_le16(0xffff);
3249 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3250 VLAN_HLEN);
3251
3252 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3253 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3254
3255 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3256}
3257
3258static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3259{
3260 u32 rc = 0;
3261
3262 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3263 struct hwrm_vnic_free_input req = {0};
3264
3265 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3266 req.vnic_id =
3267 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3268
3269 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3270 if (rc)
3271 return rc;
3272 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3273 }
3274 return rc;
3275}
3276
3277static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3278{
3279 u16 i;
3280
3281 for (i = 0; i < bp->nr_vnics; i++)
3282 bnxt_hwrm_vnic_free_one(bp, i);
3283}
3284
Michael Chanb81a90d2016-01-02 23:45:01 -05003285static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3286 unsigned int start_rx_ring_idx,
3287 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003288{
Michael Chanb81a90d2016-01-02 23:45:01 -05003289 int rc = 0;
3290 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003291 struct hwrm_vnic_alloc_input req = {0};
3292 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3293
3294 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003295 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3296 grp_idx = bp->rx_ring[i].bnapi->index;
3297 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003298 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003299 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003300 break;
3301 }
3302 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003303 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003304 }
3305
3306 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3307 if (vnic_id == 0)
3308 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3309
3310 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3311
3312 mutex_lock(&bp->hwrm_cmd_lock);
3313 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3314 if (!rc)
3315 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3316 mutex_unlock(&bp->hwrm_cmd_lock);
3317 return rc;
3318}
3319
3320static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3321{
3322 u16 i;
3323 u32 rc = 0;
3324
3325 mutex_lock(&bp->hwrm_cmd_lock);
3326 for (i = 0; i < bp->rx_nr_rings; i++) {
3327 struct hwrm_ring_grp_alloc_input req = {0};
3328 struct hwrm_ring_grp_alloc_output *resp =
3329 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003330 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003331
3332 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3333
Michael Chanb81a90d2016-01-02 23:45:01 -05003334 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3335 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3336 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3337 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003338
3339 rc = _hwrm_send_message(bp, &req, sizeof(req),
3340 HWRM_CMD_TIMEOUT);
3341 if (rc)
3342 break;
3343
Michael Chanb81a90d2016-01-02 23:45:01 -05003344 bp->grp_info[grp_idx].fw_grp_id =
3345 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003346 }
3347 mutex_unlock(&bp->hwrm_cmd_lock);
3348 return rc;
3349}
3350
3351static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3352{
3353 u16 i;
3354 u32 rc = 0;
3355 struct hwrm_ring_grp_free_input req = {0};
3356
3357 if (!bp->grp_info)
3358 return 0;
3359
3360 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3361
3362 mutex_lock(&bp->hwrm_cmd_lock);
3363 for (i = 0; i < bp->cp_nr_rings; i++) {
3364 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3365 continue;
3366 req.ring_group_id =
3367 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3368
3369 rc = _hwrm_send_message(bp, &req, sizeof(req),
3370 HWRM_CMD_TIMEOUT);
3371 if (rc)
3372 break;
3373 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3374 }
3375 mutex_unlock(&bp->hwrm_cmd_lock);
3376 return rc;
3377}
3378
3379static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3380 struct bnxt_ring_struct *ring,
3381 u32 ring_type, u32 map_index,
3382 u32 stats_ctx_id)
3383{
3384 int rc = 0, err = 0;
3385 struct hwrm_ring_alloc_input req = {0};
3386 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3387 u16 ring_id;
3388
3389 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3390
3391 req.enables = 0;
3392 if (ring->nr_pages > 1) {
3393 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3394 /* Page size is in log2 units */
3395 req.page_size = BNXT_PAGE_SHIFT;
3396 req.page_tbl_depth = 1;
3397 } else {
3398 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3399 }
3400 req.fbo = 0;
3401 /* Association of ring index with doorbell index and MSIX number */
3402 req.logical_id = cpu_to_le16(map_index);
3403
3404 switch (ring_type) {
3405 case HWRM_RING_ALLOC_TX:
3406 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3407 /* Association of transmit ring with completion ring */
3408 req.cmpl_ring_id =
3409 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3410 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3411 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3412 req.queue_id = cpu_to_le16(ring->queue_id);
3413 break;
3414 case HWRM_RING_ALLOC_RX:
3415 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3416 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3417 break;
3418 case HWRM_RING_ALLOC_AGG:
3419 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3420 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3421 break;
3422 case HWRM_RING_ALLOC_CMPL:
3423 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3424 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3425 if (bp->flags & BNXT_FLAG_USING_MSIX)
3426 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3427 break;
3428 default:
3429 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3430 ring_type);
3431 return -1;
3432 }
3433
3434 mutex_lock(&bp->hwrm_cmd_lock);
3435 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3436 err = le16_to_cpu(resp->error_code);
3437 ring_id = le16_to_cpu(resp->ring_id);
3438 mutex_unlock(&bp->hwrm_cmd_lock);
3439
3440 if (rc || err) {
3441 switch (ring_type) {
3442 case RING_FREE_REQ_RING_TYPE_CMPL:
3443 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3444 rc, err);
3445 return -1;
3446
3447 case RING_FREE_REQ_RING_TYPE_RX:
3448 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3449 rc, err);
3450 return -1;
3451
3452 case RING_FREE_REQ_RING_TYPE_TX:
3453 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3454 rc, err);
3455 return -1;
3456
3457 default:
3458 netdev_err(bp->dev, "Invalid ring\n");
3459 return -1;
3460 }
3461 }
3462 ring->fw_ring_id = ring_id;
3463 return rc;
3464}
3465
3466static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3467{
3468 int i, rc = 0;
3469
Michael Chanedd0c2c2015-12-27 18:19:19 -05003470 for (i = 0; i < bp->cp_nr_rings; i++) {
3471 struct bnxt_napi *bnapi = bp->bnapi[i];
3472 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3473 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003474
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003475 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003476 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3477 INVALID_STATS_CTX_ID);
3478 if (rc)
3479 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003480 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3481 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003482 }
3483
Michael Chanedd0c2c2015-12-27 18:19:19 -05003484 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003485 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003486 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003487 u32 map_idx = txr->bnapi->index;
3488 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003489
Michael Chanb81a90d2016-01-02 23:45:01 -05003490 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3491 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003492 if (rc)
3493 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003494 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003495 }
3496
Michael Chanedd0c2c2015-12-27 18:19:19 -05003497 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003498 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003499 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003500 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003501
Michael Chanb81a90d2016-01-02 23:45:01 -05003502 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3503 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003504 if (rc)
3505 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003506 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003507 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003508 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003509 }
3510
3511 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3512 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003513 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003514 struct bnxt_ring_struct *ring =
3515 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003516 u32 grp_idx = rxr->bnapi->index;
3517 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003518
3519 rc = hwrm_ring_alloc_send_msg(bp, ring,
3520 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003521 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003522 INVALID_STATS_CTX_ID);
3523 if (rc)
3524 goto err_out;
3525
Michael Chanb81a90d2016-01-02 23:45:01 -05003526 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003527 writel(DB_KEY_RX | rxr->rx_agg_prod,
3528 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003529 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003530 }
3531 }
3532err_out:
3533 return rc;
3534}
3535
3536static int hwrm_ring_free_send_msg(struct bnxt *bp,
3537 struct bnxt_ring_struct *ring,
3538 u32 ring_type, int cmpl_ring_id)
3539{
3540 int rc;
3541 struct hwrm_ring_free_input req = {0};
3542 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3543 u16 error_code;
3544
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003545 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003546 req.ring_type = ring_type;
3547 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3548
3549 mutex_lock(&bp->hwrm_cmd_lock);
3550 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3551 error_code = le16_to_cpu(resp->error_code);
3552 mutex_unlock(&bp->hwrm_cmd_lock);
3553
3554 if (rc || error_code) {
3555 switch (ring_type) {
3556 case RING_FREE_REQ_RING_TYPE_CMPL:
3557 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3558 rc);
3559 return rc;
3560 case RING_FREE_REQ_RING_TYPE_RX:
3561 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3562 rc);
3563 return rc;
3564 case RING_FREE_REQ_RING_TYPE_TX:
3565 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3566 rc);
3567 return rc;
3568 default:
3569 netdev_err(bp->dev, "Invalid ring\n");
3570 return -1;
3571 }
3572 }
3573 return 0;
3574}
3575
Michael Chanedd0c2c2015-12-27 18:19:19 -05003576static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003577{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003578 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003579
3580 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003581 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003582
Michael Chanedd0c2c2015-12-27 18:19:19 -05003583 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003584 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003585 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003586 u32 grp_idx = txr->bnapi->index;
3587 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003588
Michael Chanedd0c2c2015-12-27 18:19:19 -05003589 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3590 hwrm_ring_free_send_msg(bp, ring,
3591 RING_FREE_REQ_RING_TYPE_TX,
3592 close_path ? cmpl_ring_id :
3593 INVALID_HW_RING_ID);
3594 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003595 }
3596 }
3597
Michael Chanedd0c2c2015-12-27 18:19:19 -05003598 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003599 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003600 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003601 u32 grp_idx = rxr->bnapi->index;
3602 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003603
Michael Chanedd0c2c2015-12-27 18:19:19 -05003604 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3605 hwrm_ring_free_send_msg(bp, ring,
3606 RING_FREE_REQ_RING_TYPE_RX,
3607 close_path ? cmpl_ring_id :
3608 INVALID_HW_RING_ID);
3609 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003610 bp->grp_info[grp_idx].rx_fw_ring_id =
3611 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003612 }
3613 }
3614
Michael Chanedd0c2c2015-12-27 18:19:19 -05003615 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003616 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003617 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003618 u32 grp_idx = rxr->bnapi->index;
3619 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003620
Michael Chanedd0c2c2015-12-27 18:19:19 -05003621 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3622 hwrm_ring_free_send_msg(bp, ring,
3623 RING_FREE_REQ_RING_TYPE_RX,
3624 close_path ? cmpl_ring_id :
3625 INVALID_HW_RING_ID);
3626 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003627 bp->grp_info[grp_idx].agg_fw_ring_id =
3628 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003629 }
3630 }
3631
Michael Chanedd0c2c2015-12-27 18:19:19 -05003632 for (i = 0; i < bp->cp_nr_rings; i++) {
3633 struct bnxt_napi *bnapi = bp->bnapi[i];
3634 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3635 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003636
Michael Chanedd0c2c2015-12-27 18:19:19 -05003637 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3638 hwrm_ring_free_send_msg(bp, ring,
3639 RING_FREE_REQ_RING_TYPE_CMPL,
3640 INVALID_HW_RING_ID);
3641 ring->fw_ring_id = INVALID_HW_RING_ID;
3642 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003643 }
3644 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003645}
3646
Michael Chanbb053f52016-02-26 04:00:02 -05003647static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3648 u32 buf_tmrs, u16 flags,
3649 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3650{
3651 req->flags = cpu_to_le16(flags);
3652 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3653 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3654 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3655 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3656 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3657 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3658 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3659 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3660}
3661
Michael Chanc0c050c2015-10-22 16:01:17 -04003662int bnxt_hwrm_set_coal(struct bnxt *bp)
3663{
3664 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003665 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3666 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003667 u16 max_buf, max_buf_irq;
3668 u16 buf_tmr, buf_tmr_irq;
3669 u32 flags;
3670
Michael Chandfc9c942016-02-26 04:00:03 -05003671 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3672 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3673 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3674 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003675
Michael Chandfb5b892016-02-26 04:00:01 -05003676 /* Each rx completion (2 records) should be DMAed immediately.
3677 * DMA 1/4 of the completion buffers at a time.
3678 */
3679 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003680 /* max_buf must not be zero */
3681 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003682 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3683 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3684 /* buf timer set to 1/4 of interrupt timer */
3685 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3686 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3687 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003688
3689 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3690
3691 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3692 * if coal_ticks is less than 25 us.
3693 */
Michael Chandfb5b892016-02-26 04:00:01 -05003694 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003695 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3696
Michael Chanbb053f52016-02-26 04:00:02 -05003697 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003698 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3699
3700 /* max_buf must not be zero */
3701 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3702 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3703 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3704 /* buf timer set to 1/4 of interrupt timer */
3705 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3706 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3707 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3708
3709 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3710 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3711 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003712
3713 mutex_lock(&bp->hwrm_cmd_lock);
3714 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003715 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003716
Michael Chandfc9c942016-02-26 04:00:03 -05003717 req = &req_rx;
3718 if (!bnapi->rx_ring)
3719 req = &req_tx;
3720 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3721
3722 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003723 HWRM_CMD_TIMEOUT);
3724 if (rc)
3725 break;
3726 }
3727 mutex_unlock(&bp->hwrm_cmd_lock);
3728 return rc;
3729}
3730
3731static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3732{
3733 int rc = 0, i;
3734 struct hwrm_stat_ctx_free_input req = {0};
3735
3736 if (!bp->bnapi)
3737 return 0;
3738
3739 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3740
3741 mutex_lock(&bp->hwrm_cmd_lock);
3742 for (i = 0; i < bp->cp_nr_rings; i++) {
3743 struct bnxt_napi *bnapi = bp->bnapi[i];
3744 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3745
3746 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3747 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3748
3749 rc = _hwrm_send_message(bp, &req, sizeof(req),
3750 HWRM_CMD_TIMEOUT);
3751 if (rc)
3752 break;
3753
3754 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3755 }
3756 }
3757 mutex_unlock(&bp->hwrm_cmd_lock);
3758 return rc;
3759}
3760
3761static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3762{
3763 int rc = 0, i;
3764 struct hwrm_stat_ctx_alloc_input req = {0};
3765 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3766
3767 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3768
3769 req.update_period_ms = cpu_to_le32(1000);
3770
3771 mutex_lock(&bp->hwrm_cmd_lock);
3772 for (i = 0; i < bp->cp_nr_rings; i++) {
3773 struct bnxt_napi *bnapi = bp->bnapi[i];
3774 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3775
3776 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3777
3778 rc = _hwrm_send_message(bp, &req, sizeof(req),
3779 HWRM_CMD_TIMEOUT);
3780 if (rc)
3781 break;
3782
3783 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3784
3785 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3786 }
3787 mutex_unlock(&bp->hwrm_cmd_lock);
3788 return 0;
3789}
3790
Michael Chan4a21b492015-12-27 18:19:26 -05003791int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003792{
3793 int rc = 0;
3794 struct hwrm_func_qcaps_input req = {0};
3795 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3796
3797 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3798 req.fid = cpu_to_le16(0xffff);
3799
3800 mutex_lock(&bp->hwrm_cmd_lock);
3801 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3802 if (rc)
3803 goto hwrm_func_qcaps_exit;
3804
3805 if (BNXT_PF(bp)) {
3806 struct bnxt_pf_info *pf = &bp->pf;
3807
3808 pf->fw_fid = le16_to_cpu(resp->fid);
3809 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003810 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003811 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003812 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3813 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3814 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003815 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003816 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3817 if (!pf->max_hw_ring_grps)
3818 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003819 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3820 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3821 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3822 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3823 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3824 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3825 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3826 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3827 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3828 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3829 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3830 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003831#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003832 struct bnxt_vf_info *vf = &bp->vf;
3833
3834 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003835 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003836 if (is_valid_ether_addr(vf->mac_addr))
3837 /* overwrite netdev dev_adr with admin VF MAC */
3838 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3839 else
3840 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003841
3842 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3843 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3844 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3845 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003846 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3847 if (!vf->max_hw_ring_grps)
3848 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003849 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3850 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3851 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003852#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003853 }
3854
3855 bp->tx_push_thresh = 0;
3856 if (resp->flags &
3857 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3858 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3859
3860hwrm_func_qcaps_exit:
3861 mutex_unlock(&bp->hwrm_cmd_lock);
3862 return rc;
3863}
3864
3865static int bnxt_hwrm_func_reset(struct bnxt *bp)
3866{
3867 struct hwrm_func_reset_input req = {0};
3868
3869 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3870 req.enables = 0;
3871
3872 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3873}
3874
3875static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3876{
3877 int rc = 0;
3878 struct hwrm_queue_qportcfg_input req = {0};
3879 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3880 u8 i, *qptr;
3881
3882 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3883
3884 mutex_lock(&bp->hwrm_cmd_lock);
3885 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3886 if (rc)
3887 goto qportcfg_exit;
3888
3889 if (!resp->max_configurable_queues) {
3890 rc = -EINVAL;
3891 goto qportcfg_exit;
3892 }
3893 bp->max_tc = resp->max_configurable_queues;
3894 if (bp->max_tc > BNXT_MAX_QUEUE)
3895 bp->max_tc = BNXT_MAX_QUEUE;
3896
3897 qptr = &resp->queue_id0;
3898 for (i = 0; i < bp->max_tc; i++) {
3899 bp->q_info[i].queue_id = *qptr++;
3900 bp->q_info[i].queue_profile = *qptr++;
3901 }
3902
3903qportcfg_exit:
3904 mutex_unlock(&bp->hwrm_cmd_lock);
3905 return rc;
3906}
3907
3908static int bnxt_hwrm_ver_get(struct bnxt *bp)
3909{
3910 int rc;
3911 struct hwrm_ver_get_input req = {0};
3912 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3913
Michael Chane6ef2692016-03-28 19:46:05 -04003914 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04003915 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3916 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3917 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3918 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3919 mutex_lock(&bp->hwrm_cmd_lock);
3920 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3921 if (rc)
3922 goto hwrm_ver_get_exit;
3923
3924 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3925
Michael Chan11f15ed2016-04-05 14:08:55 -04003926 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
3927 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05003928 if (resp->hwrm_intf_maj < 1) {
3929 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003930 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003931 resp->hwrm_intf_upd);
3932 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003933 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05003934 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04003935 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
3936 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
3937
Michael Chanff4fe812016-02-26 04:00:04 -05003938 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
3939 if (!bp->hwrm_cmd_timeout)
3940 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
3941
Michael Chane6ef2692016-03-28 19:46:05 -04003942 if (resp->hwrm_intf_maj >= 1)
3943 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
3944
Michael Chanc0c050c2015-10-22 16:01:17 -04003945hwrm_ver_get_exit:
3946 mutex_unlock(&bp->hwrm_cmd_lock);
3947 return rc;
3948}
3949
Michael Chan3bdf56c2016-03-07 15:38:45 -05003950static int bnxt_hwrm_port_qstats(struct bnxt *bp)
3951{
3952 int rc;
3953 struct bnxt_pf_info *pf = &bp->pf;
3954 struct hwrm_port_qstats_input req = {0};
3955
3956 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
3957 return 0;
3958
3959 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
3960 req.port_id = cpu_to_le16(pf->port_id);
3961 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
3962 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
3963 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3964 return rc;
3965}
3966
Michael Chanc0c050c2015-10-22 16:01:17 -04003967static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
3968{
3969 if (bp->vxlan_port_cnt) {
3970 bnxt_hwrm_tunnel_dst_port_free(
3971 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
3972 }
3973 bp->vxlan_port_cnt = 0;
3974 if (bp->nge_port_cnt) {
3975 bnxt_hwrm_tunnel_dst_port_free(
3976 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
3977 }
3978 bp->nge_port_cnt = 0;
3979}
3980
3981static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
3982{
3983 int rc, i;
3984 u32 tpa_flags = 0;
3985
3986 if (set_tpa)
3987 tpa_flags = bp->flags & BNXT_FLAG_TPA;
3988 for (i = 0; i < bp->nr_vnics; i++) {
3989 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
3990 if (rc) {
3991 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
3992 rc, i);
3993 return rc;
3994 }
3995 }
3996 return 0;
3997}
3998
3999static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4000{
4001 int i;
4002
4003 for (i = 0; i < bp->nr_vnics; i++)
4004 bnxt_hwrm_vnic_set_rss(bp, i, false);
4005}
4006
4007static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4008 bool irq_re_init)
4009{
4010 if (bp->vnic_info) {
4011 bnxt_hwrm_clear_vnic_filter(bp);
4012 /* clear all RSS setting before free vnic ctx */
4013 bnxt_hwrm_clear_vnic_rss(bp);
4014 bnxt_hwrm_vnic_ctx_free(bp);
4015 /* before free the vnic, undo the vnic tpa settings */
4016 if (bp->flags & BNXT_FLAG_TPA)
4017 bnxt_set_tpa(bp, false);
4018 bnxt_hwrm_vnic_free(bp);
4019 }
4020 bnxt_hwrm_ring_free(bp, close_path);
4021 bnxt_hwrm_ring_grp_free(bp);
4022 if (irq_re_init) {
4023 bnxt_hwrm_stat_ctx_free(bp);
4024 bnxt_hwrm_free_tunnel_ports(bp);
4025 }
4026}
4027
4028static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4029{
4030 int rc;
4031
4032 /* allocate context for vnic */
4033 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4034 if (rc) {
4035 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4036 vnic_id, rc);
4037 goto vnic_setup_err;
4038 }
4039 bp->rsscos_nr_ctxs++;
4040
4041 /* configure default vnic, ring grp */
4042 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4043 if (rc) {
4044 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4045 vnic_id, rc);
4046 goto vnic_setup_err;
4047 }
4048
4049 /* Enable RSS hashing on vnic */
4050 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4051 if (rc) {
4052 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4053 vnic_id, rc);
4054 goto vnic_setup_err;
4055 }
4056
4057 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4058 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4059 if (rc) {
4060 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4061 vnic_id, rc);
4062 }
4063 }
4064
4065vnic_setup_err:
4066 return rc;
4067}
4068
4069static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4070{
4071#ifdef CONFIG_RFS_ACCEL
4072 int i, rc = 0;
4073
4074 for (i = 0; i < bp->rx_nr_rings; i++) {
4075 u16 vnic_id = i + 1;
4076 u16 ring_id = i;
4077
4078 if (vnic_id >= bp->nr_vnics)
4079 break;
4080
4081 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004082 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004083 if (rc) {
4084 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4085 vnic_id, rc);
4086 break;
4087 }
4088 rc = bnxt_setup_vnic(bp, vnic_id);
4089 if (rc)
4090 break;
4091 }
4092 return rc;
4093#else
4094 return 0;
4095#endif
4096}
4097
Michael Chanb664f002015-12-02 01:54:08 -05004098static int bnxt_cfg_rx_mode(struct bnxt *);
4099
Michael Chanc0c050c2015-10-22 16:01:17 -04004100static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4101{
4102 int rc = 0;
4103
4104 if (irq_re_init) {
4105 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4106 if (rc) {
4107 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4108 rc);
4109 goto err_out;
4110 }
4111 }
4112
4113 rc = bnxt_hwrm_ring_alloc(bp);
4114 if (rc) {
4115 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4116 goto err_out;
4117 }
4118
4119 rc = bnxt_hwrm_ring_grp_alloc(bp);
4120 if (rc) {
4121 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4122 goto err_out;
4123 }
4124
4125 /* default vnic 0 */
4126 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4127 if (rc) {
4128 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4129 goto err_out;
4130 }
4131
4132 rc = bnxt_setup_vnic(bp, 0);
4133 if (rc)
4134 goto err_out;
4135
4136 if (bp->flags & BNXT_FLAG_RFS) {
4137 rc = bnxt_alloc_rfs_vnics(bp);
4138 if (rc)
4139 goto err_out;
4140 }
4141
4142 if (bp->flags & BNXT_FLAG_TPA) {
4143 rc = bnxt_set_tpa(bp, true);
4144 if (rc)
4145 goto err_out;
4146 }
4147
4148 if (BNXT_VF(bp))
4149 bnxt_update_vf_mac(bp);
4150
4151 /* Filter for default vnic 0 */
4152 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4153 if (rc) {
4154 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4155 goto err_out;
4156 }
4157 bp->vnic_info[0].uc_filter_count = 1;
4158
Michael Chanc1935542015-12-27 18:19:28 -05004159 bp->vnic_info[0].rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004160
4161 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
4162 bp->vnic_info[0].rx_mask |=
4163 CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4164
Michael Chanb664f002015-12-02 01:54:08 -05004165 rc = bnxt_cfg_rx_mode(bp);
4166 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004167 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004168
4169 rc = bnxt_hwrm_set_coal(bp);
4170 if (rc)
4171 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4172 rc);
4173
4174 return 0;
4175
4176err_out:
4177 bnxt_hwrm_resource_free(bp, 0, true);
4178
4179 return rc;
4180}
4181
4182static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4183{
4184 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4185 return 0;
4186}
4187
4188static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4189{
4190 bnxt_init_rx_rings(bp);
4191 bnxt_init_tx_rings(bp);
4192 bnxt_init_ring_grps(bp, irq_re_init);
4193 bnxt_init_vnics(bp);
4194
4195 return bnxt_init_chip(bp, irq_re_init);
4196}
4197
4198static void bnxt_disable_int(struct bnxt *bp)
4199{
4200 int i;
4201
4202 if (!bp->bnapi)
4203 return;
4204
4205 for (i = 0; i < bp->cp_nr_rings; i++) {
4206 struct bnxt_napi *bnapi = bp->bnapi[i];
4207 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4208
4209 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4210 }
4211}
4212
4213static void bnxt_enable_int(struct bnxt *bp)
4214{
4215 int i;
4216
4217 atomic_set(&bp->intr_sem, 0);
4218 for (i = 0; i < bp->cp_nr_rings; i++) {
4219 struct bnxt_napi *bnapi = bp->bnapi[i];
4220 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4221
4222 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4223 }
4224}
4225
4226static int bnxt_set_real_num_queues(struct bnxt *bp)
4227{
4228 int rc;
4229 struct net_device *dev = bp->dev;
4230
4231 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4232 if (rc)
4233 return rc;
4234
4235 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4236 if (rc)
4237 return rc;
4238
4239#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004240 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004241 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004242#endif
4243
4244 return rc;
4245}
4246
Michael Chan6e6c5a52016-01-02 23:45:02 -05004247static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4248 bool shared)
4249{
4250 int _rx = *rx, _tx = *tx;
4251
4252 if (shared) {
4253 *rx = min_t(int, _rx, max);
4254 *tx = min_t(int, _tx, max);
4255 } else {
4256 if (max < 2)
4257 return -ENOMEM;
4258
4259 while (_rx + _tx > max) {
4260 if (_rx > _tx && _rx > 1)
4261 _rx--;
4262 else if (_tx > 1)
4263 _tx--;
4264 }
4265 *rx = _rx;
4266 *tx = _tx;
4267 }
4268 return 0;
4269}
4270
Michael Chanc0c050c2015-10-22 16:01:17 -04004271static int bnxt_setup_msix(struct bnxt *bp)
4272{
4273 struct msix_entry *msix_ent;
4274 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004275 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004276 const int len = sizeof(bp->irq_tbl[0].name);
4277
4278 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4279 total_vecs = bp->cp_nr_rings;
4280
4281 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4282 if (!msix_ent)
4283 return -ENOMEM;
4284
4285 for (i = 0; i < total_vecs; i++) {
4286 msix_ent[i].entry = i;
4287 msix_ent[i].vector = 0;
4288 }
4289
Michael Chan01657bc2016-01-02 23:45:03 -05004290 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4291 min = 2;
4292
4293 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004294 if (total_vecs < 0) {
4295 rc = -ENODEV;
4296 goto msix_setup_exit;
4297 }
4298
4299 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4300 if (bp->irq_tbl) {
4301 int tcs;
4302
4303 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004304 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004305 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004306 if (rc)
4307 goto msix_setup_exit;
4308
Michael Chanc0c050c2015-10-22 16:01:17 -04004309 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4310 tcs = netdev_get_num_tc(dev);
4311 if (tcs > 1) {
4312 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4313 if (bp->tx_nr_rings_per_tc == 0) {
4314 netdev_reset_tc(dev);
4315 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4316 } else {
4317 int i, off, count;
4318
4319 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4320 for (i = 0; i < tcs; i++) {
4321 count = bp->tx_nr_rings_per_tc;
4322 off = i * count;
4323 netdev_set_tc_queue(dev, i, count, off);
4324 }
4325 }
4326 }
Michael Chan01657bc2016-01-02 23:45:03 -05004327 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004328
4329 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004330 char *attr;
4331
Michael Chanc0c050c2015-10-22 16:01:17 -04004332 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004333 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4334 attr = "TxRx";
4335 else if (i < bp->rx_nr_rings)
4336 attr = "rx";
4337 else
4338 attr = "tx";
4339
Michael Chanc0c050c2015-10-22 16:01:17 -04004340 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004341 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004342 bp->irq_tbl[i].handler = bnxt_msix;
4343 }
4344 rc = bnxt_set_real_num_queues(bp);
4345 if (rc)
4346 goto msix_setup_exit;
4347 } else {
4348 rc = -ENOMEM;
4349 goto msix_setup_exit;
4350 }
4351 bp->flags |= BNXT_FLAG_USING_MSIX;
4352 kfree(msix_ent);
4353 return 0;
4354
4355msix_setup_exit:
4356 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4357 pci_disable_msix(bp->pdev);
4358 kfree(msix_ent);
4359 return rc;
4360}
4361
4362static int bnxt_setup_inta(struct bnxt *bp)
4363{
4364 int rc;
4365 const int len = sizeof(bp->irq_tbl[0].name);
4366
4367 if (netdev_get_num_tc(bp->dev))
4368 netdev_reset_tc(bp->dev);
4369
4370 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4371 if (!bp->irq_tbl) {
4372 rc = -ENOMEM;
4373 return rc;
4374 }
4375 bp->rx_nr_rings = 1;
4376 bp->tx_nr_rings = 1;
4377 bp->cp_nr_rings = 1;
4378 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004379 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004380 bp->irq_tbl[0].vector = bp->pdev->irq;
4381 snprintf(bp->irq_tbl[0].name, len,
4382 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4383 bp->irq_tbl[0].handler = bnxt_inta;
4384 rc = bnxt_set_real_num_queues(bp);
4385 return rc;
4386}
4387
4388static int bnxt_setup_int_mode(struct bnxt *bp)
4389{
4390 int rc = 0;
4391
4392 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4393 rc = bnxt_setup_msix(bp);
4394
Michael Chan1fa72e22016-04-25 02:30:49 -04004395 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004396 /* fallback to INTA */
4397 rc = bnxt_setup_inta(bp);
4398 }
4399 return rc;
4400}
4401
4402static void bnxt_free_irq(struct bnxt *bp)
4403{
4404 struct bnxt_irq *irq;
4405 int i;
4406
4407#ifdef CONFIG_RFS_ACCEL
4408 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4409 bp->dev->rx_cpu_rmap = NULL;
4410#endif
4411 if (!bp->irq_tbl)
4412 return;
4413
4414 for (i = 0; i < bp->cp_nr_rings; i++) {
4415 irq = &bp->irq_tbl[i];
4416 if (irq->requested)
4417 free_irq(irq->vector, bp->bnapi[i]);
4418 irq->requested = 0;
4419 }
4420 if (bp->flags & BNXT_FLAG_USING_MSIX)
4421 pci_disable_msix(bp->pdev);
4422 kfree(bp->irq_tbl);
4423 bp->irq_tbl = NULL;
4424}
4425
4426static int bnxt_request_irq(struct bnxt *bp)
4427{
Michael Chanb81a90d2016-01-02 23:45:01 -05004428 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004429 unsigned long flags = 0;
4430#ifdef CONFIG_RFS_ACCEL
4431 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4432#endif
4433
4434 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4435 flags = IRQF_SHARED;
4436
Michael Chanb81a90d2016-01-02 23:45:01 -05004437 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004438 struct bnxt_irq *irq = &bp->irq_tbl[i];
4439#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004440 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004441 rc = irq_cpu_rmap_add(rmap, irq->vector);
4442 if (rc)
4443 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004444 j);
4445 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004446 }
4447#endif
4448 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4449 bp->bnapi[i]);
4450 if (rc)
4451 break;
4452
4453 irq->requested = 1;
4454 }
4455 return rc;
4456}
4457
4458static void bnxt_del_napi(struct bnxt *bp)
4459{
4460 int i;
4461
4462 if (!bp->bnapi)
4463 return;
4464
4465 for (i = 0; i < bp->cp_nr_rings; i++) {
4466 struct bnxt_napi *bnapi = bp->bnapi[i];
4467
4468 napi_hash_del(&bnapi->napi);
4469 netif_napi_del(&bnapi->napi);
4470 }
4471}
4472
4473static void bnxt_init_napi(struct bnxt *bp)
4474{
4475 int i;
4476 struct bnxt_napi *bnapi;
4477
4478 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4479 for (i = 0; i < bp->cp_nr_rings; i++) {
4480 bnapi = bp->bnapi[i];
4481 netif_napi_add(bp->dev, &bnapi->napi,
4482 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004483 }
4484 } else {
4485 bnapi = bp->bnapi[0];
4486 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004487 }
4488}
4489
4490static void bnxt_disable_napi(struct bnxt *bp)
4491{
4492 int i;
4493
4494 if (!bp->bnapi)
4495 return;
4496
4497 for (i = 0; i < bp->cp_nr_rings; i++) {
4498 napi_disable(&bp->bnapi[i]->napi);
4499 bnxt_disable_poll(bp->bnapi[i]);
4500 }
4501}
4502
4503static void bnxt_enable_napi(struct bnxt *bp)
4504{
4505 int i;
4506
4507 for (i = 0; i < bp->cp_nr_rings; i++) {
4508 bnxt_enable_poll(bp->bnapi[i]);
4509 napi_enable(&bp->bnapi[i]->napi);
4510 }
4511}
4512
4513static void bnxt_tx_disable(struct bnxt *bp)
4514{
4515 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004516 struct bnxt_tx_ring_info *txr;
4517 struct netdev_queue *txq;
4518
Michael Chanb6ab4b02016-01-02 23:44:59 -05004519 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004520 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004521 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004522 txq = netdev_get_tx_queue(bp->dev, i);
4523 __netif_tx_lock(txq, smp_processor_id());
4524 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4525 __netif_tx_unlock(txq);
4526 }
4527 }
4528 /* Stop all TX queues */
4529 netif_tx_disable(bp->dev);
4530 netif_carrier_off(bp->dev);
4531}
4532
4533static void bnxt_tx_enable(struct bnxt *bp)
4534{
4535 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004536 struct bnxt_tx_ring_info *txr;
4537 struct netdev_queue *txq;
4538
4539 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004540 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004541 txq = netdev_get_tx_queue(bp->dev, i);
4542 txr->dev_state = 0;
4543 }
4544 netif_tx_wake_all_queues(bp->dev);
4545 if (bp->link_info.link_up)
4546 netif_carrier_on(bp->dev);
4547}
4548
4549static void bnxt_report_link(struct bnxt *bp)
4550{
4551 if (bp->link_info.link_up) {
4552 const char *duplex;
4553 const char *flow_ctrl;
4554 u16 speed;
4555
4556 netif_carrier_on(bp->dev);
4557 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4558 duplex = "full";
4559 else
4560 duplex = "half";
4561 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4562 flow_ctrl = "ON - receive & transmit";
4563 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4564 flow_ctrl = "ON - transmit";
4565 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4566 flow_ctrl = "ON - receive";
4567 else
4568 flow_ctrl = "none";
4569 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4570 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4571 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004572 if (bp->flags & BNXT_FLAG_EEE_CAP)
4573 netdev_info(bp->dev, "EEE is %s\n",
4574 bp->eee.eee_active ? "active" :
4575 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004576 } else {
4577 netif_carrier_off(bp->dev);
4578 netdev_err(bp->dev, "NIC Link is Down\n");
4579 }
4580}
4581
Michael Chan170ce012016-04-05 14:08:57 -04004582static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4583{
4584 int rc = 0;
4585 struct hwrm_port_phy_qcaps_input req = {0};
4586 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4587
4588 if (bp->hwrm_spec_code < 0x10201)
4589 return 0;
4590
4591 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4592
4593 mutex_lock(&bp->hwrm_cmd_lock);
4594 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4595 if (rc)
4596 goto hwrm_phy_qcaps_exit;
4597
4598 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4599 struct ethtool_eee *eee = &bp->eee;
4600 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4601
4602 bp->flags |= BNXT_FLAG_EEE_CAP;
4603 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4604 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4605 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4606 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4607 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4608 }
4609
4610hwrm_phy_qcaps_exit:
4611 mutex_unlock(&bp->hwrm_cmd_lock);
4612 return rc;
4613}
4614
Michael Chanc0c050c2015-10-22 16:01:17 -04004615static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4616{
4617 int rc = 0;
4618 struct bnxt_link_info *link_info = &bp->link_info;
4619 struct hwrm_port_phy_qcfg_input req = {0};
4620 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4621 u8 link_up = link_info->link_up;
4622
4623 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4624
4625 mutex_lock(&bp->hwrm_cmd_lock);
4626 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4627 if (rc) {
4628 mutex_unlock(&bp->hwrm_cmd_lock);
4629 return rc;
4630 }
4631
4632 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4633 link_info->phy_link_status = resp->link;
4634 link_info->duplex = resp->duplex;
4635 link_info->pause = resp->pause;
4636 link_info->auto_mode = resp->auto_mode;
4637 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004638 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004639 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004640 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004641 if (link_info->phy_link_status == BNXT_LINK_LINK)
4642 link_info->link_speed = le16_to_cpu(resp->link_speed);
4643 else
4644 link_info->link_speed = 0;
4645 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004646 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4647 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004648 link_info->lp_auto_link_speeds =
4649 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004650 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4651 link_info->phy_ver[0] = resp->phy_maj;
4652 link_info->phy_ver[1] = resp->phy_min;
4653 link_info->phy_ver[2] = resp->phy_bld;
4654 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004655 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004656 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004657 link_info->phy_addr = resp->eee_config_phy_addr &
4658 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004659
Michael Chan170ce012016-04-05 14:08:57 -04004660 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4661 struct ethtool_eee *eee = &bp->eee;
4662 u16 fw_speeds;
4663
4664 eee->eee_active = 0;
4665 if (resp->eee_config_phy_addr &
4666 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4667 eee->eee_active = 1;
4668 fw_speeds = le16_to_cpu(
4669 resp->link_partner_adv_eee_link_speed_mask);
4670 eee->lp_advertised =
4671 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4672 }
4673
4674 /* Pull initial EEE config */
4675 if (!chng_link_state) {
4676 if (resp->eee_config_phy_addr &
4677 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4678 eee->eee_enabled = 1;
4679
4680 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4681 eee->advertised =
4682 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4683
4684 if (resp->eee_config_phy_addr &
4685 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4686 __le32 tmr;
4687
4688 eee->tx_lpi_enabled = 1;
4689 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4690 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4691 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4692 }
4693 }
4694 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004695 /* TODO: need to add more logic to report VF link */
4696 if (chng_link_state) {
4697 if (link_info->phy_link_status == BNXT_LINK_LINK)
4698 link_info->link_up = 1;
4699 else
4700 link_info->link_up = 0;
4701 if (link_up != link_info->link_up)
4702 bnxt_report_link(bp);
4703 } else {
4704 /* alwasy link down if not require to update link state */
4705 link_info->link_up = 0;
4706 }
4707 mutex_unlock(&bp->hwrm_cmd_lock);
4708 return 0;
4709}
4710
4711static void
4712bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4713{
4714 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004715 if (bp->hwrm_spec_code >= 0x10201)
4716 req->auto_pause =
4717 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004718 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4719 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4720 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004721 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004722 req->enables |=
4723 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4724 } else {
4725 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4726 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4727 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4728 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4729 req->enables |=
4730 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004731 if (bp->hwrm_spec_code >= 0x10201) {
4732 req->auto_pause = req->force_pause;
4733 req->enables |= cpu_to_le32(
4734 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4735 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004736 }
4737}
4738
4739static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4740 struct hwrm_port_phy_cfg_input *req)
4741{
4742 u8 autoneg = bp->link_info.autoneg;
4743 u16 fw_link_speed = bp->link_info.req_link_speed;
4744 u32 advertising = bp->link_info.advertising;
4745
4746 if (autoneg & BNXT_AUTONEG_SPEED) {
4747 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004748 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004749
4750 req->enables |= cpu_to_le32(
4751 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4752 req->auto_link_speed_mask = cpu_to_le16(advertising);
4753
4754 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4755 req->flags |=
4756 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4757 } else {
4758 req->force_link_speed = cpu_to_le16(fw_link_speed);
4759 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4760 }
4761
Michael Chanc0c050c2015-10-22 16:01:17 -04004762 /* tell chimp that the setting takes effect immediately */
4763 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4764}
4765
4766int bnxt_hwrm_set_pause(struct bnxt *bp)
4767{
4768 struct hwrm_port_phy_cfg_input req = {0};
4769 int rc;
4770
4771 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4772 bnxt_hwrm_set_pause_common(bp, &req);
4773
4774 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4775 bp->link_info.force_link_chng)
4776 bnxt_hwrm_set_link_common(bp, &req);
4777
4778 mutex_lock(&bp->hwrm_cmd_lock);
4779 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4780 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4781 /* since changing of pause setting doesn't trigger any link
4782 * change event, the driver needs to update the current pause
4783 * result upon successfully return of the phy_cfg command
4784 */
4785 bp->link_info.pause =
4786 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4787 bp->link_info.auto_pause_setting = 0;
4788 if (!bp->link_info.force_link_chng)
4789 bnxt_report_link(bp);
4790 }
4791 bp->link_info.force_link_chng = false;
4792 mutex_unlock(&bp->hwrm_cmd_lock);
4793 return rc;
4794}
4795
Michael Chan939f7f02016-04-05 14:08:58 -04004796static void bnxt_hwrm_set_eee(struct bnxt *bp,
4797 struct hwrm_port_phy_cfg_input *req)
4798{
4799 struct ethtool_eee *eee = &bp->eee;
4800
4801 if (eee->eee_enabled) {
4802 u16 eee_speeds;
4803 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4804
4805 if (eee->tx_lpi_enabled)
4806 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4807 else
4808 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4809
4810 req->flags |= cpu_to_le32(flags);
4811 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4812 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4813 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4814 } else {
4815 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4816 }
4817}
4818
4819int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004820{
4821 struct hwrm_port_phy_cfg_input req = {0};
4822
4823 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4824 if (set_pause)
4825 bnxt_hwrm_set_pause_common(bp, &req);
4826
4827 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004828
4829 if (set_eee)
4830 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004831 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4832}
4833
Michael Chan33f7d552016-04-11 04:11:12 -04004834static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4835{
4836 struct hwrm_port_phy_cfg_input req = {0};
4837
4838 if (BNXT_VF(bp))
4839 return 0;
4840
4841 if (pci_num_vf(bp->pdev))
4842 return 0;
4843
4844 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4845 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4846 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4847}
4848
Michael Chan939f7f02016-04-05 14:08:58 -04004849static bool bnxt_eee_config_ok(struct bnxt *bp)
4850{
4851 struct ethtool_eee *eee = &bp->eee;
4852 struct bnxt_link_info *link_info = &bp->link_info;
4853
4854 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4855 return true;
4856
4857 if (eee->eee_enabled) {
4858 u32 advertising =
4859 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
4860
4861 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4862 eee->eee_enabled = 0;
4863 return false;
4864 }
4865 if (eee->advertised & ~advertising) {
4866 eee->advertised = advertising & eee->supported;
4867 return false;
4868 }
4869 }
4870 return true;
4871}
4872
Michael Chanc0c050c2015-10-22 16:01:17 -04004873static int bnxt_update_phy_setting(struct bnxt *bp)
4874{
4875 int rc;
4876 bool update_link = false;
4877 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04004878 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004879 struct bnxt_link_info *link_info = &bp->link_info;
4880
4881 rc = bnxt_update_link(bp, true);
4882 if (rc) {
4883 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4884 rc);
4885 return rc;
4886 }
4887 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04004888 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
4889 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04004890 update_pause = true;
4891 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4892 link_info->force_pause_setting != link_info->req_flow_ctrl)
4893 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004894 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4895 if (BNXT_AUTO_MODE(link_info->auto_mode))
4896 update_link = true;
4897 if (link_info->req_link_speed != link_info->force_link_speed)
4898 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05004899 if (link_info->req_duplex != link_info->duplex_setting)
4900 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004901 } else {
4902 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
4903 update_link = true;
4904 if (link_info->advertising != link_info->auto_link_speeds)
4905 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004906 }
4907
Michael Chan939f7f02016-04-05 14:08:58 -04004908 if (!bnxt_eee_config_ok(bp))
4909 update_eee = true;
4910
Michael Chanc0c050c2015-10-22 16:01:17 -04004911 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04004912 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04004913 else if (update_pause)
4914 rc = bnxt_hwrm_set_pause(bp);
4915 if (rc) {
4916 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
4917 rc);
4918 return rc;
4919 }
4920
4921 return rc;
4922}
4923
Jeffrey Huang11809492015-11-05 16:25:49 -05004924/* Common routine to pre-map certain register block to different GRC window.
4925 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
4926 * in PF and 3 windows in VF that can be customized to map in different
4927 * register blocks.
4928 */
4929static void bnxt_preset_reg_win(struct bnxt *bp)
4930{
4931 if (BNXT_PF(bp)) {
4932 /* CAG registers map to GRC window #4 */
4933 writel(BNXT_CAG_REG_BASE,
4934 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
4935 }
4936}
4937
Michael Chanc0c050c2015-10-22 16:01:17 -04004938static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
4939{
4940 int rc = 0;
4941
Jeffrey Huang11809492015-11-05 16:25:49 -05004942 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04004943 netif_carrier_off(bp->dev);
4944 if (irq_re_init) {
4945 rc = bnxt_setup_int_mode(bp);
4946 if (rc) {
4947 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
4948 rc);
4949 return rc;
4950 }
4951 }
4952 if ((bp->flags & BNXT_FLAG_RFS) &&
4953 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
4954 /* disable RFS if falling back to INTA */
4955 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
4956 bp->flags &= ~BNXT_FLAG_RFS;
4957 }
4958
4959 rc = bnxt_alloc_mem(bp, irq_re_init);
4960 if (rc) {
4961 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
4962 goto open_err_free_mem;
4963 }
4964
4965 if (irq_re_init) {
4966 bnxt_init_napi(bp);
4967 rc = bnxt_request_irq(bp);
4968 if (rc) {
4969 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
4970 goto open_err;
4971 }
4972 }
4973
4974 bnxt_enable_napi(bp);
4975
4976 rc = bnxt_init_nic(bp, irq_re_init);
4977 if (rc) {
4978 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
4979 goto open_err;
4980 }
4981
4982 if (link_re_init) {
4983 rc = bnxt_update_phy_setting(bp);
4984 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05004985 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004986 }
4987
4988 if (irq_re_init) {
4989#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
4990 vxlan_get_rx_port(bp->dev);
4991#endif
4992 if (!bnxt_hwrm_tunnel_dst_port_alloc(
4993 bp, htons(0x17c1),
4994 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
4995 bp->nge_port_cnt = 1;
4996 }
4997
Michael Chancaefe522015-12-09 19:35:42 -05004998 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04004999 bnxt_enable_int(bp);
5000 /* Enable TX queues */
5001 bnxt_tx_enable(bp);
5002 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan035a1532016-02-19 19:43:19 -05005003 bnxt_update_link(bp, true);
Michael Chanc0c050c2015-10-22 16:01:17 -04005004
5005 return 0;
5006
5007open_err:
5008 bnxt_disable_napi(bp);
5009 bnxt_del_napi(bp);
5010
5011open_err_free_mem:
5012 bnxt_free_skbs(bp);
5013 bnxt_free_irq(bp);
5014 bnxt_free_mem(bp, true);
5015 return rc;
5016}
5017
5018/* rtnl_lock held */
5019int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5020{
5021 int rc = 0;
5022
5023 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5024 if (rc) {
5025 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5026 dev_close(bp->dev);
5027 }
5028 return rc;
5029}
5030
5031static int bnxt_open(struct net_device *dev)
5032{
5033 struct bnxt *bp = netdev_priv(dev);
5034 int rc = 0;
5035
5036 rc = bnxt_hwrm_func_reset(bp);
5037 if (rc) {
5038 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5039 rc);
5040 rc = -1;
5041 return rc;
5042 }
5043 return __bnxt_open_nic(bp, true, true);
5044}
5045
5046static void bnxt_disable_int_sync(struct bnxt *bp)
5047{
5048 int i;
5049
5050 atomic_inc(&bp->intr_sem);
5051 if (!netif_running(bp->dev))
5052 return;
5053
5054 bnxt_disable_int(bp);
5055 for (i = 0; i < bp->cp_nr_rings; i++)
5056 synchronize_irq(bp->irq_tbl[i].vector);
5057}
5058
5059int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5060{
5061 int rc = 0;
5062
5063#ifdef CONFIG_BNXT_SRIOV
5064 if (bp->sriov_cfg) {
5065 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5066 !bp->sriov_cfg,
5067 BNXT_SRIOV_CFG_WAIT_TMO);
5068 if (rc)
5069 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5070 }
5071#endif
5072 /* Change device state to avoid TX queue wake up's */
5073 bnxt_tx_disable(bp);
5074
Michael Chancaefe522015-12-09 19:35:42 -05005075 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005076 smp_mb__after_atomic();
5077 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5078 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005079
5080 /* Flush rings before disabling interrupts */
5081 bnxt_shutdown_nic(bp, irq_re_init);
5082
5083 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5084
5085 bnxt_disable_napi(bp);
5086 bnxt_disable_int_sync(bp);
5087 del_timer_sync(&bp->timer);
5088 bnxt_free_skbs(bp);
5089
5090 if (irq_re_init) {
5091 bnxt_free_irq(bp);
5092 bnxt_del_napi(bp);
5093 }
5094 bnxt_free_mem(bp, irq_re_init);
5095 return rc;
5096}
5097
5098static int bnxt_close(struct net_device *dev)
5099{
5100 struct bnxt *bp = netdev_priv(dev);
5101
5102 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005103 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005104 return 0;
5105}
5106
5107/* rtnl_lock held */
5108static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5109{
5110 switch (cmd) {
5111 case SIOCGMIIPHY:
5112 /* fallthru */
5113 case SIOCGMIIREG: {
5114 if (!netif_running(dev))
5115 return -EAGAIN;
5116
5117 return 0;
5118 }
5119
5120 case SIOCSMIIREG:
5121 if (!netif_running(dev))
5122 return -EAGAIN;
5123
5124 return 0;
5125
5126 default:
5127 /* do nothing */
5128 break;
5129 }
5130 return -EOPNOTSUPP;
5131}
5132
5133static struct rtnl_link_stats64 *
5134bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5135{
5136 u32 i;
5137 struct bnxt *bp = netdev_priv(dev);
5138
5139 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5140
5141 if (!bp->bnapi)
5142 return stats;
5143
5144 /* TODO check if we need to synchronize with bnxt_close path */
5145 for (i = 0; i < bp->cp_nr_rings; i++) {
5146 struct bnxt_napi *bnapi = bp->bnapi[i];
5147 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5148 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5149
5150 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5151 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5152 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5153
5154 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5155 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5156 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5157
5158 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5159 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5160 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5161
5162 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5163 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5164 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5165
5166 stats->rx_missed_errors +=
5167 le64_to_cpu(hw_stats->rx_discard_pkts);
5168
5169 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5170
Michael Chanc0c050c2015-10-22 16:01:17 -04005171 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5172 }
5173
Michael Chan9947f832016-03-07 15:38:46 -05005174 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5175 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5176 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5177
5178 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5179 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5180 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5181 le64_to_cpu(rx->rx_ovrsz_frames) +
5182 le64_to_cpu(rx->rx_runt_frames);
5183 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5184 le64_to_cpu(rx->rx_jbr_frames);
5185 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5186 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5187 stats->tx_errors = le64_to_cpu(tx->tx_err);
5188 }
5189
Michael Chanc0c050c2015-10-22 16:01:17 -04005190 return stats;
5191}
5192
5193static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5194{
5195 struct net_device *dev = bp->dev;
5196 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5197 struct netdev_hw_addr *ha;
5198 u8 *haddr;
5199 int mc_count = 0;
5200 bool update = false;
5201 int off = 0;
5202
5203 netdev_for_each_mc_addr(ha, dev) {
5204 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5205 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5206 vnic->mc_list_count = 0;
5207 return false;
5208 }
5209 haddr = ha->addr;
5210 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5211 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5212 update = true;
5213 }
5214 off += ETH_ALEN;
5215 mc_count++;
5216 }
5217 if (mc_count)
5218 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5219
5220 if (mc_count != vnic->mc_list_count) {
5221 vnic->mc_list_count = mc_count;
5222 update = true;
5223 }
5224 return update;
5225}
5226
5227static bool bnxt_uc_list_updated(struct bnxt *bp)
5228{
5229 struct net_device *dev = bp->dev;
5230 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5231 struct netdev_hw_addr *ha;
5232 int off = 0;
5233
5234 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5235 return true;
5236
5237 netdev_for_each_uc_addr(ha, dev) {
5238 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5239 return true;
5240
5241 off += ETH_ALEN;
5242 }
5243 return false;
5244}
5245
5246static void bnxt_set_rx_mode(struct net_device *dev)
5247{
5248 struct bnxt *bp = netdev_priv(dev);
5249 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5250 u32 mask = vnic->rx_mask;
5251 bool mc_update = false;
5252 bool uc_update;
5253
5254 if (!netif_running(dev))
5255 return;
5256
5257 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5258 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5259 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5260
5261 /* Only allow PF to be in promiscuous mode */
5262 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5263 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5264
5265 uc_update = bnxt_uc_list_updated(bp);
5266
5267 if (dev->flags & IFF_ALLMULTI) {
5268 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5269 vnic->mc_list_count = 0;
5270 } else {
5271 mc_update = bnxt_mc_list_updated(bp, &mask);
5272 }
5273
5274 if (mask != vnic->rx_mask || uc_update || mc_update) {
5275 vnic->rx_mask = mask;
5276
5277 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5278 schedule_work(&bp->sp_task);
5279 }
5280}
5281
Michael Chanb664f002015-12-02 01:54:08 -05005282static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005283{
5284 struct net_device *dev = bp->dev;
5285 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5286 struct netdev_hw_addr *ha;
5287 int i, off = 0, rc;
5288 bool uc_update;
5289
5290 netif_addr_lock_bh(dev);
5291 uc_update = bnxt_uc_list_updated(bp);
5292 netif_addr_unlock_bh(dev);
5293
5294 if (!uc_update)
5295 goto skip_uc;
5296
5297 mutex_lock(&bp->hwrm_cmd_lock);
5298 for (i = 1; i < vnic->uc_filter_count; i++) {
5299 struct hwrm_cfa_l2_filter_free_input req = {0};
5300
5301 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5302 -1);
5303
5304 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5305
5306 rc = _hwrm_send_message(bp, &req, sizeof(req),
5307 HWRM_CMD_TIMEOUT);
5308 }
5309 mutex_unlock(&bp->hwrm_cmd_lock);
5310
5311 vnic->uc_filter_count = 1;
5312
5313 netif_addr_lock_bh(dev);
5314 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5315 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5316 } else {
5317 netdev_for_each_uc_addr(ha, dev) {
5318 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5319 off += ETH_ALEN;
5320 vnic->uc_filter_count++;
5321 }
5322 }
5323 netif_addr_unlock_bh(dev);
5324
5325 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5326 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5327 if (rc) {
5328 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5329 rc);
5330 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005331 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005332 }
5333 }
5334
5335skip_uc:
5336 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5337 if (rc)
5338 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5339 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005340
5341 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005342}
5343
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005344static bool bnxt_rfs_capable(struct bnxt *bp)
5345{
5346#ifdef CONFIG_RFS_ACCEL
5347 struct bnxt_pf_info *pf = &bp->pf;
5348 int vnics;
5349
5350 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5351 return false;
5352
5353 vnics = 1 + bp->rx_nr_rings;
5354 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5355 return false;
5356
5357 return true;
5358#else
5359 return false;
5360#endif
5361}
5362
Michael Chanc0c050c2015-10-22 16:01:17 -04005363static netdev_features_t bnxt_fix_features(struct net_device *dev,
5364 netdev_features_t features)
5365{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005366 struct bnxt *bp = netdev_priv(dev);
5367
5368 if (!bnxt_rfs_capable(bp))
5369 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005370 return features;
5371}
5372
5373static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5374{
5375 struct bnxt *bp = netdev_priv(dev);
5376 u32 flags = bp->flags;
5377 u32 changes;
5378 int rc = 0;
5379 bool re_init = false;
5380 bool update_tpa = false;
5381
5382 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5383 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5384 flags |= BNXT_FLAG_GRO;
5385 if (features & NETIF_F_LRO)
5386 flags |= BNXT_FLAG_LRO;
5387
5388 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5389 flags |= BNXT_FLAG_STRIP_VLAN;
5390
5391 if (features & NETIF_F_NTUPLE)
5392 flags |= BNXT_FLAG_RFS;
5393
5394 changes = flags ^ bp->flags;
5395 if (changes & BNXT_FLAG_TPA) {
5396 update_tpa = true;
5397 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5398 (flags & BNXT_FLAG_TPA) == 0)
5399 re_init = true;
5400 }
5401
5402 if (changes & ~BNXT_FLAG_TPA)
5403 re_init = true;
5404
5405 if (flags != bp->flags) {
5406 u32 old_flags = bp->flags;
5407
5408 bp->flags = flags;
5409
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005410 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005411 if (update_tpa)
5412 bnxt_set_ring_params(bp);
5413 return rc;
5414 }
5415
5416 if (re_init) {
5417 bnxt_close_nic(bp, false, false);
5418 if (update_tpa)
5419 bnxt_set_ring_params(bp);
5420
5421 return bnxt_open_nic(bp, false, false);
5422 }
5423 if (update_tpa) {
5424 rc = bnxt_set_tpa(bp,
5425 (flags & BNXT_FLAG_TPA) ?
5426 true : false);
5427 if (rc)
5428 bp->flags = old_flags;
5429 }
5430 }
5431 return rc;
5432}
5433
Michael Chan9f554592016-01-02 23:44:58 -05005434static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5435{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005436 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005437 int i = bnapi->index;
5438
Michael Chan3b2b7d92016-01-02 23:45:00 -05005439 if (!txr)
5440 return;
5441
Michael Chan9f554592016-01-02 23:44:58 -05005442 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5443 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5444 txr->tx_cons);
5445}
5446
5447static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5448{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005449 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005450 int i = bnapi->index;
5451
Michael Chan3b2b7d92016-01-02 23:45:00 -05005452 if (!rxr)
5453 return;
5454
Michael Chan9f554592016-01-02 23:44:58 -05005455 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5456 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5457 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5458 rxr->rx_sw_agg_prod);
5459}
5460
5461static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5462{
5463 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5464 int i = bnapi->index;
5465
5466 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5467 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5468}
5469
Michael Chanc0c050c2015-10-22 16:01:17 -04005470static void bnxt_dbg_dump_states(struct bnxt *bp)
5471{
5472 int i;
5473 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005474
5475 for (i = 0; i < bp->cp_nr_rings; i++) {
5476 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005477 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005478 bnxt_dump_tx_sw_state(bnapi);
5479 bnxt_dump_rx_sw_state(bnapi);
5480 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005481 }
5482 }
5483}
5484
5485static void bnxt_reset_task(struct bnxt *bp)
5486{
5487 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005488 if (netif_running(bp->dev)) {
5489 bnxt_close_nic(bp, false, false);
5490 bnxt_open_nic(bp, false, false);
5491 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005492}
5493
5494static void bnxt_tx_timeout(struct net_device *dev)
5495{
5496 struct bnxt *bp = netdev_priv(dev);
5497
5498 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5499 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5500 schedule_work(&bp->sp_task);
5501}
5502
5503#ifdef CONFIG_NET_POLL_CONTROLLER
5504static void bnxt_poll_controller(struct net_device *dev)
5505{
5506 struct bnxt *bp = netdev_priv(dev);
5507 int i;
5508
5509 for (i = 0; i < bp->cp_nr_rings; i++) {
5510 struct bnxt_irq *irq = &bp->irq_tbl[i];
5511
5512 disable_irq(irq->vector);
5513 irq->handler(irq->vector, bp->bnapi[i]);
5514 enable_irq(irq->vector);
5515 }
5516}
5517#endif
5518
5519static void bnxt_timer(unsigned long data)
5520{
5521 struct bnxt *bp = (struct bnxt *)data;
5522 struct net_device *dev = bp->dev;
5523
5524 if (!netif_running(dev))
5525 return;
5526
5527 if (atomic_read(&bp->intr_sem) != 0)
5528 goto bnxt_restart_timer;
5529
Michael Chan3bdf56c2016-03-07 15:38:45 -05005530 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5531 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5532 schedule_work(&bp->sp_task);
5533 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005534bnxt_restart_timer:
5535 mod_timer(&bp->timer, jiffies + bp->current_interval);
5536}
5537
Michael Chan4bb13ab2016-04-05 14:09:01 -04005538static void bnxt_port_module_event(struct bnxt *bp)
5539{
5540 struct bnxt_link_info *link_info = &bp->link_info;
5541 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5542
5543 if (bnxt_update_link(bp, true))
5544 return;
5545
5546 if (link_info->last_port_module_event != 0) {
5547 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5548 bp->pf.port_id);
5549 if (bp->hwrm_spec_code >= 0x10201) {
5550 netdev_warn(bp->dev, "Module part number %s\n",
5551 resp->phy_vendor_partnumber);
5552 }
5553 }
5554 if (link_info->last_port_module_event == 1)
5555 netdev_warn(bp->dev, "TX is disabled\n");
5556 if (link_info->last_port_module_event == 3)
5557 netdev_warn(bp->dev, "Shutdown SFP+ module\n");
5558}
5559
Michael Chanc0c050c2015-10-22 16:01:17 -04005560static void bnxt_cfg_ntp_filters(struct bnxt *);
5561
5562static void bnxt_sp_task(struct work_struct *work)
5563{
5564 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5565 int rc;
5566
Michael Chan4cebdce2015-12-09 19:35:43 -05005567 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5568 smp_mb__after_atomic();
5569 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5570 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005571 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005572 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005573
5574 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5575 bnxt_cfg_rx_mode(bp);
5576
5577 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5578 bnxt_cfg_ntp_filters(bp);
5579 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5580 rc = bnxt_update_link(bp, true);
5581 if (rc)
5582 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5583 rc);
5584 }
5585 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5586 bnxt_hwrm_exec_fwd_req(bp);
5587 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5588 bnxt_hwrm_tunnel_dst_port_alloc(
5589 bp, bp->vxlan_port,
5590 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5591 }
5592 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5593 bnxt_hwrm_tunnel_dst_port_free(
5594 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5595 }
Michael Chan028de142015-12-09 19:35:44 -05005596 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5597 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5598 * for BNXT_STATE_IN_SP_TASK to clear.
5599 */
5600 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5601 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005602 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005603 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5604 rtnl_unlock();
5605 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005606
Michael Chan4bb13ab2016-04-05 14:09:01 -04005607 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
5608 bnxt_port_module_event(bp);
5609
Michael Chan3bdf56c2016-03-07 15:38:45 -05005610 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5611 bnxt_hwrm_port_qstats(bp);
5612
Michael Chan4cebdce2015-12-09 19:35:43 -05005613 smp_mb__before_atomic();
5614 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005615}
5616
5617static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5618{
5619 int rc;
5620 struct bnxt *bp = netdev_priv(dev);
5621
5622 SET_NETDEV_DEV(dev, &pdev->dev);
5623
5624 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5625 rc = pci_enable_device(pdev);
5626 if (rc) {
5627 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5628 goto init_err;
5629 }
5630
5631 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5632 dev_err(&pdev->dev,
5633 "Cannot find PCI device base address, aborting\n");
5634 rc = -ENODEV;
5635 goto init_err_disable;
5636 }
5637
5638 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5639 if (rc) {
5640 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5641 goto init_err_disable;
5642 }
5643
5644 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5645 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5646 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5647 goto init_err_disable;
5648 }
5649
5650 pci_set_master(pdev);
5651
5652 bp->dev = dev;
5653 bp->pdev = pdev;
5654
5655 bp->bar0 = pci_ioremap_bar(pdev, 0);
5656 if (!bp->bar0) {
5657 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5658 rc = -ENOMEM;
5659 goto init_err_release;
5660 }
5661
5662 bp->bar1 = pci_ioremap_bar(pdev, 2);
5663 if (!bp->bar1) {
5664 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5665 rc = -ENOMEM;
5666 goto init_err_release;
5667 }
5668
5669 bp->bar2 = pci_ioremap_bar(pdev, 4);
5670 if (!bp->bar2) {
5671 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5672 rc = -ENOMEM;
5673 goto init_err_release;
5674 }
5675
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005676 pci_enable_pcie_error_reporting(pdev);
5677
Michael Chanc0c050c2015-10-22 16:01:17 -04005678 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5679
5680 spin_lock_init(&bp->ntp_fltr_lock);
5681
5682 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5683 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5684
Michael Chandfb5b892016-02-26 04:00:01 -05005685 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005686 bp->rx_coal_ticks = 12;
5687 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005688 bp->rx_coal_ticks_irq = 1;
5689 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005690
Michael Chandfc9c942016-02-26 04:00:03 -05005691 bp->tx_coal_ticks = 25;
5692 bp->tx_coal_bufs = 30;
5693 bp->tx_coal_ticks_irq = 2;
5694 bp->tx_coal_bufs_irq = 2;
5695
Michael Chanc0c050c2015-10-22 16:01:17 -04005696 init_timer(&bp->timer);
5697 bp->timer.data = (unsigned long)bp;
5698 bp->timer.function = bnxt_timer;
5699 bp->current_interval = BNXT_TIMER_INTERVAL;
5700
Michael Chancaefe522015-12-09 19:35:42 -05005701 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005702
5703 return 0;
5704
5705init_err_release:
5706 if (bp->bar2) {
5707 pci_iounmap(pdev, bp->bar2);
5708 bp->bar2 = NULL;
5709 }
5710
5711 if (bp->bar1) {
5712 pci_iounmap(pdev, bp->bar1);
5713 bp->bar1 = NULL;
5714 }
5715
5716 if (bp->bar0) {
5717 pci_iounmap(pdev, bp->bar0);
5718 bp->bar0 = NULL;
5719 }
5720
5721 pci_release_regions(pdev);
5722
5723init_err_disable:
5724 pci_disable_device(pdev);
5725
5726init_err:
5727 return rc;
5728}
5729
5730/* rtnl_lock held */
5731static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5732{
5733 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005734 struct bnxt *bp = netdev_priv(dev);
5735 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005736
5737 if (!is_valid_ether_addr(addr->sa_data))
5738 return -EADDRNOTAVAIL;
5739
Michael Chan84c33dd2016-04-11 04:11:13 -04005740 rc = bnxt_approve_mac(bp, addr->sa_data);
5741 if (rc)
5742 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005743
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005744 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5745 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005746
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005747 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5748 if (netif_running(dev)) {
5749 bnxt_close_nic(bp, false, false);
5750 rc = bnxt_open_nic(bp, false, false);
5751 }
5752
5753 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005754}
5755
5756/* rtnl_lock held */
5757static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5758{
5759 struct bnxt *bp = netdev_priv(dev);
5760
5761 if (new_mtu < 60 || new_mtu > 9000)
5762 return -EINVAL;
5763
5764 if (netif_running(dev))
5765 bnxt_close_nic(bp, false, false);
5766
5767 dev->mtu = new_mtu;
5768 bnxt_set_ring_params(bp);
5769
5770 if (netif_running(dev))
5771 return bnxt_open_nic(bp, false, false);
5772
5773 return 0;
5774}
5775
John Fastabend16e5cc62016-02-16 21:16:43 -08005776static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5777 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005778{
5779 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005780 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005781
John Fastabend5eb4dce2016-02-29 11:26:13 -08005782 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005783 return -EINVAL;
5784
John Fastabend16e5cc62016-02-16 21:16:43 -08005785 tc = ntc->tc;
5786
Michael Chanc0c050c2015-10-22 16:01:17 -04005787 if (tc > bp->max_tc) {
5788 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5789 tc, bp->max_tc);
5790 return -EINVAL;
5791 }
5792
5793 if (netdev_get_num_tc(dev) == tc)
5794 return 0;
5795
5796 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005797 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005798 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005799
Michael Chan01657bc2016-01-02 23:45:03 -05005800 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5801 sh = true;
5802
5803 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005804 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005805 return -ENOMEM;
5806 }
5807
5808 /* Needs to close the device and do hw resource re-allocations */
5809 if (netif_running(bp->dev))
5810 bnxt_close_nic(bp, true, false);
5811
5812 if (tc) {
5813 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5814 netdev_set_num_tc(dev, tc);
5815 } else {
5816 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5817 netdev_reset_tc(dev);
5818 }
5819 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5820 bp->num_stat_ctxs = bp->cp_nr_rings;
5821
5822 if (netif_running(bp->dev))
5823 return bnxt_open_nic(bp, true, false);
5824
5825 return 0;
5826}
5827
5828#ifdef CONFIG_RFS_ACCEL
5829static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5830 struct bnxt_ntuple_filter *f2)
5831{
5832 struct flow_keys *keys1 = &f1->fkeys;
5833 struct flow_keys *keys2 = &f2->fkeys;
5834
5835 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5836 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5837 keys1->ports.ports == keys2->ports.ports &&
5838 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5839 keys1->basic.n_proto == keys2->basic.n_proto &&
5840 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5841 return true;
5842
5843 return false;
5844}
5845
5846static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5847 u16 rxq_index, u32 flow_id)
5848{
5849 struct bnxt *bp = netdev_priv(dev);
5850 struct bnxt_ntuple_filter *fltr, *new_fltr;
5851 struct flow_keys *fkeys;
5852 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005853 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005854 struct hlist_head *head;
5855
5856 if (skb->encapsulation)
5857 return -EPROTONOSUPPORT;
5858
5859 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5860 if (!new_fltr)
5861 return -ENOMEM;
5862
5863 fkeys = &new_fltr->fkeys;
5864 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5865 rc = -EPROTONOSUPPORT;
5866 goto err_free;
5867 }
5868
5869 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5870 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5871 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5872 rc = -EPROTONOSUPPORT;
5873 goto err_free;
5874 }
5875
5876 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5877
5878 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5879 head = &bp->ntp_fltr_hash_tbl[idx];
5880 rcu_read_lock();
5881 hlist_for_each_entry_rcu(fltr, head, hash) {
5882 if (bnxt_fltr_match(fltr, new_fltr)) {
5883 rcu_read_unlock();
5884 rc = 0;
5885 goto err_free;
5886 }
5887 }
5888 rcu_read_unlock();
5889
5890 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005891 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5892 BNXT_NTP_FLTR_MAX_FLTR, 0);
5893 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005894 spin_unlock_bh(&bp->ntp_fltr_lock);
5895 rc = -ENOMEM;
5896 goto err_free;
5897 }
5898
Michael Chan84e86b92015-11-05 16:25:50 -05005899 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005900 new_fltr->flow_id = flow_id;
5901 new_fltr->rxq = rxq_index;
5902 hlist_add_head_rcu(&new_fltr->hash, head);
5903 bp->ntp_fltr_count++;
5904 spin_unlock_bh(&bp->ntp_fltr_lock);
5905
5906 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5907 schedule_work(&bp->sp_task);
5908
5909 return new_fltr->sw_id;
5910
5911err_free:
5912 kfree(new_fltr);
5913 return rc;
5914}
5915
5916static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5917{
5918 int i;
5919
5920 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5921 struct hlist_head *head;
5922 struct hlist_node *tmp;
5923 struct bnxt_ntuple_filter *fltr;
5924 int rc;
5925
5926 head = &bp->ntp_fltr_hash_tbl[i];
5927 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
5928 bool del = false;
5929
5930 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
5931 if (rps_may_expire_flow(bp->dev, fltr->rxq,
5932 fltr->flow_id,
5933 fltr->sw_id)) {
5934 bnxt_hwrm_cfa_ntuple_filter_free(bp,
5935 fltr);
5936 del = true;
5937 }
5938 } else {
5939 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
5940 fltr);
5941 if (rc)
5942 del = true;
5943 else
5944 set_bit(BNXT_FLTR_VALID, &fltr->state);
5945 }
5946
5947 if (del) {
5948 spin_lock_bh(&bp->ntp_fltr_lock);
5949 hlist_del_rcu(&fltr->hash);
5950 bp->ntp_fltr_count--;
5951 spin_unlock_bh(&bp->ntp_fltr_lock);
5952 synchronize_rcu();
5953 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
5954 kfree(fltr);
5955 }
5956 }
5957 }
Jeffrey Huang19241362016-02-26 04:00:00 -05005958 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
5959 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04005960}
5961
5962#else
5963
5964static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5965{
5966}
5967
5968#endif /* CONFIG_RFS_ACCEL */
5969
5970static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5971 __be16 port)
5972{
5973 struct bnxt *bp = netdev_priv(dev);
5974
5975 if (!netif_running(dev))
5976 return;
5977
5978 if (sa_family != AF_INET6 && sa_family != AF_INET)
5979 return;
5980
5981 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
5982 return;
5983
5984 bp->vxlan_port_cnt++;
5985 if (bp->vxlan_port_cnt == 1) {
5986 bp->vxlan_port = port;
5987 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
5988 schedule_work(&bp->sp_task);
5989 }
5990}
5991
5992static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
5993 __be16 port)
5994{
5995 struct bnxt *bp = netdev_priv(dev);
5996
5997 if (!netif_running(dev))
5998 return;
5999
6000 if (sa_family != AF_INET6 && sa_family != AF_INET)
6001 return;
6002
6003 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6004 bp->vxlan_port_cnt--;
6005
6006 if (bp->vxlan_port_cnt == 0) {
6007 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6008 schedule_work(&bp->sp_task);
6009 }
6010 }
6011}
6012
6013static const struct net_device_ops bnxt_netdev_ops = {
6014 .ndo_open = bnxt_open,
6015 .ndo_start_xmit = bnxt_start_xmit,
6016 .ndo_stop = bnxt_close,
6017 .ndo_get_stats64 = bnxt_get_stats64,
6018 .ndo_set_rx_mode = bnxt_set_rx_mode,
6019 .ndo_do_ioctl = bnxt_ioctl,
6020 .ndo_validate_addr = eth_validate_addr,
6021 .ndo_set_mac_address = bnxt_change_mac_addr,
6022 .ndo_change_mtu = bnxt_change_mtu,
6023 .ndo_fix_features = bnxt_fix_features,
6024 .ndo_set_features = bnxt_set_features,
6025 .ndo_tx_timeout = bnxt_tx_timeout,
6026#ifdef CONFIG_BNXT_SRIOV
6027 .ndo_get_vf_config = bnxt_get_vf_config,
6028 .ndo_set_vf_mac = bnxt_set_vf_mac,
6029 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6030 .ndo_set_vf_rate = bnxt_set_vf_bw,
6031 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6032 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6033#endif
6034#ifdef CONFIG_NET_POLL_CONTROLLER
6035 .ndo_poll_controller = bnxt_poll_controller,
6036#endif
6037 .ndo_setup_tc = bnxt_setup_tc,
6038#ifdef CONFIG_RFS_ACCEL
6039 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6040#endif
6041 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6042 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6043#ifdef CONFIG_NET_RX_BUSY_POLL
6044 .ndo_busy_poll = bnxt_busy_poll,
6045#endif
6046};
6047
6048static void bnxt_remove_one(struct pci_dev *pdev)
6049{
6050 struct net_device *dev = pci_get_drvdata(pdev);
6051 struct bnxt *bp = netdev_priv(dev);
6052
6053 if (BNXT_PF(bp))
6054 bnxt_sriov_disable(bp);
6055
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006056 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006057 unregister_netdev(dev);
6058 cancel_work_sync(&bp->sp_task);
6059 bp->sp_event = 0;
6060
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006061 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006062 bnxt_free_hwrm_resources(bp);
6063 pci_iounmap(pdev, bp->bar2);
6064 pci_iounmap(pdev, bp->bar1);
6065 pci_iounmap(pdev, bp->bar0);
6066 free_netdev(dev);
6067
6068 pci_release_regions(pdev);
6069 pci_disable_device(pdev);
6070}
6071
6072static int bnxt_probe_phy(struct bnxt *bp)
6073{
6074 int rc = 0;
6075 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006076
Michael Chan170ce012016-04-05 14:08:57 -04006077 rc = bnxt_hwrm_phy_qcaps(bp);
6078 if (rc) {
6079 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6080 rc);
6081 return rc;
6082 }
6083
Michael Chanc0c050c2015-10-22 16:01:17 -04006084 rc = bnxt_update_link(bp, false);
6085 if (rc) {
6086 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6087 rc);
6088 return rc;
6089 }
6090
6091 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006092 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006093 link_info->autoneg = BNXT_AUTONEG_SPEED;
6094 if (bp->hwrm_spec_code >= 0x10201) {
6095 if (link_info->auto_pause_setting &
6096 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6097 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6098 } else {
6099 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6100 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006101 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006102 } else {
6103 link_info->req_link_speed = link_info->force_link_speed;
6104 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006105 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006106 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6107 link_info->req_flow_ctrl =
6108 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6109 else
6110 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006111 return rc;
6112}
6113
6114static int bnxt_get_max_irq(struct pci_dev *pdev)
6115{
6116 u16 ctrl;
6117
6118 if (!pdev->msix_cap)
6119 return 1;
6120
6121 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6122 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6123}
6124
Michael Chan6e6c5a52016-01-02 23:45:02 -05006125static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6126 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006127{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006128 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006129
Michael Chan379a80a2015-10-23 15:06:19 -04006130#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006131 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006132 *max_tx = bp->vf.max_tx_rings;
6133 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006134 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6135 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006136 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006137 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006138#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006139 {
6140 *max_tx = bp->pf.max_tx_rings;
6141 *max_rx = bp->pf.max_rx_rings;
6142 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6143 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6144 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006145 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006146
Michael Chanc0c050c2015-10-22 16:01:17 -04006147 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6148 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006149 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006150}
6151
6152int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6153{
6154 int rx, tx, cp;
6155
6156 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6157 if (!rx || !tx || !cp)
6158 return -ENOMEM;
6159
6160 *max_rx = rx;
6161 *max_tx = tx;
6162 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6163}
6164
6165static int bnxt_set_dflt_rings(struct bnxt *bp)
6166{
6167 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6168 bool sh = true;
6169
6170 if (sh)
6171 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6172 dflt_rings = netif_get_num_default_rss_queues();
6173 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6174 if (rc)
6175 return rc;
6176 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6177 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6178 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6179 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6180 bp->tx_nr_rings + bp->rx_nr_rings;
6181 bp->num_stat_ctxs = bp->cp_nr_rings;
6182 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006183}
6184
6185static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6186{
6187 static int version_printed;
6188 struct net_device *dev;
6189 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006190 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006191
6192 if (version_printed++ == 0)
6193 pr_info("%s", version);
6194
6195 max_irqs = bnxt_get_max_irq(pdev);
6196 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6197 if (!dev)
6198 return -ENOMEM;
6199
6200 bp = netdev_priv(dev);
6201
6202 if (bnxt_vf_pciid(ent->driver_data))
6203 bp->flags |= BNXT_FLAG_VF;
6204
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006205 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006206 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006207
6208 rc = bnxt_init_board(pdev, dev);
6209 if (rc < 0)
6210 goto init_err_free;
6211
6212 dev->netdev_ops = &bnxt_netdev_ops;
6213 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6214 dev->ethtool_ops = &bnxt_ethtool_ops;
6215
6216 pci_set_drvdata(pdev, dev);
6217
6218 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6219 NETIF_F_TSO | NETIF_F_TSO6 |
6220 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
6221 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
Alexander Duyck152971e2016-05-02 09:38:55 -07006222 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6223 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006224 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6225
Michael Chanc0c050c2015-10-22 16:01:17 -04006226 dev->hw_enc_features =
6227 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6228 NETIF_F_TSO | NETIF_F_TSO6 |
6229 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006230 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6231 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
6232 NETIF_F_GSO_PARTIAL;
6233 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6234 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006235 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6236 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6237 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6238 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6239 dev->priv_flags |= IFF_UNICAST_FLT;
6240
6241#ifdef CONFIG_BNXT_SRIOV
6242 init_waitqueue_head(&bp->sriov_cfg_wait);
6243#endif
6244 rc = bnxt_alloc_hwrm_resources(bp);
6245 if (rc)
6246 goto init_err;
6247
6248 mutex_init(&bp->hwrm_cmd_lock);
6249 bnxt_hwrm_ver_get(bp);
6250
6251 rc = bnxt_hwrm_func_drv_rgtr(bp);
6252 if (rc)
6253 goto init_err;
6254
6255 /* Get the MAX capabilities for this function */
6256 rc = bnxt_hwrm_func_qcaps(bp);
6257 if (rc) {
6258 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6259 rc);
6260 rc = -1;
6261 goto init_err;
6262 }
6263
6264 rc = bnxt_hwrm_queue_qportcfg(bp);
6265 if (rc) {
6266 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6267 rc);
6268 rc = -1;
6269 goto init_err;
6270 }
6271
6272 bnxt_set_tpa_flags(bp);
6273 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006274 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006275 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006276#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006277 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006278 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006279#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006280 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006281
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006282 if (BNXT_PF(bp)) {
6283 dev->hw_features |= NETIF_F_NTUPLE;
6284 if (bnxt_rfs_capable(bp)) {
6285 bp->flags |= BNXT_FLAG_RFS;
6286 dev->features |= NETIF_F_NTUPLE;
6287 }
6288 }
6289
Michael Chanc0c050c2015-10-22 16:01:17 -04006290 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6291 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6292
6293 rc = bnxt_probe_phy(bp);
6294 if (rc)
6295 goto init_err;
6296
6297 rc = register_netdev(dev);
6298 if (rc)
6299 goto init_err;
6300
6301 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6302 board_info[ent->driver_data].name,
6303 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6304
6305 return 0;
6306
6307init_err:
6308 pci_iounmap(pdev, bp->bar0);
6309 pci_release_regions(pdev);
6310 pci_disable_device(pdev);
6311
6312init_err_free:
6313 free_netdev(dev);
6314 return rc;
6315}
6316
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006317/**
6318 * bnxt_io_error_detected - called when PCI error is detected
6319 * @pdev: Pointer to PCI device
6320 * @state: The current pci connection state
6321 *
6322 * This function is called after a PCI bus error affecting
6323 * this device has been detected.
6324 */
6325static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6326 pci_channel_state_t state)
6327{
6328 struct net_device *netdev = pci_get_drvdata(pdev);
6329
6330 netdev_info(netdev, "PCI I/O error detected\n");
6331
6332 rtnl_lock();
6333 netif_device_detach(netdev);
6334
6335 if (state == pci_channel_io_perm_failure) {
6336 rtnl_unlock();
6337 return PCI_ERS_RESULT_DISCONNECT;
6338 }
6339
6340 if (netif_running(netdev))
6341 bnxt_close(netdev);
6342
6343 pci_disable_device(pdev);
6344 rtnl_unlock();
6345
6346 /* Request a slot slot reset. */
6347 return PCI_ERS_RESULT_NEED_RESET;
6348}
6349
6350/**
6351 * bnxt_io_slot_reset - called after the pci bus has been reset.
6352 * @pdev: Pointer to PCI device
6353 *
6354 * Restart the card from scratch, as if from a cold-boot.
6355 * At this point, the card has exprienced a hard reset,
6356 * followed by fixups by BIOS, and has its config space
6357 * set up identically to what it was at cold boot.
6358 */
6359static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6360{
6361 struct net_device *netdev = pci_get_drvdata(pdev);
6362 struct bnxt *bp = netdev_priv(netdev);
6363 int err = 0;
6364 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6365
6366 netdev_info(bp->dev, "PCI Slot Reset\n");
6367
6368 rtnl_lock();
6369
6370 if (pci_enable_device(pdev)) {
6371 dev_err(&pdev->dev,
6372 "Cannot re-enable PCI device after reset.\n");
6373 } else {
6374 pci_set_master(pdev);
6375
6376 if (netif_running(netdev))
6377 err = bnxt_open(netdev);
6378
6379 if (!err)
6380 result = PCI_ERS_RESULT_RECOVERED;
6381 }
6382
6383 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6384 dev_close(netdev);
6385
6386 rtnl_unlock();
6387
6388 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6389 if (err) {
6390 dev_err(&pdev->dev,
6391 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6392 err); /* non-fatal, continue */
6393 }
6394
6395 return PCI_ERS_RESULT_RECOVERED;
6396}
6397
6398/**
6399 * bnxt_io_resume - called when traffic can start flowing again.
6400 * @pdev: Pointer to PCI device
6401 *
6402 * This callback is called when the error recovery driver tells
6403 * us that its OK to resume normal operation.
6404 */
6405static void bnxt_io_resume(struct pci_dev *pdev)
6406{
6407 struct net_device *netdev = pci_get_drvdata(pdev);
6408
6409 rtnl_lock();
6410
6411 netif_device_attach(netdev);
6412
6413 rtnl_unlock();
6414}
6415
6416static const struct pci_error_handlers bnxt_err_handler = {
6417 .error_detected = bnxt_io_error_detected,
6418 .slot_reset = bnxt_io_slot_reset,
6419 .resume = bnxt_io_resume
6420};
6421
Michael Chanc0c050c2015-10-22 16:01:17 -04006422static struct pci_driver bnxt_pci_driver = {
6423 .name = DRV_MODULE_NAME,
6424 .id_table = bnxt_pci_tbl,
6425 .probe = bnxt_init_one,
6426 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006427 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006428#if defined(CONFIG_BNXT_SRIOV)
6429 .sriov_configure = bnxt_sriov_configure,
6430#endif
6431};
6432
6433module_pci_driver(bnxt_pci_driver);