blob: e4f2739760713835610bff224da6614bd0aac3f1 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
61module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069module_param(phyaddr, int, S_IRUGO);
70MODULE_PARM_DESC(phyaddr, "Physical device address");
71
72#define DMA_TX_SIZE 256
73static int dma_txsize = DMA_TX_SIZE;
74module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
75MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
76
77#define DMA_RX_SIZE 256
78static int dma_rxsize = DMA_RX_SIZE;
79module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
81
82static int flow_ctrl = FLOW_OFF;
83module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
85
86static int pause = PAUSE_TIME;
87module_param(pause, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(pause, "Flow Control Pause Time");
89
90#define TC_DEFAULT 64
91static int tc = TC_DEFAULT;
92module_param(tc, int, S_IRUGO | S_IWUSR);
93MODULE_PARM_DESC(tc, "DMA threshold control value");
94
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010095#define DEFAULT_BUFSIZE 1536
96static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097module_param(buf_sz, int, S_IRUGO | S_IWUSR);
98MODULE_PARM_DESC(buf_sz, "DMA buffer size");
99
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700100static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
101 NETIF_MSG_LINK | NETIF_MSG_IFUP |
102 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
103
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104#define STMMAC_DEFAULT_LPI_TIMER 1000
105static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
106module_param(eee_timer, int, S_IRUGO | S_IWUSR);
107MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200108#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000109
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110/* By default the driver will use the ring mode to manage tx and rx descriptors
111 * but passing this value so user can force to use the chain instead of the ring
112 */
113static unsigned int chain_mode;
114module_param(chain_mode, int, S_IRUGO);
115MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
116
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700117static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700118
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100119#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120static int stmmac_init_fs(struct net_device *dev);
121static void stmmac_exit_fs(void);
122#endif
123
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000124#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
125
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126/**
127 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100128 * Description: it checks the driver parameters and set a default in case of
129 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700130 */
131static void stmmac_verify_args(void)
132{
133 if (unlikely(watchdog < 0))
134 watchdog = TX_TIMEO;
135 if (unlikely(dma_rxsize < 0))
136 dma_rxsize = DMA_RX_SIZE;
137 if (unlikely(dma_txsize < 0))
138 dma_txsize = DMA_TX_SIZE;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100139 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
140 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141 if (unlikely(flow_ctrl > 1))
142 flow_ctrl = FLOW_AUTO;
143 else if (likely(flow_ctrl < 0))
144 flow_ctrl = FLOW_OFF;
145 if (unlikely((pause < 0) || (pause > 0xffff)))
146 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000147 if (eee_timer < 0)
148 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700149}
150
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000151/**
152 * stmmac_clk_csr_set - dynamically set the MDC clock
153 * @priv: driver private structure
154 * Description: this is to dynamically set the MDC clock according to the csr
155 * clock input.
156 * Note:
157 * If a specific clk_csr value is passed from the platform
158 * this means that the CSR Clock Range selection cannot be
159 * changed at run-time and it is fixed (as reported in the driver
160 * documentation). Viceversa the driver will try to set the MDC
161 * clock dynamically according to the actual clock input.
162 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000163static void stmmac_clk_csr_set(struct stmmac_priv *priv)
164{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000165 u32 clk_rate;
166
167 clk_rate = clk_get_rate(priv->stmmac_clk);
168
169 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000170 * for all other cases except for the below mentioned ones.
171 * For values higher than the IEEE 802.3 specified frequency
172 * we can not estimate the proper divider as it is not known
173 * the frequency of clk_csr_i. So we do not change the default
174 * divider.
175 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000176 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
177 if (clk_rate < CSR_F_35M)
178 priv->clk_csr = STMMAC_CSR_20_35M;
179 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
180 priv->clk_csr = STMMAC_CSR_35_60M;
181 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
182 priv->clk_csr = STMMAC_CSR_60_100M;
183 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
184 priv->clk_csr = STMMAC_CSR_100_150M;
185 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
186 priv->clk_csr = STMMAC_CSR_150_250M;
187 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
188 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000189 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000190}
191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static void print_pkt(unsigned char *buf, int len)
193{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200194 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
195 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700196}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700197
198/* minimum number of free TX descriptors required to wake up TX process */
199#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
200
201static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
202{
203 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
204}
205
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000206/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100207 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000208 * @priv: driver private structure
209 * Description: on some platforms (e.g. ST), some HW system configuraton
210 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000211 */
212static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
213{
214 struct phy_device *phydev = priv->phydev;
215
216 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000217 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000218}
219
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000220/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100221 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000222 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100223 * Description: this function is to verify and enter in LPI mode in case of
224 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000225 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000226static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
227{
228 /* Check and enter in LPI mode */
229 if ((priv->dirty_tx == priv->cur_tx) &&
230 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500231 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000232}
233
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000234/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100235 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 * @priv: driver private structure
237 * Description: this function is to exit and disable EEE in case of
238 * LPI state is true. This is called by the xmit.
239 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000240void stmmac_disable_eee_mode(struct stmmac_priv *priv)
241{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243 del_timer_sync(&priv->eee_ctrl_timer);
244 priv->tx_path_in_lpi_mode = false;
245}
246
247/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100248 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000249 * @arg : data hook
250 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000251 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000252 * then MAC Transmitter can be moved to LPI state.
253 */
254static void stmmac_eee_ctrl_timer(unsigned long arg)
255{
256 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
257
258 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200259 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260}
261
262/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100263 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000264 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000265 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100266 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
267 * can also manage EEE, this function enable the LPI state and start related
268 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000269 */
270bool stmmac_eee_init(struct stmmac_priv *priv)
271{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200272 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100273 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000274 bool ret = false;
275
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200276 /* Using PCS we cannot dial with the phy registers at this stage
277 * so we do not support extra feature like EEE.
278 */
279 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
280 (priv->pcs == STMMAC_PCS_RTBI))
281 goto out;
282
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200283 /* Never init EEE in case of a switch is attached */
284 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
285 goto out;
286
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000287 /* MAC core supports the EEE feature. */
288 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100289 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000290
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100291 /* Check if the PHY supports EEE */
292 if (phy_init_eee(priv->phydev, 1)) {
293 /* To manage at run-time if the EEE cannot be supported
294 * anymore (for example because the lp caps have been
295 * changed).
296 * In that case the driver disable own timers.
297 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100298 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 if (priv->eee_active) {
300 pr_debug("stmmac: disable EEE\n");
301 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500302 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100303 tx_lpi_timer);
304 }
305 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 goto out;
308 }
309 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100310 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200311 if (!priv->eee_active) {
312 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530313 setup_timer(&priv->eee_ctrl_timer,
314 stmmac_eee_ctrl_timer,
315 (unsigned long)priv);
316 mod_timer(&priv->eee_ctrl_timer,
317 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000318
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500319 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200320 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100321 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200322 }
323 /* Set HW EEE according to the speed */
324 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100327 spin_unlock_irqrestore(&priv->lock, flags);
328
329 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000330 }
331out:
332 return ret;
333}
334
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100335/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000336 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000337 * @entry : descriptor index to be used.
338 * @skb : the socket buffer
339 * Description :
340 * This function will read timestamp from the descriptor & pass it to stack.
341 * and also perform some sanity checks.
342 */
343static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000344 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345{
346 struct skb_shared_hwtstamps shhwtstamp;
347 u64 ns;
348 void *desc = NULL;
349
350 if (!priv->hwts_tx_en)
351 return;
352
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000353 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800354 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000355 return;
356
357 if (priv->adv_ts)
358 desc = (priv->dma_etx + entry);
359 else
360 desc = (priv->dma_tx + entry);
361
362 /* check tx tstamp status */
363 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
364 return;
365
366 /* get the valid tstamp */
367 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
368
369 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
370 shhwtstamp.hwtstamp = ns_to_ktime(ns);
371 /* pass tstamp to stack */
372 skb_tstamp_tx(skb, &shhwtstamp);
373
374 return;
375}
376
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100377/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000378 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000379 * @entry : descriptor index to be used.
380 * @skb : the socket buffer
381 * Description :
382 * This function will read received packet's timestamp from the descriptor
383 * and pass it to stack. It also perform some sanity checks.
384 */
385static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000386 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387{
388 struct skb_shared_hwtstamps *shhwtstamp = NULL;
389 u64 ns;
390 void *desc = NULL;
391
392 if (!priv->hwts_rx_en)
393 return;
394
395 if (priv->adv_ts)
396 desc = (priv->dma_erx + entry);
397 else
398 desc = (priv->dma_rx + entry);
399
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000400 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000401 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
402 return;
403
404 /* get valid tstamp */
405 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
406 shhwtstamp = skb_hwtstamps(skb);
407 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
408 shhwtstamp->hwtstamp = ns_to_ktime(ns);
409}
410
411/**
412 * stmmac_hwtstamp_ioctl - control hardware timestamping.
413 * @dev: device pointer.
414 * @ifr: An IOCTL specefic structure, that can contain a pointer to
415 * a proprietary structure used to pass information to the driver.
416 * Description:
417 * This function configures the MAC to enable/disable both outgoing(TX)
418 * and incoming(RX) packets time stamping based on user input.
419 * Return Value:
420 * 0 on success and an appropriate -ve integer on failure.
421 */
422static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
423{
424 struct stmmac_priv *priv = netdev_priv(dev);
425 struct hwtstamp_config config;
426 struct timespec now;
427 u64 temp = 0;
428 u32 ptp_v2 = 0;
429 u32 tstamp_all = 0;
430 u32 ptp_over_ipv4_udp = 0;
431 u32 ptp_over_ipv6_udp = 0;
432 u32 ptp_over_ethernet = 0;
433 u32 snap_type_sel = 0;
434 u32 ts_master_en = 0;
435 u32 ts_event_en = 0;
436 u32 value = 0;
437
438 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
439 netdev_alert(priv->dev, "No support for HW time stamping\n");
440 priv->hwts_tx_en = 0;
441 priv->hwts_rx_en = 0;
442
443 return -EOPNOTSUPP;
444 }
445
446 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000447 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 return -EFAULT;
449
450 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
451 __func__, config.flags, config.tx_type, config.rx_filter);
452
453 /* reserved for future extensions */
454 if (config.flags)
455 return -EINVAL;
456
Ben Hutchings5f3da322013-11-14 00:43:41 +0000457 if (config.tx_type != HWTSTAMP_TX_OFF &&
458 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000460
461 if (priv->adv_ts) {
462 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000463 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000464 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 config.rx_filter = HWTSTAMP_FILTER_NONE;
466 break;
467
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000469 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
471 /* take time stamp for all event messages */
472 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
473
474 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
475 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
476 break;
477
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000479 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
481 /* take time stamp for SYNC messages only */
482 ts_event_en = PTP_TCR_TSEVNTENA;
483
484 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
485 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
486 break;
487
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000488 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000489 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
491 /* take time stamp for Delay_Req messages only */
492 ts_master_en = PTP_TCR_TSMSTRENA;
493 ts_event_en = PTP_TCR_TSEVNTENA;
494
495 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
496 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
497 break;
498
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000500 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
502 ptp_v2 = PTP_TCR_TSVER2ENA;
503 /* take time stamp for all event messages */
504 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
505
506 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
507 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
508 break;
509
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000511 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000512 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
513 ptp_v2 = PTP_TCR_TSVER2ENA;
514 /* take time stamp for SYNC messages only */
515 ts_event_en = PTP_TCR_TSEVNTENA;
516
517 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
518 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
519 break;
520
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000522 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000523 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
524 ptp_v2 = PTP_TCR_TSVER2ENA;
525 /* take time stamp for Delay_Req messages only */
526 ts_master_en = PTP_TCR_TSMSTRENA;
527 ts_event_en = PTP_TCR_TSEVNTENA;
528
529 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
530 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
531 break;
532
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000534 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000535 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
536 ptp_v2 = PTP_TCR_TSVER2ENA;
537 /* take time stamp for all event messages */
538 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
539
540 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
541 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
542 ptp_over_ethernet = PTP_TCR_TSIPENA;
543 break;
544
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000546 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
548 ptp_v2 = PTP_TCR_TSVER2ENA;
549 /* take time stamp for SYNC messages only */
550 ts_event_en = PTP_TCR_TSEVNTENA;
551
552 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
553 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
554 ptp_over_ethernet = PTP_TCR_TSIPENA;
555 break;
556
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000558 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
560 ptp_v2 = PTP_TCR_TSVER2ENA;
561 /* take time stamp for Delay_Req messages only */
562 ts_master_en = PTP_TCR_TSMSTRENA;
563 ts_event_en = PTP_TCR_TSEVNTENA;
564
565 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
566 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
567 ptp_over_ethernet = PTP_TCR_TSIPENA;
568 break;
569
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000571 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 config.rx_filter = HWTSTAMP_FILTER_ALL;
573 tstamp_all = PTP_TCR_TSENALL;
574 break;
575
576 default:
577 return -ERANGE;
578 }
579 } else {
580 switch (config.rx_filter) {
581 case HWTSTAMP_FILTER_NONE:
582 config.rx_filter = HWTSTAMP_FILTER_NONE;
583 break;
584 default:
585 /* PTP v1, UDP, any kind of event packet */
586 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
587 break;
588 }
589 }
590 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000591 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000592
593 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
594 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
595 else {
596 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000597 tstamp_all | ptp_v2 | ptp_over_ethernet |
598 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
599 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600
601 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
602
603 /* program Sub Second Increment reg */
604 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
605
606 /* calculate default added value:
607 * formula is :
608 * addend = (2^32)/freq_div_ratio;
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200609 * where, freq_div_ratio = clk_ptp_ref_i/50MHz
610 * hence, addend = ((2^32) * 50MHz)/clk_ptp_ref_i;
611 * NOTE: clk_ptp_ref_i should be >= 50MHz to
Joe Perchesdbedd442015-03-06 20:49:12 -0800612 * achieve 20ns accuracy.
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613 *
614 * 2^x * y == (y << x), hence
615 * 2^32 * 50000000 ==> (50000000 << 32)
616 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000617 temp = (u64) (50000000ULL << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200618 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000619 priv->hw->ptp->config_addend(priv->ioaddr,
620 priv->default_addend);
621
622 /* initialize system time */
623 getnstimeofday(&now);
624 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
625 now.tv_nsec);
626 }
627
628 return copy_to_user(ifr->ifr_data, &config,
629 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
630}
631
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000632/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100633 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000634 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100635 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000639static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000641 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
642 return -EOPNOTSUPP;
643
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200644 /* Fall-back to main clock in case of no PTP ref is passed */
645 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
646 if (IS_ERR(priv->clk_ptp_ref)) {
647 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
648 priv->clk_ptp_ref = NULL;
649 } else {
650 clk_prepare_enable(priv->clk_ptp_ref);
651 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
652 }
653
Vince Bridgers7cd01392013-12-20 11:19:34 -0600654 priv->adv_ts = 0;
655 if (priv->dma_cap.atime_stamp && priv->extend_desc)
656 priv->adv_ts = 1;
657
658 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
659 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
660
661 if (netif_msg_hw(priv) && priv->adv_ts)
662 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000663
664 priv->hw->ptp = &stmmac_ptp;
665 priv->hwts_tx_en = 0;
666 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000667
668 return stmmac_ptp_register(priv);
669}
670
671static void stmmac_release_ptp(struct stmmac_priv *priv)
672{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200673 if (priv->clk_ptp_ref)
674 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000675 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000676}
677
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700678/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100679 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700680 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100681 * Description: this is the helper called by the physical abstraction layer
682 * drivers to communicate the phy link status. According the speed and duplex
683 * this driver can invoke registered glue-logic as well.
684 * It also invoke the eee initialization because it could happen when switch
685 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700686 */
687static void stmmac_adjust_link(struct net_device *dev)
688{
689 struct stmmac_priv *priv = netdev_priv(dev);
690 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700691 unsigned long flags;
692 int new_state = 0;
693 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
694
695 if (phydev == NULL)
696 return;
697
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700698 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000699
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700700 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000701 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702
703 /* Now we make sure that we can be in full duplex mode.
704 * If not, we operate in half-duplex mode. */
705 if (phydev->duplex != priv->oldduplex) {
706 new_state = 1;
707 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000708 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000710 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711 priv->oldduplex = phydev->duplex;
712 }
713 /* Flow Control operation */
714 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500715 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000716 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700717
718 if (phydev->speed != priv->speed) {
719 new_state = 1;
720 switch (phydev->speed) {
721 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000722 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000724 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700725 break;
726 case 100:
727 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000728 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000729 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700730 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000733 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700734 }
735 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000736 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000738 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 break;
740 default:
741 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000742 pr_warn("%s: Speed (%d) not 10/100\n",
743 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700744 break;
745 }
746
747 priv->speed = phydev->speed;
748 }
749
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000750 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751
752 if (!priv->oldlink) {
753 new_state = 1;
754 priv->oldlink = 1;
755 }
756 } else if (priv->oldlink) {
757 new_state = 1;
758 priv->oldlink = 0;
759 priv->speed = 0;
760 priv->oldduplex = -1;
761 }
762
763 if (new_state && netif_msg_link(priv))
764 phy_print_status(phydev);
765
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100766 spin_unlock_irqrestore(&priv->lock, flags);
767
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200768 /* At this stage, it could be needed to setup the EEE or adjust some
769 * MAC related HW registers.
770 */
771 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700772}
773
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000774/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100775 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000776 * @priv: driver private structure
777 * Description: this is to verify if the HW supports the PCS.
778 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
779 * configured for the TBI, RTBI, or SGMII PHY interface.
780 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000781static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
782{
783 int interface = priv->plat->interface;
784
785 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900786 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
787 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
788 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
789 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000790 pr_debug("STMMAC: PCS RGMII support enable\n");
791 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900792 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000793 pr_debug("STMMAC: PCS SGMII support enable\n");
794 priv->pcs = STMMAC_PCS_SGMII;
795 }
796 }
797}
798
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700799/**
800 * stmmac_init_phy - PHY initialization
801 * @dev: net device structure
802 * Description: it initializes the driver's PHY state, and attaches the PHY
803 * to the mac driver.
804 * Return value:
805 * 0 on success
806 */
807static int stmmac_init_phy(struct net_device *dev)
808{
809 struct stmmac_priv *priv = netdev_priv(dev);
810 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000811 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000812 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000813 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000814 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700815 priv->oldlink = 0;
816 priv->speed = 0;
817 priv->oldduplex = -1;
818
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000819 if (priv->plat->phy_bus_name)
820 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000821 priv->plat->phy_bus_name, priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000822 else
823 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000824 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000825
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000826 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000827 priv->plat->phy_addr);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000828 pr_debug("stmmac_init_phy: trying to attach to %s\n", phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700829
Florian Fainellif9a8f832013-01-14 00:52:52 +0000830 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, interface);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831
832 if (IS_ERR(phydev)) {
833 pr_err("%s: Could not attach to PHY\n", dev->name);
834 return PTR_ERR(phydev);
835 }
836
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000837 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000838 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000839 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200840 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000841 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
842 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000843
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 /*
845 * Broken HW is sometimes missing the pull-up resistor on the
846 * MDIO line, which results in reads to non-existent devices returning
847 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
848 * device as well.
849 * Note: phydev->phy_id is the result of reading the UID PHY registers.
850 */
851 if (phydev->phy_id == 0) {
852 phy_disconnect(phydev);
853 return -ENODEV;
854 }
855 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000856 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857
858 priv->phydev = phydev;
859
860 return 0;
861}
862
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100864 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000865 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000867 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000868 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000870static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700872 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000873 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
874 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000875
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700876 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000877 u64 x;
878 if (extend_desc) {
879 x = *(u64 *) ep;
880 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000881 i, (unsigned int)virt_to_phys(ep),
882 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000883 ep->basic.des2, ep->basic.des3);
884 ep++;
885 } else {
886 x = *(u64 *) p;
887 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000888 i, (unsigned int)virt_to_phys(p),
889 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000890 p->des2, p->des3);
891 p++;
892 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700893 pr_info("\n");
894 }
895}
896
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897static void stmmac_display_rings(struct stmmac_priv *priv)
898{
899 unsigned int txsize = priv->dma_tx_size;
900 unsigned int rxsize = priv->dma_rx_size;
901
902 if (priv->extend_desc) {
903 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000904 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000906 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000907 } else {
908 pr_info("RX descriptor ring:\n");
909 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
910 pr_info("TX descriptor ring:\n");
911 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
912 }
913}
914
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000915static int stmmac_set_bfsize(int mtu, int bufsize)
916{
917 int ret = bufsize;
918
919 if (mtu >= BUF_SIZE_4KiB)
920 ret = BUF_SIZE_8KiB;
921 else if (mtu >= BUF_SIZE_2KiB)
922 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100923 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000924 ret = BUF_SIZE_2KiB;
925 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100926 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000927
928 return ret;
929}
930
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000931/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100932 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000933 * @priv: driver private structure
934 * Description: this function is called to clear the tx and rx descriptors
935 * in case of both basic and extended descriptors are used.
936 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937static void stmmac_clear_descriptors(struct stmmac_priv *priv)
938{
939 int i;
940 unsigned int txsize = priv->dma_tx_size;
941 unsigned int rxsize = priv->dma_rx_size;
942
943 /* Clear the Rx/Tx descriptors */
944 for (i = 0; i < rxsize; i++)
945 if (priv->extend_desc)
946 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
947 priv->use_riwt, priv->mode,
948 (i == rxsize - 1));
949 else
950 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
951 priv->use_riwt, priv->mode,
952 (i == rxsize - 1));
953 for (i = 0; i < txsize; i++)
954 if (priv->extend_desc)
955 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
956 priv->mode,
957 (i == txsize - 1));
958 else
959 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
960 priv->mode,
961 (i == txsize - 1));
962}
963
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100964/**
965 * stmmac_init_rx_buffers - init the RX descriptor buffer.
966 * @priv: driver private structure
967 * @p: descriptor pointer
968 * @i: descriptor index
969 * @flags: gfp flag.
970 * Description: this function is called to allocate a receive buffer, perform
971 * the DMA mapping and init the descriptor.
972 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000973static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100974 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975{
976 struct sk_buff *skb;
977
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530978 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200979 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200981 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983 priv->rx_skbuff[i] = skb;
984 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
985 priv->dma_buf_sz,
986 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200987 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
988 pr_err("%s: DMA mapping error\n", __func__);
989 dev_kfree_skb_any(skb);
990 return -EINVAL;
991 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000992
993 p->des2 = priv->rx_skbuff_dma[i];
994
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100995 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000996 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100997 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998
999 return 0;
1000}
1001
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001002static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1003{
1004 if (priv->rx_skbuff[i]) {
1005 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1006 priv->dma_buf_sz, DMA_FROM_DEVICE);
1007 dev_kfree_skb_any(priv->rx_skbuff[i]);
1008 }
1009 priv->rx_skbuff[i] = NULL;
1010}
1011
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012/**
1013 * init_dma_desc_rings - init the RX/TX descriptor rings
1014 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001015 * @flags: gfp flag.
1016 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001017 * and allocates the socket buffers. It suppors the chained and ring
1018 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001019 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001020static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021{
1022 int i;
1023 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001024 unsigned int txsize = priv->dma_tx_size;
1025 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001026 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001027 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001028
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001029 if (priv->hw->mode->set_16kib_bfsize)
1030 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001031
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001032 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001033 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001034
Vince Bridgers2618abb2014-01-20 05:39:01 -06001035 priv->dma_buf_sz = bfsize;
1036
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001037 if (netif_msg_probe(priv))
1038 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
1039 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001040
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001041 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1043 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001045 /* RX INITIALIZATION */
1046 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1047 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001048 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001049 struct dma_desc *p;
1050 if (priv->extend_desc)
1051 p = &((priv->dma_erx + i)->basic);
1052 else
1053 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001055 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001056 if (ret)
1057 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001058
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001059 if (netif_msg_probe(priv))
1060 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1061 priv->rx_skbuff[i]->data,
1062 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001063 }
1064 priv->cur_rx = 0;
1065 priv->dirty_rx = (unsigned int)(i - rxsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001066 buf_sz = bfsize;
1067
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068 /* Setup the chained descriptor addresses */
1069 if (priv->mode == STMMAC_CHAIN_MODE) {
1070 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001071 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1072 rxsize, 1);
1073 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1074 txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001075 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001076 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1077 rxsize, 0);
1078 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1079 txsize, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001081 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001082
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 /* TX INITIALIZATION */
1084 for (i = 0; i < txsize; i++) {
1085 struct dma_desc *p;
1086 if (priv->extend_desc)
1087 p = &((priv->dma_etx + i)->basic);
1088 else
1089 p = priv->dma_tx + i;
1090 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001091 priv->tx_skbuff_dma[i].buf = 0;
1092 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001094 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001096 priv->dirty_tx = 0;
1097 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001098 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001099
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102 if (netif_msg_hw(priv))
1103 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001104
1105 return 0;
1106err_init_rx_buffers:
1107 while (--i >= 0)
1108 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110}
1111
1112static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1113{
1114 int i;
1115
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001116 for (i = 0; i < priv->dma_rx_size; i++)
1117 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001118}
1119
1120static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1121{
1122 int i;
1123
1124 for (i = 0; i < priv->dma_tx_size; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001125 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126
damuzi00075e43642014-01-17 23:47:59 +08001127 if (priv->extend_desc)
1128 p = &((priv->dma_etx + i)->basic);
1129 else
1130 p = priv->dma_tx + i;
1131
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001132 if (priv->tx_skbuff_dma[i].buf) {
1133 if (priv->tx_skbuff_dma[i].map_as_page)
1134 dma_unmap_page(priv->device,
1135 priv->tx_skbuff_dma[i].buf,
1136 priv->hw->desc->get_tx_len(p),
1137 DMA_TO_DEVICE);
1138 else
1139 dma_unmap_single(priv->device,
1140 priv->tx_skbuff_dma[i].buf,
1141 priv->hw->desc->get_tx_len(p),
1142 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001143 }
1144
1145 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001146 dev_kfree_skb_any(priv->tx_skbuff[i]);
1147 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001148 priv->tx_skbuff_dma[i].buf = 0;
1149 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001150 }
1151 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001152}
1153
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001154/**
1155 * alloc_dma_desc_resources - alloc TX/RX resources.
1156 * @priv: private structure
1157 * Description: according to which descriptor can be used (extend or basic)
1158 * this function allocates the resources for TX and RX paths. In case of
1159 * reception, for example, it pre-allocated the RX socket buffer in order to
1160 * allow zero-copy mechanism.
1161 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1163{
1164 unsigned int txsize = priv->dma_tx_size;
1165 unsigned int rxsize = priv->dma_rx_size;
1166 int ret = -ENOMEM;
1167
1168 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1169 GFP_KERNEL);
1170 if (!priv->rx_skbuff_dma)
1171 return -ENOMEM;
1172
1173 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1174 GFP_KERNEL);
1175 if (!priv->rx_skbuff)
1176 goto err_rx_skbuff;
1177
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001178 priv->tx_skbuff_dma = kmalloc_array(txsize,
1179 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001180 GFP_KERNEL);
1181 if (!priv->tx_skbuff_dma)
1182 goto err_tx_skbuff_dma;
1183
1184 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1185 GFP_KERNEL);
1186 if (!priv->tx_skbuff)
1187 goto err_tx_skbuff;
1188
1189 if (priv->extend_desc) {
1190 priv->dma_erx = dma_alloc_coherent(priv->device, rxsize *
1191 sizeof(struct
1192 dma_extended_desc),
1193 &priv->dma_rx_phy,
1194 GFP_KERNEL);
1195 if (!priv->dma_erx)
1196 goto err_dma;
1197
1198 priv->dma_etx = dma_alloc_coherent(priv->device, txsize *
1199 sizeof(struct
1200 dma_extended_desc),
1201 &priv->dma_tx_phy,
1202 GFP_KERNEL);
1203 if (!priv->dma_etx) {
1204 dma_free_coherent(priv->device, priv->dma_rx_size *
1205 sizeof(struct dma_extended_desc),
1206 priv->dma_erx, priv->dma_rx_phy);
1207 goto err_dma;
1208 }
1209 } else {
1210 priv->dma_rx = dma_alloc_coherent(priv->device, rxsize *
1211 sizeof(struct dma_desc),
1212 &priv->dma_rx_phy,
1213 GFP_KERNEL);
1214 if (!priv->dma_rx)
1215 goto err_dma;
1216
1217 priv->dma_tx = dma_alloc_coherent(priv->device, txsize *
1218 sizeof(struct dma_desc),
1219 &priv->dma_tx_phy,
1220 GFP_KERNEL);
1221 if (!priv->dma_tx) {
1222 dma_free_coherent(priv->device, priv->dma_rx_size *
1223 sizeof(struct dma_desc),
1224 priv->dma_rx, priv->dma_rx_phy);
1225 goto err_dma;
1226 }
1227 }
1228
1229 return 0;
1230
1231err_dma:
1232 kfree(priv->tx_skbuff);
1233err_tx_skbuff:
1234 kfree(priv->tx_skbuff_dma);
1235err_tx_skbuff_dma:
1236 kfree(priv->rx_skbuff);
1237err_rx_skbuff:
1238 kfree(priv->rx_skbuff_dma);
1239 return ret;
1240}
1241
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001242static void free_dma_desc_resources(struct stmmac_priv *priv)
1243{
1244 /* Release the DMA TX/RX socket buffers */
1245 dma_free_rx_skbufs(priv);
1246 dma_free_tx_skbufs(priv);
1247
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001248 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001249 if (!priv->extend_desc) {
1250 dma_free_coherent(priv->device,
1251 priv->dma_tx_size * sizeof(struct dma_desc),
1252 priv->dma_tx, priv->dma_tx_phy);
1253 dma_free_coherent(priv->device,
1254 priv->dma_rx_size * sizeof(struct dma_desc),
1255 priv->dma_rx, priv->dma_rx_phy);
1256 } else {
1257 dma_free_coherent(priv->device, priv->dma_tx_size *
1258 sizeof(struct dma_extended_desc),
1259 priv->dma_etx, priv->dma_tx_phy);
1260 dma_free_coherent(priv->device, priv->dma_rx_size *
1261 sizeof(struct dma_extended_desc),
1262 priv->dma_erx, priv->dma_rx_phy);
1263 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001264 kfree(priv->rx_skbuff_dma);
1265 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001266 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001268}
1269
1270/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001272 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001273 * Description: it is used for configuring the DMA operation mode register in
1274 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 */
1276static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1277{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001278 int rxfifosz = priv->plat->rx_fifo_size;
1279
Sonic Zhange2a240c2013-08-28 18:55:39 +08001280 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001281 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001282 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001283 /*
1284 * In case of GMAC, SF mode can be enabled
1285 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001286 * 1) TX COE if actually supported
1287 * 2) There is no bugged Jumbo frame support
1288 * that needs to not insert csum in the TDES.
1289 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1291 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001292 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001293 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001294 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1295 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296}
1297
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001298/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001299 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001300 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001301 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001303static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304{
1305 unsigned int txsize = priv->dma_tx_size;
Beniamino Galvani38979572015-01-21 19:07:27 +01001306 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001308 spin_lock(&priv->tx_lock);
1309
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001310 priv->xstats.tx_clean++;
1311
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312 while (priv->dirty_tx != priv->cur_tx) {
1313 int last;
1314 unsigned int entry = priv->dirty_tx % txsize;
1315 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001316 struct dma_desc *p;
1317
1318 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001319 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001320 else
1321 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322
1323 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001324 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325 break;
1326
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001327 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001328 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329 if (likely(last)) {
1330 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001331 priv->hw->desc->tx_status(&priv->dev->stats,
1332 &priv->xstats, p,
1333 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001334 if (likely(tx_error == 0)) {
1335 priv->dev->stats.tx_packets++;
1336 priv->xstats.tx_pkt_n++;
1337 } else
1338 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001339
1340 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001341 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001342 if (netif_msg_tx_done(priv))
1343 pr_debug("%s: curr %d, dirty %d\n", __func__,
1344 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001345
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001346 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1347 if (priv->tx_skbuff_dma[entry].map_as_page)
1348 dma_unmap_page(priv->device,
1349 priv->tx_skbuff_dma[entry].buf,
1350 priv->hw->desc->get_tx_len(p),
1351 DMA_TO_DEVICE);
1352 else
1353 dma_unmap_single(priv->device,
1354 priv->tx_skbuff_dma[entry].buf,
1355 priv->hw->desc->get_tx_len(p),
1356 DMA_TO_DEVICE);
1357 priv->tx_skbuff_dma[entry].buf = 0;
1358 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001359 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001360 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361
1362 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001363 pkts_compl++;
1364 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001365 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366 priv->tx_skbuff[entry] = NULL;
1367 }
1368
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001369 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001370
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001371 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372 }
Beniamino Galvani38979572015-01-21 19:07:27 +01001373
1374 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1375
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 if (unlikely(netif_queue_stopped(priv->dev) &&
1377 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1378 netif_tx_lock(priv->dev);
1379 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001380 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001381 if (netif_msg_tx_done(priv))
1382 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 netif_wake_queue(priv->dev);
1384 }
1385 netif_tx_unlock(priv->dev);
1386 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001387
1388 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1389 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001390 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001391 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001392 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393}
1394
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001395static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001397 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398}
1399
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001400static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001402 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001406 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001407 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001409 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410 */
1411static void stmmac_tx_err(struct stmmac_priv *priv)
1412{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001413 int i;
1414 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 netif_stop_queue(priv->dev);
1416
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001417 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001419 for (i = 0; i < txsize; i++)
1420 if (priv->extend_desc)
1421 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1422 priv->mode,
1423 (i == txsize - 1));
1424 else
1425 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1426 priv->mode,
1427 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428 priv->dirty_tx = 0;
1429 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001430 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001431 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001432
1433 priv->dev->stats.tx_errors++;
1434 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001435}
1436
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001437/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001438 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001439 * @priv: driver private structure
1440 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001441 * It calls the dwmac dma routine and schedule poll method in case of some
1442 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001443 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001444static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001446 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001447 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001448
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001449 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001450 if (likely((status & handle_rx)) || (status & handle_tx)) {
1451 if (likely(napi_schedule_prep(&priv->napi))) {
1452 stmmac_disable_dma_irq(priv);
1453 __napi_schedule(&priv->napi);
1454 }
1455 }
1456 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001458 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1459 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001460 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001461 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001462 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1463 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001464 else
1465 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001466 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001467 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001468 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001469 } else if (unlikely(status == tx_hard_error))
1470 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001471}
1472
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001473/**
1474 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1475 * @priv: driver private structure
1476 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1477 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001478static void stmmac_mmc_setup(struct stmmac_priv *priv)
1479{
1480 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001481 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001482
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001483 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001484
1485 if (priv->dma_cap.rmon) {
1486 dwmac_mmc_ctrl(priv->ioaddr, mode);
1487 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1488 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001489 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001490}
1491
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001492/**
1493 * stmmac_get_synopsys_id - return the SYINID.
1494 * @priv: driver private structure
1495 * Description: this simple function is to decode and return the SYINID
1496 * starting from the HW core register.
1497 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001498static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1499{
1500 u32 hwid = priv->hw->synopsys_uid;
1501
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001502 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001503 if (likely(hwid)) {
1504 u32 uid = ((hwid & 0x0000ff00) >> 8);
1505 u32 synid = (hwid & 0x000000ff);
1506
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001507 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001508 uid, synid);
1509
1510 return synid;
1511 }
1512 return 0;
1513}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001514
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001516 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001517 * @priv: driver private structure
1518 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001519 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1520 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001521 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001522static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1523{
1524 if (priv->plat->enh_desc) {
1525 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001526
1527 /* GMAC older than 3.50 has no extended descriptors */
1528 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1529 pr_info("\tEnabled extended descriptors\n");
1530 priv->extend_desc = 1;
1531 } else
1532 pr_warn("Extended descriptors not supported\n");
1533
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001534 priv->hw->desc = &enh_desc_ops;
1535 } else {
1536 pr_info(" Normal descriptors\n");
1537 priv->hw->desc = &ndesc_ops;
1538 }
1539}
1540
1541/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001542 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001543 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001544 * Description:
1545 * new GMAC chip generations have a new register to indicate the
1546 * presence of the optional feature/functions.
1547 * This can be also used to override the value passed through the
1548 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001549 */
1550static int stmmac_get_hw_features(struct stmmac_priv *priv)
1551{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001552 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001553
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001554 if (priv->hw->dma->get_hw_feature) {
1555 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001556
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001557 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1558 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1559 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1560 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001561 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001562 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1563 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1564 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001565 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001566 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001567 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001568 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001569 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001570 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001571 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001572 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1573 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001574 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001575 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001576 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1578 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001579 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001580 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1581 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001582 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001583 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001584 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001585 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001586 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001588 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001589 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001590 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001591 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1592 /* Alternate (enhanced) DESC mode */
1593 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001594 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001595
1596 return hw_cap;
1597}
1598
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001599/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001600 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001601 * @priv: driver private structure
1602 * Description:
1603 * it is to verify if the MAC address is valid, in case of failures it
1604 * generates a random MAC address
1605 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001606static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1607{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001608 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001609 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001610 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001611 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001612 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001613 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1614 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001616}
1617
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001618/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001619 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001620 * @priv: driver private structure
1621 * Description:
1622 * It inits the DMA invoking the specific MAC/GMAC callback.
1623 * Some DMA parameters can be passed from the platform;
1624 * in case of these are not passed a default is kept for the MAC or GMAC.
1625 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001626static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1627{
1628 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001629 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001630 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001631
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001632 if (priv->plat->dma_cfg) {
1633 pbl = priv->plat->dma_cfg->pbl;
1634 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001635 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001636 burst_len = priv->plat->dma_cfg->burst_len;
1637 }
1638
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001639 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1640 atds = 1;
1641
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001642 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001643 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001644 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001645}
1646
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001647/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001648 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001649 * @data: data pointer
1650 * Description:
1651 * This is the timer handler to directly invoke the stmmac_tx_clean.
1652 */
1653static void stmmac_tx_timer(unsigned long data)
1654{
1655 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1656
1657 stmmac_tx_clean(priv);
1658}
1659
1660/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001661 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001662 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001663 * Description:
1664 * This inits the transmit coalesce parameters: i.e. timer rate,
1665 * timer handler and default threshold used for enabling the
1666 * interrupt on completion bit.
1667 */
1668static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1669{
1670 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1671 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1672 init_timer(&priv->txtimer);
1673 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1674 priv->txtimer.data = (unsigned long)priv;
1675 priv->txtimer.function = stmmac_tx_timer;
1676 add_timer(&priv->txtimer);
1677}
1678
1679/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001680 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001681 * @dev : pointer to the device structure.
1682 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001683 * this is the main function to setup the HW in a usable state because the
1684 * dma engine is reset, the core registers are configured (e.g. AXI,
1685 * Checksum features, timers). The DMA is ready to start receiving and
1686 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001687 * Return value:
1688 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1689 * file on failure.
1690 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001691static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001692{
1693 struct stmmac_priv *priv = netdev_priv(dev);
1694 int ret;
1695
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001696 /* DMA initialization and SW reset */
1697 ret = stmmac_init_dma_engine(priv);
1698 if (ret < 0) {
1699 pr_err("%s: DMA engine initialization failed\n", __func__);
1700 return ret;
1701 }
1702
1703 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001704 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001705
1706 /* If required, perform hw setup of the bus. */
1707 if (priv->plat->bus_setup)
1708 priv->plat->bus_setup(priv->ioaddr);
1709
1710 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001711 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001712
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001713 ret = priv->hw->mac->rx_ipc(priv->hw);
1714 if (!ret) {
1715 pr_warn(" RX IPC Checksum Offload disabled\n");
1716 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001717 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001718 }
1719
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001720 /* Enable the MAC Rx/Tx */
1721 stmmac_set_mac(priv->ioaddr, true);
1722
1723 /* Set the HW DMA mode and the COE */
1724 stmmac_dma_operation_mode(priv);
1725
1726 stmmac_mmc_setup(priv);
1727
Huacai Chenfe1319292014-12-19 22:38:18 +08001728 if (init_ptp) {
1729 ret = stmmac_init_ptp(priv);
1730 if (ret && ret != -EOPNOTSUPP)
1731 pr_warn("%s: failed PTP initialisation\n", __func__);
1732 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001734#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001735 ret = stmmac_init_fs(dev);
1736 if (ret < 0)
1737 pr_warn("%s: failed debugFS registration\n", __func__);
1738#endif
1739 /* Start the ball rolling... */
1740 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1741 priv->hw->dma->start_tx(priv->ioaddr);
1742 priv->hw->dma->start_rx(priv->ioaddr);
1743
1744 /* Dump DMA/MAC registers */
1745 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001746 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001747 priv->hw->dma->dump_regs(priv->ioaddr);
1748 }
1749 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1750
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001751 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1752 priv->rx_riwt = MAX_DMA_RIWT;
1753 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1754 }
1755
1756 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001757 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001758
1759 return 0;
1760}
1761
1762/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001763 * stmmac_open - open entry point of the driver
1764 * @dev : pointer to the device structure.
1765 * Description:
1766 * This function is the open entry point of the driver.
1767 * Return value:
1768 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1769 * file on failure.
1770 */
1771static int stmmac_open(struct net_device *dev)
1772{
1773 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001774 int ret;
1775
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001776 stmmac_check_ether_addr(priv);
1777
Byungho An4d8f0822013-04-07 17:56:16 +00001778 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1779 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001780 ret = stmmac_init_phy(dev);
1781 if (ret) {
1782 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1783 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001784 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001785 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001786 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001787
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001788 /* Extra statistics */
1789 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1790 priv->xstats.threshold = tc;
1791
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001792 /* Create and initialize the TX/RX descriptors chains. */
1793 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1794 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1795 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001796
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001797 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001798 if (ret < 0) {
1799 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1800 goto dma_desc_error;
1801 }
1802
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001803 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1804 if (ret < 0) {
1805 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1806 goto init_error;
1807 }
1808
Huacai Chenfe1319292014-12-19 22:38:18 +08001809 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001810 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001811 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001812 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813 }
1814
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001815 stmmac_init_tx_coalesce(priv);
1816
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001817 if (priv->phydev)
1818 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001819
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001820 /* Request the IRQ lines */
1821 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001822 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001823 if (unlikely(ret < 0)) {
1824 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1825 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001826 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001827 }
1828
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001829 /* Request the Wake IRQ in case of another line is used for WoL */
1830 if (priv->wol_irq != dev->irq) {
1831 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1832 IRQF_SHARED, dev->name, dev);
1833 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001834 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1835 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001836 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001837 }
1838 }
1839
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001840 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001841 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001842 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1843 dev->name, dev);
1844 if (unlikely(ret < 0)) {
1845 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1846 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001847 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001848 }
1849 }
1850
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001851 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001852 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001853
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001855
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001856lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001857 if (priv->wol_irq != dev->irq)
1858 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001859wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001860 free_irq(dev->irq, dev);
1861
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001862init_error:
1863 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001864dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001865 if (priv->phydev)
1866 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001867
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001868 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869}
1870
1871/**
1872 * stmmac_release - close entry point of the driver
1873 * @dev : device pointer.
1874 * Description:
1875 * This is the stop entry point of the driver.
1876 */
1877static int stmmac_release(struct net_device *dev)
1878{
1879 struct stmmac_priv *priv = netdev_priv(dev);
1880
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001881 if (priv->eee_enabled)
1882 del_timer_sync(&priv->eee_ctrl_timer);
1883
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884 /* Stop and disconnect the PHY */
1885 if (priv->phydev) {
1886 phy_stop(priv->phydev);
1887 phy_disconnect(priv->phydev);
1888 priv->phydev = NULL;
1889 }
1890
1891 netif_stop_queue(dev);
1892
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001895 del_timer_sync(&priv->txtimer);
1896
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897 /* Free the IRQ lines */
1898 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001899 if (priv->wol_irq != dev->irq)
1900 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001901 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001902 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903
1904 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001905 priv->hw->dma->stop_tx(priv->ioaddr);
1906 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907
1908 /* Release and free the Rx/Tx resources */
1909 free_dma_desc_resources(priv);
1910
avisconti19449bf2010-10-25 18:58:14 +00001911 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001912 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
1914 netif_carrier_off(dev);
1915
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001916#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001917 stmmac_exit_fs();
1918#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001920 stmmac_release_ptp(priv);
1921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922 return 0;
1923}
1924
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001926 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927 * @skb : the socket buffer
1928 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001929 * Description : this is the tx entry point of the driver.
1930 * It programs the chain or the ring and supports oversized frames
1931 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932 */
1933static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1934{
1935 struct stmmac_priv *priv = netdev_priv(dev);
1936 unsigned int txsize = priv->dma_tx_size;
1937 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001938 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001939 int nfrags = skb_shinfo(skb)->nr_frags;
1940 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001941 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001942 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001943
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001944 spin_lock(&priv->tx_lock);
1945
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001946 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001947 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948 if (!netif_queue_stopped(dev)) {
1949 netif_stop_queue(dev);
1950 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001951 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001952 }
1953 return NETDEV_TX_BUSY;
1954 }
1955
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001956 if (priv->tx_path_in_lpi_mode)
1957 stmmac_disable_eee_mode(priv);
1958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001959 entry = priv->cur_tx % txsize;
1960
Michał Mirosław5e982f32011-04-09 02:46:55 +00001961 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001962
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001963 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001964 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001965 else
1966 desc = priv->dma_tx + entry;
1967
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001968 first = desc;
1969
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001970 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001971 if (enh_desc)
1972 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1973
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001974 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001975 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001976 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001977 if (dma_mapping_error(priv->device, desc->des2))
1978 goto dma_map_err;
1979 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001980 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001981 csum_insertion, priv->mode);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001982 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001983 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001984 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001985 if (unlikely(entry < 0))
1986 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001987 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001988
1989 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001990 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1991 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001992
damuzi00075e43642014-01-17 23:47:59 +08001993 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001994 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001995 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001996 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001997 else
1998 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001999
Ian Campbellf7223802011-09-21 21:53:20 +00002000 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2001 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002002 if (dma_mapping_error(priv->device, desc->des2))
2003 goto dma_map_err; /* should reuse desc w/o issues */
2004
2005 priv->tx_skbuff_dma[entry].buf = desc->des2;
2006 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002007 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2008 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002009 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002010 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00002011 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002012 }
2013
damuzi00075e43642014-01-17 23:47:59 +08002014 priv->tx_skbuff[entry] = skb;
2015
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002016 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002017 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00002018
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002019 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002020 /* According to the coalesce parameter the IC bit for the latest
2021 * segment could be reset and the timer re-started to invoke the
2022 * stmmac_tx function. This approach takes care about the fragments.
2023 */
2024 priv->tx_count_frames += nfrags + 1;
2025 if (priv->tx_coal_frames > priv->tx_count_frames) {
2026 priv->hw->desc->clear_tx_ic(desc);
2027 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002028 mod_timer(&priv->txtimer,
2029 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2030 } else
2031 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002032
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002033 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002034 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00002035 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002036
2037 priv->cur_tx++;
2038
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002039 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002040 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002041 __func__, (priv->cur_tx % txsize),
2042 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002043
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002044 if (priv->extend_desc)
2045 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
2046 else
2047 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
2048
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002049 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002050 print_pkt(skb->data, skb->len);
2051 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002052 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002053 if (netif_msg_hw(priv))
2054 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002055 netif_stop_queue(dev);
2056 }
2057
2058 dev->stats.tx_bytes += skb->len;
2059
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002060 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2061 priv->hwts_tx_en)) {
2062 /* declare that device is doing timestamping */
2063 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2064 priv->hw->desc->enable_tx_timestamp(first);
2065 }
2066
2067 if (!priv->hwts_tx_en)
2068 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002069
Beniamino Galvani38979572015-01-21 19:07:27 +01002070 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002071 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2072
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002073 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002074 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002075
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002076dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002077 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002078 dev_err(priv->device, "Tx dma map failed\n");
2079 dev_kfree_skb(skb);
2080 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002081 return NETDEV_TX_OK;
2082}
2083
Vince Bridgersb9381982014-01-14 13:42:05 -06002084static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2085{
2086 struct ethhdr *ehdr;
2087 u16 vlanid;
2088
2089 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2090 NETIF_F_HW_VLAN_CTAG_RX &&
2091 !__vlan_get_tag(skb, &vlanid)) {
2092 /* pop the vlan tag */
2093 ehdr = (struct ethhdr *)skb->data;
2094 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2095 skb_pull(skb, VLAN_HLEN);
2096 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2097 }
2098}
2099
2100
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002101/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002102 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002103 * @priv: driver private structure
2104 * Description : this is to reallocate the skb for the reception process
2105 * that is based on zero-copy.
2106 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002107static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2108{
2109 unsigned int rxsize = priv->dma_rx_size;
2110 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002111
2112 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2113 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002114 struct dma_desc *p;
2115
2116 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002117 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002118 else
2119 p = priv->dma_rx + entry;
2120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002121 if (likely(priv->rx_skbuff[entry] == NULL)) {
2122 struct sk_buff *skb;
2123
Eric Dumazetacb600d2012-10-05 06:23:55 +00002124 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002125
2126 if (unlikely(skb == NULL))
2127 break;
2128
2129 priv->rx_skbuff[entry] = skb;
2130 priv->rx_skbuff_dma[entry] =
2131 dma_map_single(priv->device, skb->data, bfsize,
2132 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002133 if (dma_mapping_error(priv->device,
2134 priv->rx_skbuff_dma[entry])) {
2135 dev_err(priv->device, "Rx dma map failed\n");
2136 dev_kfree_skb(skb);
2137 break;
2138 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002139 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002140
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002141 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002142
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002143 if (netif_msg_rx_status(priv))
2144 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002145 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002146 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002147 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002148 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002149 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002150}
2151
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002152/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002153 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002154 * @priv: driver private structure
2155 * @limit: napi bugget.
2156 * Description : this the function called by the napi poll method.
2157 * It gets all the frames inside the ring.
2158 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002159static int stmmac_rx(struct stmmac_priv *priv, int limit)
2160{
2161 unsigned int rxsize = priv->dma_rx_size;
2162 unsigned int entry = priv->cur_rx % rxsize;
2163 unsigned int next_entry;
2164 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002165 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002167 if (netif_msg_rx_status(priv)) {
2168 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002169 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002170 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002171 else
2172 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002173 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002174 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002176 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002178 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002179 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002180 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002181 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002182
2183 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002184 break;
2185
2186 count++;
2187
2188 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002189 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002190 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002191 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002192 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002193
2194 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002195 status = priv->hw->desc->rx_status(&priv->dev->stats,
2196 &priv->xstats, p);
2197 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2198 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2199 &priv->xstats,
2200 priv->dma_erx +
2201 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002202 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002204 if (priv->hwts_rx_en && !priv->extend_desc) {
2205 /* DESC2 & DESC3 will be overwitten by device
2206 * with timestamp value, hence reinitialize
2207 * them in stmmac_rx_refill() function so that
2208 * device can reuse it.
2209 */
2210 priv->rx_skbuff[entry] = NULL;
2211 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002212 priv->rx_skbuff_dma[entry],
2213 priv->dma_buf_sz,
2214 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002215 }
2216 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002217 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002218 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002219
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002220 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2221
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002222 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002223 * Type frames (LLC/LLC-SNAP)
2224 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002225 if (unlikely(status != llc_snap))
2226 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002227
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002228 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002229 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002230 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002231 if (frame_len > ETH_FRAME_LEN)
2232 pr_debug("\tframe size %d, COE: %d\n",
2233 frame_len, status);
2234 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002235 skb = priv->rx_skbuff[entry];
2236 if (unlikely(!skb)) {
2237 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002238 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002239 priv->dev->stats.rx_dropped++;
2240 break;
2241 }
2242 prefetch(skb->data - NET_IP_ALIGN);
2243 priv->rx_skbuff[entry] = NULL;
2244
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002245 stmmac_get_rx_hwtstamp(priv, entry, skb);
2246
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247 skb_put(skb, frame_len);
2248 dma_unmap_single(priv->device,
2249 priv->rx_skbuff_dma[entry],
2250 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002251
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002253 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002254 print_pkt(skb->data, frame_len);
2255 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002256
Vince Bridgersb9381982014-01-14 13:42:05 -06002257 stmmac_rx_vlan(priv->dev, skb);
2258
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259 skb->protocol = eth_type_trans(skb, priv->dev);
2260
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002261 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002262 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002263 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002264 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002265
2266 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002267
2268 priv->dev->stats.rx_packets++;
2269 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002270 }
2271 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002272 }
2273
2274 stmmac_rx_refill(priv);
2275
2276 priv->xstats.rx_pkt_n += count;
2277
2278 return count;
2279}
2280
2281/**
2282 * stmmac_poll - stmmac poll method (NAPI)
2283 * @napi : pointer to the napi structure.
2284 * @budget : maximum number of packets that the current CPU can receive from
2285 * all interfaces.
2286 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002287 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002288 */
2289static int stmmac_poll(struct napi_struct *napi, int budget)
2290{
2291 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2292 int work_done = 0;
2293
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002294 priv->xstats.napi_poll++;
2295 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002296
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002297 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002298 if (work_done < budget) {
2299 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002300 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002301 }
2302 return work_done;
2303}
2304
2305/**
2306 * stmmac_tx_timeout
2307 * @dev : Pointer to net device structure
2308 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002309 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002310 * netdev structure and arrange for the device to be reset to a sane state
2311 * in order to transmit a new packet.
2312 */
2313static void stmmac_tx_timeout(struct net_device *dev)
2314{
2315 struct stmmac_priv *priv = netdev_priv(dev);
2316
2317 /* Clear Tx resources and restart transmitting again */
2318 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002319}
2320
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002321/**
Jiri Pirko01789342011-08-16 06:29:00 +00002322 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002323 * @dev : pointer to the device structure
2324 * Description:
2325 * This function is a driver entry point which gets called by the kernel
2326 * whenever multicast addresses must be enabled/disabled.
2327 * Return value:
2328 * void.
2329 */
Jiri Pirko01789342011-08-16 06:29:00 +00002330static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002331{
2332 struct stmmac_priv *priv = netdev_priv(dev);
2333
Vince Bridgers3b57de92014-07-31 15:49:17 -05002334 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002335}
2336
2337/**
2338 * stmmac_change_mtu - entry point to change MTU size for the device.
2339 * @dev : device pointer.
2340 * @new_mtu : the new MTU size for the device.
2341 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2342 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2343 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2344 * Return value:
2345 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2346 * file on failure.
2347 */
2348static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2349{
2350 struct stmmac_priv *priv = netdev_priv(dev);
2351 int max_mtu;
2352
2353 if (netif_running(dev)) {
2354 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2355 return -EBUSY;
2356 }
2357
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002358 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002359 max_mtu = JUMBO_LEN;
2360 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002361 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002362
Vince Bridgers2618abb2014-01-20 05:39:01 -06002363 if (priv->plat->maxmtu < max_mtu)
2364 max_mtu = priv->plat->maxmtu;
2365
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002366 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2367 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2368 return -EINVAL;
2369 }
2370
Michał Mirosław5e982f32011-04-09 02:46:55 +00002371 dev->mtu = new_mtu;
2372 netdev_update_features(dev);
2373
2374 return 0;
2375}
2376
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002377static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002378 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002379{
2380 struct stmmac_priv *priv = netdev_priv(dev);
2381
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002382 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002383 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002384
Michał Mirosław5e982f32011-04-09 02:46:55 +00002385 if (!priv->plat->tx_coe)
2386 features &= ~NETIF_F_ALL_CSUM;
2387
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002388 /* Some GMAC devices have a bugged Jumbo frame support that
2389 * needs to have the Tx COE disabled for oversized frames
2390 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002391 * the TX csum insertionin the TDES and not use SF.
2392 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002393 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2394 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002395
Michał Mirosław5e982f32011-04-09 02:46:55 +00002396 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397}
2398
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002399static int stmmac_set_features(struct net_device *netdev,
2400 netdev_features_t features)
2401{
2402 struct stmmac_priv *priv = netdev_priv(netdev);
2403
2404 /* Keep the COE Type in case of csum is supporting */
2405 if (features & NETIF_F_RXCSUM)
2406 priv->hw->rx_csum = priv->plat->rx_coe;
2407 else
2408 priv->hw->rx_csum = 0;
2409 /* No check needed because rx_coe has been set before and it will be
2410 * fixed in case of issue.
2411 */
2412 priv->hw->mac->rx_ipc(priv->hw);
2413
2414 return 0;
2415}
2416
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002417/**
2418 * stmmac_interrupt - main ISR
2419 * @irq: interrupt number.
2420 * @dev_id: to pass the net device pointer.
2421 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002422 * It can call:
2423 * o DMA service routine (to manage incoming frame reception and transmission
2424 * status)
2425 * o Core interrupts to manage: remote wake-up, management counter, LPI
2426 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002427 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002428static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2429{
2430 struct net_device *dev = (struct net_device *)dev_id;
2431 struct stmmac_priv *priv = netdev_priv(dev);
2432
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002433 if (priv->irq_wake)
2434 pm_wakeup_event(priv->device, 0);
2435
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002436 if (unlikely(!dev)) {
2437 pr_err("%s: invalid dev pointer\n", __func__);
2438 return IRQ_NONE;
2439 }
2440
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002441 /* To handle GMAC own interrupts */
2442 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002443 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002444 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002445 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002446 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002447 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002448 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002449 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002450 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002451 }
2452 }
2453
2454 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002455 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002456
2457 return IRQ_HANDLED;
2458}
2459
2460#ifdef CONFIG_NET_POLL_CONTROLLER
2461/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002462 * to allow network I/O with interrupts disabled.
2463 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002464static void stmmac_poll_controller(struct net_device *dev)
2465{
2466 disable_irq(dev->irq);
2467 stmmac_interrupt(dev->irq, dev);
2468 enable_irq(dev->irq);
2469}
2470#endif
2471
2472/**
2473 * stmmac_ioctl - Entry point for the Ioctl
2474 * @dev: Device pointer.
2475 * @rq: An IOCTL specefic structure, that can contain a pointer to
2476 * a proprietary structure used to pass information to the driver.
2477 * @cmd: IOCTL command
2478 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002479 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002480 */
2481static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2482{
2483 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002484 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002485
2486 if (!netif_running(dev))
2487 return -EINVAL;
2488
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002489 switch (cmd) {
2490 case SIOCGMIIPHY:
2491 case SIOCGMIIREG:
2492 case SIOCSMIIREG:
2493 if (!priv->phydev)
2494 return -EINVAL;
2495 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2496 break;
2497 case SIOCSHWTSTAMP:
2498 ret = stmmac_hwtstamp_ioctl(dev, rq);
2499 break;
2500 default:
2501 break;
2502 }
Richard Cochran28b04112010-07-17 08:48:55 +00002503
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002504 return ret;
2505}
2506
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002507#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002508static struct dentry *stmmac_fs_dir;
2509static struct dentry *stmmac_rings_status;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002510static struct dentry *stmmac_dma_cap;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002511
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002512static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002513 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002514{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002515 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002516 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2517 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002518
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002519 for (i = 0; i < size; i++) {
2520 u64 x;
2521 if (extend_desc) {
2522 x = *(u64 *) ep;
2523 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002524 i, (unsigned int)virt_to_phys(ep),
2525 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002526 ep->basic.des2, ep->basic.des3);
2527 ep++;
2528 } else {
2529 x = *(u64 *) p;
2530 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002531 i, (unsigned int)virt_to_phys(ep),
2532 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002533 p->des2, p->des3);
2534 p++;
2535 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002536 seq_printf(seq, "\n");
2537 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002538}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002539
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002540static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2541{
2542 struct net_device *dev = seq->private;
2543 struct stmmac_priv *priv = netdev_priv(dev);
2544 unsigned int txsize = priv->dma_tx_size;
2545 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002546
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002547 if (priv->extend_desc) {
2548 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002549 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002550 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002551 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002552 } else {
2553 seq_printf(seq, "RX descriptor ring:\n");
2554 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2555 seq_printf(seq, "TX descriptor ring:\n");
2556 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002557 }
2558
2559 return 0;
2560}
2561
2562static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2563{
2564 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2565}
2566
2567static const struct file_operations stmmac_rings_status_fops = {
2568 .owner = THIS_MODULE,
2569 .open = stmmac_sysfs_ring_open,
2570 .read = seq_read,
2571 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002572 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002573};
2574
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002575static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2576{
2577 struct net_device *dev = seq->private;
2578 struct stmmac_priv *priv = netdev_priv(dev);
2579
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002580 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002581 seq_printf(seq, "DMA HW features not supported\n");
2582 return 0;
2583 }
2584
2585 seq_printf(seq, "==============================\n");
2586 seq_printf(seq, "\tDMA HW features\n");
2587 seq_printf(seq, "==============================\n");
2588
2589 seq_printf(seq, "\t10/100 Mbps %s\n",
2590 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2591 seq_printf(seq, "\t1000 Mbps %s\n",
2592 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2593 seq_printf(seq, "\tHalf duple %s\n",
2594 (priv->dma_cap.half_duplex) ? "Y" : "N");
2595 seq_printf(seq, "\tHash Filter: %s\n",
2596 (priv->dma_cap.hash_filter) ? "Y" : "N");
2597 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2598 (priv->dma_cap.multi_addr) ? "Y" : "N");
2599 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2600 (priv->dma_cap.pcs) ? "Y" : "N");
2601 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2602 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2603 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2604 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2605 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2606 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2607 seq_printf(seq, "\tRMON module: %s\n",
2608 (priv->dma_cap.rmon) ? "Y" : "N");
2609 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2610 (priv->dma_cap.time_stamp) ? "Y" : "N");
2611 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2612 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2613 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2614 (priv->dma_cap.eee) ? "Y" : "N");
2615 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2616 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2617 (priv->dma_cap.tx_coe) ? "Y" : "N");
2618 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2619 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2620 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2621 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2622 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2623 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2624 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2625 priv->dma_cap.number_rx_channel);
2626 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2627 priv->dma_cap.number_tx_channel);
2628 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2629 (priv->dma_cap.enh_desc) ? "Y" : "N");
2630
2631 return 0;
2632}
2633
2634static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2635{
2636 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2637}
2638
2639static const struct file_operations stmmac_dma_cap_fops = {
2640 .owner = THIS_MODULE,
2641 .open = stmmac_sysfs_dma_cap_open,
2642 .read = seq_read,
2643 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002644 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002645};
2646
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002647static int stmmac_init_fs(struct net_device *dev)
2648{
2649 /* Create debugfs entries */
2650 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
2651
2652 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
2653 pr_err("ERROR %s, debugfs create directory failed\n",
2654 STMMAC_RESOURCE_NAME);
2655
2656 return -ENOMEM;
2657 }
2658
2659 /* Entry to report DMA RX/TX rings */
2660 stmmac_rings_status = debugfs_create_file("descriptors_status",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002661 S_IRUGO, stmmac_fs_dir, dev,
2662 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002663
2664 if (!stmmac_rings_status || IS_ERR(stmmac_rings_status)) {
2665 pr_info("ERROR creating stmmac ring debugfs file\n");
2666 debugfs_remove(stmmac_fs_dir);
2667
2668 return -ENOMEM;
2669 }
2670
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002671 /* Entry to report the DMA HW features */
2672 stmmac_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, stmmac_fs_dir,
2673 dev, &stmmac_dma_cap_fops);
2674
2675 if (!stmmac_dma_cap || IS_ERR(stmmac_dma_cap)) {
2676 pr_info("ERROR creating stmmac MMC debugfs file\n");
2677 debugfs_remove(stmmac_rings_status);
2678 debugfs_remove(stmmac_fs_dir);
2679
2680 return -ENOMEM;
2681 }
2682
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002683 return 0;
2684}
2685
2686static void stmmac_exit_fs(void)
2687{
2688 debugfs_remove(stmmac_rings_status);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002689 debugfs_remove(stmmac_dma_cap);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002690 debugfs_remove(stmmac_fs_dir);
2691}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002692#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694static const struct net_device_ops stmmac_netdev_ops = {
2695 .ndo_open = stmmac_open,
2696 .ndo_start_xmit = stmmac_xmit,
2697 .ndo_stop = stmmac_release,
2698 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002699 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002700 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002701 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702 .ndo_tx_timeout = stmmac_tx_timeout,
2703 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704#ifdef CONFIG_NET_POLL_CONTROLLER
2705 .ndo_poll_controller = stmmac_poll_controller,
2706#endif
2707 .ndo_set_mac_address = eth_mac_addr,
2708};
2709
2710/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002711 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002712 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002713 * Description: this function is to configure the MAC device according to
2714 * some platform parameters or the HW capability register. It prepares the
2715 * driver to use either ring or chain modes and to setup either enhanced or
2716 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002717 */
2718static int stmmac_hw_init(struct stmmac_priv *priv)
2719{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002720 struct mac_device_info *mac;
2721
2722 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002723 if (priv->plat->has_gmac) {
2724 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002725 mac = dwmac1000_setup(priv->ioaddr,
2726 priv->plat->multicast_filter_bins,
2727 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002728 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002729 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002730 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002731 if (!mac)
2732 return -ENOMEM;
2733
2734 priv->hw = mac;
2735
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002736 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002737 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002738
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002739 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002740 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002741 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002742 pr_info(" Chain mode enabled\n");
2743 priv->mode = STMMAC_CHAIN_MODE;
2744 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002745 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002746 pr_info(" Ring mode enabled\n");
2747 priv->mode = STMMAC_RING_MODE;
2748 }
2749
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002750 /* Get the HW capability (new GMAC newer than 3.50a) */
2751 priv->hw_cap_support = stmmac_get_hw_features(priv);
2752 if (priv->hw_cap_support) {
2753 pr_info(" DMA HW capability register supported");
2754
2755 /* We can override some gmac/dma configuration fields: e.g.
2756 * enh_desc, tx_coe (e.g. that are passed through the
2757 * platform) with the values from the HW capability
2758 * register (if supported).
2759 */
2760 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002761 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002762
Sonic Zhangdec21652015-01-22 14:55:57 +08002763 /* TXCOE doesn't work in thresh DMA mode */
2764 if (priv->plat->force_thresh_dma_mode)
2765 priv->plat->tx_coe = 0;
2766 else
2767 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002768
2769 if (priv->dma_cap.rx_coe_type2)
2770 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2771 else if (priv->dma_cap.rx_coe_type1)
2772 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2773
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002774 } else
2775 pr_info(" No HW DMA feature register supported");
2776
Byungho An61369d02013-06-28 16:35:32 +09002777 /* To use alternate (extended) or normal descriptor structures */
2778 stmmac_selec_desc_mode(priv);
2779
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002780 if (priv->plat->rx_coe) {
2781 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002782 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2783 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002784 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002785 if (priv->plat->tx_coe)
2786 pr_info(" TX Checksum insertion supported\n");
2787
2788 if (priv->plat->pmt) {
2789 pr_info(" Wake-Up On Lan supported\n");
2790 device_set_wakeup_capable(priv->device, 1);
2791 }
2792
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002793 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002794}
2795
2796/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002797 * stmmac_dvr_probe
2798 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002799 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002800 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002801 * Description: this is the main probe function used to
2802 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002803 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002804 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002805 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002806int stmmac_dvr_probe(struct device *device,
2807 struct plat_stmmacenet_data *plat_dat,
2808 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002809{
2810 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002811 struct net_device *ndev = NULL;
2812 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002813
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002814 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002815 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002816 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002817
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002818 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002819
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002820 priv = netdev_priv(ndev);
2821 priv->device = device;
2822 priv->dev = ndev;
2823
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002824 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002825 priv->pause = pause;
2826 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002827 priv->ioaddr = res->addr;
2828 priv->dev->base_addr = (unsigned long)res->addr;
2829
2830 priv->dev->irq = res->irq;
2831 priv->wol_irq = res->wol_irq;
2832 priv->lpi_irq = res->lpi_irq;
2833
2834 if (res->mac)
2835 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002836
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002837 dev_set_drvdata(device, priv);
2838
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002839 /* Verify driver arguments */
2840 stmmac_verify_args();
2841
2842 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002843 * this needs to have multiple instances
2844 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002845 if ((phyaddr >= 0) && (phyaddr <= 31))
2846 priv->plat->phy_addr = phyaddr;
2847
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002848 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2849 if (IS_ERR(priv->stmmac_clk)) {
2850 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2851 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002852 /* If failed to obtain stmmac_clk and specific clk_csr value
2853 * is NOT passed from the platform, probe fail.
2854 */
2855 if (!priv->plat->clk_csr) {
2856 ret = PTR_ERR(priv->stmmac_clk);
2857 goto error_clk_get;
2858 } else {
2859 priv->stmmac_clk = NULL;
2860 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002861 }
2862 clk_prepare_enable(priv->stmmac_clk);
2863
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002864 priv->pclk = devm_clk_get(priv->device, "pclk");
2865 if (IS_ERR(priv->pclk)) {
2866 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2867 ret = -EPROBE_DEFER;
2868 goto error_pclk_get;
2869 }
2870 priv->pclk = NULL;
2871 }
2872 clk_prepare_enable(priv->pclk);
2873
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002874 priv->stmmac_rst = devm_reset_control_get(priv->device,
2875 STMMAC_RESOURCE_NAME);
2876 if (IS_ERR(priv->stmmac_rst)) {
2877 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2878 ret = -EPROBE_DEFER;
2879 goto error_hw_init;
2880 }
2881 dev_info(priv->device, "no reset control found\n");
2882 priv->stmmac_rst = NULL;
2883 }
2884 if (priv->stmmac_rst)
2885 reset_control_deassert(priv->stmmac_rst);
2886
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002887 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002888 ret = stmmac_hw_init(priv);
2889 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002890 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002891
2892 ndev->netdev_ops = &stmmac_netdev_ops;
2893
2894 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2895 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002896 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2897 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002898#ifdef STMMAC_VLAN_TAG_USED
2899 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002900 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002901#endif
2902 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2903
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002904 if (flow_ctrl)
2905 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2906
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002907 /* Rx Watchdog is available in the COREs newer than the 3.40.
2908 * In some case, for example on bugged HW this feature
2909 * has to be disable and this can be done by passing the
2910 * riwt_off field from the platform.
2911 */
2912 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2913 priv->use_riwt = 1;
2914 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2915 }
2916
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002917 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002918
Vlad Lunguf8e96162010-11-29 22:52:52 +00002919 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002920 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002921
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002922 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002923 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002924 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002925 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002926 }
2927
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002928 /* If a specific clk_csr value is passed from the platform
2929 * this means that the CSR Clock Range selection cannot be
2930 * changed at run-time and it is fixed. Viceversa the driver'll try to
2931 * set the MDC clock dynamically according to the csr actual
2932 * clock input.
2933 */
2934 if (!priv->plat->clk_csr)
2935 stmmac_clk_csr_set(priv);
2936 else
2937 priv->clk_csr = priv->plat->clk_csr;
2938
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002939 stmmac_check_pcs_mode(priv);
2940
Byungho An4d8f0822013-04-07 17:56:16 +00002941 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2942 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002943 /* MDIO bus Registration */
2944 ret = stmmac_mdio_register(ndev);
2945 if (ret < 0) {
2946 pr_debug("%s: MDIO bus (id: %d) registration failed",
2947 __func__, priv->plat->bus_id);
2948 goto error_mdio_register;
2949 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002950 }
2951
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002952 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002953
Viresh Kumar6a81c262012-07-30 14:39:41 -07002954error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002955 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002956error_netdev_register:
2957 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002958error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002959 clk_disable_unprepare(priv->pclk);
2960error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002961 clk_disable_unprepare(priv->stmmac_clk);
2962error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002963 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002964
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002965 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002966}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02002967EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968
2969/**
2970 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002971 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002972 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002973 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002974 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002975int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002976{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002977 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978
2979 pr_info("%s:\n\tremoving driver", __func__);
2980
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002981 priv->hw->dma->stop_rx(priv->ioaddr);
2982 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002983
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002984 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002985 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002986 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002987 if (priv->stmmac_rst)
2988 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002989 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002990 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01002991 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2992 priv->pcs != STMMAC_PCS_RTBI)
2993 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002994 free_netdev(ndev);
2995
2996 return 0;
2997}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02002998EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002999
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003000/**
3001 * stmmac_suspend - suspend callback
3002 * @ndev: net device pointer
3003 * Description: this is the function to suspend the device and it is called
3004 * by the platform driver to stop the network queue, release the resources,
3005 * program the PMT register (for WoL), clean and release driver resources.
3006 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003007int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003008{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003009 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003010 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003012 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003013 return 0;
3014
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003015 if (priv->phydev)
3016 phy_stop(priv->phydev);
3017
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003018 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003019
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003020 netif_device_detach(ndev);
3021 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003022
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003023 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003024
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003025 /* Stop TX/RX DMA */
3026 priv->hw->dma->stop_tx(priv->ioaddr);
3027 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003028
3029 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003030
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003031 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003032 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003033 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003034 priv->irq_wake = 1;
3035 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003036 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003037 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003038 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003039 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003040 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003041 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003042 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003043
3044 priv->oldlink = 0;
3045 priv->speed = 0;
3046 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047 return 0;
3048}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003049EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003050
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003051/**
3052 * stmmac_resume - resume callback
3053 * @ndev: net device pointer
3054 * Description: when resume this function is invoked to setup the DMA and CORE
3055 * in a usable state.
3056 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003057int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003058{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003059 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003060 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003061
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003062 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003063 return 0;
3064
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003065 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003066
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067 /* Power Down bit, into the PM register, is cleared
3068 * automatically as soon as a magic packet or a Wake-up frame
3069 * is received. Anyway, it's better to manually clear
3070 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003071 * from another devices (e.g. serial console).
3072 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003073 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003074 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003075 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003076 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003077 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003078 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003079 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003080 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003081 /* reset the phy so that it's ready */
3082 if (priv->mii)
3083 stmmac_mdio_reset(priv->mii);
3084 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003085
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003086 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003088 init_dma_desc_rings(ndev, GFP_ATOMIC);
Huacai Chenfe1319292014-12-19 22:38:18 +08003089 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003090 stmmac_init_tx_coalesce(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003091
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003092 napi_enable(&priv->napi);
3093
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003094 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003095
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003096 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003097
3098 if (priv->phydev)
3099 phy_start(priv->phydev);
3100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003101 return 0;
3102}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003103EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003104
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003105#ifndef MODULE
3106static int __init stmmac_cmdline_opt(char *str)
3107{
3108 char *opt;
3109
3110 if (!str || !*str)
3111 return -EINVAL;
3112 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003113 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003114 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003115 goto err;
3116 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003117 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003118 goto err;
3119 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003120 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003121 goto err;
3122 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003123 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003124 goto err;
3125 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003126 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003127 goto err;
3128 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003129 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003130 goto err;
3131 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003132 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003133 goto err;
3134 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003135 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003136 goto err;
3137 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003138 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003139 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003140 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003141 if (kstrtoint(opt + 10, 0, &eee_timer))
3142 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003143 } else if (!strncmp(opt, "chain_mode:", 11)) {
3144 if (kstrtoint(opt + 11, 0, &chain_mode))
3145 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003146 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003147 }
3148 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003149
3150err:
3151 pr_err("%s: ERROR broken module parameter conversion", __func__);
3152 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003153}
3154
3155__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003156#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003157
3158MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3159MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3160MODULE_LICENSE("GPL");