blob: e35b341c3cef9e269ae158c4c4a661c9dd64319b [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000376 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300377 /*
378 * TLB invalidate requires a post-sync write.
379 */
380 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200381 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300382
Chris Wilsonadd284a2014-12-16 08:44:32 +0000383 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
384
Paulo Zanonif3987632012-08-17 18:35:43 -0300385 /* Workaround: we must issue a pipe_control with CS-stall bit
386 * set before a pipe_control command that has the state cache
387 * invalidate bit set. */
388 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300389 }
390
391 ret = intel_ring_begin(ring, 4);
392 if (ret)
393 return ret;
394
395 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
396 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200397 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300398 intel_ring_emit(ring, 0);
399 intel_ring_advance(ring);
400
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200401 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300402 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
403
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300404 return 0;
405}
406
Ben Widawskya5f3d682013-11-02 21:07:27 -0700407static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300408gen8_emit_pipe_control(struct intel_engine_cs *ring,
409 u32 flags, u32 scratch_addr)
410{
411 int ret;
412
413 ret = intel_ring_begin(ring, 6);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
418 intel_ring_emit(ring, flags);
419 intel_ring_emit(ring, scratch_addr);
420 intel_ring_emit(ring, 0);
421 intel_ring_emit(ring, 0);
422 intel_ring_emit(ring, 0);
423 intel_ring_advance(ring);
424
425 return 0;
426}
427
428static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100429gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430 u32 invalidate_domains, u32 flush_domains)
431{
432 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100433 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700435
436 flags |= PIPE_CONTROL_CS_STALL;
437
438 if (flush_domains) {
439 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
440 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
441 }
442 if (invalidate_domains) {
443 flags |= PIPE_CONTROL_TLB_INVALIDATE;
444 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
447 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
448 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
449 flags |= PIPE_CONTROL_QW_WRITE;
450 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800451
452 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
453 ret = gen8_emit_pipe_control(ring,
454 PIPE_CONTROL_CS_STALL |
455 PIPE_CONTROL_STALL_AT_SCOREBOARD,
456 0);
457 if (ret)
458 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700459 }
460
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700461 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
462 if (ret)
463 return ret;
464
465 if (!invalidate_domains && flush_domains)
466 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
467
468 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700469}
470
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100471static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300474 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100475 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800476}
477
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300480 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000481 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson50877442014-03-21 12:41:53 +0000483 if (INTEL_INFO(ring->dev)->gen >= 8)
484 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
485 RING_ACTHD_UDW(ring->mmio_base));
486 else if (INTEL_INFO(ring->dev)->gen >= 4)
487 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
488 else
489 acthd = I915_READ(ACTHD);
490
491 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 addr;
498
499 addr = dev_priv->status_page_dmah->busaddr;
500 if (INTEL_INFO(ring->dev)->gen >= 4)
501 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
502 I915_WRITE(HWS_PGA, addr);
503}
504
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100505static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100506{
507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
508
509 if (!IS_GEN2(ring->dev)) {
510 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200511 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
512 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100513 /* Sometimes we observe that the idle flag is not
514 * set even though the ring is empty. So double
515 * check before giving up.
516 */
517 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
518 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100519 }
520 }
521
522 I915_WRITE_CTL(ring, 0);
523 I915_WRITE_HEAD(ring, 0);
524 ring->write_tail(ring, 0);
525
526 if (!IS_GEN2(ring->dev)) {
527 (void)I915_READ_CTL(ring);
528 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
529 }
530
531 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800535{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300537 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100538 struct intel_ringbuffer *ringbuf = ring->buffer;
539 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Mika Kuoppala59bad942015-01-16 11:34:40 +0200542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200543
Chris Wilson9991ae72014-04-02 16:36:07 +0100544 if (!stop_ring(ring)) {
545 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000546 DRM_DEBUG_KMS("%s head not reset to zero "
547 "ctl %08x head %08x tail %08x start %08x\n",
548 ring->name,
549 I915_READ_CTL(ring),
550 I915_READ_HEAD(ring),
551 I915_READ_TAIL(ring),
552 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000555 DRM_ERROR("failed to set %s head to zero "
556 "ctl %08x head %08x tail %08x start %08x\n",
557 ring->name,
558 I915_READ_CTL(ring),
559 I915_READ_HEAD(ring),
560 I915_READ_TAIL(ring),
561 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100562 ret = -EIO;
563 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000564 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565 }
566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (I915_NEED_GFX_HWS(dev))
568 intel_ring_setup_status_page(ring);
569 else
570 ring_setup_phys_status_page(ring);
571
Jiri Kosinaece4a172014-08-07 16:29:53 +0200572 /* Enforce ordering by reading HEAD register back */
573 I915_READ_HEAD(ring);
574
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200575 /* Initialize the ring. This must happen _after_ we've cleared the ring
576 * registers with the above sequence (the readback of the HEAD registers
577 * also enforces ordering), otherwise the hw might lose the new ring
578 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700579 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100580
581 /* WaClearRingBufHeadRegAtInit:ctg,elk */
582 if (I915_READ_HEAD(ring))
583 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
584 ring->name, I915_READ_HEAD(ring));
585 I915_WRITE_HEAD(ring, 0);
586 (void)I915_READ_HEAD(ring);
587
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200588 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000590 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400593 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700594 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400595 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000596 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100597 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
598 ring->name,
599 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
600 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
601 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602 ret = -EIO;
603 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604 }
605
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100607 ringbuf->head = I915_READ_HEAD(ring);
608 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000609 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000610
Chris Wilson50f018d2013-06-10 11:20:19 +0100611 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
612
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200613out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200614 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200615
616 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700617}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800618
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100619void
620intel_fini_pipe_control(struct intel_engine_cs *ring)
621{
622 struct drm_device *dev = ring->dev;
623
624 if (ring->scratch.obj == NULL)
625 return;
626
627 if (INTEL_INFO(dev)->gen >= 5) {
628 kunmap(sg_page(ring->scratch.obj->pages->sgl));
629 i915_gem_object_ggtt_unpin(ring->scratch.obj);
630 }
631
632 drm_gem_object_unreference(&ring->scratch.obj->base);
633 ring->scratch.obj = NULL;
634}
635
636int
637intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 int ret;
640
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100641 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
644 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 DRM_ERROR("Failed to allocate seqno page\n");
646 ret = -ENOMEM;
647 goto err;
648 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100649
Daniel Vettera9cc7262014-02-14 14:01:13 +0100650 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
651 if (ret)
652 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100654 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 if (ret)
656 goto err_unref;
657
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100658 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
659 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
660 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800663 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200665 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667 return 0;
668
669err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 return ret;
675}
676
Michel Thierry771b9a52014-11-11 16:47:33 +0000677static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
678 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100679{
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681 struct drm_device *dev = ring->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000685 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100687
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 ring->gpu_caches_dirty = true;
689 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100690 if (ret)
691 return ret;
692
Arun Siluvery22a916a2014-10-22 18:59:52 +0100693 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300694 if (ret)
695 return ret;
696
Arun Siluvery22a916a2014-10-22 18:59:52 +0100697 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300698 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300699 intel_ring_emit(ring, w->reg[i].addr);
700 intel_ring_emit(ring, w->reg[i].value);
701 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100702 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300703
704 intel_ring_advance(ring);
705
706 ring->gpu_caches_dirty = true;
707 ret = intel_ring_flush_all_caches(ring);
708 if (ret)
709 return ret;
710
711 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712
713 return 0;
714}
715
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100716static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
717 struct intel_context *ctx)
718{
719 int ret;
720
721 ret = intel_ring_workarounds_emit(ring, ctx);
722 if (ret != 0)
723 return ret;
724
725 ret = i915_gem_render_state_init(ring);
726 if (ret)
727 DRM_ERROR("init render state: %d\n", ret);
728
729 return ret;
730}
731
Mika Kuoppala72253422014-10-07 17:21:26 +0300732static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300734{
735 const u32 idx = dev_priv->workarounds.count;
736
737 if (WARN_ON(idx >= I915_MAX_WA_REGS))
738 return -ENOSPC;
739
740 dev_priv->workarounds.reg[idx].addr = addr;
741 dev_priv->workarounds.reg[idx].value = val;
742 dev_priv->workarounds.reg[idx].mask = mask;
743
744 dev_priv->workarounds.count++;
745
746 return 0;
747}
748
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000749#define WA_REG(addr, mask, val) { \
750 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 if (r) \
752 return r; \
753 }
754
755#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000756 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300757
758#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000759 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300760
Damien Lespiau98533252014-12-08 17:33:51 +0000761#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300763
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000764#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
765#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300766
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768
769static int bdw_init_workarounds(struct intel_engine_cs *ring)
770{
771 struct drm_device *dev = ring->dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
773
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700775 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
777 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
778 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700780 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300781 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
782 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
785 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786
787 /* Use Force Non-Coherent whenever executing a 3D context. This is a
788 * workaround for for a possible hang in the unlikely event a TLB
789 * invalidation occurs during a PSD flush.
790 */
Michel Thierry1a252052014-12-10 09:43:37 +0000791 /* WaForceEnableNonCoherent:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000792 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400793 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(HDC_CHICKEN0,
795 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000796 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300797 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100798
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800799 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
800 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
801 * polygons in the same 8x4 pixel/sample area to be processed without
802 * stalling waiting for the earlier ones to write to Hierarchical Z
803 * buffer."
804 *
805 * This optimization is off by default for Broadwell; turn it on.
806 */
807 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
808
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(CACHE_MODE_1,
811 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
813 /*
814 * BSpec recommends 8x4 when MSAA is used,
815 * however in practice 16x4 seems fastest.
816 *
817 * Note that PS/WM thread counts depend on the WIZ hashing
818 * disable bit, which we don't touch here, but it's good
819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
820 */
Damien Lespiau98533252014-12-08 17:33:51 +0000821 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
822 GEN6_WIZ_HASHING_MASK,
823 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100824
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 return 0;
826}
827
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300828static int chv_init_workarounds(struct intel_engine_cs *ring)
829{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830 struct drm_device *dev = ring->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
832
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300833 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300834 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300835 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000836 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
837 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300838
Arun Siluvery952890092014-10-28 18:33:14 +0000839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
843 /* WaForceEnableNonCoherent:chv */
844 /* WaHdcDisableFetchWhenMasked:chv */
845 WA_SET_BIT_MASKED(HDC_CHICKEN0,
846 HDC_FORCE_NON_COHERENT |
847 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
848
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800849 /* According to the CACHE_MODE_0 default value documentation, some
850 * CHV platforms disable this optimization by default. Turn it on.
851 */
852 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
853
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200854 /* Wa4x4STCOptimizationDisable:chv */
855 WA_SET_BIT_MASKED(CACHE_MODE_1,
856 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
857
Kenneth Graunked60de812015-01-10 18:02:22 -0800858 /* Improve HiZ throughput on CHV. */
859 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
860
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200861 /*
862 * BSpec recommends 8x4 when MSAA is used,
863 * however in practice 16x4 seems fastest.
864 *
865 * Note that PS/WM thread counts depend on the WIZ hashing
866 * disable bit, which we don't touch here, but it's good
867 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
868 */
869 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
870 GEN6_WIZ_HASHING_MASK,
871 GEN6_WIZ_HASHING_16x4);
872
Mika Kuoppala72253422014-10-07 17:21:26 +0300873 return 0;
874}
875
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000876static int gen9_init_workarounds(struct intel_engine_cs *ring)
877{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000878 struct drm_device *dev = ring->dev;
879 struct drm_i915_private *dev_priv = dev->dev_private;
880
881 /* WaDisablePartialInstShootdown:skl */
882 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
883 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
884
Nick Hoath84241712015-02-05 10:47:20 +0000885 /* Syncing dependencies between camera and graphics */
886 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
887 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
888
Nick Hoath1de45822015-02-05 10:47:19 +0000889 if (INTEL_REVID(dev) == SKL_REVID_A0) {
890 /*
891 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
892 * This is a pre-production w/a.
893 */
894 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
895 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
896 ~GEN9_DG_MIRROR_FIX_ENABLE);
897 }
898
Nick Hoathcac23df2015-02-05 10:47:22 +0000899 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
900 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
901 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
902 GEN9_ENABLE_YV12_BUGFIX);
903 }
904
Hoath, Nicholas18404812015-02-05 10:47:23 +0000905 /* Wa4x4STCOptimizationDisable:skl */
906 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
907
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000908 return 0;
909}
910
Michel Thierry771b9a52014-11-11 16:47:33 +0000911int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300912{
913 struct drm_device *dev = ring->dev;
914 struct drm_i915_private *dev_priv = dev->dev_private;
915
916 WARN_ON(ring->id != RCS);
917
918 dev_priv->workarounds.count = 0;
919
920 if (IS_BROADWELL(dev))
921 return bdw_init_workarounds(ring);
922
923 if (IS_CHERRYVIEW(dev))
924 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300925
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000926 if (IS_GEN9(dev))
927 return gen9_init_workarounds(ring);
928
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300929 return 0;
930}
931
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100932static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800933{
Chris Wilson78501ea2010-10-27 12:18:21 +0100934 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000935 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100936 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200937 if (ret)
938 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800939
Akash Goel61a563a2014-03-25 18:01:50 +0530940 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
941 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200942 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000943
944 /* We need to disable the AsyncFlip performance optimisations in order
945 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
946 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100947 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300948 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000949 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000950 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000951 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
952
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000953 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530954 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000955 if (INTEL_INFO(dev)->gen == 6)
956 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000957 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000958
Akash Goel01fa0302014-03-24 23:00:04 +0530959 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000960 if (IS_GEN7(dev))
961 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530962 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000963 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100964
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200965 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700966 /* From the Sandybridge PRM, volume 1 part 3, page 24:
967 * "If this bit is set, STCunit will have LRA as replacement
968 * policy. [...] This bit must be reset. LRA replacement
969 * policy is not supported."
970 */
971 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200972 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800973 }
974
Daniel Vetter6b26c862012-04-24 14:04:12 +0200975 if (INTEL_INFO(dev)->gen >= 6)
976 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000977
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700978 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700979 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700980
Mika Kuoppala72253422014-10-07 17:21:26 +0300981 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800982}
983
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100984static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000985{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100986 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988
989 if (dev_priv->semaphore_obj) {
990 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
991 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
992 dev_priv->semaphore_obj = NULL;
993 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100994
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100995 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000996}
997
Ben Widawsky3e789982014-06-30 09:53:37 -0700998static int gen8_rcs_signal(struct intel_engine_cs *signaller,
999 unsigned int num_dwords)
1000{
1001#define MBOX_UPDATE_DWORDS 8
1002 struct drm_device *dev = signaller->dev;
1003 struct drm_i915_private *dev_priv = dev->dev_private;
1004 struct intel_engine_cs *waiter;
1005 int i, ret, num_rings;
1006
1007 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1008 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1009#undef MBOX_UPDATE_DWORDS
1010
1011 ret = intel_ring_begin(signaller, num_dwords);
1012 if (ret)
1013 return ret;
1014
1015 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001016 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001017 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1018 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1019 continue;
1020
John Harrison6259cea2014-11-24 18:49:29 +00001021 seqno = i915_gem_request_get_seqno(
1022 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001023 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1024 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1025 PIPE_CONTROL_QW_WRITE |
1026 PIPE_CONTROL_FLUSH_ENABLE);
1027 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1028 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001029 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001030 intel_ring_emit(signaller, 0);
1031 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1032 MI_SEMAPHORE_TARGET(waiter->id));
1033 intel_ring_emit(signaller, 0);
1034 }
1035
1036 return 0;
1037}
1038
1039static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1040 unsigned int num_dwords)
1041{
1042#define MBOX_UPDATE_DWORDS 6
1043 struct drm_device *dev = signaller->dev;
1044 struct drm_i915_private *dev_priv = dev->dev_private;
1045 struct intel_engine_cs *waiter;
1046 int i, ret, num_rings;
1047
1048 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1049 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1050#undef MBOX_UPDATE_DWORDS
1051
1052 ret = intel_ring_begin(signaller, num_dwords);
1053 if (ret)
1054 return ret;
1055
1056 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001057 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001058 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1059 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1060 continue;
1061
John Harrison6259cea2014-11-24 18:49:29 +00001062 seqno = i915_gem_request_get_seqno(
1063 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001064 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1065 MI_FLUSH_DW_OP_STOREDW);
1066 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1067 MI_FLUSH_DW_USE_GTT);
1068 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001069 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001070 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1071 MI_SEMAPHORE_TARGET(waiter->id));
1072 intel_ring_emit(signaller, 0);
1073 }
1074
1075 return 0;
1076}
1077
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001078static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001079 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001080{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001081 struct drm_device *dev = signaller->dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001083 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001084 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001085
Ben Widawskya1444b72014-06-30 09:53:35 -07001086#define MBOX_UPDATE_DWORDS 3
1087 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1088 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1089#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001090
1091 ret = intel_ring_begin(signaller, num_dwords);
1092 if (ret)
1093 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001094
Ben Widawsky78325f22014-04-29 14:52:29 -07001095 for_each_ring(useless, dev_priv, i) {
1096 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1097 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001098 u32 seqno = i915_gem_request_get_seqno(
1099 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001100 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1101 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001102 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001103 }
1104 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001105
Ben Widawskya1444b72014-06-30 09:53:35 -07001106 /* If num_dwords was rounded, make sure the tail pointer is correct */
1107 if (num_rings % 2 == 0)
1108 intel_ring_emit(signaller, MI_NOOP);
1109
Ben Widawsky024a43e2014-04-29 14:52:30 -07001110 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001111}
1112
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001113/**
1114 * gen6_add_request - Update the semaphore mailbox registers
1115 *
1116 * @ring - ring that is adding a request
1117 * @seqno - return seqno stuck into the ring
1118 *
1119 * Update the mailbox registers in the *other* rings with the current seqno.
1120 * This acts like a signal in the canonical semaphore.
1121 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001122static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001124{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001125 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001126
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001127 if (ring->semaphore.signal)
1128 ret = ring->semaphore.signal(ring, 4);
1129 else
1130 ret = intel_ring_begin(ring, 4);
1131
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001132 if (ret)
1133 return ret;
1134
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001135 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1136 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001137 intel_ring_emit(ring,
1138 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001139 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001140 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001142 return 0;
1143}
1144
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001145static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1146 u32 seqno)
1147{
1148 struct drm_i915_private *dev_priv = dev->dev_private;
1149 return dev_priv->last_seqno < seqno;
1150}
1151
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001152/**
1153 * intel_ring_sync - sync the waiter to the signaller on seqno
1154 *
1155 * @waiter - ring that is waiting
1156 * @signaller - ring which has, or will signal
1157 * @seqno - seqno which the waiter will block on
1158 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001159
1160static int
1161gen8_ring_sync(struct intel_engine_cs *waiter,
1162 struct intel_engine_cs *signaller,
1163 u32 seqno)
1164{
1165 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1166 int ret;
1167
1168 ret = intel_ring_begin(waiter, 4);
1169 if (ret)
1170 return ret;
1171
1172 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1173 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001174 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001175 MI_SEMAPHORE_SAD_GTE_SDD);
1176 intel_ring_emit(waiter, seqno);
1177 intel_ring_emit(waiter,
1178 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1179 intel_ring_emit(waiter,
1180 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1181 intel_ring_advance(waiter);
1182 return 0;
1183}
1184
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001185static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001186gen6_ring_sync(struct intel_engine_cs *waiter,
1187 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001188 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001189{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001190 u32 dw1 = MI_SEMAPHORE_MBOX |
1191 MI_SEMAPHORE_COMPARE |
1192 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001193 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1194 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001195
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001196 /* Throughout all of the GEM code, seqno passed implies our current
1197 * seqno is >= the last seqno executed. However for hardware the
1198 * comparison is strictly greater than.
1199 */
1200 seqno -= 1;
1201
Ben Widawskyebc348b2014-04-29 14:52:28 -07001202 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001203
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001204 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001205 if (ret)
1206 return ret;
1207
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001208 /* If seqno wrap happened, omit the wait with no-ops */
1209 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001210 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001211 intel_ring_emit(waiter, seqno);
1212 intel_ring_emit(waiter, 0);
1213 intel_ring_emit(waiter, MI_NOOP);
1214 } else {
1215 intel_ring_emit(waiter, MI_NOOP);
1216 intel_ring_emit(waiter, MI_NOOP);
1217 intel_ring_emit(waiter, MI_NOOP);
1218 intel_ring_emit(waiter, MI_NOOP);
1219 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001220 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001221
1222 return 0;
1223}
1224
Chris Wilsonc6df5412010-12-15 09:56:50 +00001225#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1226do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001227 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1228 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001229 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1230 intel_ring_emit(ring__, 0); \
1231 intel_ring_emit(ring__, 0); \
1232} while (0)
1233
1234static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001235pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001236{
Chris Wilson18393f62014-04-09 09:19:40 +01001237 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001238 int ret;
1239
1240 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1241 * incoherent with writes to memory, i.e. completely fubar,
1242 * so we need to use PIPE_NOTIFY instead.
1243 *
1244 * However, we also need to workaround the qword write
1245 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1246 * memory before requesting an interrupt.
1247 */
1248 ret = intel_ring_begin(ring, 32);
1249 if (ret)
1250 return ret;
1251
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001252 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001253 PIPE_CONTROL_WRITE_FLUSH |
1254 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001255 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001256 intel_ring_emit(ring,
1257 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001258 intel_ring_emit(ring, 0);
1259 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001260 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001261 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001262 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001263 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001264 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001265 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001266 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001267 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001268 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001269 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001270
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001272 PIPE_CONTROL_WRITE_FLUSH |
1273 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001274 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001275 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001276 intel_ring_emit(ring,
1277 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001278 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001279 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001280
Chris Wilsonc6df5412010-12-15 09:56:50 +00001281 return 0;
1282}
1283
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001284static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001286{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001287 /* Workaround to force correct ordering between irq and seqno writes on
1288 * ivb (and maybe also on snb) by reading from a CS register (like
1289 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001290 if (!lazy_coherency) {
1291 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1292 POSTING_READ(RING_ACTHD(ring->mmio_base));
1293 }
1294
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001295 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1296}
1297
1298static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001299ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001300{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001301 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1302}
1303
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001304static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001306{
1307 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1308}
1309
Chris Wilsonc6df5412010-12-15 09:56:50 +00001310static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001311pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001312{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001313 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001314}
1315
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001316static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001317pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001318{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001319 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001320}
1321
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001322static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001323gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001324{
1325 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001327 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001328
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001329 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001330 return false;
1331
Chris Wilson7338aef2012-04-24 21:48:47 +01001332 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001333 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001334 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001335 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001336
1337 return true;
1338}
1339
1340static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001341gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001342{
1343 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001345 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001346
Chris Wilson7338aef2012-04-24 21:48:47 +01001347 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001348 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001349 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001350 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001351}
1352
1353static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001354i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001355{
Chris Wilson78501ea2010-10-27 12:18:21 +01001356 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001357 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001358 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001360 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001361 return false;
1362
Chris Wilson7338aef2012-04-24 21:48:47 +01001363 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001364 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001365 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1366 I915_WRITE(IMR, dev_priv->irq_mask);
1367 POSTING_READ(IMR);
1368 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001369 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001370
1371 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001372}
1373
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001374static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001375i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001376{
Chris Wilson78501ea2010-10-27 12:18:21 +01001377 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001378 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001379 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001380
Chris Wilson7338aef2012-04-24 21:48:47 +01001381 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001382 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001383 dev_priv->irq_mask |= ring->irq_enable_mask;
1384 I915_WRITE(IMR, dev_priv->irq_mask);
1385 POSTING_READ(IMR);
1386 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001387 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001388}
1389
Chris Wilsonc2798b12012-04-22 21:13:57 +01001390static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001391i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001392{
1393 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001394 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001395 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001396
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001397 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001398 return false;
1399
Chris Wilson7338aef2012-04-24 21:48:47 +01001400 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001401 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001402 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1403 I915_WRITE16(IMR, dev_priv->irq_mask);
1404 POSTING_READ16(IMR);
1405 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001406 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001407
1408 return true;
1409}
1410
1411static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001412i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001413{
1414 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001416 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001417
Chris Wilson7338aef2012-04-24 21:48:47 +01001418 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001419 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001420 dev_priv->irq_mask |= ring->irq_enable_mask;
1421 I915_WRITE16(IMR, dev_priv->irq_mask);
1422 POSTING_READ16(IMR);
1423 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001424 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001425}
1426
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001427void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001428{
Eric Anholt45930102011-05-06 17:12:35 -07001429 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001430 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001431 u32 mmio = 0;
1432
1433 /* The ring status page addresses are no longer next to the rest of
1434 * the ring registers as of gen7.
1435 */
1436 if (IS_GEN7(dev)) {
1437 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001438 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001439 mmio = RENDER_HWS_PGA_GEN7;
1440 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001441 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001442 mmio = BLT_HWS_PGA_GEN7;
1443 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001444 /*
1445 * VCS2 actually doesn't exist on Gen7. Only shut up
1446 * gcc switch check warning
1447 */
1448 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001449 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001450 mmio = BSD_HWS_PGA_GEN7;
1451 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001452 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001453 mmio = VEBOX_HWS_PGA_GEN7;
1454 break;
Eric Anholt45930102011-05-06 17:12:35 -07001455 }
1456 } else if (IS_GEN6(ring->dev)) {
1457 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1458 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001459 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001460 mmio = RING_HWS_PGA(ring->mmio_base);
1461 }
1462
Chris Wilson78501ea2010-10-27 12:18:21 +01001463 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1464 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001465
Damien Lespiaudc616b82014-03-13 01:40:28 +00001466 /*
1467 * Flush the TLB for this page
1468 *
1469 * FIXME: These two bits have disappeared on gen8, so a question
1470 * arises: do we still need this and if so how should we go about
1471 * invalidating the TLB?
1472 */
1473 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001474 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301475
1476 /* ring should be idle before issuing a sync flush*/
1477 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1478
Chris Wilson884020b2013-08-06 19:01:14 +01001479 I915_WRITE(reg,
1480 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1481 INSTPM_SYNC_FLUSH));
1482 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1483 1000))
1484 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1485 ring->name);
1486 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001487}
1488
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001489static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001490bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001491 u32 invalidate_domains,
1492 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001493{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001494 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001495
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001496 ret = intel_ring_begin(ring, 2);
1497 if (ret)
1498 return ret;
1499
1500 intel_ring_emit(ring, MI_FLUSH);
1501 intel_ring_emit(ring, MI_NOOP);
1502 intel_ring_advance(ring);
1503 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001504}
1505
Chris Wilson3cce4692010-10-27 16:11:02 +01001506static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001507i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001508{
Chris Wilson3cce4692010-10-27 16:11:02 +01001509 int ret;
1510
1511 ret = intel_ring_begin(ring, 4);
1512 if (ret)
1513 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001514
Chris Wilson3cce4692010-10-27 16:11:02 +01001515 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1516 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001517 intel_ring_emit(ring,
1518 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001519 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001520 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001521
Chris Wilson3cce4692010-10-27 16:11:02 +01001522 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001523}
1524
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001525static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001526gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001527{
1528 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001529 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001530 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001531
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001532 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1533 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001534
Chris Wilson7338aef2012-04-24 21:48:47 +01001535 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001536 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001537 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001538 I915_WRITE_IMR(ring,
1539 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001540 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001541 else
1542 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001543 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001544 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001546
1547 return true;
1548}
1549
1550static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001551gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001552{
1553 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001555 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001556
Chris Wilson7338aef2012-04-24 21:48:47 +01001557 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001558 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001559 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001560 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001561 else
1562 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001563 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001564 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001565 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001566}
1567
Ben Widawskya19d2932013-05-28 19:22:30 -07001568static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001569hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001570{
1571 struct drm_device *dev = ring->dev;
1572 struct drm_i915_private *dev_priv = dev->dev_private;
1573 unsigned long flags;
1574
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001575 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001576 return false;
1577
Daniel Vetter59cdb632013-07-04 23:35:28 +02001578 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001579 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001580 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001581 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001582 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001583 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001584
1585 return true;
1586}
1587
1588static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001589hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001590{
1591 struct drm_device *dev = ring->dev;
1592 struct drm_i915_private *dev_priv = dev->dev_private;
1593 unsigned long flags;
1594
Daniel Vetter59cdb632013-07-04 23:35:28 +02001595 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001596 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001597 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001598 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001599 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001600 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001601}
1602
Ben Widawskyabd58f02013-11-02 21:07:09 -07001603static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001604gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001605{
1606 struct drm_device *dev = ring->dev;
1607 struct drm_i915_private *dev_priv = dev->dev_private;
1608 unsigned long flags;
1609
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001610 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001611 return false;
1612
1613 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1614 if (ring->irq_refcount++ == 0) {
1615 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1616 I915_WRITE_IMR(ring,
1617 ~(ring->irq_enable_mask |
1618 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1619 } else {
1620 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1621 }
1622 POSTING_READ(RING_IMR(ring->mmio_base));
1623 }
1624 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1625
1626 return true;
1627}
1628
1629static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001630gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631{
1632 struct drm_device *dev = ring->dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 unsigned long flags;
1635
1636 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1637 if (--ring->irq_refcount == 0) {
1638 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1639 I915_WRITE_IMR(ring,
1640 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1641 } else {
1642 I915_WRITE_IMR(ring, ~0);
1643 }
1644 POSTING_READ(RING_IMR(ring->mmio_base));
1645 }
1646 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1647}
1648
Zou Nan haid1b851f2010-05-21 09:08:57 +08001649static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001650i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001651 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001652 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001653{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001654 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001655
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001656 ret = intel_ring_begin(ring, 2);
1657 if (ret)
1658 return ret;
1659
Chris Wilson78501ea2010-10-27 12:18:21 +01001660 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001661 MI_BATCH_BUFFER_START |
1662 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001663 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001664 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001665 intel_ring_advance(ring);
1666
Zou Nan haid1b851f2010-05-21 09:08:57 +08001667 return 0;
1668}
1669
Daniel Vetterb45305f2012-12-17 16:21:27 +01001670/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1671#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001672#define I830_TLB_ENTRIES (2)
1673#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001674static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001675i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001676 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001677 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001678{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001679 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001680 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001681
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001682 ret = intel_ring_begin(ring, 6);
1683 if (ret)
1684 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001685
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001686 /* Evict the invalid PTE TLBs */
1687 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1688 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1689 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1690 intel_ring_emit(ring, cs_offset);
1691 intel_ring_emit(ring, 0xdeadbeef);
1692 intel_ring_emit(ring, MI_NOOP);
1693 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001694
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001695 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001696 if (len > I830_BATCH_LIMIT)
1697 return -ENOSPC;
1698
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001699 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001700 if (ret)
1701 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001702
1703 /* Blit the batch (which has now all relocs applied) to the
1704 * stable batch scratch bo area (so that the CS never
1705 * stumbles over its tlb invalidation bug) ...
1706 */
1707 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1708 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001709 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001710 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001711 intel_ring_emit(ring, 4096);
1712 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001713
Daniel Vetterb45305f2012-12-17 16:21:27 +01001714 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001715 intel_ring_emit(ring, MI_NOOP);
1716 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001717
1718 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001719 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001720 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001721
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001722 ret = intel_ring_begin(ring, 4);
1723 if (ret)
1724 return ret;
1725
1726 intel_ring_emit(ring, MI_BATCH_BUFFER);
1727 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1728 intel_ring_emit(ring, offset + len - 8);
1729 intel_ring_emit(ring, MI_NOOP);
1730 intel_ring_advance(ring);
1731
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001732 return 0;
1733}
1734
1735static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001736i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001737 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001738 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001739{
1740 int ret;
1741
1742 ret = intel_ring_begin(ring, 2);
1743 if (ret)
1744 return ret;
1745
Chris Wilson65f56872012-04-17 16:38:12 +01001746 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001747 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001748 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001749
Eric Anholt62fdfea2010-05-21 13:26:39 -07001750 return 0;
1751}
1752
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001753static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001754{
Chris Wilson05394f32010-11-08 19:18:58 +00001755 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001756
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001757 obj = ring->status_page.obj;
1758 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001759 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001760
Chris Wilson9da3da62012-06-01 15:20:22 +01001761 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001762 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001763 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001764 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001765}
1766
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001767static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001768{
Chris Wilson05394f32010-11-08 19:18:58 +00001769 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001770
Chris Wilsone3efda42014-04-09 09:19:41 +01001771 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001772 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001773 int ret;
1774
1775 obj = i915_gem_alloc_object(ring->dev, 4096);
1776 if (obj == NULL) {
1777 DRM_ERROR("Failed to allocate status page\n");
1778 return -ENOMEM;
1779 }
1780
1781 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1782 if (ret)
1783 goto err_unref;
1784
Chris Wilson1f767e02014-07-03 17:33:03 -04001785 flags = 0;
1786 if (!HAS_LLC(ring->dev))
1787 /* On g33, we cannot place HWS above 256MiB, so
1788 * restrict its pinning to the low mappable arena.
1789 * Though this restriction is not documented for
1790 * gen4, gen5, or byt, they also behave similarly
1791 * and hang if the HWS is placed at the top of the
1792 * GTT. To generalise, it appears that all !llc
1793 * platforms have issues with us placing the HWS
1794 * above the mappable region (even though we never
1795 * actualy map it).
1796 */
1797 flags |= PIN_MAPPABLE;
1798 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001799 if (ret) {
1800err_unref:
1801 drm_gem_object_unreference(&obj->base);
1802 return ret;
1803 }
1804
1805 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001806 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001807
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001808 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001809 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001810 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001811
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001812 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1813 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001814
1815 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001816}
1817
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001818static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001819{
1820 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001821
1822 if (!dev_priv->status_page_dmah) {
1823 dev_priv->status_page_dmah =
1824 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1825 if (!dev_priv->status_page_dmah)
1826 return -ENOMEM;
1827 }
1828
Chris Wilson6b8294a2012-11-16 11:43:20 +00001829 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1830 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1831
1832 return 0;
1833}
1834
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001835void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1836{
1837 iounmap(ringbuf->virtual_start);
1838 ringbuf->virtual_start = NULL;
1839 i915_gem_object_ggtt_unpin(ringbuf->obj);
1840}
1841
1842int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1843 struct intel_ringbuffer *ringbuf)
1844{
1845 struct drm_i915_private *dev_priv = to_i915(dev);
1846 struct drm_i915_gem_object *obj = ringbuf->obj;
1847 int ret;
1848
1849 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1850 if (ret)
1851 return ret;
1852
1853 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1854 if (ret) {
1855 i915_gem_object_ggtt_unpin(obj);
1856 return ret;
1857 }
1858
1859 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1860 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1861 if (ringbuf->virtual_start == NULL) {
1862 i915_gem_object_ggtt_unpin(obj);
1863 return -EINVAL;
1864 }
1865
1866 return 0;
1867}
1868
Oscar Mateo84c23772014-07-24 17:04:15 +01001869void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001870{
Oscar Mateo2919d292014-07-03 16:28:02 +01001871 drm_gem_object_unreference(&ringbuf->obj->base);
1872 ringbuf->obj = NULL;
1873}
1874
Oscar Mateo84c23772014-07-24 17:04:15 +01001875int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1876 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001877{
Chris Wilsone3efda42014-04-09 09:19:41 +01001878 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001879
1880 obj = NULL;
1881 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001882 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001883 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001884 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001885 if (obj == NULL)
1886 return -ENOMEM;
1887
Akash Goel24f3a8c2014-06-17 10:59:42 +05301888 /* mark ring buffers as read-only from GPU side by default */
1889 obj->gt_ro = 1;
1890
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001891 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001892
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001893 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001894}
1895
Ben Widawskyc43b5632012-04-16 14:07:40 -07001896static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001897 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001898{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001899 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001900 int ret;
1901
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001902 WARN_ON(ring->buffer);
1903
1904 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1905 if (!ringbuf)
1906 return -ENOMEM;
1907 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001908
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001909 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001910 INIT_LIST_HEAD(&ring->active_list);
1911 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001912 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001913 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001914 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001915 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001916
Chris Wilsonb259f672011-03-29 13:19:09 +01001917 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001919 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001920 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001921 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001922 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001923 } else {
1924 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001925 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001926 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001927 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001928 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001929
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001930 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001931
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001932 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1933 if (ret) {
1934 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1935 ring->name, ret);
1936 goto error;
1937 }
1938
1939 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1940 if (ret) {
1941 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1942 ring->name, ret);
1943 intel_destroy_ringbuffer_obj(ringbuf);
1944 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001945 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001946
Chris Wilson55249ba2010-12-22 14:04:47 +00001947 /* Workaround an erratum on the i830 which causes a hang if
1948 * the TAIL pointer points to within the last 2 cachelines
1949 * of the buffer.
1950 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001951 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001952 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001953 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001954
Brad Volkin44e895a2014-05-10 14:10:43 -07001955 ret = i915_cmd_parser_init_ring(ring);
1956 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001957 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001958
Oscar Mateo8ee14972014-05-22 14:13:34 +01001959 return 0;
1960
1961error:
1962 kfree(ringbuf);
1963 ring->buffer = NULL;
1964 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001965}
1966
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001967void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001968{
John Harrison6402c332014-10-31 12:00:26 +00001969 struct drm_i915_private *dev_priv;
1970 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001971
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001972 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001973 return;
1974
John Harrison6402c332014-10-31 12:00:26 +00001975 dev_priv = to_i915(ring->dev);
1976 ringbuf = ring->buffer;
1977
Chris Wilsone3efda42014-04-09 09:19:41 +01001978 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001979 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001980
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001981 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001982 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001983 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001984
Zou Nan hai8d192152010-11-02 16:31:01 +08001985 if (ring->cleanup)
1986 ring->cleanup(ring);
1987
Chris Wilson78501ea2010-10-27 12:18:21 +01001988 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001989
1990 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001991
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001993 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994}
1995
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001996static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001997{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001998 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001999 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002000 int ret;
2001
Dave Gordonebd0fd42014-11-27 11:22:49 +00002002 if (intel_ring_space(ringbuf) >= n)
2003 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002004
2005 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002006 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002007 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002008 break;
2009 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002010 }
2011
Daniel Vettera4b3a572014-11-26 14:17:05 +01002012 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002013 return -ENOSPC;
2014
Daniel Vettera4b3a572014-11-26 14:17:05 +01002015 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002016 if (ret)
2017 return ret;
2018
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002019 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002020
2021 return 0;
2022}
2023
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002024static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002025{
Chris Wilson78501ea2010-10-27 12:18:21 +01002026 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002027 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002028 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002029 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002030 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002031
Chris Wilsona71d8d92012-02-15 11:25:36 +00002032 ret = intel_ring_wait_request(ring, n);
2033 if (ret != -ENOSPC)
2034 return ret;
2035
Chris Wilson09246732013-08-10 22:16:32 +01002036 /* force the tail write in case we have been skipping them */
2037 __intel_ring_advance(ring);
2038
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002039 /* With GEM the hangcheck timer should kick us out of the loop,
2040 * leaving it early runs the risk of corrupting GEM state (due
2041 * to running on almost untested codepaths). But on resume
2042 * timers don't work yet, so prevent a complete hang in that
2043 * case by choosing an insanely large timeout. */
2044 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002045
Dave Gordonebd0fd42014-11-27 11:22:49 +00002046 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002047 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002048 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002049 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002050 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002051 ringbuf->head = I915_READ_HEAD(ring);
2052 if (intel_ring_space(ringbuf) >= n)
2053 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002054
Chris Wilsone60a0b12010-10-13 10:09:14 +01002055 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002056
Chris Wilsondcfe0502014-05-05 09:07:32 +01002057 if (dev_priv->mm.interruptible && signal_pending(current)) {
2058 ret = -ERESTARTSYS;
2059 break;
2060 }
2061
Daniel Vetter33196de2012-11-14 17:14:05 +01002062 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2063 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002064 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002065 break;
2066
2067 if (time_after(jiffies, end)) {
2068 ret = -EBUSY;
2069 break;
2070 }
2071 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002072 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002073 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002074}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002075
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002076static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002077{
2078 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002079 struct intel_ringbuffer *ringbuf = ring->buffer;
2080 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002081
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002082 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002083 int ret = ring_wait_for_space(ring, rem);
2084 if (ret)
2085 return ret;
2086 }
2087
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002088 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002089 rem /= 4;
2090 while (rem--)
2091 iowrite32(MI_NOOP, virt++);
2092
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002094 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002095
2096 return 0;
2097}
2098
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002099int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002100{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002101 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002102 int ret;
2103
2104 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002105 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002106 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002107 if (ret)
2108 return ret;
2109 }
2110
2111 /* Wait upon the last request to be completed */
2112 if (list_empty(&ring->request_list))
2113 return 0;
2114
Daniel Vettera4b3a572014-11-26 14:17:05 +01002115 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002116 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002117 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002118
Daniel Vettera4b3a572014-11-26 14:17:05 +01002119 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002120}
2121
Chris Wilson9d7730912012-11-27 16:22:52 +00002122static int
John Harrison6259cea2014-11-24 18:49:29 +00002123intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002124{
John Harrison9eba5d42014-11-24 18:49:23 +00002125 int ret;
2126 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002127 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002128
John Harrison6259cea2014-11-24 18:49:29 +00002129 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002130 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002131
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002132 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002133 if (request == NULL)
2134 return -ENOMEM;
2135
John Harrisonabfe2622014-11-24 18:49:24 +00002136 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002137 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002138 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002139
John Harrison6259cea2014-11-24 18:49:29 +00002140 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002141 if (ret) {
2142 kfree(request);
2143 return ret;
2144 }
2145
John Harrison6259cea2014-11-24 18:49:29 +00002146 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002147 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002148}
2149
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002150static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002151 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002152{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002153 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002154 int ret;
2155
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002156 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002157 ret = intel_wrap_ring_buffer(ring);
2158 if (unlikely(ret))
2159 return ret;
2160 }
2161
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002162 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002163 ret = ring_wait_for_space(ring, bytes);
2164 if (unlikely(ret))
2165 return ret;
2166 }
2167
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002168 return 0;
2169}
2170
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002171int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002172 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002173{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002174 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002175 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002176
Daniel Vetter33196de2012-11-14 17:14:05 +01002177 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2178 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002179 if (ret)
2180 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002181
Chris Wilson304d6952014-01-02 14:32:35 +00002182 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2183 if (ret)
2184 return ret;
2185
Chris Wilson9d7730912012-11-27 16:22:52 +00002186 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002187 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002188 if (ret)
2189 return ret;
2190
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002191 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002192 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002193}
2194
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002195/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002196int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002197{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002198 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002199 int ret;
2200
2201 if (num_dwords == 0)
2202 return 0;
2203
Chris Wilson18393f62014-04-09 09:19:40 +01002204 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002205 ret = intel_ring_begin(ring, num_dwords);
2206 if (ret)
2207 return ret;
2208
2209 while (num_dwords--)
2210 intel_ring_emit(ring, MI_NOOP);
2211
2212 intel_ring_advance(ring);
2213
2214 return 0;
2215}
2216
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002217void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002218{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002219 struct drm_device *dev = ring->dev;
2220 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002221
John Harrison6259cea2014-11-24 18:49:29 +00002222 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002223
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002224 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002225 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2226 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002227 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002228 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002229 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002230
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002231 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002232 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002233}
2234
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002235static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002236 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002237{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002238 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002239
2240 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002241
Chris Wilson12f55812012-07-05 17:14:01 +01002242 /* Disable notification that the ring is IDLE. The GT
2243 * will then assume that it is busy and bring it out of rc6.
2244 */
2245 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2246 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2247
2248 /* Clear the context id. Here be magic! */
2249 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2250
2251 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002252 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002253 GEN6_BSD_SLEEP_INDICATOR) == 0,
2254 50))
2255 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002256
Chris Wilson12f55812012-07-05 17:14:01 +01002257 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002258 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002259 POSTING_READ(RING_TAIL(ring->mmio_base));
2260
2261 /* Let the ring send IDLE messages to the GT again,
2262 * and so let it sleep to conserve power when idle.
2263 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002264 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002265 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002266}
2267
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002269 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002270{
Chris Wilson71a77e02011-02-02 12:13:49 +00002271 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002272 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002273
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002274 ret = intel_ring_begin(ring, 4);
2275 if (ret)
2276 return ret;
2277
Chris Wilson71a77e02011-02-02 12:13:49 +00002278 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002279 if (INTEL_INFO(ring->dev)->gen >= 8)
2280 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002281 /*
2282 * Bspec vol 1c.5 - video engine command streamer:
2283 * "If ENABLED, all TLBs will be invalidated once the flush
2284 * operation is complete. This bit is only valid when the
2285 * Post-Sync Operation field is a value of 1h or 3h."
2286 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002287 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002288 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2289 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002290 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002291 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002292 if (INTEL_INFO(ring->dev)->gen >= 8) {
2293 intel_ring_emit(ring, 0); /* upper addr */
2294 intel_ring_emit(ring, 0); /* value */
2295 } else {
2296 intel_ring_emit(ring, 0);
2297 intel_ring_emit(ring, MI_NOOP);
2298 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002299 intel_ring_advance(ring);
2300 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002301}
2302
2303static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002304gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002305 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002306 unsigned flags)
2307{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002308 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002309 int ret;
2310
2311 ret = intel_ring_begin(ring, 4);
2312 if (ret)
2313 return ret;
2314
2315 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002316 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002317 intel_ring_emit(ring, lower_32_bits(offset));
2318 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002319 intel_ring_emit(ring, MI_NOOP);
2320 intel_ring_advance(ring);
2321
2322 return 0;
2323}
2324
2325static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002326hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002327 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002328 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002329{
Akshay Joshi0206e352011-08-16 15:34:10 -04002330 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002331
Akshay Joshi0206e352011-08-16 15:34:10 -04002332 ret = intel_ring_begin(ring, 2);
2333 if (ret)
2334 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002335
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002336 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002337 MI_BATCH_BUFFER_START |
2338 (flags & I915_DISPATCH_SECURE ?
2339 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002340 /* bit0-7 is the length on GEN6+ */
2341 intel_ring_emit(ring, offset);
2342 intel_ring_advance(ring);
2343
2344 return 0;
2345}
2346
2347static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002348gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002349 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002350 unsigned flags)
2351{
2352 int ret;
2353
2354 ret = intel_ring_begin(ring, 2);
2355 if (ret)
2356 return ret;
2357
2358 intel_ring_emit(ring,
2359 MI_BATCH_BUFFER_START |
2360 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002361 /* bit0-7 is the length on GEN6+ */
2362 intel_ring_emit(ring, offset);
2363 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002364
Akshay Joshi0206e352011-08-16 15:34:10 -04002365 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002366}
2367
Chris Wilson549f7362010-10-19 11:19:32 +01002368/* Blitter support (SandyBridge+) */
2369
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002370static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002371 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002372{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002373 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002375 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002376 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002377
Daniel Vetter6a233c72011-12-14 13:57:07 +01002378 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002379 if (ret)
2380 return ret;
2381
Chris Wilson71a77e02011-02-02 12:13:49 +00002382 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002383 if (INTEL_INFO(ring->dev)->gen >= 8)
2384 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002385 /*
2386 * Bspec vol 1c.3 - blitter engine command streamer:
2387 * "If ENABLED, all TLBs will be invalidated once the flush
2388 * operation is complete. This bit is only valid when the
2389 * Post-Sync Operation field is a value of 1h or 3h."
2390 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002391 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002392 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002393 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002394 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002395 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002396 if (INTEL_INFO(ring->dev)->gen >= 8) {
2397 intel_ring_emit(ring, 0); /* upper addr */
2398 intel_ring_emit(ring, 0); /* value */
2399 } else {
2400 intel_ring_emit(ring, 0);
2401 intel_ring_emit(ring, MI_NOOP);
2402 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002403 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002404
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002405 if (!invalidate && flush) {
2406 if (IS_GEN7(dev))
2407 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2408 else if (IS_BROADWELL(dev))
2409 dev_priv->fbc.need_sw_cache_clean = true;
2410 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002411
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002412 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002413}
2414
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002415int intel_init_render_ring_buffer(struct drm_device *dev)
2416{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002417 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002418 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002419 struct drm_i915_gem_object *obj;
2420 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002421
Daniel Vetter59465b52012-04-11 22:12:48 +02002422 ring->name = "render ring";
2423 ring->id = RCS;
2424 ring->mmio_base = RENDER_RING_BASE;
2425
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002426 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002427 if (i915_semaphore_is_enabled(dev)) {
2428 obj = i915_gem_alloc_object(dev, 4096);
2429 if (obj == NULL) {
2430 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2431 i915.semaphores = 0;
2432 } else {
2433 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2434 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2435 if (ret != 0) {
2436 drm_gem_object_unreference(&obj->base);
2437 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2438 i915.semaphores = 0;
2439 } else
2440 dev_priv->semaphore_obj = obj;
2441 }
2442 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002443
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002444 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002445 ring->add_request = gen6_add_request;
2446 ring->flush = gen8_render_ring_flush;
2447 ring->irq_get = gen8_ring_get_irq;
2448 ring->irq_put = gen8_ring_put_irq;
2449 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2450 ring->get_seqno = gen6_ring_get_seqno;
2451 ring->set_seqno = ring_set_seqno;
2452 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002453 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002454 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002455 ring->semaphore.signal = gen8_rcs_signal;
2456 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002457 }
2458 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002459 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002460 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002461 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002462 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002463 ring->irq_get = gen6_ring_get_irq;
2464 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002465 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002466 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002467 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002468 if (i915_semaphore_is_enabled(dev)) {
2469 ring->semaphore.sync_to = gen6_ring_sync;
2470 ring->semaphore.signal = gen6_signal;
2471 /*
2472 * The current semaphore is only applied on pre-gen8
2473 * platform. And there is no VCS2 ring on the pre-gen8
2474 * platform. So the semaphore between RCS and VCS2 is
2475 * initialized as INVALID. Gen8 will initialize the
2476 * sema between VCS2 and RCS later.
2477 */
2478 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2479 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2480 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2481 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2482 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2483 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2484 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2485 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2486 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2487 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2488 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002489 } else if (IS_GEN5(dev)) {
2490 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002491 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002492 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002493 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002494 ring->irq_get = gen5_ring_get_irq;
2495 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002496 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2497 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002498 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002499 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002500 if (INTEL_INFO(dev)->gen < 4)
2501 ring->flush = gen2_render_ring_flush;
2502 else
2503 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002504 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002505 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002506 if (IS_GEN2(dev)) {
2507 ring->irq_get = i8xx_ring_get_irq;
2508 ring->irq_put = i8xx_ring_put_irq;
2509 } else {
2510 ring->irq_get = i9xx_ring_get_irq;
2511 ring->irq_put = i9xx_ring_put_irq;
2512 }
Daniel Vettere3670312012-04-11 22:12:53 +02002513 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002514 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002515 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002516
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002517 if (IS_HASWELL(dev))
2518 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002519 else if (IS_GEN8(dev))
2520 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002521 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002522 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2523 else if (INTEL_INFO(dev)->gen >= 4)
2524 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2525 else if (IS_I830(dev) || IS_845G(dev))
2526 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2527 else
2528 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002529 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002530 ring->cleanup = render_ring_cleanup;
2531
Daniel Vetterb45305f2012-12-17 16:21:27 +01002532 /* Workaround batchbuffer to combat CS tlb bug. */
2533 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002534 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002535 if (obj == NULL) {
2536 DRM_ERROR("Failed to allocate batch bo\n");
2537 return -ENOMEM;
2538 }
2539
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002540 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002541 if (ret != 0) {
2542 drm_gem_object_unreference(&obj->base);
2543 DRM_ERROR("Failed to ping batch bo\n");
2544 return ret;
2545 }
2546
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002547 ring->scratch.obj = obj;
2548 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002549 }
2550
Daniel Vetter99be1df2014-11-20 00:33:06 +01002551 ret = intel_init_ring_buffer(dev, ring);
2552 if (ret)
2553 return ret;
2554
2555 if (INTEL_INFO(dev)->gen >= 5) {
2556 ret = intel_init_pipe_control(ring);
2557 if (ret)
2558 return ret;
2559 }
2560
2561 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002562}
2563
2564int intel_init_bsd_ring_buffer(struct drm_device *dev)
2565{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002567 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002568
Daniel Vetter58fa3832012-04-11 22:12:49 +02002569 ring->name = "bsd ring";
2570 ring->id = VCS;
2571
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002572 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002573 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002574 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002575 /* gen6 bsd needs a special wa for tail updates */
2576 if (IS_GEN6(dev))
2577 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002578 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002579 ring->add_request = gen6_add_request;
2580 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002581 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002582 if (INTEL_INFO(dev)->gen >= 8) {
2583 ring->irq_enable_mask =
2584 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2585 ring->irq_get = gen8_ring_get_irq;
2586 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002587 ring->dispatch_execbuffer =
2588 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002589 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002590 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002591 ring->semaphore.signal = gen8_xcs_signal;
2592 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002593 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002594 } else {
2595 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2596 ring->irq_get = gen6_ring_get_irq;
2597 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002598 ring->dispatch_execbuffer =
2599 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002600 if (i915_semaphore_is_enabled(dev)) {
2601 ring->semaphore.sync_to = gen6_ring_sync;
2602 ring->semaphore.signal = gen6_signal;
2603 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2604 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2605 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2606 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2607 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2608 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2609 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2610 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2611 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2612 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2613 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002614 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002615 } else {
2616 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002617 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002618 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002619 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002620 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002621 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002622 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002623 ring->irq_get = gen5_ring_get_irq;
2624 ring->irq_put = gen5_ring_put_irq;
2625 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002626 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002627 ring->irq_get = i9xx_ring_get_irq;
2628 ring->irq_put = i9xx_ring_put_irq;
2629 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002630 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002631 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002632 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002633
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002634 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002635}
Chris Wilson549f7362010-10-19 11:19:32 +01002636
Zhao Yakui845f74a2014-04-17 10:37:37 +08002637/**
Damien Lespiau62659922015-01-29 14:13:40 +00002638 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002639 */
2640int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2641{
2642 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002643 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002644
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002645 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002646 ring->id = VCS2;
2647
2648 ring->write_tail = ring_write_tail;
2649 ring->mmio_base = GEN8_BSD2_RING_BASE;
2650 ring->flush = gen6_bsd_ring_flush;
2651 ring->add_request = gen6_add_request;
2652 ring->get_seqno = gen6_ring_get_seqno;
2653 ring->set_seqno = ring_set_seqno;
2654 ring->irq_enable_mask =
2655 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2656 ring->irq_get = gen8_ring_get_irq;
2657 ring->irq_put = gen8_ring_put_irq;
2658 ring->dispatch_execbuffer =
2659 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002660 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002661 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002662 ring->semaphore.signal = gen8_xcs_signal;
2663 GEN8_RING_SEMAPHORE_INIT;
2664 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002665 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002666
2667 return intel_init_ring_buffer(dev, ring);
2668}
2669
Chris Wilson549f7362010-10-19 11:19:32 +01002670int intel_init_blt_ring_buffer(struct drm_device *dev)
2671{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002672 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002673 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002674
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002675 ring->name = "blitter ring";
2676 ring->id = BCS;
2677
2678 ring->mmio_base = BLT_RING_BASE;
2679 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002680 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002681 ring->add_request = gen6_add_request;
2682 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002683 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002684 if (INTEL_INFO(dev)->gen >= 8) {
2685 ring->irq_enable_mask =
2686 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2687 ring->irq_get = gen8_ring_get_irq;
2688 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002689 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002690 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002691 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002692 ring->semaphore.signal = gen8_xcs_signal;
2693 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002694 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002695 } else {
2696 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2697 ring->irq_get = gen6_ring_get_irq;
2698 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002699 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002700 if (i915_semaphore_is_enabled(dev)) {
2701 ring->semaphore.signal = gen6_signal;
2702 ring->semaphore.sync_to = gen6_ring_sync;
2703 /*
2704 * The current semaphore is only applied on pre-gen8
2705 * platform. And there is no VCS2 ring on the pre-gen8
2706 * platform. So the semaphore between BCS and VCS2 is
2707 * initialized as INVALID. Gen8 will initialize the
2708 * sema between BCS and VCS2 later.
2709 */
2710 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2711 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2712 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2713 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2714 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2715 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2716 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2717 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2718 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2719 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2720 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002721 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002722 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002723
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002724 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002725}
Chris Wilsona7b97612012-07-20 12:41:08 +01002726
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002727int intel_init_vebox_ring_buffer(struct drm_device *dev)
2728{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002729 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002730 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002731
2732 ring->name = "video enhancement ring";
2733 ring->id = VECS;
2734
2735 ring->mmio_base = VEBOX_RING_BASE;
2736 ring->write_tail = ring_write_tail;
2737 ring->flush = gen6_ring_flush;
2738 ring->add_request = gen6_add_request;
2739 ring->get_seqno = gen6_ring_get_seqno;
2740 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002741
2742 if (INTEL_INFO(dev)->gen >= 8) {
2743 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002744 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002745 ring->irq_get = gen8_ring_get_irq;
2746 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002747 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002748 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002749 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002750 ring->semaphore.signal = gen8_xcs_signal;
2751 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002752 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002753 } else {
2754 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2755 ring->irq_get = hsw_vebox_get_irq;
2756 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002757 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002758 if (i915_semaphore_is_enabled(dev)) {
2759 ring->semaphore.sync_to = gen6_ring_sync;
2760 ring->semaphore.signal = gen6_signal;
2761 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2762 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2763 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2764 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2765 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2766 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2767 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2768 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2769 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2770 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2771 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002772 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002773 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002774
2775 return intel_init_ring_buffer(dev, ring);
2776}
2777
Chris Wilsona7b97612012-07-20 12:41:08 +01002778int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002780{
2781 int ret;
2782
2783 if (!ring->gpu_caches_dirty)
2784 return 0;
2785
2786 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2787 if (ret)
2788 return ret;
2789
2790 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2791
2792 ring->gpu_caches_dirty = false;
2793 return 0;
2794}
2795
2796int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002798{
2799 uint32_t flush_domains;
2800 int ret;
2801
2802 flush_domains = 0;
2803 if (ring->gpu_caches_dirty)
2804 flush_domains = I915_GEM_GPU_DOMAINS;
2805
2806 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2807 if (ret)
2808 return ret;
2809
2810 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2811
2812 ring->gpu_caches_dirty = false;
2813 return 0;
2814}
Chris Wilsone3efda42014-04-09 09:19:41 +01002815
2816void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002817intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002818{
2819 int ret;
2820
2821 if (!intel_ring_initialized(ring))
2822 return;
2823
2824 ret = intel_ring_idle(ring);
2825 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2826 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2827 ring->name, ret);
2828
2829 stop_ring(ring);
2830}