blob: 1efe1cba7e1148ed5e97f593c67c959f809ea4ed [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
Tom St Denisaca81712017-07-31 09:35:24 -040046#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040047#include "bif/bif_4_1_d.h"
48
49#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
50
Christian Königabca90f2017-06-30 11:05:54 +020051static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
52 struct ttm_mem_reg *mem, unsigned num_pages,
53 uint64_t offset, unsigned window,
54 struct amdgpu_ring *ring,
55 uint64_t *addr);
56
Alex Deucherd38ceaf2015-04-20 16:55:21 -040057static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
58static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
59
Alex Deucherd38ceaf2015-04-20 16:55:21 -040060/*
61 * Global memory.
62 */
63static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
64{
65 return ttm_mem_global_init(ref->object);
66}
67
68static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
69{
70 ttm_mem_global_release(ref->object);
71}
72
Alex Deucher70b5c5a2016-11-15 16:55:53 -050073static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074{
75 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010076 struct amdgpu_ring *ring;
77 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078 int r;
79
80 adev->mman.mem_global_referenced = false;
81 global_ref = &adev->mman.mem_global_ref;
82 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
83 global_ref->size = sizeof(struct ttm_mem_global);
84 global_ref->init = &amdgpu_ttm_mem_global_init;
85 global_ref->release = &amdgpu_ttm_mem_global_release;
86 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080087 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 DRM_ERROR("Failed setting up TTM memory accounting "
89 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080090 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091 }
92
93 adev->mman.bo_global_ref.mem_glob =
94 adev->mman.mem_global_ref.object;
95 global_ref = &adev->mman.bo_global_ref.ref;
96 global_ref->global_type = DRM_GLOBAL_TTM_BO;
97 global_ref->size = sizeof(struct ttm_bo_global);
98 global_ref->init = &ttm_bo_global_init;
99 global_ref->release = &ttm_bo_global_release;
100 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800101 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400102 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 }
105
Christian Königabca90f2017-06-30 11:05:54 +0200106 mutex_init(&adev->mman.gtt_window_lock);
107
Christian König703297c2016-02-10 14:20:50 +0100108 ring = adev->mman.buffer_funcs_ring;
109 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
110 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
111 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800112 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100113 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100115 }
116
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800120
121error_entity:
122 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
123error_bo:
124 drm_global_item_unref(&adev->mman.mem_global_ref);
125error_mem:
126 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127}
128
129static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
130{
131 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100132 amd_sched_entity_fini(adev->mman.entity.sched,
133 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200134 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
136 drm_global_item_unref(&adev->mman.mem_global_ref);
137 adev->mman.mem_global_referenced = false;
138 }
139}
140
141static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
142{
143 return 0;
144}
145
146static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
147 struct ttm_mem_type_manager *man)
148{
149 struct amdgpu_device *adev;
150
Christian Königa7d64de2016-09-15 14:58:48 +0200151 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152
153 switch (type) {
154 case TTM_PL_SYSTEM:
155 /* System memory */
156 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
157 man->available_caching = TTM_PL_MASK_CACHING;
158 man->default_caching = TTM_PL_FLAG_CACHED;
159 break;
160 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200161 man->func = &amdgpu_gtt_mgr_func;
Christian König6f02a692017-07-07 11:56:59 +0200162 man->gpu_offset = adev->mc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163 man->available_caching = TTM_PL_MASK_CACHING;
164 man->default_caching = TTM_PL_FLAG_CACHED;
165 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
166 break;
167 case TTM_PL_VRAM:
168 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200169 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400170 man->gpu_offset = adev->mc.vram_start;
171 man->flags = TTM_MEMTYPE_FLAG_FIXED |
172 TTM_MEMTYPE_FLAG_MAPPABLE;
173 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
174 man->default_caching = TTM_PL_FLAG_WC;
175 break;
176 case AMDGPU_PL_GDS:
177 case AMDGPU_PL_GWS:
178 case AMDGPU_PL_OA:
179 /* On-chip GDS memory*/
180 man->func = &ttm_bo_manager_func;
181 man->gpu_offset = 0;
182 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
183 man->available_caching = TTM_PL_FLAG_UNCACHED;
184 man->default_caching = TTM_PL_FLAG_UNCACHED;
185 break;
186 default:
187 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
188 return -EINVAL;
189 }
190 return 0;
191}
192
193static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
194 struct ttm_placement *placement)
195{
Christian Königa7d64de2016-09-15 14:58:48 +0200196 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200197 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530198 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 .fpfn = 0,
200 .lpfn = 0,
201 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
202 };
203
204 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
205 placement->placement = &placements;
206 placement->busy_placement = &placements;
207 placement->num_placement = 1;
208 placement->num_busy_placement = 1;
209 return;
210 }
Christian König765e7fb2016-09-15 15:06:50 +0200211 abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212 switch (bo->mem.mem_type) {
213 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800214 if (adev->mman.buffer_funcs &&
215 adev->mman.buffer_funcs_ring &&
216 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200217 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900218 } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
219 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
220 unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
221 struct drm_mm_node *node = bo->mem.mm_node;
222 unsigned long pages_left;
223
224 for (pages_left = bo->mem.num_pages;
225 pages_left;
226 pages_left -= node->size, node++) {
227 if (node->start < fpfn)
228 break;
229 }
230
231 if (!pages_left)
232 goto gtt;
233
234 /* Try evicting to the CPU inaccessible part of VRAM
235 * first, but only set GTT as busy placement, so this
236 * BO will be evicted to GTT rather than causing other
237 * BOs to be evicted from VRAM
238 */
239 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
240 AMDGPU_GEM_DOMAIN_GTT);
241 abo->placements[0].fpfn = fpfn;
242 abo->placements[0].lpfn = 0;
243 abo->placement.busy_placement = &abo->placements[1];
244 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200245 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900246gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200247 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200248 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249 break;
250 case TTM_PL_TT:
251 default:
Christian König765e7fb2016-09-15 15:06:50 +0200252 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253 }
Christian König765e7fb2016-09-15 15:06:50 +0200254 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255}
256
257static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
258{
Christian König765e7fb2016-09-15 15:06:50 +0200259 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260
Jérôme Glisse054892e2016-04-19 09:07:51 -0400261 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
262 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000263 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200264 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400265}
266
267static void amdgpu_move_null(struct ttm_buffer_object *bo,
268 struct ttm_mem_reg *new_mem)
269{
270 struct ttm_mem_reg *old_mem = &bo->mem;
271
272 BUG_ON(old_mem->mm_node != NULL);
273 *old_mem = *new_mem;
274 new_mem->mm_node = NULL;
275}
276
Christian König92c60d92017-06-29 10:44:39 +0200277static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
278 struct drm_mm_node *mm_node,
279 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280{
Christian Königabca90f2017-06-30 11:05:54 +0200281 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282
Christian Königabca90f2017-06-30 11:05:54 +0200283 if (mem->mem_type != TTM_PL_TT ||
284 amdgpu_gtt_mgr_is_allocated(mem)) {
285 addr = mm_node->start << PAGE_SHIFT;
286 addr += bo->bdev->man[mem->mem_type].gpu_offset;
287 }
Christian König92c60d92017-06-29 10:44:39 +0200288 return addr;
Christian König8892f152016-08-17 10:46:52 +0200289}
290
291static int amdgpu_move_blit(struct ttm_buffer_object *bo,
292 bool evict, bool no_wait_gpu,
293 struct ttm_mem_reg *new_mem,
294 struct ttm_mem_reg *old_mem)
295{
Christian Königa7d64de2016-09-15 14:58:48 +0200296 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König8892f152016-08-17 10:46:52 +0200297 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
298
299 struct drm_mm_node *old_mm, *new_mm;
300 uint64_t old_start, old_size, new_start, new_size;
301 unsigned long num_pages;
Dave Airlie220196b2016-10-28 11:33:52 +1000302 struct dma_fence *fence = NULL;
Christian König8892f152016-08-17 10:46:52 +0200303 int r;
304
305 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
306
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307 if (!ring->ready) {
308 DRM_ERROR("Trying to move memory with ring turned off.\n");
309 return -EINVAL;
310 }
311
Christian König92c60d92017-06-29 10:44:39 +0200312 old_mm = old_mem->mm_node;
313 old_size = old_mm->size;
314 old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
315
Christian König8892f152016-08-17 10:46:52 +0200316 new_mm = new_mem->mm_node;
Christian König8892f152016-08-17 10:46:52 +0200317 new_size = new_mm->size;
Christian König92c60d92017-06-29 10:44:39 +0200318 new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200319
320 num_pages = new_mem->num_pages;
Christian Königabca90f2017-06-30 11:05:54 +0200321 mutex_lock(&adev->mman.gtt_window_lock);
Christian König8892f152016-08-17 10:46:52 +0200322 while (num_pages) {
Christian Königabca90f2017-06-30 11:05:54 +0200323 unsigned long cur_pages = min(min(old_size, new_size),
324 (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
325 uint64_t from = old_start, to = new_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000326 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200327
Christian Königabca90f2017-06-30 11:05:54 +0200328 if (old_mem->mem_type == TTM_PL_TT &&
329 !amdgpu_gtt_mgr_is_allocated(old_mem)) {
330 r = amdgpu_map_buffer(bo, old_mem, cur_pages,
331 old_start, 0, ring, &from);
332 if (r)
333 goto error;
334 }
335
336 if (new_mem->mem_type == TTM_PL_TT &&
337 !amdgpu_gtt_mgr_is_allocated(new_mem)) {
338 r = amdgpu_map_buffer(bo, new_mem, cur_pages,
339 new_start, 1, ring, &to);
340 if (r)
341 goto error;
342 }
343
344 r = amdgpu_copy_buffer(ring, from, to,
Christian König8892f152016-08-17 10:46:52 +0200345 cur_pages * PAGE_SIZE,
Christian Königabca90f2017-06-30 11:05:54 +0200346 bo->resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200347 if (r)
348 goto error;
349
Dave Airlie220196b2016-10-28 11:33:52 +1000350 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200351 fence = next;
352
353 num_pages -= cur_pages;
354 if (!num_pages)
355 break;
356
357 old_size -= cur_pages;
358 if (!old_size) {
Christian König92c60d92017-06-29 10:44:39 +0200359 old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
Christian König8892f152016-08-17 10:46:52 +0200360 old_size = old_mm->size;
361 } else {
362 old_start += cur_pages * PAGE_SIZE;
363 }
364
365 new_size -= cur_pages;
366 if (!new_size) {
Christian König92c60d92017-06-29 10:44:39 +0200367 new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200368 new_size = new_mm->size;
369 } else {
370 new_start += cur_pages * PAGE_SIZE;
371 }
372 }
Christian Königabca90f2017-06-30 11:05:54 +0200373 mutex_unlock(&adev->mman.gtt_window_lock);
Christian Königce64bc22016-06-15 13:44:05 +0200374
375 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100376 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400377 return r;
Christian König8892f152016-08-17 10:46:52 +0200378
379error:
Christian Königabca90f2017-06-30 11:05:54 +0200380 mutex_unlock(&adev->mman.gtt_window_lock);
381
Christian König8892f152016-08-17 10:46:52 +0200382 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000383 dma_fence_wait(fence, false);
384 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200385 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400386}
387
388static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
389 bool evict, bool interruptible,
390 bool no_wait_gpu,
391 struct ttm_mem_reg *new_mem)
392{
393 struct amdgpu_device *adev;
394 struct ttm_mem_reg *old_mem = &bo->mem;
395 struct ttm_mem_reg tmp_mem;
396 struct ttm_place placements;
397 struct ttm_placement placement;
398 int r;
399
Christian Königa7d64de2016-09-15 14:58:48 +0200400 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400401 tmp_mem = *new_mem;
402 tmp_mem.mm_node = NULL;
403 placement.num_placement = 1;
404 placement.placement = &placements;
405 placement.num_busy_placement = 1;
406 placement.busy_placement = &placements;
407 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200408 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400409 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
410 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
411 interruptible, no_wait_gpu);
412 if (unlikely(r)) {
413 return r;
414 }
415
416 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
417 if (unlikely(r)) {
418 goto out_cleanup;
419 }
420
421 r = ttm_tt_bind(bo->ttm, &tmp_mem);
422 if (unlikely(r)) {
423 goto out_cleanup;
424 }
425 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
426 if (unlikely(r)) {
427 goto out_cleanup;
428 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900429 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430out_cleanup:
431 ttm_bo_mem_put(bo, &tmp_mem);
432 return r;
433}
434
435static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
436 bool evict, bool interruptible,
437 bool no_wait_gpu,
438 struct ttm_mem_reg *new_mem)
439{
440 struct amdgpu_device *adev;
441 struct ttm_mem_reg *old_mem = &bo->mem;
442 struct ttm_mem_reg tmp_mem;
443 struct ttm_placement placement;
444 struct ttm_place placements;
445 int r;
446
Christian Königa7d64de2016-09-15 14:58:48 +0200447 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448 tmp_mem = *new_mem;
449 tmp_mem.mm_node = NULL;
450 placement.num_placement = 1;
451 placement.placement = &placements;
452 placement.num_busy_placement = 1;
453 placement.busy_placement = &placements;
454 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200455 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
457 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
458 interruptible, no_wait_gpu);
459 if (unlikely(r)) {
460 return r;
461 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900462 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 if (unlikely(r)) {
464 goto out_cleanup;
465 }
466 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
467 if (unlikely(r)) {
468 goto out_cleanup;
469 }
470out_cleanup:
471 ttm_bo_mem_put(bo, &tmp_mem);
472 return r;
473}
474
475static int amdgpu_bo_move(struct ttm_buffer_object *bo,
476 bool evict, bool interruptible,
477 bool no_wait_gpu,
478 struct ttm_mem_reg *new_mem)
479{
480 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900481 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 struct ttm_mem_reg *old_mem = &bo->mem;
483 int r;
484
Michel Dänzer104ece92016-03-28 12:53:02 +0900485 /* Can't move a pinned BO */
486 abo = container_of(bo, struct amdgpu_bo, tbo);
487 if (WARN_ON_ONCE(abo->pin_count > 0))
488 return -EINVAL;
489
Christian Königa7d64de2016-09-15 14:58:48 +0200490 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200491
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400492 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
493 amdgpu_move_null(bo, new_mem);
494 return 0;
495 }
496 if ((old_mem->mem_type == TTM_PL_TT &&
497 new_mem->mem_type == TTM_PL_SYSTEM) ||
498 (old_mem->mem_type == TTM_PL_SYSTEM &&
499 new_mem->mem_type == TTM_PL_TT)) {
500 /* bind is enough */
501 amdgpu_move_null(bo, new_mem);
502 return 0;
503 }
504 if (adev->mman.buffer_funcs == NULL ||
505 adev->mman.buffer_funcs_ring == NULL ||
506 !adev->mman.buffer_funcs_ring->ready) {
507 /* use memcpy */
508 goto memcpy;
509 }
510
511 if (old_mem->mem_type == TTM_PL_VRAM &&
512 new_mem->mem_type == TTM_PL_SYSTEM) {
513 r = amdgpu_move_vram_ram(bo, evict, interruptible,
514 no_wait_gpu, new_mem);
515 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
516 new_mem->mem_type == TTM_PL_VRAM) {
517 r = amdgpu_move_ram_vram(bo, evict, interruptible,
518 no_wait_gpu, new_mem);
519 } else {
520 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
521 }
522
523 if (r) {
524memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900525 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 if (r) {
527 return r;
528 }
529 }
530
John Brooks96cf8272017-06-30 11:31:08 -0400531 if (bo->type == ttm_bo_type_device &&
532 new_mem->mem_type == TTM_PL_VRAM &&
533 old_mem->mem_type != TTM_PL_VRAM) {
534 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
535 * accesses the BO after it's moved.
536 */
537 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
538 }
539
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 /* update statistics */
541 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
542 return 0;
543}
544
545static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
546{
547 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200548 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549
550 mem->bus.addr = NULL;
551 mem->bus.offset = 0;
552 mem->bus.size = mem->num_pages << PAGE_SHIFT;
553 mem->bus.base = 0;
554 mem->bus.is_iomem = false;
555 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
556 return -EINVAL;
557 switch (mem->mem_type) {
558 case TTM_PL_SYSTEM:
559 /* system memory */
560 return 0;
561 case TTM_PL_TT:
562 break;
563 case TTM_PL_VRAM:
564 mem->bus.offset = mem->start << PAGE_SHIFT;
565 /* check if it's visible */
566 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
567 return -EINVAL;
568 mem->bus.base = adev->mc.aper_base;
569 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570 break;
571 default:
572 return -EINVAL;
573 }
574 return 0;
575}
576
577static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
578{
579}
580
Christian König9bbdcc02017-03-29 11:16:05 +0200581static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
582 unsigned long page_offset)
583{
584 struct drm_mm_node *mm = bo->mem.mm_node;
585 uint64_t size = mm->size;
Dave Airlie01687782017-04-07 05:41:42 +1000586 uint64_t offset = page_offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200587
588 page_offset = do_div(offset, size);
Christian Königecdba5d2017-04-07 10:40:04 +0200589 mm += offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200590 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
591}
592
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593/*
594 * TTM backend functions.
595 */
Christian König637dd3b2016-03-03 14:24:57 +0100596struct amdgpu_ttm_gup_task_list {
597 struct list_head list;
598 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599};
600
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100602 struct ttm_dma_tt ttm;
603 struct amdgpu_device *adev;
604 u64 offset;
605 uint64_t userptr;
606 struct mm_struct *usermm;
607 uint32_t userflags;
608 spinlock_t guptasklock;
609 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100610 atomic_t mmu_invalidations;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800611 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400612};
613
Christian König2f568db2016-02-23 12:36:59 +0100614int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100617 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100618 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 int r;
620
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100621 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
622 flags |= FOLL_WRITE;
623
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400624 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100625 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 to prevent problems with writeback */
627 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
628 struct vm_area_struct *vma;
629
630 vma = find_vma(gtt->usermm, gtt->userptr);
631 if (!vma || vma->vm_file || vma->vm_end < end)
632 return -EPERM;
633 }
634
635 do {
636 unsigned num_pages = ttm->num_pages - pinned;
637 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100638 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100639 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400640
Christian König637dd3b2016-03-03 14:24:57 +0100641 guptask.task = current;
642 spin_lock(&gtt->guptasklock);
643 list_add(&guptask.list, &gtt->guptasks);
644 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400645
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100646 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100647
648 spin_lock(&gtt->guptasklock);
649 list_del(&guptask.list);
650 spin_unlock(&gtt->guptasklock);
651
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 if (r < 0)
653 goto release_pages;
654
655 pinned += r;
656
657 } while (pinned < ttm->num_pages);
658
Christian König2f568db2016-02-23 12:36:59 +0100659 return 0;
660
661release_pages:
662 release_pages(pages, pinned, 0);
663 return r;
664}
665
Tom St Denisaca81712017-07-31 09:35:24 -0400666static void amdgpu_trace_dma_map(struct ttm_tt *ttm)
667{
668 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
669 struct amdgpu_ttm_tt *gtt = (void *)ttm;
670 unsigned i;
671
672 if (unlikely(trace_amdgpu_ttm_tt_populate_enabled())) {
673 for (i = 0; i < ttm->num_pages; i++) {
674 trace_amdgpu_ttm_tt_populate(
675 adev,
676 gtt->ttm.dma_address[i],
677 page_to_phys(ttm->pages[i]));
678 }
679 }
680}
681
682static void amdgpu_trace_dma_unmap(struct ttm_tt *ttm)
683{
684 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
685 struct amdgpu_ttm_tt *gtt = (void *)ttm;
686 unsigned i;
687
688 if (unlikely(trace_amdgpu_ttm_tt_unpopulate_enabled())) {
689 for (i = 0; i < ttm->num_pages; i++) {
690 trace_amdgpu_ttm_tt_unpopulate(
691 adev,
692 gtt->ttm.dma_address[i],
693 page_to_phys(ttm->pages[i]));
694 }
695 }
696}
697
Christian König2f568db2016-02-23 12:36:59 +0100698/* prepare the sg table with the user pages */
699static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
700{
Christian Königa7d64de2016-09-15 14:58:48 +0200701 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100702 struct amdgpu_ttm_tt *gtt = (void *)ttm;
703 unsigned nents;
704 int r;
705
706 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
707 enum dma_data_direction direction = write ?
708 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
709
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
711 ttm->num_pages << PAGE_SHIFT,
712 GFP_KERNEL);
713 if (r)
714 goto release_sg;
715
716 r = -ENOMEM;
717 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
718 if (nents != ttm->sg->nents)
719 goto release_sg;
720
721 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
722 gtt->ttm.dma_address, ttm->num_pages);
723
Tom St Denisaca81712017-07-31 09:35:24 -0400724 amdgpu_trace_dma_map(ttm);
725
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 return 0;
727
728release_sg:
729 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730 return r;
731}
732
733static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
734{
Christian Königa7d64de2016-09-15 14:58:48 +0200735 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400736 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400737 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738
739 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
740 enum dma_data_direction direction = write ?
741 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
742
743 /* double check that we don't free the table twice */
744 if (!ttm->sg->sgl)
745 return;
746
747 /* free the sg table and pages again */
748 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
749
monk.liudd08fae2015-05-07 14:19:18 -0400750 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
751 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400752 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
753 set_page_dirty(page);
754
755 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300756 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 }
758
Tom St Denisaca81712017-07-31 09:35:24 -0400759 amdgpu_trace_dma_unmap(ttm);
760
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761 sg_free_table(ttm->sg);
762}
763
Christian König98a7f882017-06-30 10:41:07 +0200764static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
765{
766 struct amdgpu_ttm_tt *gtt = (void *)ttm;
767 uint64_t flags;
768 int r;
769
770 spin_lock(&gtt->adev->gtt_list_lock);
771 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
772 gtt->offset = (u64)mem->start << PAGE_SHIFT;
773 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
774 ttm->pages, gtt->ttm.dma_address, flags);
775
776 if (r) {
777 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
778 ttm->num_pages, gtt->offset);
779 goto error_gart_bind;
780 }
781
782 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
783error_gart_bind:
784 spin_unlock(&gtt->adev->gtt_list_lock);
785 return r;
786
787}
788
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
790 struct ttm_mem_reg *bo_mem)
791{
792 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300793 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800795 if (gtt->userptr) {
796 r = amdgpu_ttm_tt_pin_userptr(ttm);
797 if (r) {
798 DRM_ERROR("failed to pin userptr\n");
799 return r;
800 }
801 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400802 if (!ttm->num_pages) {
803 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
804 ttm->num_pages, bo_mem, ttm);
805 }
806
807 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
808 bo_mem->mem_type == AMDGPU_PL_GWS ||
809 bo_mem->mem_type == AMDGPU_PL_OA)
810 return -EINVAL;
811
Christian König98a7f882017-06-30 10:41:07 +0200812 if (amdgpu_gtt_mgr_is_allocated(bo_mem))
813 r = amdgpu_ttm_do_bind(ttm, bo_mem);
814
815 return r;
Christian Königc855e252016-09-05 17:00:57 +0200816}
817
818bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
819{
820 struct amdgpu_ttm_tt *gtt = (void *)ttm;
821
822 return gtt && !list_empty(&gtt->list);
823}
824
Christian Königbb990bb2016-09-09 16:32:33 +0200825int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200826{
Christian König9b0655e2017-08-22 16:58:07 +0200827 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königbb990bb2016-09-09 16:32:33 +0200828 struct ttm_tt *ttm = bo->ttm;
Christian König9b0655e2017-08-22 16:58:07 +0200829 struct ttm_mem_reg tmp;
830
831 struct ttm_placement placement;
832 struct ttm_place placements;
Christian Königc855e252016-09-05 17:00:57 +0200833 int r;
834
835 if (!ttm || amdgpu_ttm_is_bound(ttm))
836 return 0;
837
Christian König9b0655e2017-08-22 16:58:07 +0200838 tmp = bo->mem;
839 tmp.mm_node = NULL;
840 placement.num_placement = 1;
841 placement.placement = &placements;
842 placement.num_busy_placement = 1;
843 placement.busy_placement = &placements;
844 placements.fpfn = 0;
845 placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
846 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200847
Christian König9b0655e2017-08-22 16:58:07 +0200848 r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
849 if (unlikely(r))
850 return r;
851
852 r = ttm_bo_move_ttm(bo, true, false, &tmp);
853 if (unlikely(r))
854 ttm_bo_mem_put(bo, &tmp);
855 else
856 bo->offset = (bo->mem.start << PAGE_SHIFT) +
857 bo->bdev->man[bo->mem.mem_type].gpu_offset;
858
859 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860}
861
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800862int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
863{
864 struct amdgpu_ttm_tt *gtt, *tmp;
865 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800866 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800867 int r;
868
869 bo_mem.mem_type = TTM_PL_TT;
870 spin_lock(&adev->gtt_list_lock);
871 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
872 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
873 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
874 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
875 flags);
876 if (r) {
877 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200878 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
879 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800880 return r;
881 }
882 }
883 spin_unlock(&adev->gtt_list_lock);
884 return 0;
885}
886
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
888{
889 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800890 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891
Christian König85a4b572016-09-22 14:19:50 +0200892 if (gtt->userptr)
893 amdgpu_ttm_tt_unpin_userptr(ttm);
894
Christian König78ab0a32016-09-09 15:39:08 +0200895 if (!amdgpu_ttm_is_bound(ttm))
896 return 0;
897
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800899 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800900 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
901 if (r) {
902 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
903 gtt->ttm.ttm.num_pages, gtt->offset);
904 goto error_unbind;
905 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800906 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800907error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800908 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800909 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910}
911
912static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
913{
914 struct amdgpu_ttm_tt *gtt = (void *)ttm;
915
916 ttm_dma_tt_fini(&gtt->ttm);
917 kfree(gtt);
918}
919
920static struct ttm_backend_func amdgpu_backend_func = {
921 .bind = &amdgpu_ttm_backend_bind,
922 .unbind = &amdgpu_ttm_backend_unbind,
923 .destroy = &amdgpu_ttm_backend_destroy,
924};
925
926static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
927 unsigned long size, uint32_t page_flags,
928 struct page *dummy_read_page)
929{
930 struct amdgpu_device *adev;
931 struct amdgpu_ttm_tt *gtt;
932
Christian Königa7d64de2016-09-15 14:58:48 +0200933 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934
935 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
936 if (gtt == NULL) {
937 return NULL;
938 }
939 gtt->ttm.ttm.func = &amdgpu_backend_func;
940 gtt->adev = adev;
941 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
942 kfree(gtt);
943 return NULL;
944 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800945 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946 return &gtt->ttm.ttm;
947}
948
949static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
950{
Tom St Denisaca81712017-07-31 09:35:24 -0400951 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400952 struct amdgpu_ttm_tt *gtt = (void *)ttm;
953 unsigned i;
954 int r;
955 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
956
957 if (ttm->state != tt_unpopulated)
958 return 0;
959
960 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530961 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 if (!ttm->sg)
963 return -ENOMEM;
964
965 ttm->page_flags |= TTM_PAGE_FLAG_SG;
966 ttm->state = tt_unbound;
967 return 0;
968 }
969
970 if (slave && ttm->sg) {
971 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
972 gtt->ttm.dma_address, ttm->num_pages);
973 ttm->state = tt_unbound;
Tom St Denisaca81712017-07-31 09:35:24 -0400974 r = 0;
975 goto trace_mappings;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976 }
977
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978#ifdef CONFIG_SWIOTLB
979 if (swiotlb_nr_tbl()) {
Tom St Denisaca81712017-07-31 09:35:24 -0400980 r = ttm_dma_populate(&gtt->ttm, adev->dev);
981 goto trace_mappings;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982 }
983#endif
984
985 r = ttm_pool_populate(ttm);
986 if (r) {
987 return r;
988 }
989
990 for (i = 0; i < ttm->num_pages; i++) {
991 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
992 0, PAGE_SIZE,
993 PCI_DMA_BIDIRECTIONAL);
994 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100995 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400996 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
997 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
998 gtt->ttm.dma_address[i] = 0;
999 }
1000 ttm_pool_unpopulate(ttm);
1001 return -EFAULT;
1002 }
1003 }
Tom St Denisaca81712017-07-31 09:35:24 -04001004
1005 r = 0;
1006trace_mappings:
1007 if (likely(!r))
1008 amdgpu_trace_dma_map(ttm);
1009 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010}
1011
1012static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1013{
1014 struct amdgpu_device *adev;
1015 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1016 unsigned i;
1017 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1018
1019 if (gtt && gtt->userptr) {
1020 kfree(ttm->sg);
1021 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1022 return;
1023 }
1024
1025 if (slave)
1026 return;
1027
Christian Königa7d64de2016-09-15 14:58:48 +02001028 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001029
Tom St Denisaca81712017-07-31 09:35:24 -04001030 amdgpu_trace_dma_unmap(ttm);
1031
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001032#ifdef CONFIG_SWIOTLB
1033 if (swiotlb_nr_tbl()) {
1034 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1035 return;
1036 }
1037#endif
1038
1039 for (i = 0; i < ttm->num_pages; i++) {
1040 if (gtt->ttm.dma_address[i]) {
1041 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
1042 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1043 }
1044 }
1045
1046 ttm_pool_unpopulate(ttm);
1047}
1048
1049int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1050 uint32_t flags)
1051{
1052 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1053
1054 if (gtt == NULL)
1055 return -EINVAL;
1056
1057 gtt->userptr = addr;
1058 gtt->usermm = current->mm;
1059 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001060 spin_lock_init(&gtt->guptasklock);
1061 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001062 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +01001063
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001064 return 0;
1065}
1066
Christian Königcc325d12016-02-08 11:08:35 +01001067struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001068{
1069 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1070
1071 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001072 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001073
Christian Königcc325d12016-02-08 11:08:35 +01001074 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001075}
1076
Christian Königcc1de6e2016-02-08 10:57:22 +01001077bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1078 unsigned long end)
1079{
1080 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001081 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001082 unsigned long size;
1083
Christian König637dd3b2016-03-03 14:24:57 +01001084 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001085 return false;
1086
1087 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1088 if (gtt->userptr > end || gtt->userptr + size <= start)
1089 return false;
1090
Christian König637dd3b2016-03-03 14:24:57 +01001091 spin_lock(&gtt->guptasklock);
1092 list_for_each_entry(entry, &gtt->guptasks, list) {
1093 if (entry->task == current) {
1094 spin_unlock(&gtt->guptasklock);
1095 return false;
1096 }
1097 }
1098 spin_unlock(&gtt->guptasklock);
1099
Christian König2f568db2016-02-23 12:36:59 +01001100 atomic_inc(&gtt->mmu_invalidations);
1101
Christian Königcc1de6e2016-02-08 10:57:22 +01001102 return true;
1103}
1104
Christian König2f568db2016-02-23 12:36:59 +01001105bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1106 int *last_invalidated)
1107{
1108 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1109 int prev_invalidated = *last_invalidated;
1110
1111 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1112 return prev_invalidated != *last_invalidated;
1113}
1114
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001115bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1116{
1117 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1118
1119 if (gtt == NULL)
1120 return false;
1121
1122 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1123}
1124
Chunming Zhou6b777602016-09-21 16:19:19 +08001125uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001126 struct ttm_mem_reg *mem)
1127{
Chunming Zhou6b777602016-09-21 16:19:19 +08001128 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001129
1130 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1131 flags |= AMDGPU_PTE_VALID;
1132
Christian König6d999052015-12-04 13:32:55 +01001133 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001134 flags |= AMDGPU_PTE_SYSTEM;
1135
Christian König6d999052015-12-04 13:32:55 +01001136 if (ttm->caching_state == tt_cached)
1137 flags |= AMDGPU_PTE_SNOOPED;
1138 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001139
Alex Xie4b98e0c2017-02-14 12:31:36 -05001140 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001141 flags |= AMDGPU_PTE_READABLE;
1142
1143 if (!amdgpu_ttm_tt_is_readonly(ttm))
1144 flags |= AMDGPU_PTE_WRITEABLE;
1145
1146 return flags;
1147}
1148
Christian König9982ca62016-10-19 14:44:22 +02001149static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1150 const struct ttm_place *place)
1151{
Christian König4fcae782017-04-20 12:11:47 +02001152 unsigned long num_pages = bo->mem.num_pages;
1153 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001154
Christian König4fcae782017-04-20 12:11:47 +02001155 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1156 return ttm_bo_eviction_valuable(bo, place);
1157
1158 switch (bo->mem.mem_type) {
1159 case TTM_PL_TT:
1160 return true;
1161
1162 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001163 /* Check each drm MM node individually */
1164 while (num_pages) {
1165 if (place->fpfn < (node->start + node->size) &&
1166 !(place->lpfn && place->lpfn <= node->start))
1167 return true;
1168
1169 num_pages -= node->size;
1170 ++node;
1171 }
Christian König4fcae782017-04-20 12:11:47 +02001172 break;
Christian König9982ca62016-10-19 14:44:22 +02001173
Christian König4fcae782017-04-20 12:11:47 +02001174 default:
1175 break;
Christian König9982ca62016-10-19 14:44:22 +02001176 }
1177
1178 return ttm_bo_eviction_valuable(bo, place);
1179}
1180
Felix Kuehlinge3426102017-07-03 14:18:27 -04001181static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1182 unsigned long offset,
1183 void *buf, int len, int write)
1184{
1185 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
1186 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1187 struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
1188 uint32_t value = 0;
1189 int ret = 0;
1190 uint64_t pos;
1191 unsigned long flags;
1192
1193 if (bo->mem.mem_type != TTM_PL_VRAM)
1194 return -EIO;
1195
1196 while (offset >= (nodes->size << PAGE_SHIFT)) {
1197 offset -= nodes->size << PAGE_SHIFT;
1198 ++nodes;
1199 }
1200 pos = (nodes->start << PAGE_SHIFT) + offset;
1201
1202 while (len && pos < adev->mc.mc_vram_size) {
1203 uint64_t aligned_pos = pos & ~(uint64_t)3;
1204 uint32_t bytes = 4 - (pos & 3);
1205 uint32_t shift = (pos & 3) * 8;
1206 uint32_t mask = 0xffffffff << shift;
1207
1208 if (len < bytes) {
1209 mask &= 0xffffffff >> (bytes - len) * 8;
1210 bytes = len;
1211 }
1212
1213 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1214 WREG32(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1215 WREG32(mmMM_INDEX_HI, aligned_pos >> 31);
1216 if (!write || mask != 0xffffffff)
1217 value = RREG32(mmMM_DATA);
1218 if (write) {
1219 value &= ~mask;
1220 value |= (*(uint32_t *)buf << shift) & mask;
1221 WREG32(mmMM_DATA, value);
1222 }
1223 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1224 if (!write) {
1225 value = (value & mask) >> shift;
1226 memcpy(buf, &value, bytes);
1227 }
1228
1229 ret += bytes;
1230 buf = (uint8_t *)buf + bytes;
1231 pos += bytes;
1232 len -= bytes;
1233 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1234 ++nodes;
1235 pos = (nodes->start << PAGE_SHIFT);
1236 }
1237 }
1238
1239 return ret;
1240}
1241
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001242static struct ttm_bo_driver amdgpu_bo_driver = {
1243 .ttm_tt_create = &amdgpu_ttm_tt_create,
1244 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1245 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1246 .invalidate_caches = &amdgpu_invalidate_caches,
1247 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001248 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001249 .evict_flags = &amdgpu_evict_flags,
1250 .move = &amdgpu_bo_move,
1251 .verify_access = &amdgpu_verify_access,
1252 .move_notify = &amdgpu_bo_move_notify,
1253 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1254 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1255 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001256 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001257 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001258};
1259
1260int amdgpu_ttm_init(struct amdgpu_device *adev)
1261{
Christian König36d38372017-07-07 13:17:45 +02001262 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001264 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001266 r = amdgpu_ttm_global_init(adev);
1267 if (r) {
1268 return r;
1269 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001270 /* No others user of address space so set it to 0 */
1271 r = ttm_bo_device_init(&adev->mman.bdev,
1272 adev->mman.bo_global_ref.ref.object,
1273 &amdgpu_bo_driver,
1274 adev->ddev->anon_inode->i_mapping,
1275 DRM_FILE_PAGE_OFFSET,
1276 adev->need_dma32);
1277 if (r) {
1278 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1279 return r;
1280 }
1281 adev->mman.initialized = true;
1282 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1283 adev->mc.real_vram_size >> PAGE_SHIFT);
1284 if (r) {
1285 DRM_ERROR("Failed initializing VRAM heap.\n");
1286 return r;
1287 }
John Brooks218b5dc2017-06-27 22:33:17 -04001288
1289 /* Reduce size of CPU-visible VRAM if requested */
1290 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1291 if (amdgpu_vis_vram_limit > 0 &&
1292 vis_vram_limit <= adev->mc.visible_vram_size)
1293 adev->mc.visible_vram_size = vis_vram_limit;
1294
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295 /* Change the size here instead of the init above so only lpfn is affected */
1296 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1297
Christian Königa4a02772017-07-27 17:24:36 +02001298 r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
1299 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001300 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001301 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302 if (r)
1303 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1305 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001306
1307 if (amdgpu_gtt_size == -1)
1308 gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1309 adev->mc.mc_vram_size);
1310 else
1311 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1312 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001313 if (r) {
1314 DRM_ERROR("Failed initializing GTT heap.\n");
1315 return r;
1316 }
1317 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001318 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001319
1320 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1321 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1322 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1323 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1324 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1325 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1326 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1327 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1328 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1329 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001330 if (adev->gds.mem.total_size) {
1331 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1332 adev->gds.mem.total_size >> PAGE_SHIFT);
1333 if (r) {
1334 DRM_ERROR("Failed initializing GDS heap.\n");
1335 return r;
1336 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001337 }
1338
1339 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001340 if (adev->gds.gws.total_size) {
1341 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1342 adev->gds.gws.total_size >> PAGE_SHIFT);
1343 if (r) {
1344 DRM_ERROR("Failed initializing gws heap.\n");
1345 return r;
1346 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001347 }
1348
1349 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001350 if (adev->gds.oa.total_size) {
1351 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1352 adev->gds.oa.total_size >> PAGE_SHIFT);
1353 if (r) {
1354 DRM_ERROR("Failed initializing oa heap.\n");
1355 return r;
1356 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001357 }
1358
1359 r = amdgpu_ttm_debugfs_init(adev);
1360 if (r) {
1361 DRM_ERROR("Failed to init debugfs\n");
1362 return r;
1363 }
1364 return 0;
1365}
1366
1367void amdgpu_ttm_fini(struct amdgpu_device *adev)
1368{
1369 int r;
1370
1371 if (!adev->mman.initialized)
1372 return;
1373 amdgpu_ttm_debugfs_fini(adev);
Kent Russell5af2c102017-08-08 07:48:01 -04001374 if (adev->stolen_vga_memory) {
1375 r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001376 if (r == 0) {
Kent Russell5af2c102017-08-08 07:48:01 -04001377 amdgpu_bo_unpin(adev->stolen_vga_memory);
1378 amdgpu_bo_unreserve(adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379 }
Kent Russell5af2c102017-08-08 07:48:01 -04001380 amdgpu_bo_unref(&adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001381 }
1382 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1383 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001384 if (adev->gds.mem.total_size)
1385 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1386 if (adev->gds.gws.total_size)
1387 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1388 if (adev->gds.oa.total_size)
1389 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001390 ttm_bo_device_release(&adev->mman.bdev);
1391 amdgpu_gart_fini(adev);
1392 amdgpu_ttm_global_fini(adev);
1393 adev->mman.initialized = false;
1394 DRM_INFO("amdgpu: ttm finalized\n");
1395}
1396
1397/* this should only be called at bootup or when userspace
1398 * isn't running */
1399void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1400{
1401 struct ttm_mem_type_manager *man;
1402
1403 if (!adev->mman.initialized)
1404 return;
1405
1406 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1407 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1408 man->size = size >> PAGE_SHIFT;
1409}
1410
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001411int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1412{
1413 struct drm_file *file_priv;
1414 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001415
Christian Könige176fe172015-05-27 10:22:47 +02001416 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001417 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001418
1419 file_priv = filp->private_data;
1420 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001421 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001422 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001423
1424 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001425}
1426
Christian Königabca90f2017-06-30 11:05:54 +02001427static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1428 struct ttm_mem_reg *mem, unsigned num_pages,
1429 uint64_t offset, unsigned window,
1430 struct amdgpu_ring *ring,
1431 uint64_t *addr)
1432{
1433 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1434 struct amdgpu_device *adev = ring->adev;
1435 struct ttm_tt *ttm = bo->ttm;
1436 struct amdgpu_job *job;
1437 unsigned num_dw, num_bytes;
1438 dma_addr_t *dma_address;
1439 struct dma_fence *fence;
1440 uint64_t src_addr, dst_addr;
1441 uint64_t flags;
1442 int r;
1443
1444 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1445 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1446
Christian König6f02a692017-07-07 11:56:59 +02001447 *addr = adev->mc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001448 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1449 AMDGPU_GPU_PAGE_SIZE;
1450
1451 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1452 while (num_dw & 0x7)
1453 num_dw++;
1454
1455 num_bytes = num_pages * 8;
1456
1457 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1458 if (r)
1459 return r;
1460
1461 src_addr = num_dw * 4;
1462 src_addr += job->ibs[0].gpu_addr;
1463
1464 dst_addr = adev->gart.table_addr;
1465 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1466 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1467 dst_addr, num_bytes);
1468
1469 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1470 WARN_ON(job->ibs[0].length_dw > num_dw);
1471
1472 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1473 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1474 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1475 &job->ibs[0].ptr[num_dw]);
1476 if (r)
1477 goto error_free;
1478
1479 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1480 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1481 if (r)
1482 goto error_free;
1483
1484 dma_fence_put(fence);
1485
1486 return r;
1487
1488error_free:
1489 amdgpu_job_free(job);
1490 return r;
1491}
1492
Christian Königfc9c8f52017-06-29 11:46:15 +02001493int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1494 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001495 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001496 struct dma_fence **fence, bool direct_submit,
1497 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001498{
1499 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001500 struct amdgpu_job *job;
1501
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001502 uint32_t max_bytes;
1503 unsigned num_loops, num_dw;
1504 unsigned i;
1505 int r;
1506
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001507 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1508 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1509 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1510
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001511 /* for IB padding */
1512 while (num_dw & 0x7)
1513 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001514
Christian Königd71518b2016-02-01 12:20:25 +01001515 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1516 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001517 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001518
Christian Königfc9c8f52017-06-29 11:46:15 +02001519 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001520 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001521 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001522 AMDGPU_FENCE_OWNER_UNDEFINED);
1523 if (r) {
1524 DRM_ERROR("sync failed (%d).\n", r);
1525 goto error_free;
1526 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001527 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001528
1529 for (i = 0; i < num_loops; i++) {
1530 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1531
Christian Königd71518b2016-02-01 12:20:25 +01001532 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1533 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001534
1535 src_offset += cur_size_in_bytes;
1536 dst_offset += cur_size_in_bytes;
1537 byte_count -= cur_size_in_bytes;
1538 }
1539
Christian Königd71518b2016-02-01 12:20:25 +01001540 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1541 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001542 if (direct_submit) {
1543 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001544 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001545 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001546 if (r)
1547 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1548 amdgpu_job_free(job);
1549 } else {
1550 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1551 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1552 if (r)
1553 goto error_free;
1554 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001555
Chunming Zhoue24db982016-08-15 10:46:04 +08001556 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001557
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001558error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001559 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001560 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561}
1562
Flora Cui59b4a972016-07-19 16:48:22 +08001563int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Yong Zhao330df032017-07-20 18:44:10 -04001564 uint64_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001565 struct reservation_object *resv,
1566 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001567{
Christian Königa7d64de2016-09-15 14:58:48 +02001568 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Yong Zhao330df032017-07-20 18:44:10 -04001569 /* max_bytes applies to SDMA_OP_PTEPDE as well as SDMA_OP_CONST_FILL*/
Christian Königf29224a62016-11-17 12:06:38 +01001570 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001571 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1572
Christian Königf29224a62016-11-17 12:06:38 +01001573 struct drm_mm_node *mm_node;
1574 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001575 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001576
1577 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001578 int r;
1579
Christian Königf29224a62016-11-17 12:06:38 +01001580 if (!ring->ready) {
1581 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1582 return -EINVAL;
1583 }
1584
Christian König92c60d92017-06-29 10:44:39 +02001585 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1586 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1587 if (r)
1588 return r;
1589 }
1590
Christian Königf29224a62016-11-17 12:06:38 +01001591 num_pages = bo->tbo.num_pages;
1592 mm_node = bo->tbo.mem.mm_node;
1593 num_loops = 0;
1594 while (num_pages) {
1595 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1596
1597 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1598 num_pages -= mm_node->size;
1599 ++mm_node;
1600 }
Yong Zhao330df032017-07-20 18:44:10 -04001601
1602 /* 10 double words for each SDMA_OP_PTEPDE cmd */
1603 num_dw = num_loops * 10;
Flora Cui59b4a972016-07-19 16:48:22 +08001604
1605 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001606 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001607
1608 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1609 if (r)
1610 return r;
1611
1612 if (resv) {
1613 r = amdgpu_sync_resv(adev, &job->sync, resv,
Christian Königf29224a62016-11-17 12:06:38 +01001614 AMDGPU_FENCE_OWNER_UNDEFINED);
Flora Cui59b4a972016-07-19 16:48:22 +08001615 if (r) {
1616 DRM_ERROR("sync failed (%d).\n", r);
1617 goto error_free;
1618 }
1619 }
1620
Christian Königf29224a62016-11-17 12:06:38 +01001621 num_pages = bo->tbo.num_pages;
1622 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001623
Christian Königf29224a62016-11-17 12:06:38 +01001624 while (num_pages) {
1625 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1626 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001627
Yong Zhao330df032017-07-20 18:44:10 -04001628 WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
1629
Christian König92c60d92017-06-29 10:44:39 +02001630 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001631 while (byte_count) {
1632 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1633
Yong Zhao330df032017-07-20 18:44:10 -04001634 amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
1635 dst_addr, 0,
1636 cur_size_in_bytes >> 3, 0,
1637 src_data);
Christian Königf29224a62016-11-17 12:06:38 +01001638
1639 dst_addr += cur_size_in_bytes;
1640 byte_count -= cur_size_in_bytes;
1641 }
1642
1643 num_pages -= mm_node->size;
1644 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001645 }
1646
1647 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1648 WARN_ON(job->ibs[0].length_dw > num_dw);
1649 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001650 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001651 if (r)
1652 goto error_free;
1653
1654 return 0;
1655
1656error_free:
1657 amdgpu_job_free(job);
1658 return r;
1659}
1660
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001661#if defined(CONFIG_DEBUG_FS)
1662
1663static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1664{
1665 struct drm_info_node *node = (struct drm_info_node *)m->private;
1666 unsigned ttm_pl = *(int *)node->info_ent->data;
1667 struct drm_device *dev = node->minor->dev;
1668 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001669 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001670 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001671
Christian König12d4ac52017-08-07 14:07:43 +02001672 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001673 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001674}
1675
1676static int ttm_pl_vram = TTM_PL_VRAM;
1677static int ttm_pl_tt = TTM_PL_TT;
1678
Nils Wallménius06ab6832016-05-02 12:46:15 -04001679static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001680 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1681 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1682 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1683#ifdef CONFIG_SWIOTLB
1684 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1685#endif
1686};
1687
1688static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1689 size_t size, loff_t *pos)
1690{
Al Viro45063092016-12-04 18:24:56 -05001691 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001692 ssize_t result = 0;
1693 int r;
1694
1695 if (size & 0x3 || *pos & 0x3)
1696 return -EINVAL;
1697
Tom St Denis9156e722017-05-23 11:35:22 -04001698 if (*pos >= adev->mc.mc_vram_size)
1699 return -ENXIO;
1700
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001701 while (size) {
1702 unsigned long flags;
1703 uint32_t value;
1704
1705 if (*pos >= adev->mc.mc_vram_size)
1706 return result;
1707
1708 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1709 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1710 WREG32(mmMM_INDEX_HI, *pos >> 31);
1711 value = RREG32(mmMM_DATA);
1712 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1713
1714 r = put_user(value, (uint32_t *)buf);
1715 if (r)
1716 return r;
1717
1718 result += 4;
1719 buf += 4;
1720 *pos += 4;
1721 size -= 4;
1722 }
1723
1724 return result;
1725}
1726
1727static const struct file_operations amdgpu_ttm_vram_fops = {
1728 .owner = THIS_MODULE,
1729 .read = amdgpu_ttm_vram_read,
1730 .llseek = default_llseek
1731};
1732
Christian Königa1d29472016-03-30 14:42:57 +02001733#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1734
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001735static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1736 size_t size, loff_t *pos)
1737{
Al Viro45063092016-12-04 18:24:56 -05001738 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001739 ssize_t result = 0;
1740 int r;
1741
1742 while (size) {
1743 loff_t p = *pos / PAGE_SIZE;
1744 unsigned off = *pos & ~PAGE_MASK;
1745 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1746 struct page *page;
1747 void *ptr;
1748
1749 if (p >= adev->gart.num_cpu_pages)
1750 return result;
1751
1752 page = adev->gart.pages[p];
1753 if (page) {
1754 ptr = kmap(page);
1755 ptr += off;
1756
1757 r = copy_to_user(buf, ptr, cur_size);
1758 kunmap(adev->gart.pages[p]);
1759 } else
1760 r = clear_user(buf, cur_size);
1761
1762 if (r)
1763 return -EFAULT;
1764
1765 result += cur_size;
1766 buf += cur_size;
1767 *pos += cur_size;
1768 size -= cur_size;
1769 }
1770
1771 return result;
1772}
1773
1774static const struct file_operations amdgpu_ttm_gtt_fops = {
1775 .owner = THIS_MODULE,
1776 .read = amdgpu_ttm_gtt_read,
1777 .llseek = default_llseek
1778};
1779
1780#endif
1781
Christian Königa1d29472016-03-30 14:42:57 +02001782#endif
1783
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001784static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1785{
1786#if defined(CONFIG_DEBUG_FS)
1787 unsigned count;
1788
1789 struct drm_minor *minor = adev->ddev->primary;
1790 struct dentry *ent, *root = minor->debugfs_root;
1791
1792 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1793 adev, &amdgpu_ttm_vram_fops);
1794 if (IS_ERR(ent))
1795 return PTR_ERR(ent);
1796 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1797 adev->mman.vram = ent;
1798
Christian Königa1d29472016-03-30 14:42:57 +02001799#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001800 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1801 adev, &amdgpu_ttm_gtt_fops);
1802 if (IS_ERR(ent))
1803 return PTR_ERR(ent);
Christian König6f02a692017-07-07 11:56:59 +02001804 i_size_write(ent->d_inode, adev->mc.gart_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001805 adev->mman.gtt = ent;
1806
Christian Königa1d29472016-03-30 14:42:57 +02001807#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001808 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1809
1810#ifdef CONFIG_SWIOTLB
1811 if (!swiotlb_nr_tbl())
1812 --count;
1813#endif
1814
1815 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1816#else
1817
1818 return 0;
1819#endif
1820}
1821
1822static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1823{
1824#if defined(CONFIG_DEBUG_FS)
1825
1826 debugfs_remove(adev->mman.vram);
1827 adev->mman.vram = NULL;
1828
Christian Königa1d29472016-03-30 14:42:57 +02001829#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001830 debugfs_remove(adev->mman.gtt);
1831 adev->mman.gtt = NULL;
1832#endif
Christian Königa1d29472016-03-30 14:42:57 +02001833
1834#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001835}