blob: 4a34b61d44ef28b0842f2cd338950e2ffdfd37d0 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
46#include "bif/bif_4_1_d.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
Christian Königabca90f2017-06-30 11:05:54 +020050static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
51 struct ttm_mem_reg *mem, unsigned num_pages,
52 uint64_t offset, unsigned window,
53 struct amdgpu_ring *ring,
54 uint64_t *addr);
55
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
57static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059/*
60 * Global memory.
61 */
62static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
63{
64 return ttm_mem_global_init(ref->object);
65}
66
67static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
68{
69 ttm_mem_global_release(ref->object);
70}
71
Alex Deucher70b5c5a2016-11-15 16:55:53 -050072static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073{
74 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010075 struct amdgpu_ring *ring;
76 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 int r;
78
79 adev->mman.mem_global_referenced = false;
80 global_ref = &adev->mman.mem_global_ref;
81 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
82 global_ref->size = sizeof(struct ttm_mem_global);
83 global_ref->init = &amdgpu_ttm_mem_global_init;
84 global_ref->release = &amdgpu_ttm_mem_global_release;
85 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080086 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087 DRM_ERROR("Failed setting up TTM memory accounting "
88 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080089 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 }
91
92 adev->mman.bo_global_ref.mem_glob =
93 adev->mman.mem_global_ref.object;
94 global_ref = &adev->mman.bo_global_ref.ref;
95 global_ref->global_type = DRM_GLOBAL_TTM_BO;
96 global_ref->size = sizeof(struct ttm_bo_global);
97 global_ref->init = &ttm_bo_global_init;
98 global_ref->release = &ttm_bo_global_release;
99 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800100 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800102 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 }
104
Christian Königabca90f2017-06-30 11:05:54 +0200105 mutex_init(&adev->mman.gtt_window_lock);
106
Christian König703297c2016-02-10 14:20:50 +0100107 ring = adev->mman.buffer_funcs_ring;
108 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
109 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
110 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800111 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100112 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800113 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100114 }
115
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400116 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100117
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800119
120error_entity:
121 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
122error_bo:
123 drm_global_item_unref(&adev->mman.mem_global_ref);
124error_mem:
125 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126}
127
128static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
129{
130 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100131 amd_sched_entity_fini(adev->mman.entity.sched,
132 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200133 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
135 drm_global_item_unref(&adev->mman.mem_global_ref);
136 adev->mman.mem_global_referenced = false;
137 }
138}
139
140static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
141{
142 return 0;
143}
144
145static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
146 struct ttm_mem_type_manager *man)
147{
148 struct amdgpu_device *adev;
149
Christian Königa7d64de2016-09-15 14:58:48 +0200150 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151
152 switch (type) {
153 case TTM_PL_SYSTEM:
154 /* System memory */
155 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
156 man->available_caching = TTM_PL_MASK_CACHING;
157 man->default_caching = TTM_PL_FLAG_CACHED;
158 break;
159 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200160 man->func = &amdgpu_gtt_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161 man->gpu_offset = adev->mc.gtt_start;
162 man->available_caching = TTM_PL_MASK_CACHING;
163 man->default_caching = TTM_PL_FLAG_CACHED;
164 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
165 break;
166 case TTM_PL_VRAM:
167 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200168 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400169 man->gpu_offset = adev->mc.vram_start;
170 man->flags = TTM_MEMTYPE_FLAG_FIXED |
171 TTM_MEMTYPE_FLAG_MAPPABLE;
172 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
173 man->default_caching = TTM_PL_FLAG_WC;
174 break;
175 case AMDGPU_PL_GDS:
176 case AMDGPU_PL_GWS:
177 case AMDGPU_PL_OA:
178 /* On-chip GDS memory*/
179 man->func = &ttm_bo_manager_func;
180 man->gpu_offset = 0;
181 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
182 man->available_caching = TTM_PL_FLAG_UNCACHED;
183 man->default_caching = TTM_PL_FLAG_UNCACHED;
184 break;
185 default:
186 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
187 return -EINVAL;
188 }
189 return 0;
190}
191
192static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
193 struct ttm_placement *placement)
194{
Christian Königa7d64de2016-09-15 14:58:48 +0200195 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200196 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530197 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 .fpfn = 0,
199 .lpfn = 0,
200 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
201 };
Christian König08291c52016-09-12 16:06:18 +0200202 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203
204 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
205 placement->placement = &placements;
206 placement->busy_placement = &placements;
207 placement->num_placement = 1;
208 placement->num_busy_placement = 1;
209 return;
210 }
Christian König765e7fb2016-09-15 15:06:50 +0200211 abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212 switch (bo->mem.mem_type) {
213 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800214 if (adev->mman.buffer_funcs &&
215 adev->mman.buffer_funcs_ring &&
216 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200217 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König08291c52016-09-12 16:06:18 +0200218 } else {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
220 for (i = 0; i < abo->placement.num_placement; ++i) {
221 if (!(abo->placements[i].flags &
Christian König08291c52016-09-12 16:06:18 +0200222 TTM_PL_FLAG_TT))
223 continue;
224
Christian König765e7fb2016-09-15 15:06:50 +0200225 if (abo->placements[i].lpfn)
Christian König08291c52016-09-12 16:06:18 +0200226 continue;
227
228 /* set an upper limit to force directly
229 * allocating address space for the BO.
230 */
Christian König765e7fb2016-09-15 15:06:50 +0200231 abo->placements[i].lpfn =
Christian Königa7d64de2016-09-15 14:58:48 +0200232 adev->mc.gtt_size >> PAGE_SHIFT;
Christian König08291c52016-09-12 16:06:18 +0200233 }
234 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400235 break;
236 case TTM_PL_TT:
237 default:
Christian König765e7fb2016-09-15 15:06:50 +0200238 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400239 }
Christian König765e7fb2016-09-15 15:06:50 +0200240 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241}
242
243static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
244{
Christian König765e7fb2016-09-15 15:06:50 +0200245 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400246
Jérôme Glisse054892e2016-04-19 09:07:51 -0400247 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
248 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000249 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200250 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251}
252
253static void amdgpu_move_null(struct ttm_buffer_object *bo,
254 struct ttm_mem_reg *new_mem)
255{
256 struct ttm_mem_reg *old_mem = &bo->mem;
257
258 BUG_ON(old_mem->mm_node != NULL);
259 *old_mem = *new_mem;
260 new_mem->mm_node = NULL;
261}
262
Christian König92c60d92017-06-29 10:44:39 +0200263static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
264 struct drm_mm_node *mm_node,
265 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400266{
Christian Königabca90f2017-06-30 11:05:54 +0200267 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268
Christian Königabca90f2017-06-30 11:05:54 +0200269 if (mem->mem_type != TTM_PL_TT ||
270 amdgpu_gtt_mgr_is_allocated(mem)) {
271 addr = mm_node->start << PAGE_SHIFT;
272 addr += bo->bdev->man[mem->mem_type].gpu_offset;
273 }
Christian König92c60d92017-06-29 10:44:39 +0200274 return addr;
Christian König8892f152016-08-17 10:46:52 +0200275}
276
277static int amdgpu_move_blit(struct ttm_buffer_object *bo,
278 bool evict, bool no_wait_gpu,
279 struct ttm_mem_reg *new_mem,
280 struct ttm_mem_reg *old_mem)
281{
Christian Königa7d64de2016-09-15 14:58:48 +0200282 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König8892f152016-08-17 10:46:52 +0200283 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
284
285 struct drm_mm_node *old_mm, *new_mm;
286 uint64_t old_start, old_size, new_start, new_size;
287 unsigned long num_pages;
Dave Airlie220196b2016-10-28 11:33:52 +1000288 struct dma_fence *fence = NULL;
Christian König8892f152016-08-17 10:46:52 +0200289 int r;
290
291 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
292
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293 if (!ring->ready) {
294 DRM_ERROR("Trying to move memory with ring turned off.\n");
295 return -EINVAL;
296 }
297
Christian König92c60d92017-06-29 10:44:39 +0200298 old_mm = old_mem->mm_node;
299 old_size = old_mm->size;
300 old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
301
Christian König8892f152016-08-17 10:46:52 +0200302 new_mm = new_mem->mm_node;
Christian König8892f152016-08-17 10:46:52 +0200303 new_size = new_mm->size;
Christian König92c60d92017-06-29 10:44:39 +0200304 new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200305
306 num_pages = new_mem->num_pages;
Christian Königabca90f2017-06-30 11:05:54 +0200307 mutex_lock(&adev->mman.gtt_window_lock);
Christian König8892f152016-08-17 10:46:52 +0200308 while (num_pages) {
Christian Königabca90f2017-06-30 11:05:54 +0200309 unsigned long cur_pages = min(min(old_size, new_size),
310 (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
311 uint64_t from = old_start, to = new_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000312 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200313
Christian Königabca90f2017-06-30 11:05:54 +0200314 if (old_mem->mem_type == TTM_PL_TT &&
315 !amdgpu_gtt_mgr_is_allocated(old_mem)) {
316 r = amdgpu_map_buffer(bo, old_mem, cur_pages,
317 old_start, 0, ring, &from);
318 if (r)
319 goto error;
320 }
321
322 if (new_mem->mem_type == TTM_PL_TT &&
323 !amdgpu_gtt_mgr_is_allocated(new_mem)) {
324 r = amdgpu_map_buffer(bo, new_mem, cur_pages,
325 new_start, 1, ring, &to);
326 if (r)
327 goto error;
328 }
329
330 r = amdgpu_copy_buffer(ring, from, to,
Christian König8892f152016-08-17 10:46:52 +0200331 cur_pages * PAGE_SIZE,
Christian Königabca90f2017-06-30 11:05:54 +0200332 bo->resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200333 if (r)
334 goto error;
335
Dave Airlie220196b2016-10-28 11:33:52 +1000336 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200337 fence = next;
338
339 num_pages -= cur_pages;
340 if (!num_pages)
341 break;
342
343 old_size -= cur_pages;
344 if (!old_size) {
Christian König92c60d92017-06-29 10:44:39 +0200345 old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
Christian König8892f152016-08-17 10:46:52 +0200346 old_size = old_mm->size;
347 } else {
348 old_start += cur_pages * PAGE_SIZE;
349 }
350
351 new_size -= cur_pages;
352 if (!new_size) {
Christian König92c60d92017-06-29 10:44:39 +0200353 new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
Christian König8892f152016-08-17 10:46:52 +0200354 new_size = new_mm->size;
355 } else {
356 new_start += cur_pages * PAGE_SIZE;
357 }
358 }
Christian Königabca90f2017-06-30 11:05:54 +0200359 mutex_unlock(&adev->mman.gtt_window_lock);
Christian Königce64bc22016-06-15 13:44:05 +0200360
361 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100362 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363 return r;
Christian König8892f152016-08-17 10:46:52 +0200364
365error:
Christian Königabca90f2017-06-30 11:05:54 +0200366 mutex_unlock(&adev->mman.gtt_window_lock);
367
Christian König8892f152016-08-17 10:46:52 +0200368 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000369 dma_fence_wait(fence, false);
370 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200371 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400372}
373
374static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
375 bool evict, bool interruptible,
376 bool no_wait_gpu,
377 struct ttm_mem_reg *new_mem)
378{
379 struct amdgpu_device *adev;
380 struct ttm_mem_reg *old_mem = &bo->mem;
381 struct ttm_mem_reg tmp_mem;
382 struct ttm_place placements;
383 struct ttm_placement placement;
384 int r;
385
Christian Königa7d64de2016-09-15 14:58:48 +0200386 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400387 tmp_mem = *new_mem;
388 tmp_mem.mm_node = NULL;
389 placement.num_placement = 1;
390 placement.placement = &placements;
391 placement.num_busy_placement = 1;
392 placement.busy_placement = &placements;
393 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200394 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400395 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
396 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
397 interruptible, no_wait_gpu);
398 if (unlikely(r)) {
399 return r;
400 }
401
402 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
403 if (unlikely(r)) {
404 goto out_cleanup;
405 }
406
407 r = ttm_tt_bind(bo->ttm, &tmp_mem);
408 if (unlikely(r)) {
409 goto out_cleanup;
410 }
411 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
412 if (unlikely(r)) {
413 goto out_cleanup;
414 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900415 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400416out_cleanup:
417 ttm_bo_mem_put(bo, &tmp_mem);
418 return r;
419}
420
421static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
422 bool evict, bool interruptible,
423 bool no_wait_gpu,
424 struct ttm_mem_reg *new_mem)
425{
426 struct amdgpu_device *adev;
427 struct ttm_mem_reg *old_mem = &bo->mem;
428 struct ttm_mem_reg tmp_mem;
429 struct ttm_placement placement;
430 struct ttm_place placements;
431 int r;
432
Christian Königa7d64de2016-09-15 14:58:48 +0200433 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400434 tmp_mem = *new_mem;
435 tmp_mem.mm_node = NULL;
436 placement.num_placement = 1;
437 placement.placement = &placements;
438 placement.num_busy_placement = 1;
439 placement.busy_placement = &placements;
440 placements.fpfn = 0;
Christian König056472f2016-09-12 16:08:52 +0200441 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400442 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
443 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
444 interruptible, no_wait_gpu);
445 if (unlikely(r)) {
446 return r;
447 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900448 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400449 if (unlikely(r)) {
450 goto out_cleanup;
451 }
452 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
453 if (unlikely(r)) {
454 goto out_cleanup;
455 }
456out_cleanup:
457 ttm_bo_mem_put(bo, &tmp_mem);
458 return r;
459}
460
461static int amdgpu_bo_move(struct ttm_buffer_object *bo,
462 bool evict, bool interruptible,
463 bool no_wait_gpu,
464 struct ttm_mem_reg *new_mem)
465{
466 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900467 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 struct ttm_mem_reg *old_mem = &bo->mem;
469 int r;
470
Michel Dänzer104ece92016-03-28 12:53:02 +0900471 /* Can't move a pinned BO */
472 abo = container_of(bo, struct amdgpu_bo, tbo);
473 if (WARN_ON_ONCE(abo->pin_count > 0))
474 return -EINVAL;
475
Christian Königa7d64de2016-09-15 14:58:48 +0200476 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200477
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
479 amdgpu_move_null(bo, new_mem);
480 return 0;
481 }
482 if ((old_mem->mem_type == TTM_PL_TT &&
483 new_mem->mem_type == TTM_PL_SYSTEM) ||
484 (old_mem->mem_type == TTM_PL_SYSTEM &&
485 new_mem->mem_type == TTM_PL_TT)) {
486 /* bind is enough */
487 amdgpu_move_null(bo, new_mem);
488 return 0;
489 }
490 if (adev->mman.buffer_funcs == NULL ||
491 adev->mman.buffer_funcs_ring == NULL ||
492 !adev->mman.buffer_funcs_ring->ready) {
493 /* use memcpy */
494 goto memcpy;
495 }
496
497 if (old_mem->mem_type == TTM_PL_VRAM &&
498 new_mem->mem_type == TTM_PL_SYSTEM) {
499 r = amdgpu_move_vram_ram(bo, evict, interruptible,
500 no_wait_gpu, new_mem);
501 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
502 new_mem->mem_type == TTM_PL_VRAM) {
503 r = amdgpu_move_ram_vram(bo, evict, interruptible,
504 no_wait_gpu, new_mem);
505 } else {
506 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
507 }
508
509 if (r) {
510memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900511 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 if (r) {
513 return r;
514 }
515 }
516
517 /* update statistics */
518 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
519 return 0;
520}
521
522static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
523{
524 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200525 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526
527 mem->bus.addr = NULL;
528 mem->bus.offset = 0;
529 mem->bus.size = mem->num_pages << PAGE_SHIFT;
530 mem->bus.base = 0;
531 mem->bus.is_iomem = false;
532 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
533 return -EINVAL;
534 switch (mem->mem_type) {
535 case TTM_PL_SYSTEM:
536 /* system memory */
537 return 0;
538 case TTM_PL_TT:
539 break;
540 case TTM_PL_VRAM:
541 mem->bus.offset = mem->start << PAGE_SHIFT;
542 /* check if it's visible */
543 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
544 return -EINVAL;
545 mem->bus.base = adev->mc.aper_base;
546 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400547 break;
548 default:
549 return -EINVAL;
550 }
551 return 0;
552}
553
554static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
555{
556}
557
Christian König9bbdcc02017-03-29 11:16:05 +0200558static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
559 unsigned long page_offset)
560{
561 struct drm_mm_node *mm = bo->mem.mm_node;
562 uint64_t size = mm->size;
Dave Airlie01687782017-04-07 05:41:42 +1000563 uint64_t offset = page_offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200564
565 page_offset = do_div(offset, size);
Christian Königecdba5d2017-04-07 10:40:04 +0200566 mm += offset;
Christian König9bbdcc02017-03-29 11:16:05 +0200567 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
568}
569
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400570/*
571 * TTM backend functions.
572 */
Christian König637dd3b2016-03-03 14:24:57 +0100573struct amdgpu_ttm_gup_task_list {
574 struct list_head list;
575 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576};
577
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100579 struct ttm_dma_tt ttm;
580 struct amdgpu_device *adev;
581 u64 offset;
582 uint64_t userptr;
583 struct mm_struct *usermm;
584 uint32_t userflags;
585 spinlock_t guptasklock;
586 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100587 atomic_t mmu_invalidations;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800588 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400589};
590
Christian König2f568db2016-02-23 12:36:59 +0100591int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100594 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100595 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 int r;
597
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100598 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
599 flags |= FOLL_WRITE;
600
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100602 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603 to prevent problems with writeback */
604 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
605 struct vm_area_struct *vma;
606
607 vma = find_vma(gtt->usermm, gtt->userptr);
608 if (!vma || vma->vm_file || vma->vm_end < end)
609 return -EPERM;
610 }
611
612 do {
613 unsigned num_pages = ttm->num_pages - pinned;
614 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100615 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100616 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400617
Christian König637dd3b2016-03-03 14:24:57 +0100618 guptask.task = current;
619 spin_lock(&gtt->guptasklock);
620 list_add(&guptask.list, &gtt->guptasks);
621 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100623 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100624
625 spin_lock(&gtt->guptasklock);
626 list_del(&guptask.list);
627 spin_unlock(&gtt->guptasklock);
628
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400629 if (r < 0)
630 goto release_pages;
631
632 pinned += r;
633
634 } while (pinned < ttm->num_pages);
635
Christian König2f568db2016-02-23 12:36:59 +0100636 return 0;
637
638release_pages:
639 release_pages(pages, pinned, 0);
640 return r;
641}
642
643/* prepare the sg table with the user pages */
644static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
645{
Christian Königa7d64de2016-09-15 14:58:48 +0200646 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100647 struct amdgpu_ttm_tt *gtt = (void *)ttm;
648 unsigned nents;
649 int r;
650
651 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
652 enum dma_data_direction direction = write ?
653 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
654
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
656 ttm->num_pages << PAGE_SHIFT,
657 GFP_KERNEL);
658 if (r)
659 goto release_sg;
660
661 r = -ENOMEM;
662 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
663 if (nents != ttm->sg->nents)
664 goto release_sg;
665
666 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
667 gtt->ttm.dma_address, ttm->num_pages);
668
669 return 0;
670
671release_sg:
672 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400673 return r;
674}
675
676static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
677{
Christian Königa7d64de2016-09-15 14:58:48 +0200678 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400680 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400681
682 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
683 enum dma_data_direction direction = write ?
684 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
685
686 /* double check that we don't free the table twice */
687 if (!ttm->sg->sgl)
688 return;
689
690 /* free the sg table and pages again */
691 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
692
monk.liudd08fae2015-05-07 14:19:18 -0400693 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
694 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
696 set_page_dirty(page);
697
698 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300699 put_page(page);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 }
701
702 sg_free_table(ttm->sg);
703}
704
Christian König98a7f882017-06-30 10:41:07 +0200705static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
706{
707 struct amdgpu_ttm_tt *gtt = (void *)ttm;
708 uint64_t flags;
709 int r;
710
711 spin_lock(&gtt->adev->gtt_list_lock);
712 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
713 gtt->offset = (u64)mem->start << PAGE_SHIFT;
714 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
715 ttm->pages, gtt->ttm.dma_address, flags);
716
717 if (r) {
718 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
719 ttm->num_pages, gtt->offset);
720 goto error_gart_bind;
721 }
722
723 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
724error_gart_bind:
725 spin_unlock(&gtt->adev->gtt_list_lock);
726 return r;
727
728}
729
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400730static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
731 struct ttm_mem_reg *bo_mem)
732{
733 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400734 int r;
735
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800736 if (gtt->userptr) {
737 r = amdgpu_ttm_tt_pin_userptr(ttm);
738 if (r) {
739 DRM_ERROR("failed to pin userptr\n");
740 return r;
741 }
742 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 if (!ttm->num_pages) {
744 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
745 ttm->num_pages, bo_mem, ttm);
746 }
747
748 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
749 bo_mem->mem_type == AMDGPU_PL_GWS ||
750 bo_mem->mem_type == AMDGPU_PL_OA)
751 return -EINVAL;
752
Christian König98a7f882017-06-30 10:41:07 +0200753 if (amdgpu_gtt_mgr_is_allocated(bo_mem))
754 r = amdgpu_ttm_do_bind(ttm, bo_mem);
755
756 return r;
Christian Königc855e252016-09-05 17:00:57 +0200757}
758
759bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
760{
761 struct amdgpu_ttm_tt *gtt = (void *)ttm;
762
763 return gtt && !list_empty(&gtt->list);
764}
765
Christian Königbb990bb2016-09-09 16:32:33 +0200766int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200767{
Christian Königbb990bb2016-09-09 16:32:33 +0200768 struct ttm_tt *ttm = bo->ttm;
Christian Königc855e252016-09-05 17:00:57 +0200769 int r;
770
771 if (!ttm || amdgpu_ttm_is_bound(ttm))
772 return 0;
773
Christian Königbb990bb2016-09-09 16:32:33 +0200774 r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
775 NULL, bo_mem);
776 if (r) {
777 DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
778 return r;
779 }
780
Christian König98a7f882017-06-30 10:41:07 +0200781 return amdgpu_ttm_do_bind(ttm, bo_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782}
783
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800784int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
785{
786 struct amdgpu_ttm_tt *gtt, *tmp;
787 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800788 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800789 int r;
790
791 bo_mem.mem_type = TTM_PL_TT;
792 spin_lock(&adev->gtt_list_lock);
793 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
794 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
795 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
796 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
797 flags);
798 if (r) {
799 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200800 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
801 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800802 return r;
803 }
804 }
805 spin_unlock(&adev->gtt_list_lock);
806 return 0;
807}
808
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
810{
811 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800812 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813
Christian König85a4b572016-09-22 14:19:50 +0200814 if (gtt->userptr)
815 amdgpu_ttm_tt_unpin_userptr(ttm);
816
Christian König78ab0a32016-09-09 15:39:08 +0200817 if (!amdgpu_ttm_is_bound(ttm))
818 return 0;
819
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800821 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800822 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
823 if (r) {
824 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
825 gtt->ttm.ttm.num_pages, gtt->offset);
826 goto error_unbind;
827 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800828 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800829error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800830 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800831 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832}
833
834static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
835{
836 struct amdgpu_ttm_tt *gtt = (void *)ttm;
837
838 ttm_dma_tt_fini(&gtt->ttm);
839 kfree(gtt);
840}
841
842static struct ttm_backend_func amdgpu_backend_func = {
843 .bind = &amdgpu_ttm_backend_bind,
844 .unbind = &amdgpu_ttm_backend_unbind,
845 .destroy = &amdgpu_ttm_backend_destroy,
846};
847
848static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
849 unsigned long size, uint32_t page_flags,
850 struct page *dummy_read_page)
851{
852 struct amdgpu_device *adev;
853 struct amdgpu_ttm_tt *gtt;
854
Christian Königa7d64de2016-09-15 14:58:48 +0200855 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856
857 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
858 if (gtt == NULL) {
859 return NULL;
860 }
861 gtt->ttm.ttm.func = &amdgpu_backend_func;
862 gtt->adev = adev;
863 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
864 kfree(gtt);
865 return NULL;
866 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800867 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400868 return &gtt->ttm.ttm;
869}
870
871static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
872{
873 struct amdgpu_device *adev;
874 struct amdgpu_ttm_tt *gtt = (void *)ttm;
875 unsigned i;
876 int r;
877 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
878
879 if (ttm->state != tt_unpopulated)
880 return 0;
881
882 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530883 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884 if (!ttm->sg)
885 return -ENOMEM;
886
887 ttm->page_flags |= TTM_PAGE_FLAG_SG;
888 ttm->state = tt_unbound;
889 return 0;
890 }
891
892 if (slave && ttm->sg) {
893 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
894 gtt->ttm.dma_address, ttm->num_pages);
895 ttm->state = tt_unbound;
896 return 0;
897 }
898
Christian Königa7d64de2016-09-15 14:58:48 +0200899 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400900
901#ifdef CONFIG_SWIOTLB
902 if (swiotlb_nr_tbl()) {
903 return ttm_dma_populate(&gtt->ttm, adev->dev);
904 }
905#endif
906
907 r = ttm_pool_populate(ttm);
908 if (r) {
909 return r;
910 }
911
912 for (i = 0; i < ttm->num_pages; i++) {
913 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
914 0, PAGE_SIZE,
915 PCI_DMA_BIDIRECTIONAL);
916 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
Rasmus Villemoes09ccbb72016-02-15 19:41:45 +0100917 while (i--) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400918 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
919 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
920 gtt->ttm.dma_address[i] = 0;
921 }
922 ttm_pool_unpopulate(ttm);
923 return -EFAULT;
924 }
925 }
926 return 0;
927}
928
929static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
930{
931 struct amdgpu_device *adev;
932 struct amdgpu_ttm_tt *gtt = (void *)ttm;
933 unsigned i;
934 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
935
936 if (gtt && gtt->userptr) {
937 kfree(ttm->sg);
938 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
939 return;
940 }
941
942 if (slave)
943 return;
944
Christian Königa7d64de2016-09-15 14:58:48 +0200945 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946
947#ifdef CONFIG_SWIOTLB
948 if (swiotlb_nr_tbl()) {
949 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
950 return;
951 }
952#endif
953
954 for (i = 0; i < ttm->num_pages; i++) {
955 if (gtt->ttm.dma_address[i]) {
956 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
957 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
958 }
959 }
960
961 ttm_pool_unpopulate(ttm);
962}
963
964int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
965 uint32_t flags)
966{
967 struct amdgpu_ttm_tt *gtt = (void *)ttm;
968
969 if (gtt == NULL)
970 return -EINVAL;
971
972 gtt->userptr = addr;
973 gtt->usermm = current->mm;
974 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100975 spin_lock_init(&gtt->guptasklock);
976 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +0100977 atomic_set(&gtt->mmu_invalidations, 0);
Christian König637dd3b2016-03-03 14:24:57 +0100978
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400979 return 0;
980}
981
Christian Königcc325d12016-02-08 11:08:35 +0100982struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983{
984 struct amdgpu_ttm_tt *gtt = (void *)ttm;
985
986 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100987 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988
Christian Königcc325d12016-02-08 11:08:35 +0100989 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400990}
991
Christian Königcc1de6e2016-02-08 10:57:22 +0100992bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
993 unsigned long end)
994{
995 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100996 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +0100997 unsigned long size;
998
Christian König637dd3b2016-03-03 14:24:57 +0100999 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001000 return false;
1001
1002 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1003 if (gtt->userptr > end || gtt->userptr + size <= start)
1004 return false;
1005
Christian König637dd3b2016-03-03 14:24:57 +01001006 spin_lock(&gtt->guptasklock);
1007 list_for_each_entry(entry, &gtt->guptasks, list) {
1008 if (entry->task == current) {
1009 spin_unlock(&gtt->guptasklock);
1010 return false;
1011 }
1012 }
1013 spin_unlock(&gtt->guptasklock);
1014
Christian König2f568db2016-02-23 12:36:59 +01001015 atomic_inc(&gtt->mmu_invalidations);
1016
Christian Königcc1de6e2016-02-08 10:57:22 +01001017 return true;
1018}
1019
Christian König2f568db2016-02-23 12:36:59 +01001020bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1021 int *last_invalidated)
1022{
1023 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1024 int prev_invalidated = *last_invalidated;
1025
1026 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1027 return prev_invalidated != *last_invalidated;
1028}
1029
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001030bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1031{
1032 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1033
1034 if (gtt == NULL)
1035 return false;
1036
1037 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1038}
1039
Chunming Zhou6b777602016-09-21 16:19:19 +08001040uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041 struct ttm_mem_reg *mem)
1042{
Chunming Zhou6b777602016-09-21 16:19:19 +08001043 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044
1045 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1046 flags |= AMDGPU_PTE_VALID;
1047
Christian König6d999052015-12-04 13:32:55 +01001048 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001049 flags |= AMDGPU_PTE_SYSTEM;
1050
Christian König6d999052015-12-04 13:32:55 +01001051 if (ttm->caching_state == tt_cached)
1052 flags |= AMDGPU_PTE_SNOOPED;
1053 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001054
Alex Xie4b98e0c2017-02-14 12:31:36 -05001055 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001056 flags |= AMDGPU_PTE_READABLE;
1057
1058 if (!amdgpu_ttm_tt_is_readonly(ttm))
1059 flags |= AMDGPU_PTE_WRITEABLE;
1060
1061 return flags;
1062}
1063
Christian König9982ca62016-10-19 14:44:22 +02001064static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1065 const struct ttm_place *place)
1066{
Christian König4fcae782017-04-20 12:11:47 +02001067 unsigned long num_pages = bo->mem.num_pages;
1068 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001069
Christian König4fcae782017-04-20 12:11:47 +02001070 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1071 return ttm_bo_eviction_valuable(bo, place);
1072
1073 switch (bo->mem.mem_type) {
1074 case TTM_PL_TT:
1075 return true;
1076
1077 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001078 /* Check each drm MM node individually */
1079 while (num_pages) {
1080 if (place->fpfn < (node->start + node->size) &&
1081 !(place->lpfn && place->lpfn <= node->start))
1082 return true;
1083
1084 num_pages -= node->size;
1085 ++node;
1086 }
Christian König4fcae782017-04-20 12:11:47 +02001087 break;
Christian König9982ca62016-10-19 14:44:22 +02001088
Christian König4fcae782017-04-20 12:11:47 +02001089 default:
1090 break;
Christian König9982ca62016-10-19 14:44:22 +02001091 }
1092
1093 return ttm_bo_eviction_valuable(bo, place);
1094}
1095
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001096static struct ttm_bo_driver amdgpu_bo_driver = {
1097 .ttm_tt_create = &amdgpu_ttm_tt_create,
1098 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1099 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1100 .invalidate_caches = &amdgpu_invalidate_caches,
1101 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001102 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103 .evict_flags = &amdgpu_evict_flags,
1104 .move = &amdgpu_bo_move,
1105 .verify_access = &amdgpu_verify_access,
1106 .move_notify = &amdgpu_bo_move_notify,
1107 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1108 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1109 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001110 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001111};
1112
1113int amdgpu_ttm_init(struct amdgpu_device *adev)
1114{
1115 int r;
1116
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001117 r = amdgpu_ttm_global_init(adev);
1118 if (r) {
1119 return r;
1120 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001121 /* No others user of address space so set it to 0 */
1122 r = ttm_bo_device_init(&adev->mman.bdev,
1123 adev->mman.bo_global_ref.ref.object,
1124 &amdgpu_bo_driver,
1125 adev->ddev->anon_inode->i_mapping,
1126 DRM_FILE_PAGE_OFFSET,
1127 adev->need_dma32);
1128 if (r) {
1129 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1130 return r;
1131 }
1132 adev->mman.initialized = true;
1133 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1134 adev->mc.real_vram_size >> PAGE_SHIFT);
1135 if (r) {
1136 DRM_ERROR("Failed initializing VRAM heap.\n");
1137 return r;
1138 }
1139 /* Change the size here instead of the init above so only lpfn is affected */
1140 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1141
Huang Rui916910a2017-05-31 10:35:42 +08001142 r = amdgpu_bo_create(adev, adev->mc.stolen_size, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001143 AMDGPU_GEM_DOMAIN_VRAM,
Christian König03f48dd2016-08-15 17:00:22 +02001144 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1145 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König72d76682015-09-03 17:34:59 +02001146 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001147 if (r) {
1148 return r;
1149 }
1150 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1151 if (r)
1152 return r;
1153 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1154 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1155 if (r) {
1156 amdgpu_bo_unref(&adev->stollen_vga_memory);
1157 return r;
1158 }
1159 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1160 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1161 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1162 adev->mc.gtt_size >> PAGE_SHIFT);
1163 if (r) {
1164 DRM_ERROR("Failed initializing GTT heap.\n");
1165 return r;
1166 }
1167 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1168 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1169
1170 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1171 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1172 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1173 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1174 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1175 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1176 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1177 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1178 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1179 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001180 if (adev->gds.mem.total_size) {
1181 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1182 adev->gds.mem.total_size >> PAGE_SHIFT);
1183 if (r) {
1184 DRM_ERROR("Failed initializing GDS heap.\n");
1185 return r;
1186 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001187 }
1188
1189 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001190 if (adev->gds.gws.total_size) {
1191 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1192 adev->gds.gws.total_size >> PAGE_SHIFT);
1193 if (r) {
1194 DRM_ERROR("Failed initializing gws heap.\n");
1195 return r;
1196 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001197 }
1198
1199 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001200 if (adev->gds.oa.total_size) {
1201 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1202 adev->gds.oa.total_size >> PAGE_SHIFT);
1203 if (r) {
1204 DRM_ERROR("Failed initializing oa heap.\n");
1205 return r;
1206 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001207 }
1208
1209 r = amdgpu_ttm_debugfs_init(adev);
1210 if (r) {
1211 DRM_ERROR("Failed to init debugfs\n");
1212 return r;
1213 }
1214 return 0;
1215}
1216
1217void amdgpu_ttm_fini(struct amdgpu_device *adev)
1218{
1219 int r;
1220
1221 if (!adev->mman.initialized)
1222 return;
1223 amdgpu_ttm_debugfs_fini(adev);
1224 if (adev->stollen_vga_memory) {
Michel Dänzerc81a1a72017-04-28 17:28:14 +09001225 r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001226 if (r == 0) {
1227 amdgpu_bo_unpin(adev->stollen_vga_memory);
1228 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1229 }
1230 amdgpu_bo_unref(&adev->stollen_vga_memory);
1231 }
1232 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1233 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001234 if (adev->gds.mem.total_size)
1235 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1236 if (adev->gds.gws.total_size)
1237 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1238 if (adev->gds.oa.total_size)
1239 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001240 ttm_bo_device_release(&adev->mman.bdev);
1241 amdgpu_gart_fini(adev);
1242 amdgpu_ttm_global_fini(adev);
1243 adev->mman.initialized = false;
1244 DRM_INFO("amdgpu: ttm finalized\n");
1245}
1246
1247/* this should only be called at bootup or when userspace
1248 * isn't running */
1249void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1250{
1251 struct ttm_mem_type_manager *man;
1252
1253 if (!adev->mman.initialized)
1254 return;
1255
1256 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1257 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1258 man->size = size >> PAGE_SHIFT;
1259}
1260
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001261int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1262{
1263 struct drm_file *file_priv;
1264 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001265
Christian Könige176fe172015-05-27 10:22:47 +02001266 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001268
1269 file_priv = filp->private_data;
1270 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001271 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001272 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001273
1274 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001275}
1276
Christian Königabca90f2017-06-30 11:05:54 +02001277static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1278 struct ttm_mem_reg *mem, unsigned num_pages,
1279 uint64_t offset, unsigned window,
1280 struct amdgpu_ring *ring,
1281 uint64_t *addr)
1282{
1283 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1284 struct amdgpu_device *adev = ring->adev;
1285 struct ttm_tt *ttm = bo->ttm;
1286 struct amdgpu_job *job;
1287 unsigned num_dw, num_bytes;
1288 dma_addr_t *dma_address;
1289 struct dma_fence *fence;
1290 uint64_t src_addr, dst_addr;
1291 uint64_t flags;
1292 int r;
1293
1294 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1295 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1296
1297 *addr = adev->mc.gtt_start;
1298 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1299 AMDGPU_GPU_PAGE_SIZE;
1300
1301 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1302 while (num_dw & 0x7)
1303 num_dw++;
1304
1305 num_bytes = num_pages * 8;
1306
1307 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1308 if (r)
1309 return r;
1310
1311 src_addr = num_dw * 4;
1312 src_addr += job->ibs[0].gpu_addr;
1313
1314 dst_addr = adev->gart.table_addr;
1315 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1316 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1317 dst_addr, num_bytes);
1318
1319 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1320 WARN_ON(job->ibs[0].length_dw > num_dw);
1321
1322 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1323 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1324 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1325 &job->ibs[0].ptr[num_dw]);
1326 if (r)
1327 goto error_free;
1328
1329 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1330 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1331 if (r)
1332 goto error_free;
1333
1334 dma_fence_put(fence);
1335
1336 return r;
1337
1338error_free:
1339 amdgpu_job_free(job);
1340 return r;
1341}
1342
Christian Königfc9c8f52017-06-29 11:46:15 +02001343int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1344 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001345 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001346 struct dma_fence **fence, bool direct_submit,
1347 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348{
1349 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001350 struct amdgpu_job *job;
1351
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001352 uint32_t max_bytes;
1353 unsigned num_loops, num_dw;
1354 unsigned i;
1355 int r;
1356
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001357 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1358 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1359 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1360
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001361 /* for IB padding */
1362 while (num_dw & 0x7)
1363 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001364
Christian Königd71518b2016-02-01 12:20:25 +01001365 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1366 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001367 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001368
Christian Königfc9c8f52017-06-29 11:46:15 +02001369 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001370 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001371 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001372 AMDGPU_FENCE_OWNER_UNDEFINED);
1373 if (r) {
1374 DRM_ERROR("sync failed (%d).\n", r);
1375 goto error_free;
1376 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378
1379 for (i = 0; i < num_loops; i++) {
1380 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1381
Christian Königd71518b2016-02-01 12:20:25 +01001382 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1383 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001384
1385 src_offset += cur_size_in_bytes;
1386 dst_offset += cur_size_in_bytes;
1387 byte_count -= cur_size_in_bytes;
1388 }
1389
Christian Königd71518b2016-02-01 12:20:25 +01001390 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1391 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001392 if (direct_submit) {
1393 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001394 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001395 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001396 if (r)
1397 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1398 amdgpu_job_free(job);
1399 } else {
1400 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1401 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1402 if (r)
1403 goto error_free;
1404 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001405
Chunming Zhoue24db982016-08-15 10:46:04 +08001406 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001407
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001408error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001409 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001410 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001411}
1412
Flora Cui59b4a972016-07-19 16:48:22 +08001413int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian Königf29224a62016-11-17 12:06:38 +01001414 uint32_t src_data,
1415 struct reservation_object *resv,
1416 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001417{
Christian Königa7d64de2016-09-15 14:58:48 +02001418 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian Königf29224a62016-11-17 12:06:38 +01001419 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001420 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1421
Christian Königf29224a62016-11-17 12:06:38 +01001422 struct drm_mm_node *mm_node;
1423 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001424 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001425
1426 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001427 int r;
1428
Christian Königf29224a62016-11-17 12:06:38 +01001429 if (!ring->ready) {
1430 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1431 return -EINVAL;
1432 }
1433
Christian König92c60d92017-06-29 10:44:39 +02001434 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1435 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1436 if (r)
1437 return r;
1438 }
1439
Christian Königf29224a62016-11-17 12:06:38 +01001440 num_pages = bo->tbo.num_pages;
1441 mm_node = bo->tbo.mem.mm_node;
1442 num_loops = 0;
1443 while (num_pages) {
1444 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1445
1446 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1447 num_pages -= mm_node->size;
1448 ++mm_node;
1449 }
Flora Cui59b4a972016-07-19 16:48:22 +08001450 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1451
1452 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001453 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001454
1455 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1456 if (r)
1457 return r;
1458
1459 if (resv) {
1460 r = amdgpu_sync_resv(adev, &job->sync, resv,
Christian Königf29224a62016-11-17 12:06:38 +01001461 AMDGPU_FENCE_OWNER_UNDEFINED);
Flora Cui59b4a972016-07-19 16:48:22 +08001462 if (r) {
1463 DRM_ERROR("sync failed (%d).\n", r);
1464 goto error_free;
1465 }
1466 }
1467
Christian Königf29224a62016-11-17 12:06:38 +01001468 num_pages = bo->tbo.num_pages;
1469 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001470
Christian Königf29224a62016-11-17 12:06:38 +01001471 while (num_pages) {
1472 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1473 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001474
Christian König92c60d92017-06-29 10:44:39 +02001475 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001476 while (byte_count) {
1477 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1478
1479 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1480 dst_addr, cur_size_in_bytes);
1481
1482 dst_addr += cur_size_in_bytes;
1483 byte_count -= cur_size_in_bytes;
1484 }
1485
1486 num_pages -= mm_node->size;
1487 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001488 }
1489
1490 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1491 WARN_ON(job->ibs[0].length_dw > num_dw);
1492 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001493 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001494 if (r)
1495 goto error_free;
1496
1497 return 0;
1498
1499error_free:
1500 amdgpu_job_free(job);
1501 return r;
1502}
1503
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001504#if defined(CONFIG_DEBUG_FS)
1505
Chunming Zhou05a72a22017-04-13 16:16:51 +08001506extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
1507 *man);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001508static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1509{
1510 struct drm_info_node *node = (struct drm_info_node *)m->private;
1511 unsigned ttm_pl = *(int *)node->info_ent->data;
1512 struct drm_device *dev = node->minor->dev;
1513 struct amdgpu_device *adev = dev->dev_private;
1514 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001515 struct ttm_bo_global *glob = adev->mman.bdev.glob;
Daniel Vetterb5c37142016-12-29 12:09:24 +01001516 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001517
1518 spin_lock(&glob->lru_lock);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001519 drm_mm_print(mm, &p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001520 spin_unlock(&glob->lru_lock);
Chunming Zhou05a72a22017-04-13 16:16:51 +08001521 switch (ttm_pl) {
1522 case TTM_PL_VRAM:
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001523 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001524 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001525 (u64)atomic64_read(&adev->vram_usage) >> 20,
1526 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Chunming Zhou05a72a22017-04-13 16:16:51 +08001527 break;
1528 case TTM_PL_TT:
1529 amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
1530 break;
1531 }
Daniel Vetterb5c37142016-12-29 12:09:24 +01001532 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001533}
1534
1535static int ttm_pl_vram = TTM_PL_VRAM;
1536static int ttm_pl_tt = TTM_PL_TT;
1537
Nils Wallménius06ab6832016-05-02 12:46:15 -04001538static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001539 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1540 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1541 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1542#ifdef CONFIG_SWIOTLB
1543 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1544#endif
1545};
1546
1547static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1548 size_t size, loff_t *pos)
1549{
Al Viro45063092016-12-04 18:24:56 -05001550 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001551 ssize_t result = 0;
1552 int r;
1553
1554 if (size & 0x3 || *pos & 0x3)
1555 return -EINVAL;
1556
Tom St Denis9156e722017-05-23 11:35:22 -04001557 if (*pos >= adev->mc.mc_vram_size)
1558 return -ENXIO;
1559
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001560 while (size) {
1561 unsigned long flags;
1562 uint32_t value;
1563
1564 if (*pos >= adev->mc.mc_vram_size)
1565 return result;
1566
1567 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1568 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1569 WREG32(mmMM_INDEX_HI, *pos >> 31);
1570 value = RREG32(mmMM_DATA);
1571 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1572
1573 r = put_user(value, (uint32_t *)buf);
1574 if (r)
1575 return r;
1576
1577 result += 4;
1578 buf += 4;
1579 *pos += 4;
1580 size -= 4;
1581 }
1582
1583 return result;
1584}
1585
1586static const struct file_operations amdgpu_ttm_vram_fops = {
1587 .owner = THIS_MODULE,
1588 .read = amdgpu_ttm_vram_read,
1589 .llseek = default_llseek
1590};
1591
Christian Königa1d29472016-03-30 14:42:57 +02001592#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1593
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001594static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1595 size_t size, loff_t *pos)
1596{
Al Viro45063092016-12-04 18:24:56 -05001597 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001598 ssize_t result = 0;
1599 int r;
1600
1601 while (size) {
1602 loff_t p = *pos / PAGE_SIZE;
1603 unsigned off = *pos & ~PAGE_MASK;
1604 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1605 struct page *page;
1606 void *ptr;
1607
1608 if (p >= adev->gart.num_cpu_pages)
1609 return result;
1610
1611 page = adev->gart.pages[p];
1612 if (page) {
1613 ptr = kmap(page);
1614 ptr += off;
1615
1616 r = copy_to_user(buf, ptr, cur_size);
1617 kunmap(adev->gart.pages[p]);
1618 } else
1619 r = clear_user(buf, cur_size);
1620
1621 if (r)
1622 return -EFAULT;
1623
1624 result += cur_size;
1625 buf += cur_size;
1626 *pos += cur_size;
1627 size -= cur_size;
1628 }
1629
1630 return result;
1631}
1632
1633static const struct file_operations amdgpu_ttm_gtt_fops = {
1634 .owner = THIS_MODULE,
1635 .read = amdgpu_ttm_gtt_read,
1636 .llseek = default_llseek
1637};
1638
1639#endif
1640
Christian Königa1d29472016-03-30 14:42:57 +02001641#endif
1642
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001643static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1644{
1645#if defined(CONFIG_DEBUG_FS)
1646 unsigned count;
1647
1648 struct drm_minor *minor = adev->ddev->primary;
1649 struct dentry *ent, *root = minor->debugfs_root;
1650
1651 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1652 adev, &amdgpu_ttm_vram_fops);
1653 if (IS_ERR(ent))
1654 return PTR_ERR(ent);
1655 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1656 adev->mman.vram = ent;
1657
Christian Königa1d29472016-03-30 14:42:57 +02001658#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001659 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1660 adev, &amdgpu_ttm_gtt_fops);
1661 if (IS_ERR(ent))
1662 return PTR_ERR(ent);
1663 i_size_write(ent->d_inode, adev->mc.gtt_size);
1664 adev->mman.gtt = ent;
1665
Christian Königa1d29472016-03-30 14:42:57 +02001666#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001667 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1668
1669#ifdef CONFIG_SWIOTLB
1670 if (!swiotlb_nr_tbl())
1671 --count;
1672#endif
1673
1674 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1675#else
1676
1677 return 0;
1678#endif
1679}
1680
1681static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1682{
1683#if defined(CONFIG_DEBUG_FS)
1684
1685 debugfs_remove(adev->mman.vram);
1686 adev->mman.vram = NULL;
1687
Christian Königa1d29472016-03-30 14:42:57 +02001688#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001689 debugfs_remove(adev->mman.gtt);
1690 adev->mman.gtt = NULL;
1691#endif
Christian Königa1d29472016-03-30 14:42:57 +02001692
1693#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001694}