blob: 589a67c5f7969fb15b59e1910ea96db528dbf9e4 [file] [log] [blame]
Shawn Guo73d2b4c2011-10-17 08:42:16 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guoe1641532013-02-20 10:32:52 +080013#include "imx53-pinfunc.h"
Lucas Stach564695d2013-11-14 11:18:58 +010014#include <dt-bindings/clock/imx5-clock.h>
Denis Carikli4e05a7a2014-01-06 17:16:07 +010015#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/input/input.h>
Lucas Stach34adba72015-08-19 15:19:46 +020017#include <dt-bindings/interrupt-controller/irq.h>
Shawn Guo73d2b4c2011-10-17 08:42:16 +080018
19/ {
Fabio Estevam7f107882016-11-12 13:30:35 -020020 #address-cells = <1>;
21 #size-cells = <1>;
Fabio Estevama971c552017-01-23 14:54:10 -020022 /*
23 * The decompressor and also some bootloaders rely on a
24 * pre-existing /chosen node to be available to insert the
25 * command line and merge other ATAGS info.
26 * Also for U-Boot there must be a pre-existing /memory node.
27 */
28 chosen {};
29 memory { device_type = "memory"; reg = <0 0>; };
Fabio Estevam7f107882016-11-12 13:30:35 -020030
Shawn Guo73d2b4c2011-10-17 08:42:16 +080031 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010032 ethernet0 = &fec;
Shawn Guo5230f8f2012-08-05 14:01:28 +080033 gpio0 = &gpio1;
34 gpio1 = &gpio2;
35 gpio2 = &gpio3;
36 gpio3 = &gpio4;
37 gpio4 = &gpio5;
38 gpio5 = &gpio6;
39 gpio6 = &gpio7;
Philipp Zabelc60dc1d2013-04-09 19:18:47 +020040 i2c0 = &i2c1;
41 i2c1 = &i2c2;
42 i2c2 = &i2c3;
Sascha Hauerc63d06d2014-01-16 13:44:18 +010043 mmc0 = &esdhc1;
44 mmc1 = &esdhc2;
45 mmc2 = &esdhc3;
46 mmc3 = &esdhc4;
Sascha Hauercf4e5772013-06-25 15:51:56 +020047 serial0 = &uart1;
48 serial1 = &uart2;
49 serial2 = &uart3;
50 serial3 = &uart4;
51 serial4 = &uart5;
52 spi0 = &ecspi1;
53 spi1 = &ecspi2;
54 spi2 = &cspi;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080055 };
56
Fabio Estevam070bd7e2013-07-07 10:12:30 -030057 cpus {
58 #address-cells = <1>;
59 #size-cells = <0>;
Lucas Stach791f4162014-09-26 15:41:03 +020060 cpu0: cpu@0 {
Fabio Estevam070bd7e2013-07-07 10:12:30 -030061 device_type = "cpu";
62 compatible = "arm,cortex-a8";
63 reg = <0x0>;
Lucas Stach791f4162014-09-26 15:41:03 +020064 clocks = <&clks IMX5_CLK_ARM>;
65 clock-latency = <61036>;
66 voltage-tolerance = <5>;
67 operating-points = <
68 /* kHz */
69 166666 850000
70 400000 900000
71 800000 1050000
72 1000000 1200000
73 1200000 1300000
74 >;
Fabio Estevam070bd7e2013-07-07 10:12:30 -030075 };
76 };
77
Philipp Zabele05c8c92014-03-05 10:21:00 +010078 display-subsystem {
79 compatible = "fsl,imx-display-subsystem";
80 ports = <&ipu_di0>, <&ipu_di1>;
81 };
82
Rob Herring8dccafa2017-10-13 12:54:51 -050083 tzic: tz-interrupt-controller@fffc000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +080084 compatible = "fsl,imx53-tzic", "fsl,tzic";
85 interrupt-controller;
86 #interrupt-cells = <1>;
87 reg = <0x0fffc000 0x4000>;
88 };
89
90 clocks {
91 #address-cells = <1>;
92 #size-cells = <0>;
93
94 ckil {
95 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080096 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080097 clock-frequency = <32768>;
98 };
99
100 ckih1 {
101 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +0800102 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800103 clock-frequency = <22579200>;
104 };
105
106 ckih2 {
107 compatible = "fsl,imx-ckih2", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +0800108 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800109 clock-frequency = <0>;
110 };
111
112 osc {
113 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +0800114 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800115 clock-frequency = <24000000>;
116 };
117 };
118
119 soc {
120 #address-cells = <1>;
121 #size-cells = <1>;
122 compatible = "simple-bus";
123 interrupt-parent = <&tzic>;
124 ranges;
125
Marek Vasut7affee42013-11-22 12:05:03 +0100126 sata: sata@10000000 {
127 compatible = "fsl,imx53-ahci";
128 reg = <0x10000000 0x1000>;
129 interrupts = <28>;
130 clocks = <&clks IMX5_CLK_SATA_GATE>,
131 <&clks IMX5_CLK_SATA_REF>,
132 <&clks IMX5_CLK_AHB>;
Shawn Guo02578152014-07-08 16:14:47 +0800133 clock-names = "sata", "sata_ref", "ahb";
Marek Vasut7affee42013-11-22 12:05:03 +0100134 status = "disabled";
135 };
136
Sascha Hauerabed9a62012-06-05 13:52:10 +0200137 ipu: ipu@18000000 {
Philipp Zabele05c8c92014-03-05 10:21:00 +0100138 #address-cells = <1>;
139 #size-cells = <0>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200140 compatible = "fsl,imx53-ipu";
Sascha Hauer6d66da82014-05-06 13:01:34 +0200141 reg = <0x18000000 0x08000000>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200142 interrupts = <11 10>;
Lucas Stach564695d2013-11-14 11:18:58 +0100143 clocks = <&clks IMX5_CLK_IPU_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530144 <&clks IMX5_CLK_IPU_DI0_GATE>,
145 <&clks IMX5_CLK_IPU_DI1_GATE>;
Philipp Zabel4438a6a2013-03-27 18:30:36 +0100146 clock-names = "bus", "di0", "di1";
Philipp Zabel8d84c372013-03-28 17:35:23 +0100147 resets = <&src 2>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100148
Fabien Lahoudere2a8e5832016-08-04 15:47:32 +0200149 ipu_csi0: port@0 {
150 reg = <0>;
151 };
152
153 ipu_csi1: port@1 {
154 reg = <1>;
155 };
156
Philipp Zabele05c8c92014-03-05 10:21:00 +0100157 ipu_di0: port@2 {
158 #address-cells = <1>;
159 #size-cells = <0>;
160 reg = <2>;
161
162 ipu_di0_disp0: endpoint@0 {
163 reg = <0>;
164 };
165
166 ipu_di0_lvds0: endpoint@1 {
167 reg = <1>;
168 remote-endpoint = <&lvds0_in>;
169 };
170 };
171
172 ipu_di1: port@3 {
173 #address-cells = <1>;
174 #size-cells = <0>;
175 reg = <3>;
176
177 ipu_di1_disp1: endpoint@0 {
178 reg = <0>;
179 };
180
181 ipu_di1_lvds1: endpoint@1 {
182 reg = <1>;
183 remote-endpoint = <&lvds1_in>;
184 };
185
186 ipu_di1_tve: endpoint@2 {
187 reg = <2>;
188 remote-endpoint = <&tve_in>;
189 };
190 };
Sascha Hauerabed9a62012-06-05 13:52:10 +0200191 };
192
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800193 aips@50000000 { /* AIPS1 */
194 compatible = "fsl,aips-bus", "simple-bus";
195 #address-cells = <1>;
196 #size-cells = <1>;
197 reg = <0x50000000 0x10000000>;
198 ranges;
199
200 spba@50000000 {
201 compatible = "fsl,spba-bus", "simple-bus";
202 #address-cells = <1>;
203 #size-cells = <1>;
204 reg = <0x50000000 0x40000>;
205 ranges;
206
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100207 esdhc1: esdhc@50004000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800208 compatible = "fsl,imx53-esdhc";
209 reg = <0x50004000 0x4000>;
210 interrupts = <1>;
Lucas Stach564695d2013-11-14 11:18:58 +0100211 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530212 <&clks IMX5_CLK_DUMMY>,
213 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200214 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200215 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800216 status = "disabled";
217 };
218
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100219 esdhc2: esdhc@50008000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800220 compatible = "fsl,imx53-esdhc";
221 reg = <0x50008000 0x4000>;
222 interrupts = <2>;
Lucas Stach564695d2013-11-14 11:18:58 +0100223 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530224 <&clks IMX5_CLK_DUMMY>,
225 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200226 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200227 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800228 status = "disabled";
229 };
230
Shawn Guo0c456cf2012-04-02 14:39:26 +0800231 uart3: serial@5000c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800232 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
233 reg = <0x5000c000 0x4000>;
234 interrupts = <33>;
Lucas Stach564695d2013-11-14 11:18:58 +0100235 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530236 <&clks IMX5_CLK_UART3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200237 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200238 dmas = <&sdma 42 4 0>, <&sdma 43 4 0>;
239 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800240 status = "disabled";
241 };
242
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100243 ecspi1: ecspi@50010000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800244 #address-cells = <1>;
245 #size-cells = <0>;
246 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
247 reg = <0x50010000 0x4000>;
248 interrupts = <36>;
Lucas Stach564695d2013-11-14 11:18:58 +0100249 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530250 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200251 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800252 status = "disabled";
253 };
254
Shawn Guoffc505c2012-05-11 13:12:01 +0800255 ssi2: ssi@50014000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400256 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100257 compatible = "fsl,imx53-ssi",
258 "fsl,imx51-ssi",
259 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800260 reg = <0x50014000 0x4000>;
261 interrupts = <30>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300262 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
263 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
264 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800265 dmas = <&sdma 24 1 0>,
266 <&sdma 25 1 0>;
267 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800268 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800269 status = "disabled";
270 };
271
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100272 esdhc3: esdhc@50020000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800273 compatible = "fsl,imx53-esdhc";
274 reg = <0x50020000 0x4000>;
275 interrupts = <3>;
Lucas Stach564695d2013-11-14 11:18:58 +0100276 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530277 <&clks IMX5_CLK_DUMMY>,
278 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200279 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200280 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800281 status = "disabled";
282 };
283
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100284 esdhc4: esdhc@50024000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800285 compatible = "fsl,imx53-esdhc";
286 reg = <0x50024000 0x4000>;
287 interrupts = <4>;
Lucas Stach564695d2013-11-14 11:18:58 +0100288 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530289 <&clks IMX5_CLK_DUMMY>,
290 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200291 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200292 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800293 status = "disabled";
294 };
295 };
296
Steffen Trumtrarac082812014-06-25 13:01:30 +0200297 aipstz1: bridge@53f00000 {
298 compatible = "fsl,imx53-aipstz";
299 reg = <0x53f00000 0x60>;
300 };
301
Marco Franchi9598bab2017-10-20 13:48:24 -0200302 usbphy0: usbphy-0 {
Michael Grzeschika79025c2013-04-11 12:13:16 +0200303 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100304 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200305 clock-names = "main_clk";
306 status = "okay";
307 };
308
Marco Franchi9598bab2017-10-20 13:48:24 -0200309 usbphy1: usbphy-1 {
Michael Grzeschika79025c2013-04-11 12:13:16 +0200310 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100311 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200312 clock-names = "main_clk";
313 status = "okay";
314 };
315
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100316 usbotg: usb@53f80000 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200317 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
318 reg = <0x53f80000 0x0200>;
319 interrupts = <18>;
Lucas Stach564695d2013-11-14 11:18:58 +0100320 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200321 fsl,usbmisc = <&usbmisc 0>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200322 fsl,usbphy = <&usbphy0>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200323 status = "disabled";
324 };
325
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100326 usbh1: usb@53f80200 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200327 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
328 reg = <0x53f80200 0x0200>;
329 interrupts = <14>;
Lucas Stach564695d2013-11-14 11:18:58 +0100330 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200331 fsl,usbmisc = <&usbmisc 1>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200332 fsl,usbphy = <&usbphy1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500333 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200334 status = "disabled";
335 };
336
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100337 usbh2: usb@53f80400 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200338 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
339 reg = <0x53f80400 0x0200>;
340 interrupts = <16>;
Lucas Stach564695d2013-11-14 11:18:58 +0100341 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200342 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500343 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200344 status = "disabled";
345 };
346
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100347 usbh3: usb@53f80600 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200348 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
349 reg = <0x53f80600 0x0200>;
350 interrupts = <17>;
Lucas Stach564695d2013-11-14 11:18:58 +0100351 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200352 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500353 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200354 status = "disabled";
355 };
356
Michael Grzeschika5735022013-04-11 12:13:14 +0200357 usbmisc: usbmisc@53f80800 {
358 #index-cells = <1>;
359 compatible = "fsl,imx53-usbmisc";
360 reg = <0x53f80800 0x200>;
Lucas Stach564695d2013-11-14 11:18:58 +0100361 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200362 };
363
Richard Zhao4d191862011-12-14 09:26:44 +0800364 gpio1: gpio@53f84000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200365 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800366 reg = <0x53f84000 0x4000>;
367 interrupts = <50 51>;
368 gpio-controller;
369 #gpio-cells = <2>;
370 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800371 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800372 };
373
Richard Zhao4d191862011-12-14 09:26:44 +0800374 gpio2: gpio@53f88000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200375 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800376 reg = <0x53f88000 0x4000>;
377 interrupts = <52 53>;
378 gpio-controller;
379 #gpio-cells = <2>;
380 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800381 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800382 };
383
Richard Zhao4d191862011-12-14 09:26:44 +0800384 gpio3: gpio@53f8c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200385 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800386 reg = <0x53f8c000 0x4000>;
387 interrupts = <54 55>;
388 gpio-controller;
389 #gpio-cells = <2>;
390 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800391 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800392 };
393
Richard Zhao4d191862011-12-14 09:26:44 +0800394 gpio4: gpio@53f90000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200395 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800396 reg = <0x53f90000 0x4000>;
397 interrupts = <56 57>;
398 gpio-controller;
399 #gpio-cells = <2>;
400 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800401 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800402 };
403
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200404 kpp: kpp@53f94000 {
405 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
406 reg = <0x53f94000 0x4000>;
407 interrupts = <60>;
Lucas Stach564695d2013-11-14 11:18:58 +0100408 clocks = <&clks IMX5_CLK_DUMMY>;
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200409 status = "disabled";
410 };
411
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100412 wdog1: wdog@53f98000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800413 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
414 reg = <0x53f98000 0x4000>;
415 interrupts = <58>;
Lucas Stach564695d2013-11-14 11:18:58 +0100416 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800417 };
418
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100419 wdog2: wdog@53f9c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800420 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
421 reg = <0x53f9c000 0x4000>;
422 interrupts = <59>;
Lucas Stach564695d2013-11-14 11:18:58 +0100423 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800424 status = "disabled";
425 };
426
Sascha Hauercc8aae92013-03-14 13:09:00 +0100427 gpt: timer@53fa0000 {
428 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
429 reg = <0x53fa0000 0x4000>;
430 interrupts = <39>;
Lucas Stach564695d2013-11-14 11:18:58 +0100431 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530432 <&clks IMX5_CLK_GPT_HF_GATE>;
Sascha Hauercc8aae92013-03-14 13:09:00 +0100433 clock-names = "ipg", "per";
434 };
435
Patrick Bruenn5b725052017-07-26 14:05:32 +0200436 srtc: srtc@53fa4000 {
437 compatible = "fsl,imx53-rtc", "fsl,imx25-rtc";
438 reg = <0x53fa4000 0x4000>;
439 interrupts = <24>;
440 interrupt-parent = <&tzic>;
441 clocks = <&clks IMX5_CLK_SRTC_GATE>;
442 clock-names = "ipg";
443 };
444
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100445 iomuxc: iomuxc@53fa8000 {
Shawn Guo5be03a72012-08-12 20:02:10 +0800446 compatible = "fsl,imx53-iomuxc";
447 reg = <0x53fa8000 0x4000>;
Shawn Guo5be03a72012-08-12 20:02:10 +0800448 };
449
Philipp Zabel5af9f142013-03-27 18:30:43 +0100450 gpr: iomuxc-gpr@53fa8000 {
451 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
452 reg = <0x53fa8000 0xc>;
453 };
454
Philipp Zabel420714a2013-03-27 18:30:44 +0100455 ldb: ldb@53fa8008 {
456 #address-cells = <1>;
457 #size-cells = <0>;
458 compatible = "fsl,imx53-ldb";
459 reg = <0x53fa8008 0x4>;
460 gpr = <&gpr>;
Lucas Stach564695d2013-11-14 11:18:58 +0100461 clocks = <&clks IMX5_CLK_LDB_DI0_SEL>,
Jagan Teki46311702016-10-26 15:31:01 +0530462 <&clks IMX5_CLK_LDB_DI1_SEL>,
463 <&clks IMX5_CLK_IPU_DI0_SEL>,
464 <&clks IMX5_CLK_IPU_DI1_SEL>,
465 <&clks IMX5_CLK_LDB_DI0_GATE>,
466 <&clks IMX5_CLK_LDB_DI1_GATE>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100467 clock-names = "di0_pll", "di1_pll",
468 "di0_sel", "di1_sel",
469 "di0", "di1";
470 status = "disabled";
471
472 lvds-channel@0 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800473 #address-cells = <1>;
474 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100475 reg = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100476 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100477
Markus Niebel1b134c92014-09-11 15:56:56 +0800478 port@0 {
479 reg = <0>;
480
Philipp Zabele05c8c92014-03-05 10:21:00 +0100481 lvds0_in: endpoint {
482 remote-endpoint = <&ipu_di0_lvds0>;
483 };
484 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100485 };
486
487 lvds-channel@1 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800488 #address-cells = <1>;
489 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100490 reg = <1>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100491 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100492
Markus Niebel1b134c92014-09-11 15:56:56 +0800493 port@1 {
494 reg = <1>;
495
Philipp Zabele05c8c92014-03-05 10:21:00 +0100496 lvds1_in: endpoint {
Lothar Waßmannfa1746a2014-04-10 10:03:40 +0200497 remote-endpoint = <&ipu_di1_lvds1>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100498 };
499 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100500 };
501 };
502
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200503 pwm1: pwm@53fb4000 {
504 #pwm-cells = <2>;
505 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
506 reg = <0x53fb4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100507 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530508 <&clks IMX5_CLK_PWM1_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200509 clock-names = "ipg", "per";
510 interrupts = <61>;
511 };
512
513 pwm2: pwm@53fb8000 {
514 #pwm-cells = <2>;
515 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
516 reg = <0x53fb8000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100517 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530518 <&clks IMX5_CLK_PWM2_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200519 clock-names = "ipg", "per";
520 interrupts = <94>;
521 };
522
Shawn Guo0c456cf2012-04-02 14:39:26 +0800523 uart1: serial@53fbc000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800524 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
525 reg = <0x53fbc000 0x4000>;
526 interrupts = <31>;
Lucas Stach564695d2013-11-14 11:18:58 +0100527 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530528 <&clks IMX5_CLK_UART1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200529 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200530 dmas = <&sdma 18 4 0>, <&sdma 19 4 0>;
531 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800532 status = "disabled";
533 };
534
Shawn Guo0c456cf2012-04-02 14:39:26 +0800535 uart2: serial@53fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800536 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
537 reg = <0x53fc0000 0x4000>;
538 interrupts = <32>;
Lucas Stach564695d2013-11-14 11:18:58 +0100539 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530540 <&clks IMX5_CLK_UART2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200541 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200542 dmas = <&sdma 12 4 0>, <&sdma 13 4 0>;
543 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800544 status = "disabled";
545 };
546
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200547 can1: can@53fc8000 {
548 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
549 reg = <0x53fc8000 0x4000>;
550 interrupts = <82>;
Lucas Stach564695d2013-11-14 11:18:58 +0100551 clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530552 <&clks IMX5_CLK_CAN1_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200553 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200554 status = "disabled";
555 };
556
557 can2: can@53fcc000 {
558 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
559 reg = <0x53fcc000 0x4000>;
560 interrupts = <83>;
Lucas Stach564695d2013-11-14 11:18:58 +0100561 clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530562 <&clks IMX5_CLK_CAN2_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200563 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200564 status = "disabled";
565 };
566
Philipp Zabel8d84c372013-03-28 17:35:23 +0100567 src: src@53fd0000 {
568 compatible = "fsl,imx53-src", "fsl,imx51-src";
569 reg = <0x53fd0000 0x4000>;
570 #reset-cells = <1>;
571 };
572
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200573 clks: ccm@53fd4000{
574 compatible = "fsl,imx53-ccm";
575 reg = <0x53fd4000 0x4000>;
576 interrupts = <0 71 0x04 0 72 0x04>;
577 #clock-cells = <1>;
578 };
579
Richard Zhao4d191862011-12-14 09:26:44 +0800580 gpio5: gpio@53fdc000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200581 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800582 reg = <0x53fdc000 0x4000>;
583 interrupts = <103 104>;
584 gpio-controller;
585 #gpio-cells = <2>;
586 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800587 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800588 };
589
Richard Zhao4d191862011-12-14 09:26:44 +0800590 gpio6: gpio@53fe0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200591 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800592 reg = <0x53fe0000 0x4000>;
593 interrupts = <105 106>;
594 gpio-controller;
595 #gpio-cells = <2>;
596 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800597 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800598 };
599
Richard Zhao4d191862011-12-14 09:26:44 +0800600 gpio7: gpio@53fe4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200601 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800602 reg = <0x53fe4000 0x4000>;
603 interrupts = <107 108>;
604 gpio-controller;
605 #gpio-cells = <2>;
606 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800607 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800608 };
609
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100610 i2c3: i2c@53fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800611 #address-cells = <1>;
612 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800613 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800614 reg = <0x53fec000 0x4000>;
615 interrupts = <64>;
Lucas Stach564695d2013-11-14 11:18:58 +0100616 clocks = <&clks IMX5_CLK_I2C3_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800617 status = "disabled";
618 };
619
Shawn Guo0c456cf2012-04-02 14:39:26 +0800620 uart4: serial@53ff0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800621 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
622 reg = <0x53ff0000 0x4000>;
623 interrupts = <13>;
Lucas Stach564695d2013-11-14 11:18:58 +0100624 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530625 <&clks IMX5_CLK_UART4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200626 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200627 dmas = <&sdma 2 4 0>, <&sdma 3 4 0>;
628 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800629 status = "disabled";
630 };
631 };
632
633 aips@60000000 { /* AIPS2 */
634 compatible = "fsl,aips-bus", "simple-bus";
635 #address-cells = <1>;
636 #size-cells = <1>;
637 reg = <0x60000000 0x10000000>;
638 ranges;
639
Steffen Trumtrarac082812014-06-25 13:01:30 +0200640 aipstz2: bridge@63f00000 {
641 compatible = "fsl,imx53-aipstz";
642 reg = <0x63f00000 0x60>;
643 };
644
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200645 iim: iim@63f98000 {
646 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
647 reg = <0x63f98000 0x4000>;
648 interrupts = <69>;
Lucas Stach564695d2013-11-14 11:18:58 +0100649 clocks = <&clks IMX5_CLK_IIM_GATE>;
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200650 };
651
Shawn Guo0c456cf2012-04-02 14:39:26 +0800652 uart5: serial@63f90000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800653 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
654 reg = <0x63f90000 0x4000>;
655 interrupts = <86>;
Lucas Stach564695d2013-11-14 11:18:58 +0100656 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530657 <&clks IMX5_CLK_UART5_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200658 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200659 dmas = <&sdma 16 4 0>, <&sdma 17 4 0>;
660 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800661 status = "disabled";
662 };
663
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100664 owire: owire@63fa4000 {
665 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
666 reg = <0x63fa4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100667 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100668 status = "disabled";
669 };
670
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100671 ecspi2: ecspi@63fac000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800672 #address-cells = <1>;
673 #size-cells = <0>;
674 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
675 reg = <0x63fac000 0x4000>;
676 interrupts = <37>;
Lucas Stach564695d2013-11-14 11:18:58 +0100677 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530678 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200679 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800680 status = "disabled";
681 };
682
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100683 sdma: sdma@63fb0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800684 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
685 reg = <0x63fb0000 0x4000>;
686 interrupts = <6>;
Lucas Stach564695d2013-11-14 11:18:58 +0100687 clocks = <&clks IMX5_CLK_SDMA_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530688 <&clks IMX5_CLK_SDMA_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200689 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800690 #dma-cells = <3>;
Fabio Estevam7e4f0362012-08-08 11:28:07 -0300691 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800692 };
693
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100694 cspi: cspi@63fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800695 #address-cells = <1>;
696 #size-cells = <0>;
697 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
698 reg = <0x63fc0000 0x4000>;
699 interrupts = <38>;
Lucas Stach564695d2013-11-14 11:18:58 +0100700 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530701 <&clks IMX5_CLK_CSPI_IPG_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200702 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800703 status = "disabled";
704 };
705
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100706 i2c2: i2c@63fc4000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800707 #address-cells = <1>;
708 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800709 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800710 reg = <0x63fc4000 0x4000>;
711 interrupts = <63>;
Lucas Stach564695d2013-11-14 11:18:58 +0100712 clocks = <&clks IMX5_CLK_I2C2_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800713 status = "disabled";
714 };
715
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100716 i2c1: i2c@63fc8000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800717 #address-cells = <1>;
718 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800719 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800720 reg = <0x63fc8000 0x4000>;
721 interrupts = <62>;
Lucas Stach564695d2013-11-14 11:18:58 +0100722 clocks = <&clks IMX5_CLK_I2C1_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800723 status = "disabled";
724 };
725
Shawn Guoffc505c2012-05-11 13:12:01 +0800726 ssi1: ssi@63fcc000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400727 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100728 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
729 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800730 reg = <0x63fcc000 0x4000>;
731 interrupts = <29>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300732 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
733 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
734 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800735 dmas = <&sdma 28 0 0>,
736 <&sdma 29 0 0>;
737 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800738 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800739 status = "disabled";
740 };
741
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100742 audmux: audmux@63fd0000 {
Shawn Guoffc505c2012-05-11 13:12:01 +0800743 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
744 reg = <0x63fd0000 0x4000>;
745 status = "disabled";
746 };
747
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100748 nfc: nand@63fdb000 {
Sascha Hauer75453a02012-06-06 12:33:16 +0200749 compatible = "fsl,imx53-nand";
750 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
751 interrupts = <8>;
Lucas Stach564695d2013-11-14 11:18:58 +0100752 clocks = <&clks IMX5_CLK_NFC_GATE>;
Sascha Hauer75453a02012-06-06 12:33:16 +0200753 status = "disabled";
754 };
755
Shawn Guoffc505c2012-05-11 13:12:01 +0800756 ssi3: ssi@63fe8000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400757 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100758 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
759 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800760 reg = <0x63fe8000 0x4000>;
761 interrupts = <96>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300762 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
763 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
764 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800765 dmas = <&sdma 46 0 0>,
766 <&sdma 47 0 0>;
767 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800768 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800769 status = "disabled";
770 };
771
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100772 fec: ethernet@63fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800773 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
774 reg = <0x63fec000 0x4000>;
775 interrupts = <87>;
Lucas Stach564695d2013-11-14 11:18:58 +0100776 clocks = <&clks IMX5_CLK_FEC_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530777 <&clks IMX5_CLK_FEC_GATE>,
778 <&clks IMX5_CLK_FEC_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200779 clock-names = "ipg", "ahb", "ptp";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800780 status = "disabled";
781 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200782
783 tve: tve@63ff0000 {
784 compatible = "fsl,imx53-tve";
785 reg = <0x63ff0000 0x1000>;
786 interrupts = <92>;
Lucas Stach564695d2013-11-14 11:18:58 +0100787 clocks = <&clks IMX5_CLK_TVE_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530788 <&clks IMX5_CLK_IPU_DI1_SEL>;
Philipp Zabel19194c22013-06-04 12:12:22 +0200789 clock-names = "tve", "di_sel";
Philipp Zabel19194c22013-06-04 12:12:22 +0200790 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100791
792 port {
793 tve_in: endpoint {
794 remote-endpoint = <&ipu_di1_tve>;
795 };
796 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200797 };
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300798
799 vpu: vpu@63ff4000 {
Fabio Estevam71946612014-11-27 10:18:19 -0200800 compatible = "fsl,imx53-vpu", "cnm,coda7541";
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300801 reg = <0x63ff4000 0x1000>;
802 interrupts = <9>;
Lothar Waßmannfa97d2f2014-08-13 15:47:47 +0200803 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530804 <&clks IMX5_CLK_VPU_GATE>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300805 clock-names = "per", "ahb";
Philipp Zabelb1e2e542014-03-19 15:49:24 +0100806 resets = <&src 1>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300807 iram = <&ocram>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300808 };
Steffen Trumtrar60811cc2014-12-09 09:56:52 +0100809
810 sahara: crypto@63ff8000 {
811 compatible = "fsl,imx53-sahara";
812 reg = <0x63ff8000 0x4000>;
813 interrupts = <19 20>;
814 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
Jagan Teki46311702016-10-26 15:31:01 +0530815 <&clks IMX5_CLK_SAHARA_IPG_GATE>;
Steffen Trumtrar60811cc2014-12-09 09:56:52 +0100816 clock-names = "ipg", "ahb";
817 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800818 };
Philipp Zabel481fbe12013-07-01 11:06:09 +0200819
820 ocram: sram@f8000000 {
821 compatible = "mmio-sram";
822 reg = <0xf8000000 0x20000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100823 clocks = <&clks IMX5_CLK_OCRAM>;
Philipp Zabel481fbe12013-07-01 11:06:09 +0200824 };
Steffen Trumtrar49bdf582014-08-22 14:02:27 +0200825
826 pmu {
827 compatible = "arm,cortex-a8-pmu";
828 interrupts = <77>;
829 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800830 };
831};