Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 13 | #include "imx53-pinfunc.h" |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 14 | #include <dt-bindings/clock/imx5-clock.h> |
Denis Carikli | 4e05a7a | 2014-01-06 17:16:07 +0100 | [diff] [blame] | 15 | #include <dt-bindings/gpio/gpio.h> |
| 16 | #include <dt-bindings/input/input.h> |
Lucas Stach | 34adba7 | 2015-08-19 15:19:46 +0200 | [diff] [blame] | 17 | #include <dt-bindings/interrupt-controller/irq.h> |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 18 | |
| 19 | / { |
Fabio Estevam | 7f10788 | 2016-11-12 13:30:35 -0200 | [diff] [blame] | 20 | #address-cells = <1>; |
| 21 | #size-cells = <1>; |
Fabio Estevam | a971c55 | 2017-01-23 14:54:10 -0200 | [diff] [blame] | 22 | /* |
| 23 | * The decompressor and also some bootloaders rely on a |
| 24 | * pre-existing /chosen node to be available to insert the |
| 25 | * command line and merge other ATAGS info. |
| 26 | * Also for U-Boot there must be a pre-existing /memory node. |
| 27 | */ |
| 28 | chosen {}; |
| 29 | memory { device_type = "memory"; reg = <0 0>; }; |
Fabio Estevam | 7f10788 | 2016-11-12 13:30:35 -0200 | [diff] [blame] | 30 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 31 | aliases { |
Marek Vasut | 2297007 | 2014-02-28 12:58:41 +0100 | [diff] [blame] | 32 | ethernet0 = &fec; |
Shawn Guo | 5230f8f | 2012-08-05 14:01:28 +0800 | [diff] [blame] | 33 | gpio0 = &gpio1; |
| 34 | gpio1 = &gpio2; |
| 35 | gpio2 = &gpio3; |
| 36 | gpio3 = &gpio4; |
| 37 | gpio4 = &gpio5; |
| 38 | gpio5 = &gpio6; |
| 39 | gpio6 = &gpio7; |
Philipp Zabel | c60dc1d | 2013-04-09 19:18:47 +0200 | [diff] [blame] | 40 | i2c0 = &i2c1; |
| 41 | i2c1 = &i2c2; |
| 42 | i2c2 = &i2c3; |
Sascha Hauer | c63d06d | 2014-01-16 13:44:18 +0100 | [diff] [blame] | 43 | mmc0 = &esdhc1; |
| 44 | mmc1 = &esdhc2; |
| 45 | mmc2 = &esdhc3; |
| 46 | mmc3 = &esdhc4; |
Sascha Hauer | cf4e577 | 2013-06-25 15:51:56 +0200 | [diff] [blame] | 47 | serial0 = &uart1; |
| 48 | serial1 = &uart2; |
| 49 | serial2 = &uart3; |
| 50 | serial3 = &uart4; |
| 51 | serial4 = &uart5; |
| 52 | spi0 = &ecspi1; |
| 53 | spi1 = &ecspi2; |
| 54 | spi2 = &cspi; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 55 | }; |
| 56 | |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 57 | cpus { |
| 58 | #address-cells = <1>; |
| 59 | #size-cells = <0>; |
Lucas Stach | 791f416 | 2014-09-26 15:41:03 +0200 | [diff] [blame] | 60 | cpu0: cpu@0 { |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 61 | device_type = "cpu"; |
| 62 | compatible = "arm,cortex-a8"; |
| 63 | reg = <0x0>; |
Lucas Stach | 791f416 | 2014-09-26 15:41:03 +0200 | [diff] [blame] | 64 | clocks = <&clks IMX5_CLK_ARM>; |
| 65 | clock-latency = <61036>; |
| 66 | voltage-tolerance = <5>; |
| 67 | operating-points = < |
| 68 | /* kHz */ |
| 69 | 166666 850000 |
| 70 | 400000 900000 |
| 71 | 800000 1050000 |
| 72 | 1000000 1200000 |
| 73 | 1200000 1300000 |
| 74 | >; |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 75 | }; |
| 76 | }; |
| 77 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 78 | display-subsystem { |
| 79 | compatible = "fsl,imx-display-subsystem"; |
| 80 | ports = <&ipu_di0>, <&ipu_di1>; |
| 81 | }; |
| 82 | |
Rob Herring | 8dccafa | 2017-10-13 12:54:51 -0500 | [diff] [blame] | 83 | tzic: tz-interrupt-controller@fffc000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 84 | compatible = "fsl,imx53-tzic", "fsl,tzic"; |
| 85 | interrupt-controller; |
| 86 | #interrupt-cells = <1>; |
| 87 | reg = <0x0fffc000 0x4000>; |
| 88 | }; |
| 89 | |
| 90 | clocks { |
| 91 | #address-cells = <1>; |
| 92 | #size-cells = <0>; |
| 93 | |
| 94 | ckil { |
| 95 | compatible = "fsl,imx-ckil", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 96 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 97 | clock-frequency = <32768>; |
| 98 | }; |
| 99 | |
| 100 | ckih1 { |
| 101 | compatible = "fsl,imx-ckih1", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 102 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 103 | clock-frequency = <22579200>; |
| 104 | }; |
| 105 | |
| 106 | ckih2 { |
| 107 | compatible = "fsl,imx-ckih2", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 108 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 109 | clock-frequency = <0>; |
| 110 | }; |
| 111 | |
| 112 | osc { |
| 113 | compatible = "fsl,imx-osc", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 114 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 115 | clock-frequency = <24000000>; |
| 116 | }; |
| 117 | }; |
| 118 | |
| 119 | soc { |
| 120 | #address-cells = <1>; |
| 121 | #size-cells = <1>; |
| 122 | compatible = "simple-bus"; |
| 123 | interrupt-parent = <&tzic>; |
| 124 | ranges; |
| 125 | |
Marek Vasut | 7affee4 | 2013-11-22 12:05:03 +0100 | [diff] [blame] | 126 | sata: sata@10000000 { |
| 127 | compatible = "fsl,imx53-ahci"; |
| 128 | reg = <0x10000000 0x1000>; |
| 129 | interrupts = <28>; |
| 130 | clocks = <&clks IMX5_CLK_SATA_GATE>, |
| 131 | <&clks IMX5_CLK_SATA_REF>, |
| 132 | <&clks IMX5_CLK_AHB>; |
Shawn Guo | 0257815 | 2014-07-08 16:14:47 +0800 | [diff] [blame] | 133 | clock-names = "sata", "sata_ref", "ahb"; |
Marek Vasut | 7affee4 | 2013-11-22 12:05:03 +0100 | [diff] [blame] | 134 | status = "disabled"; |
| 135 | }; |
| 136 | |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 137 | ipu: ipu@18000000 { |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 138 | #address-cells = <1>; |
| 139 | #size-cells = <0>; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 140 | compatible = "fsl,imx53-ipu"; |
Sascha Hauer | 6d66da8 | 2014-05-06 13:01:34 +0200 | [diff] [blame] | 141 | reg = <0x18000000 0x08000000>; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 142 | interrupts = <11 10>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 143 | clocks = <&clks IMX5_CLK_IPU_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 144 | <&clks IMX5_CLK_IPU_DI0_GATE>, |
| 145 | <&clks IMX5_CLK_IPU_DI1_GATE>; |
Philipp Zabel | 4438a6a | 2013-03-27 18:30:36 +0100 | [diff] [blame] | 146 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 147 | resets = <&src 2>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 148 | |
Fabien Lahoudere | 2a8e583 | 2016-08-04 15:47:32 +0200 | [diff] [blame] | 149 | ipu_csi0: port@0 { |
| 150 | reg = <0>; |
| 151 | }; |
| 152 | |
| 153 | ipu_csi1: port@1 { |
| 154 | reg = <1>; |
| 155 | }; |
| 156 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 157 | ipu_di0: port@2 { |
| 158 | #address-cells = <1>; |
| 159 | #size-cells = <0>; |
| 160 | reg = <2>; |
| 161 | |
| 162 | ipu_di0_disp0: endpoint@0 { |
| 163 | reg = <0>; |
| 164 | }; |
| 165 | |
| 166 | ipu_di0_lvds0: endpoint@1 { |
| 167 | reg = <1>; |
| 168 | remote-endpoint = <&lvds0_in>; |
| 169 | }; |
| 170 | }; |
| 171 | |
| 172 | ipu_di1: port@3 { |
| 173 | #address-cells = <1>; |
| 174 | #size-cells = <0>; |
| 175 | reg = <3>; |
| 176 | |
| 177 | ipu_di1_disp1: endpoint@0 { |
| 178 | reg = <0>; |
| 179 | }; |
| 180 | |
| 181 | ipu_di1_lvds1: endpoint@1 { |
| 182 | reg = <1>; |
| 183 | remote-endpoint = <&lvds1_in>; |
| 184 | }; |
| 185 | |
| 186 | ipu_di1_tve: endpoint@2 { |
| 187 | reg = <2>; |
| 188 | remote-endpoint = <&tve_in>; |
| 189 | }; |
| 190 | }; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 191 | }; |
| 192 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 193 | aips@50000000 { /* AIPS1 */ |
| 194 | compatible = "fsl,aips-bus", "simple-bus"; |
| 195 | #address-cells = <1>; |
| 196 | #size-cells = <1>; |
| 197 | reg = <0x50000000 0x10000000>; |
| 198 | ranges; |
| 199 | |
| 200 | spba@50000000 { |
| 201 | compatible = "fsl,spba-bus", "simple-bus"; |
| 202 | #address-cells = <1>; |
| 203 | #size-cells = <1>; |
| 204 | reg = <0x50000000 0x40000>; |
| 205 | ranges; |
| 206 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 207 | esdhc1: esdhc@50004000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 208 | compatible = "fsl,imx53-esdhc"; |
| 209 | reg = <0x50004000 0x4000>; |
| 210 | interrupts = <1>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 211 | clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 212 | <&clks IMX5_CLK_DUMMY>, |
| 213 | <&clks IMX5_CLK_ESDHC1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 214 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 215 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 216 | status = "disabled"; |
| 217 | }; |
| 218 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 219 | esdhc2: esdhc@50008000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 220 | compatible = "fsl,imx53-esdhc"; |
| 221 | reg = <0x50008000 0x4000>; |
| 222 | interrupts = <2>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 223 | clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 224 | <&clks IMX5_CLK_DUMMY>, |
| 225 | <&clks IMX5_CLK_ESDHC2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 226 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 227 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 228 | status = "disabled"; |
| 229 | }; |
| 230 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 231 | uart3: serial@5000c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 232 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 233 | reg = <0x5000c000 0x4000>; |
| 234 | interrupts = <33>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 235 | clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 236 | <&clks IMX5_CLK_UART3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 237 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 238 | dmas = <&sdma 42 4 0>, <&sdma 43 4 0>; |
| 239 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 240 | status = "disabled"; |
| 241 | }; |
| 242 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 243 | ecspi1: ecspi@50010000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 244 | #address-cells = <1>; |
| 245 | #size-cells = <0>; |
| 246 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 247 | reg = <0x50010000 0x4000>; |
| 248 | interrupts = <36>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 249 | clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 250 | <&clks IMX5_CLK_ECSPI1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 251 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 252 | status = "disabled"; |
| 253 | }; |
| 254 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 255 | ssi2: ssi@50014000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 256 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 257 | compatible = "fsl,imx53-ssi", |
| 258 | "fsl,imx51-ssi", |
| 259 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 260 | reg = <0x50014000 0x4000>; |
| 261 | interrupts = <30>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 262 | clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>, |
| 263 | <&clks IMX5_CLK_SSI2_ROOT_GATE>; |
| 264 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 265 | dmas = <&sdma 24 1 0>, |
| 266 | <&sdma 25 1 0>; |
| 267 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 268 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 269 | status = "disabled"; |
| 270 | }; |
| 271 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 272 | esdhc3: esdhc@50020000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 273 | compatible = "fsl,imx53-esdhc"; |
| 274 | reg = <0x50020000 0x4000>; |
| 275 | interrupts = <3>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 276 | clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 277 | <&clks IMX5_CLK_DUMMY>, |
| 278 | <&clks IMX5_CLK_ESDHC3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 279 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 280 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 281 | status = "disabled"; |
| 282 | }; |
| 283 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 284 | esdhc4: esdhc@50024000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 285 | compatible = "fsl,imx53-esdhc"; |
| 286 | reg = <0x50024000 0x4000>; |
| 287 | interrupts = <4>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 288 | clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 289 | <&clks IMX5_CLK_DUMMY>, |
| 290 | <&clks IMX5_CLK_ESDHC4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 291 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 292 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 293 | status = "disabled"; |
| 294 | }; |
| 295 | }; |
| 296 | |
Steffen Trumtrar | ac08281 | 2014-06-25 13:01:30 +0200 | [diff] [blame] | 297 | aipstz1: bridge@53f00000 { |
| 298 | compatible = "fsl,imx53-aipstz"; |
| 299 | reg = <0x53f00000 0x60>; |
| 300 | }; |
| 301 | |
Marco Franchi | 9598bab | 2017-10-20 13:48:24 -0200 | [diff] [blame] | 302 | usbphy0: usbphy-0 { |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 303 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 304 | clocks = <&clks IMX5_CLK_USB_PHY1_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 305 | clock-names = "main_clk"; |
| 306 | status = "okay"; |
| 307 | }; |
| 308 | |
Marco Franchi | 9598bab | 2017-10-20 13:48:24 -0200 | [diff] [blame] | 309 | usbphy1: usbphy-1 { |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 310 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 311 | clocks = <&clks IMX5_CLK_USB_PHY2_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 312 | clock-names = "main_clk"; |
| 313 | status = "okay"; |
| 314 | }; |
| 315 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 316 | usbotg: usb@53f80000 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 317 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 318 | reg = <0x53f80000 0x0200>; |
| 319 | interrupts = <18>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 320 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 321 | fsl,usbmisc = <&usbmisc 0>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 322 | fsl,usbphy = <&usbphy0>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 323 | status = "disabled"; |
| 324 | }; |
| 325 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 326 | usbh1: usb@53f80200 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 327 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 328 | reg = <0x53f80200 0x0200>; |
| 329 | interrupts = <14>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 330 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 331 | fsl,usbmisc = <&usbmisc 1>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 332 | fsl,usbphy = <&usbphy1>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 333 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 334 | status = "disabled"; |
| 335 | }; |
| 336 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 337 | usbh2: usb@53f80400 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 338 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 339 | reg = <0x53f80400 0x0200>; |
| 340 | interrupts = <16>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 341 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 342 | fsl,usbmisc = <&usbmisc 2>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 343 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 344 | status = "disabled"; |
| 345 | }; |
| 346 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 347 | usbh3: usb@53f80600 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 348 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 349 | reg = <0x53f80600 0x0200>; |
| 350 | interrupts = <17>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 351 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 352 | fsl,usbmisc = <&usbmisc 3>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 353 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 354 | status = "disabled"; |
| 355 | }; |
| 356 | |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 357 | usbmisc: usbmisc@53f80800 { |
| 358 | #index-cells = <1>; |
| 359 | compatible = "fsl,imx53-usbmisc"; |
| 360 | reg = <0x53f80800 0x200>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 361 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 362 | }; |
| 363 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 364 | gpio1: gpio@53f84000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 365 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 366 | reg = <0x53f84000 0x4000>; |
| 367 | interrupts = <50 51>; |
| 368 | gpio-controller; |
| 369 | #gpio-cells = <2>; |
| 370 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 371 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 372 | }; |
| 373 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 374 | gpio2: gpio@53f88000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 375 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 376 | reg = <0x53f88000 0x4000>; |
| 377 | interrupts = <52 53>; |
| 378 | gpio-controller; |
| 379 | #gpio-cells = <2>; |
| 380 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 381 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 382 | }; |
| 383 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 384 | gpio3: gpio@53f8c000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 385 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 386 | reg = <0x53f8c000 0x4000>; |
| 387 | interrupts = <54 55>; |
| 388 | gpio-controller; |
| 389 | #gpio-cells = <2>; |
| 390 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 391 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 392 | }; |
| 393 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 394 | gpio4: gpio@53f90000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 395 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 396 | reg = <0x53f90000 0x4000>; |
| 397 | interrupts = <56 57>; |
| 398 | gpio-controller; |
| 399 | #gpio-cells = <2>; |
| 400 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 401 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 402 | }; |
| 403 | |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 404 | kpp: kpp@53f94000 { |
| 405 | compatible = "fsl,imx53-kpp", "fsl,imx21-kpp"; |
| 406 | reg = <0x53f94000 0x4000>; |
| 407 | interrupts = <60>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 408 | clocks = <&clks IMX5_CLK_DUMMY>; |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 409 | status = "disabled"; |
| 410 | }; |
| 411 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 412 | wdog1: wdog@53f98000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 413 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 414 | reg = <0x53f98000 0x4000>; |
| 415 | interrupts = <58>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 416 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 417 | }; |
| 418 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 419 | wdog2: wdog@53f9c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 420 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 421 | reg = <0x53f9c000 0x4000>; |
| 422 | interrupts = <59>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 423 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 424 | status = "disabled"; |
| 425 | }; |
| 426 | |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 427 | gpt: timer@53fa0000 { |
| 428 | compatible = "fsl,imx53-gpt", "fsl,imx31-gpt"; |
| 429 | reg = <0x53fa0000 0x4000>; |
| 430 | interrupts = <39>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 431 | clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 432 | <&clks IMX5_CLK_GPT_HF_GATE>; |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 433 | clock-names = "ipg", "per"; |
| 434 | }; |
| 435 | |
Patrick Bruenn | 5b72505 | 2017-07-26 14:05:32 +0200 | [diff] [blame] | 436 | srtc: srtc@53fa4000 { |
| 437 | compatible = "fsl,imx53-rtc", "fsl,imx25-rtc"; |
| 438 | reg = <0x53fa4000 0x4000>; |
| 439 | interrupts = <24>; |
| 440 | interrupt-parent = <&tzic>; |
| 441 | clocks = <&clks IMX5_CLK_SRTC_GATE>; |
| 442 | clock-names = "ipg"; |
| 443 | }; |
| 444 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 445 | iomuxc: iomuxc@53fa8000 { |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 446 | compatible = "fsl,imx53-iomuxc"; |
| 447 | reg = <0x53fa8000 0x4000>; |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 448 | }; |
| 449 | |
Philipp Zabel | 5af9f14 | 2013-03-27 18:30:43 +0100 | [diff] [blame] | 450 | gpr: iomuxc-gpr@53fa8000 { |
| 451 | compatible = "fsl,imx53-iomuxc-gpr", "syscon"; |
| 452 | reg = <0x53fa8000 0xc>; |
| 453 | }; |
| 454 | |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 455 | ldb: ldb@53fa8008 { |
| 456 | #address-cells = <1>; |
| 457 | #size-cells = <0>; |
| 458 | compatible = "fsl,imx53-ldb"; |
| 459 | reg = <0x53fa8008 0x4>; |
| 460 | gpr = <&gpr>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 461 | clocks = <&clks IMX5_CLK_LDB_DI0_SEL>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 462 | <&clks IMX5_CLK_LDB_DI1_SEL>, |
| 463 | <&clks IMX5_CLK_IPU_DI0_SEL>, |
| 464 | <&clks IMX5_CLK_IPU_DI1_SEL>, |
| 465 | <&clks IMX5_CLK_LDB_DI0_GATE>, |
| 466 | <&clks IMX5_CLK_LDB_DI1_GATE>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 467 | clock-names = "di0_pll", "di1_pll", |
| 468 | "di0_sel", "di1_sel", |
| 469 | "di0", "di1"; |
| 470 | status = "disabled"; |
| 471 | |
| 472 | lvds-channel@0 { |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 473 | #address-cells = <1>; |
| 474 | #size-cells = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 475 | reg = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 476 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 477 | |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 478 | port@0 { |
| 479 | reg = <0>; |
| 480 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 481 | lvds0_in: endpoint { |
| 482 | remote-endpoint = <&ipu_di0_lvds0>; |
| 483 | }; |
| 484 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 485 | }; |
| 486 | |
| 487 | lvds-channel@1 { |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 488 | #address-cells = <1>; |
| 489 | #size-cells = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 490 | reg = <1>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 491 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 492 | |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 493 | port@1 { |
| 494 | reg = <1>; |
| 495 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 496 | lvds1_in: endpoint { |
Lothar Waßmann | fa1746a | 2014-04-10 10:03:40 +0200 | [diff] [blame] | 497 | remote-endpoint = <&ipu_di1_lvds1>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 498 | }; |
| 499 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 500 | }; |
| 501 | }; |
| 502 | |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 503 | pwm1: pwm@53fb4000 { |
| 504 | #pwm-cells = <2>; |
| 505 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 506 | reg = <0x53fb4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 507 | clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 508 | <&clks IMX5_CLK_PWM1_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 509 | clock-names = "ipg", "per"; |
| 510 | interrupts = <61>; |
| 511 | }; |
| 512 | |
| 513 | pwm2: pwm@53fb8000 { |
| 514 | #pwm-cells = <2>; |
| 515 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 516 | reg = <0x53fb8000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 517 | clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 518 | <&clks IMX5_CLK_PWM2_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 519 | clock-names = "ipg", "per"; |
| 520 | interrupts = <94>; |
| 521 | }; |
| 522 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 523 | uart1: serial@53fbc000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 524 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 525 | reg = <0x53fbc000 0x4000>; |
| 526 | interrupts = <31>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 527 | clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 528 | <&clks IMX5_CLK_UART1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 529 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 530 | dmas = <&sdma 18 4 0>, <&sdma 19 4 0>; |
| 531 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 532 | status = "disabled"; |
| 533 | }; |
| 534 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 535 | uart2: serial@53fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 536 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 537 | reg = <0x53fc0000 0x4000>; |
| 538 | interrupts = <32>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 539 | clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 540 | <&clks IMX5_CLK_UART2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 541 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 542 | dmas = <&sdma 12 4 0>, <&sdma 13 4 0>; |
| 543 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 544 | status = "disabled"; |
| 545 | }; |
| 546 | |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 547 | can1: can@53fc8000 { |
| 548 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 549 | reg = <0x53fc8000 0x4000>; |
| 550 | interrupts = <82>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 551 | clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 552 | <&clks IMX5_CLK_CAN1_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 553 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 554 | status = "disabled"; |
| 555 | }; |
| 556 | |
| 557 | can2: can@53fcc000 { |
| 558 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 559 | reg = <0x53fcc000 0x4000>; |
| 560 | interrupts = <83>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 561 | clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 562 | <&clks IMX5_CLK_CAN2_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 563 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 564 | status = "disabled"; |
| 565 | }; |
| 566 | |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 567 | src: src@53fd0000 { |
| 568 | compatible = "fsl,imx53-src", "fsl,imx51-src"; |
| 569 | reg = <0x53fd0000 0x4000>; |
| 570 | #reset-cells = <1>; |
| 571 | }; |
| 572 | |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 573 | clks: ccm@53fd4000{ |
| 574 | compatible = "fsl,imx53-ccm"; |
| 575 | reg = <0x53fd4000 0x4000>; |
| 576 | interrupts = <0 71 0x04 0 72 0x04>; |
| 577 | #clock-cells = <1>; |
| 578 | }; |
| 579 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 580 | gpio5: gpio@53fdc000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 581 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 582 | reg = <0x53fdc000 0x4000>; |
| 583 | interrupts = <103 104>; |
| 584 | gpio-controller; |
| 585 | #gpio-cells = <2>; |
| 586 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 587 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 588 | }; |
| 589 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 590 | gpio6: gpio@53fe0000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 591 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 592 | reg = <0x53fe0000 0x4000>; |
| 593 | interrupts = <105 106>; |
| 594 | gpio-controller; |
| 595 | #gpio-cells = <2>; |
| 596 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 597 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 598 | }; |
| 599 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 600 | gpio7: gpio@53fe4000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 601 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 602 | reg = <0x53fe4000 0x4000>; |
| 603 | interrupts = <107 108>; |
| 604 | gpio-controller; |
| 605 | #gpio-cells = <2>; |
| 606 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 607 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 608 | }; |
| 609 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 610 | i2c3: i2c@53fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 611 | #address-cells = <1>; |
| 612 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 613 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 614 | reg = <0x53fec000 0x4000>; |
| 615 | interrupts = <64>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 616 | clocks = <&clks IMX5_CLK_I2C3_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 617 | status = "disabled"; |
| 618 | }; |
| 619 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 620 | uart4: serial@53ff0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 621 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 622 | reg = <0x53ff0000 0x4000>; |
| 623 | interrupts = <13>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 624 | clocks = <&clks IMX5_CLK_UART4_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 625 | <&clks IMX5_CLK_UART4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 626 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 627 | dmas = <&sdma 2 4 0>, <&sdma 3 4 0>; |
| 628 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 629 | status = "disabled"; |
| 630 | }; |
| 631 | }; |
| 632 | |
| 633 | aips@60000000 { /* AIPS2 */ |
| 634 | compatible = "fsl,aips-bus", "simple-bus"; |
| 635 | #address-cells = <1>; |
| 636 | #size-cells = <1>; |
| 637 | reg = <0x60000000 0x10000000>; |
| 638 | ranges; |
| 639 | |
Steffen Trumtrar | ac08281 | 2014-06-25 13:01:30 +0200 | [diff] [blame] | 640 | aipstz2: bridge@63f00000 { |
| 641 | compatible = "fsl,imx53-aipstz"; |
| 642 | reg = <0x63f00000 0x60>; |
| 643 | }; |
| 644 | |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 645 | iim: iim@63f98000 { |
| 646 | compatible = "fsl,imx53-iim", "fsl,imx27-iim"; |
| 647 | reg = <0x63f98000 0x4000>; |
| 648 | interrupts = <69>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 649 | clocks = <&clks IMX5_CLK_IIM_GATE>; |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 650 | }; |
| 651 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 652 | uart5: serial@63f90000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 653 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 654 | reg = <0x63f90000 0x4000>; |
| 655 | interrupts = <86>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 656 | clocks = <&clks IMX5_CLK_UART5_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 657 | <&clks IMX5_CLK_UART5_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 658 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 659 | dmas = <&sdma 16 4 0>, <&sdma 17 4 0>; |
| 660 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 661 | status = "disabled"; |
| 662 | }; |
| 663 | |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 664 | owire: owire@63fa4000 { |
| 665 | compatible = "fsl,imx53-owire", "fsl,imx21-owire"; |
| 666 | reg = <0x63fa4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 667 | clocks = <&clks IMX5_CLK_OWIRE_GATE>; |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 668 | status = "disabled"; |
| 669 | }; |
| 670 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 671 | ecspi2: ecspi@63fac000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 672 | #address-cells = <1>; |
| 673 | #size-cells = <0>; |
| 674 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 675 | reg = <0x63fac000 0x4000>; |
| 676 | interrupts = <37>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 677 | clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 678 | <&clks IMX5_CLK_ECSPI2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 679 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 680 | status = "disabled"; |
| 681 | }; |
| 682 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 683 | sdma: sdma@63fb0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 684 | compatible = "fsl,imx53-sdma", "fsl,imx35-sdma"; |
| 685 | reg = <0x63fb0000 0x4000>; |
| 686 | interrupts = <6>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 687 | clocks = <&clks IMX5_CLK_SDMA_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 688 | <&clks IMX5_CLK_SDMA_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 689 | clock-names = "ipg", "ahb"; |
Huang Shijie | fb72bb2 | 2013-07-02 10:15:29 +0800 | [diff] [blame] | 690 | #dma-cells = <3>; |
Fabio Estevam | 7e4f036 | 2012-08-08 11:28:07 -0300 | [diff] [blame] | 691 | fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 692 | }; |
| 693 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 694 | cspi: cspi@63fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 695 | #address-cells = <1>; |
| 696 | #size-cells = <0>; |
| 697 | compatible = "fsl,imx53-cspi", "fsl,imx35-cspi"; |
| 698 | reg = <0x63fc0000 0x4000>; |
| 699 | interrupts = <38>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 700 | clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 701 | <&clks IMX5_CLK_CSPI_IPG_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 702 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 703 | status = "disabled"; |
| 704 | }; |
| 705 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 706 | i2c2: i2c@63fc4000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 707 | #address-cells = <1>; |
| 708 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 709 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 710 | reg = <0x63fc4000 0x4000>; |
| 711 | interrupts = <63>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 712 | clocks = <&clks IMX5_CLK_I2C2_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 713 | status = "disabled"; |
| 714 | }; |
| 715 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 716 | i2c1: i2c@63fc8000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 717 | #address-cells = <1>; |
| 718 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 719 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 720 | reg = <0x63fc8000 0x4000>; |
| 721 | interrupts = <62>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 722 | clocks = <&clks IMX5_CLK_I2C1_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 723 | status = "disabled"; |
| 724 | }; |
| 725 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 726 | ssi1: ssi@63fcc000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 727 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 728 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 729 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 730 | reg = <0x63fcc000 0x4000>; |
| 731 | interrupts = <29>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 732 | clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>, |
| 733 | <&clks IMX5_CLK_SSI1_ROOT_GATE>; |
| 734 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 735 | dmas = <&sdma 28 0 0>, |
| 736 | <&sdma 29 0 0>; |
| 737 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 738 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 739 | status = "disabled"; |
| 740 | }; |
| 741 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 742 | audmux: audmux@63fd0000 { |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 743 | compatible = "fsl,imx53-audmux", "fsl,imx31-audmux"; |
| 744 | reg = <0x63fd0000 0x4000>; |
| 745 | status = "disabled"; |
| 746 | }; |
| 747 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 748 | nfc: nand@63fdb000 { |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 749 | compatible = "fsl,imx53-nand"; |
| 750 | reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>; |
| 751 | interrupts = <8>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 752 | clocks = <&clks IMX5_CLK_NFC_GATE>; |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 753 | status = "disabled"; |
| 754 | }; |
| 755 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 756 | ssi3: ssi@63fe8000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 757 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 758 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 759 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 760 | reg = <0x63fe8000 0x4000>; |
| 761 | interrupts = <96>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 762 | clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>, |
| 763 | <&clks IMX5_CLK_SSI3_ROOT_GATE>; |
| 764 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 765 | dmas = <&sdma 46 0 0>, |
| 766 | <&sdma 47 0 0>; |
| 767 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 768 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 769 | status = "disabled"; |
| 770 | }; |
| 771 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 772 | fec: ethernet@63fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 773 | compatible = "fsl,imx53-fec", "fsl,imx25-fec"; |
| 774 | reg = <0x63fec000 0x4000>; |
| 775 | interrupts = <87>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 776 | clocks = <&clks IMX5_CLK_FEC_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 777 | <&clks IMX5_CLK_FEC_GATE>, |
| 778 | <&clks IMX5_CLK_FEC_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 779 | clock-names = "ipg", "ahb", "ptp"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 780 | status = "disabled"; |
| 781 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 782 | |
| 783 | tve: tve@63ff0000 { |
| 784 | compatible = "fsl,imx53-tve"; |
| 785 | reg = <0x63ff0000 0x1000>; |
| 786 | interrupts = <92>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 787 | clocks = <&clks IMX5_CLK_TVE_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 788 | <&clks IMX5_CLK_IPU_DI1_SEL>; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 789 | clock-names = "tve", "di_sel"; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 790 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 791 | |
| 792 | port { |
| 793 | tve_in: endpoint { |
| 794 | remote-endpoint = <&ipu_di1_tve>; |
| 795 | }; |
| 796 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 797 | }; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 798 | |
| 799 | vpu: vpu@63ff4000 { |
Fabio Estevam | 7194661 | 2014-11-27 10:18:19 -0200 | [diff] [blame] | 800 | compatible = "fsl,imx53-vpu", "cnm,coda7541"; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 801 | reg = <0x63ff4000 0x1000>; |
| 802 | interrupts = <9>; |
Lothar Waßmann | fa97d2f | 2014-08-13 15:47:47 +0200 | [diff] [blame] | 803 | clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 804 | <&clks IMX5_CLK_VPU_GATE>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 805 | clock-names = "per", "ahb"; |
Philipp Zabel | b1e2e54 | 2014-03-19 15:49:24 +0100 | [diff] [blame] | 806 | resets = <&src 1>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 807 | iram = <&ocram>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 808 | }; |
Steffen Trumtrar | 60811cc | 2014-12-09 09:56:52 +0100 | [diff] [blame] | 809 | |
| 810 | sahara: crypto@63ff8000 { |
| 811 | compatible = "fsl,imx53-sahara"; |
| 812 | reg = <0x63ff8000 0x4000>; |
| 813 | interrupts = <19 20>; |
| 814 | clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame] | 815 | <&clks IMX5_CLK_SAHARA_IPG_GATE>; |
Steffen Trumtrar | 60811cc | 2014-12-09 09:56:52 +0100 | [diff] [blame] | 816 | clock-names = "ipg", "ahb"; |
| 817 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 818 | }; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 819 | |
| 820 | ocram: sram@f8000000 { |
| 821 | compatible = "mmio-sram"; |
| 822 | reg = <0xf8000000 0x20000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 823 | clocks = <&clks IMX5_CLK_OCRAM>; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 824 | }; |
Steffen Trumtrar | 49bdf58 | 2014-08-22 14:02:27 +0200 | [diff] [blame] | 825 | |
| 826 | pmu { |
| 827 | compatible = "arm,cortex-a8-pmu"; |
| 828 | interrupts = <77>; |
| 829 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 830 | }; |
| 831 | }; |