blob: b9b341ff91b4bcc80ec123e70ee694df9da52bea [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/common.c
3 *
4 * Core functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/serial_8250.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020015#include <linux/ata_platform.h>
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -040016#include <linux/mtd/nand.h>
Andrew Lunnee962722011-05-15 13:32:48 +020017#include <linux/dma-mapping.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010018#include <linux/clk-provider.h>
19#include <linux/spinlock.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020020#include <net/dsa.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020021#include <asm/page.h>
22#include <asm/timex.h>
Eric Cooper9c153642011-02-02 17:16:11 -050023#include <asm/kexec.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020024#include <asm/mach/map.h>
25#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/kirkwood.h>
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010027#include <mach/bridge-regs.h>
apatard@mandriva.com49106c72010-05-31 13:49:12 +020028#include <plat/audio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020029#include <plat/cache-feroceon-l2.h>
Nicolas Pitre8235ee02009-02-14 03:15:55 -050030#include <plat/mvsdio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020031#include <plat/orion_nand.h>
Andrew Lunn72053352012-02-08 15:52:47 +010032#include <plat/ehci-orion.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020033#include <plat/common.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020034#include <plat/time.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010035#include <plat/addr-map.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010036#include <plat/mv_xor.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020037#include "common.h"
38
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
42static struct map_desc kirkwood_io_desc[] __initdata = {
43 {
44 .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
45 .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
46 .length = KIRKWOOD_PCIE_IO_SIZE,
47 .type = MT_DEVICE,
48 }, {
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030049 .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
50 .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
51 .length = KIRKWOOD_PCIE1_IO_SIZE,
52 .type = MT_DEVICE,
53 }, {
Saeed Bishara651c74c2008-06-22 22:45:06 +020054 .virtual = KIRKWOOD_REGS_VIRT_BASE,
55 .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
56 .length = KIRKWOOD_REGS_SIZE,
57 .type = MT_DEVICE,
58 },
59};
60
61void __init kirkwood_map_io(void)
62{
63 iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
64}
65
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020066/*
67 * Default clock control bits. Any bit _not_ set in this variable
68 * will be cleared from the hardware after platform devices have been
69 * registered. Some reserved bits must be set to 1.
70 */
71unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
Andrew Lunn7e3819d2011-05-15 13:32:44 +020072
Saeed Bishara651c74c2008-06-22 22:45:06 +020073
74/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010075 * CLK tree
76 ****************************************************************************/
77static DEFINE_SPINLOCK(gating_lock);
78static struct clk *tclk;
79
80static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
81{
82 return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
83 (void __iomem *)CLOCK_GATING_CTRL,
84 bit_idx, 0, &gating_lock);
85}
86
87void __init kirkwood_clk_init(void)
88{
Andrew Lunnf4f75612012-02-19 11:39:27 +010089 struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0, *sdio;
Andrew Lunn1f80b122012-02-19 11:56:19 +010090 struct clk *crypto;
Andrew Lunn4574b882012-04-06 17:17:26 +020091
Andrew Lunn2f129bf2011-12-15 08:15:07 +010092 tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
93 CLK_IS_ROOT, kirkwood_tclk);
94
Andrew Lunn4574b882012-04-06 17:17:26 +020095 runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
Andrew Lunn452503e2011-12-24 01:24:24 +010096 ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
97 ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
Andrew Lunneee98992012-02-18 22:26:42 +010098 sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0);
99 sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1);
Andrew Lunn8c869ed2012-04-15 12:53:47 +0200100 usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
Andrew Lunnf4f75612012-02-19 11:39:27 +0100101 sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO);
Andrew Lunn1f80b122012-02-19 11:56:19 +0100102 crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100103 kirkwood_register_gate("xor0", CGC_BIT_XOR0);
104 kirkwood_register_gate("xor1", CGC_BIT_XOR1);
105 kirkwood_register_gate("pex0", CGC_BIT_PEX0);
106 kirkwood_register_gate("pex1", CGC_BIT_PEX1);
107 kirkwood_register_gate("audio", CGC_BIT_AUDIO);
108 kirkwood_register_gate("tdm", CGC_BIT_TDM);
109 kirkwood_register_gate("tsu", CGC_BIT_TSU);
Andrew Lunn4574b882012-04-06 17:17:26 +0200110
111 /* clkdev entries, mapping clks to devices */
112 orion_clkdev_add(NULL, "orion_spi.0", runit);
113 orion_clkdev_add(NULL, "orion_spi.1", runit);
Andrew Lunn452503e2011-12-24 01:24:24 +0100114 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
115 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
Andrew Lunn4f04be62012-03-04 16:57:31 +0100116 orion_clkdev_add(NULL, "orion_wdt", tclk);
Andrew Lunneee98992012-02-18 22:26:42 +0100117 orion_clkdev_add("0", "sata_mv.0", sata0);
118 orion_clkdev_add("1", "sata_mv.0", sata1);
Andrew Lunn8c869ed2012-04-15 12:53:47 +0200119 orion_clkdev_add(NULL, "orion-ehci.0", usb0);
Andrew Lunn9c2bd502012-02-19 11:01:22 +0100120 orion_clkdev_add(NULL, "orion_nand", runit);
Andrew Lunnf4f75612012-02-19 11:39:27 +0100121 orion_clkdev_add(NULL, "mvsdio", sdio);
Andrew Lunn1f80b122012-02-19 11:56:19 +0100122 orion_clkdev_add(NULL, "mv_crypto", crypto);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100123}
124
125/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200126 * EHCI0
127 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200128void __init kirkwood_ehci_init(void)
129{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200130 kirkwood_clk_ctrl |= CGC_USB0;
Andrew Lunn72053352012-02-08 15:52:47 +0100131 orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200132}
133
134
135/*****************************************************************************
136 * GE00
137 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200138void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
139{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200140 kirkwood_clk_ctrl |= CGC_GE0;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200141
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100142 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200143 GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100144 IRQ_KIRKWOOD_GE00_ERR);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200145}
146
147
148/*****************************************************************************
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200149 * GE01
150 ****************************************************************************/
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200151void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
152{
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200153
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200154 kirkwood_clk_ctrl |= CGC_GE1;
155
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100156 orion_ge01_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200157 GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100158 IRQ_KIRKWOOD_GE01_ERR);
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200159}
160
161
162/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200163 * Ethernet switch
164 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200165void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
166{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200167 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200168}
169
170
171/*****************************************************************************
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400172 * NAND flash
173 ****************************************************************************/
174static struct resource kirkwood_nand_resource = {
175 .flags = IORESOURCE_MEM,
176 .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
177 .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
178 KIRKWOOD_NAND_MEM_SIZE - 1,
179};
180
181static struct orion_nand_data kirkwood_nand_data = {
182 .cle = 0,
183 .ale = 1,
184 .width = 8,
185};
186
187static struct platform_device kirkwood_nand_flash = {
188 .name = "orion_nand",
189 .id = -1,
190 .dev = {
191 .platform_data = &kirkwood_nand_data,
192 },
193 .resource = &kirkwood_nand_resource,
194 .num_resources = 1,
195};
196
197void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
198 int chip_delay)
199{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200200 kirkwood_clk_ctrl |= CGC_RUNIT;
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400201 kirkwood_nand_data.parts = parts;
202 kirkwood_nand_data.nr_parts = nr_parts;
203 kirkwood_nand_data.chip_delay = chip_delay;
204 platform_device_register(&kirkwood_nand_flash);
205}
206
Ben Dooks010937e2010-04-20 10:26:19 +0100207void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
208 int (*dev_ready)(struct mtd_info *))
209{
210 kirkwood_clk_ctrl |= CGC_RUNIT;
211 kirkwood_nand_data.parts = parts;
212 kirkwood_nand_data.nr_parts = nr_parts;
213 kirkwood_nand_data.dev_ready = dev_ready;
214 platform_device_register(&kirkwood_nand_flash);
215}
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400216
217/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200218 * SoC RTC
219 ****************************************************************************/
Jason Coopere871b872012-03-06 23:55:04 +0000220static void __init kirkwood_rtc_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200221{
Andrew Lunn47480582011-05-15 13:32:43 +0200222 orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200223}
224
225
226/*****************************************************************************
227 * SATA
228 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200229void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
230{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200231 kirkwood_clk_ctrl |= CGC_SATA0;
232 if (sata_data->n_ports > 1)
233 kirkwood_clk_ctrl |= CGC_SATA1;
Andrew Lunn9e613f82011-05-15 13:32:50 +0200234
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100235 orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200236}
237
238
239/*****************************************************************************
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500240 * SD/SDIO/MMC
241 ****************************************************************************/
242static struct resource mvsdio_resources[] = {
243 [0] = {
244 .start = SDIO_PHYS_BASE,
245 .end = SDIO_PHYS_BASE + SZ_1K - 1,
246 .flags = IORESOURCE_MEM,
247 },
248 [1] = {
249 .start = IRQ_KIRKWOOD_SDIO,
250 .end = IRQ_KIRKWOOD_SDIO,
251 .flags = IORESOURCE_IRQ,
252 },
253};
254
Andrew Lunn5c602552011-05-15 13:32:40 +0200255static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500256
257static struct platform_device kirkwood_sdio = {
258 .name = "mvsdio",
259 .id = -1,
260 .dev = {
261 .dma_mask = &mvsdio_dmamask,
Andrew Lunn5c602552011-05-15 13:32:40 +0200262 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500263 },
264 .num_resources = ARRAY_SIZE(mvsdio_resources),
265 .resource = mvsdio_resources,
266};
267
268void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
269{
270 u32 dev, rev;
271
272 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300273 if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500274 mvsdio_data->clock = 100000000;
275 else
276 mvsdio_data->clock = 200000000;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200277 kirkwood_clk_ctrl |= CGC_SDIO;
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500278 kirkwood_sdio.dev.platform_data = mvsdio_data;
279 platform_device_register(&kirkwood_sdio);
280}
281
282
283/*****************************************************************************
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200284 * SPI
285 ****************************************************************************/
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200286void __init kirkwood_spi_init()
287{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200288 kirkwood_clk_ctrl |= CGC_RUNIT;
Andrew Lunn4574b882012-04-06 17:17:26 +0200289 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200290}
291
292
293/*****************************************************************************
Martin Michlmayr6574e002009-03-23 19:13:21 +0100294 * I2C
295 ****************************************************************************/
Martin Michlmayr6574e002009-03-23 19:13:21 +0100296void __init kirkwood_i2c_init(void)
297{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200298 orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
Martin Michlmayr6574e002009-03-23 19:13:21 +0100299}
300
301
302/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200303 * UART0
304 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200305
306void __init kirkwood_uart0_init(void)
307{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200308 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100309 IRQ_KIRKWOOD_UART_0, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200310}
311
312
313/*****************************************************************************
314 * UART1
315 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200316void __init kirkwood_uart1_init(void)
317{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200318 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100319 IRQ_KIRKWOOD_UART_1, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200320}
321
Saeed Bishara651c74c2008-06-22 22:45:06 +0200322/*****************************************************************************
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400323 * Cryptographic Engines and Security Accelerator (CESA)
324 ****************************************************************************/
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400325void __init kirkwood_crypto_init(void)
326{
327 kirkwood_clk_ctrl |= CGC_CRYPTO;
Andrew Lunn44350062011-05-15 13:32:51 +0200328 orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
329 KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400330}
331
332
333/*****************************************************************************
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100334 * XOR0
335 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000336void __init kirkwood_xor0_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100337{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200338 kirkwood_clk_ctrl |= CGC_XOR0;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100339
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100340 orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200341 IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100342}
343
344
345/*****************************************************************************
346 * XOR1
347 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000348void __init kirkwood_xor1_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100349{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200350 kirkwood_clk_ctrl |= CGC_XOR1;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100351
Andrew Lunnee962722011-05-15 13:32:48 +0200352 orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
353 IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100354}
355
356
357/*****************************************************************************
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200358 * Watchdog
359 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000360void __init kirkwood_wdt_init(void)
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200361{
Andrew Lunn4f04be62012-03-04 16:57:31 +0100362 orion_wdt_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200363}
364
365
366/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200367 * Time handling
368 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200369void __init kirkwood_init_early(void)
370{
371 orion_time_set_base(TIMER_VIRT_BASE);
372}
373
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200374int kirkwood_tclk;
375
Nicolas Pitre9b8ebfe2011-03-03 15:08:53 -0500376static int __init kirkwood_find_tclk(void)
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200377{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300378 u32 dev, rev;
379
380 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300381
Simon Guinot2fa0f932010-10-21 11:42:28 +0200382 if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
383 if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
384 return 200000000;
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300385
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200386 return 166666667;
387}
388
Li Jie6de95c12009-11-05 07:29:54 -0800389static void __init kirkwood_timer_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200390{
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200391 kirkwood_tclk = kirkwood_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200392
393 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
394 IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200395}
396
397struct sys_timer kirkwood_timer = {
398 .init = kirkwood_timer_init,
399};
400
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200401/*****************************************************************************
402 * Audio
403 ****************************************************************************/
404static struct resource kirkwood_i2s_resources[] = {
405 [0] = {
406 .start = AUDIO_PHYS_BASE,
407 .end = AUDIO_PHYS_BASE + SZ_16K - 1,
408 .flags = IORESOURCE_MEM,
409 },
410 [1] = {
411 .start = IRQ_KIRKWOOD_I2S,
412 .end = IRQ_KIRKWOOD_I2S,
413 .flags = IORESOURCE_IRQ,
414 },
415};
416
417static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200418 .burst = 128,
419};
420
421static struct platform_device kirkwood_i2s_device = {
422 .name = "kirkwood-i2s",
423 .id = -1,
424 .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
425 .resource = kirkwood_i2s_resources,
426 .dev = {
427 .platform_data = &kirkwood_i2s_data,
428 },
429};
430
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000431static struct platform_device kirkwood_pcm_device = {
Arnaud Patard (Rtp)c88e7b92010-08-30 16:00:05 +0200432 .name = "kirkwood-pcm-audio",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000433 .id = -1,
434};
435
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200436void __init kirkwood_audio_init(void)
437{
438 kirkwood_clk_ctrl |= CGC_AUDIO;
439 platform_device_register(&kirkwood_i2s_device);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000440 platform_device_register(&kirkwood_pcm_device);
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200441}
Saeed Bishara651c74c2008-06-22 22:45:06 +0200442
443/*****************************************************************************
444 * General
445 ****************************************************************************/
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300446/*
447 * Identify device ID and revision.
448 */
Jason Cooper2b45e052012-02-29 17:39:08 +0000449char * __init kirkwood_id(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200450{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300451 u32 dev, rev;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200452
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300453 kirkwood_pcie_id(&dev, &rev);
454
455 if (dev == MV88F6281_DEV_ID) {
456 if (rev == MV88F6281_REV_Z0)
457 return "MV88F6281-Z0";
458 else if (rev == MV88F6281_REV_A0)
459 return "MV88F6281-A0";
Siddarth Goreaec1bad2009-06-09 14:41:02 +0530460 else if (rev == MV88F6281_REV_A1)
461 return "MV88F6281-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300462 else
463 return "MV88F6281-Rev-Unsupported";
464 } else if (dev == MV88F6192_DEV_ID) {
465 if (rev == MV88F6192_REV_Z0)
466 return "MV88F6192-Z0";
467 else if (rev == MV88F6192_REV_A0)
468 return "MV88F6192-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300469 else if (rev == MV88F6192_REV_A1)
470 return "MV88F6192-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300471 else
472 return "MV88F6192-Rev-Unsupported";
473 } else if (dev == MV88F6180_DEV_ID) {
474 if (rev == MV88F6180_REV_A0)
475 return "MV88F6180-Rev-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300476 else if (rev == MV88F6180_REV_A1)
477 return "MV88F6180-Rev-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300478 else
479 return "MV88F6180-Rev-Unsupported";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300480 } else if (dev == MV88F6282_DEV_ID) {
481 if (rev == MV88F6282_REV_A0)
482 return "MV88F6282-Rev-A0";
Martin Michlmayra87d89e2011-11-03 12:57:43 +0000483 else if (rev == MV88F6282_REV_A1)
484 return "MV88F6282-Rev-A1";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300485 else
486 return "MV88F6282-Rev-Unsupported";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300487 } else {
488 return "Device-Unknown";
489 }
Saeed Bishara651c74c2008-06-22 22:45:06 +0200490}
491
Jason Cooper2b45e052012-02-29 17:39:08 +0000492void __init kirkwood_l2_init(void)
Saeed Bishara13387602008-06-23 01:05:08 -1100493{
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300494#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
495 writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
496 feroceon_l2_init(1);
497#else
498 writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
499 feroceon_l2_init(0);
500#endif
Saeed Bishara13387602008-06-23 01:05:08 -1100501}
502
Saeed Bishara651c74c2008-06-22 22:45:06 +0200503void __init kirkwood_init(void)
504{
505 printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200506 kirkwood_id(), kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200507
Lennert Buytenhek2bf30102009-11-12 20:31:14 +0100508 /*
509 * Disable propagation of mbus errors to the CPU local bus,
510 * as this causes mbus errors (which can occur for example
511 * for PCI aborts) to throw CPU aborts, which we're not set
512 * up to deal with.
513 */
514 writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
515
Saeed Bishara651c74c2008-06-22 22:45:06 +0200516 kirkwood_setup_cpu_mbus();
517
518#ifdef CONFIG_CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300519 kirkwood_l2_init();
Saeed Bishara651c74c2008-06-22 22:45:06 +0200520#endif
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500521
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100522 /* Setup root of clk tree */
523 kirkwood_clk_init();
524
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500525 /* internal devices that every board has */
526 kirkwood_rtc_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200527 kirkwood_wdt_init();
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500528 kirkwood_xor0_init();
529 kirkwood_xor1_init();
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400530 kirkwood_crypto_init();
Eric Cooper9c153642011-02-02 17:16:11 -0500531
532#ifdef CONFIG_KEXEC
533 kexec_reinit = kirkwood_enable_pcie;
534#endif
Saeed Bishara651c74c2008-06-22 22:45:06 +0200535}
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200536
537static int __init kirkwood_clock_gate(void)
538{
539 unsigned int curr = readl(CLOCK_GATING_CTRL);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300540 u32 dev, rev;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200541
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300542 kirkwood_pcie_id(&dev, &rev);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200543 printk(KERN_DEBUG "Gating clock of unused units\n");
544 printk(KERN_DEBUG "before: 0x%08x\n", curr);
545
546 /* Make sure those units are accessible */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300547 writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200548
549 /* For SATA: first shutdown the phy */
550 if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
551 /* Disable PLL and IVREF */
552 writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
553 /* Disable PHY */
554 writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
555 }
556 if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
557 /* Disable PLL and IVREF */
558 writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
559 /* Disable PHY */
560 writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
561 }
562
563 /* For PCIe: first shutdown the phy */
564 if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
565 writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
566 while (1)
567 if (readl(PCIE_STATUS) & 0x1)
568 break;
569 writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
570 }
571
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300572 /* For PCIe 1: first shutdown the phy */
573 if (dev == MV88F6282_DEV_ID) {
574 if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
575 writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
576 while (1)
577 if (readl(PCIE1_STATUS) & 0x1)
578 break;
579 writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
580 }
581 } else /* keep this bit set for devices that don't have PCIe1 */
582 kirkwood_clk_ctrl |= CGC_PEX1;
583
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200584 /* Now gate clock the required units */
585 writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
586 printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
587
588 return 0;
589}
590late_initcall(kirkwood_clock_gate);
Russell Kingcb15dff2011-11-05 10:03:47 +0000591
592void kirkwood_restart(char mode, const char *cmd)
593{
594 /*
595 * Enable soft reset to assert RSTOUTn.
596 */
597 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
598
599 /*
600 * Assert soft reset.
601 */
602 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
603
604 while (1)
605 ;
606}