blob: aa74b3da37180e01217dabc5c539f1f4b1031f9a [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000977 default:
978 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300979 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000980 }
981
982 val = FLD_MOD(val, chan, shift, shift);
983 val = FLD_MOD(val, chan2, 31, 30);
984 } else {
985 val = FLD_MOD(val, channel, shift, shift);
986 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530987 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200989EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200991static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
992{
993 int shift;
994 u32 val;
995 enum omap_channel channel;
996
997 switch (plane) {
998 case OMAP_DSS_GFX:
999 shift = 8;
1000 break;
1001 case OMAP_DSS_VIDEO1:
1002 case OMAP_DSS_VIDEO2:
1003 case OMAP_DSS_VIDEO3:
1004 shift = 16;
1005 break;
1006 default:
1007 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001008 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001009 }
1010
1011 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1012
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301013 if (dss_has_feature(FEAT_MGR_LCD3)) {
1014 if (FLD_GET(val, 31, 30) == 0)
1015 channel = FLD_GET(val, shift, shift);
1016 else if (FLD_GET(val, 31, 30) == 1)
1017 channel = OMAP_DSS_CHANNEL_LCD2;
1018 else
1019 channel = OMAP_DSS_CHANNEL_LCD3;
1020 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001021 if (FLD_GET(val, 31, 30) == 0)
1022 channel = FLD_GET(val, shift, shift);
1023 else
1024 channel = OMAP_DSS_CHANNEL_LCD2;
1025 } else {
1026 channel = FLD_GET(val, shift, shift);
1027 }
1028
1029 return channel;
1030}
1031
Archit Tanejad9ac7732012-09-22 12:38:19 +05301032void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1033{
1034 enum omap_plane plane = OMAP_DSS_WB;
1035
1036 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1037}
1038
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001039static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040 enum omap_burst_size burst_size)
1041{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301042 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001044
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001045 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001046 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047}
1048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049static void dispc_configure_burst_sizes(void)
1050{
1051 int i;
1052 const int burst_size = BURST_SIZE_X8;
1053
1054 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001055 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001056 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001057}
1058
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001059static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001060{
1061 unsigned unit = dss_feat_get_burst_size_unit();
1062 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1063 return unit * 8;
1064}
1065
Mythri P Kd3862612011-03-11 18:02:49 +05301066void dispc_enable_gamma_table(bool enable)
1067{
1068 /*
1069 * This is partially implemented to support only disabling of
1070 * the gamma table.
1071 */
1072 if (enable) {
1073 DSSWARN("Gamma table enabling for TV not yet supported");
1074 return;
1075 }
1076
1077 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1078}
1079
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001080static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001081{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301082 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001083 return;
1084
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301085 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086}
1087
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001088static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001089 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001090{
1091 u32 coef_r, coef_g, coef_b;
1092
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301093 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001094 return;
1095
1096 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1097 FLD_VAL(coefs->rb, 9, 0);
1098 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1099 FLD_VAL(coefs->gb, 9, 0);
1100 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1101 FLD_VAL(coefs->bb, 9, 0);
1102
1103 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1104 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1105 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1106}
1107
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001108static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109{
1110 u32 val;
1111
1112 BUG_ON(plane == OMAP_DSS_GFX);
1113
Archit Taneja9b372c22011-05-06 11:45:49 +05301114 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001115 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301116 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117}
1118
Archit Tanejad79db852012-09-22 12:30:17 +05301119static void dispc_ovl_enable_replication(enum omap_plane plane,
1120 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301122 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001123 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124
Archit Tanejad79db852012-09-22 12:30:17 +05301125 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1126 return;
1127
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001128 shift = shifts[plane];
1129 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130}
1131
Archit Taneja8f366162012-04-16 12:53:44 +05301132static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301133 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134{
1135 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301136
Archit Taneja33b89922012-11-14 13:50:15 +05301137 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1138 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1139
Archit Taneja702d1442011-05-06 11:45:50 +05301140 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141}
1142
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001143static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001146 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301147 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001148 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001149 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001150
1151 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152
Archit Tanejaa0acb552010-09-15 19:20:00 +05301153 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001154
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001155 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1156 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001157 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001158 dispc.fifo_size[fifo] = size;
1159
1160 /*
1161 * By default fifos are mapped directly to overlays, fifo 0 to
1162 * ovl 0, fifo 1 to ovl 1, etc.
1163 */
1164 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001166
1167 /*
1168 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1169 * causes problems with certain use cases, like using the tiler in 2D
1170 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1171 * giving GFX plane a larger fifo. WB but should work fine with a
1172 * smaller fifo.
1173 */
1174 if (dispc.feat->gfx_fifo_workaround) {
1175 u32 v;
1176
1177 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1178
1179 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1180 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1181 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1182 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1183
1184 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1185
1186 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1187 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1188 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001189
1190 /*
1191 * Setup default fifo thresholds.
1192 */
1193 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1194 u32 low, high;
1195 const bool use_fifomerge = false;
1196 const bool manual_update = false;
1197
1198 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1199 use_fifomerge, manual_update);
1200
1201 dispc_ovl_set_fifo_threshold(i, low, high);
1202 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203}
1204
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001205static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001207 int fifo;
1208 u32 size = 0;
1209
1210 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1211 if (dispc.fifo_assignment[fifo] == plane)
1212 size += dispc.fifo_size[fifo];
1213 }
1214
1215 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216}
1217
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001218void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301220 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001221 u32 unit;
1222
1223 unit = dss_feat_get_buffer_size_unit();
1224
1225 WARN_ON(low % unit != 0);
1226 WARN_ON(high % unit != 0);
1227
1228 low /= unit;
1229 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301230
Archit Taneja9b372c22011-05-06 11:45:49 +05301231 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1232 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1233
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001234 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001235 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301236 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001237 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301238 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001239 hi_start, hi_end) * unit,
1240 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001241
Archit Taneja9b372c22011-05-06 11:45:49 +05301242 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301243 FLD_VAL(high, hi_start, hi_end) |
1244 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301245
1246 /*
1247 * configure the preload to the pipeline's high threhold, if HT it's too
1248 * large for the preload field, set the threshold to the maximum value
1249 * that can be held by the preload register
1250 */
1251 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1252 plane != OMAP_DSS_WB)
1253 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001254}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001255EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001256
1257void dispc_enable_fifomerge(bool enable)
1258{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001259 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1260 WARN_ON(enable);
1261 return;
1262 }
1263
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001264 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1265 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001266}
1267
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001268void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001269 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1270 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001271{
1272 /*
1273 * All sizes are in bytes. Both the buffer and burst are made of
1274 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1275 */
1276
1277 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001278 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1279 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001280
1281 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001282 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001283
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001284 if (use_fifomerge) {
1285 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001286 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001287 total_fifo_size += dispc_ovl_get_fifo_size(i);
1288 } else {
1289 total_fifo_size = ovl_fifo_size;
1290 }
1291
1292 /*
1293 * We use the same low threshold for both fifomerge and non-fifomerge
1294 * cases, but for fifomerge we calculate the high threshold using the
1295 * combined fifo size
1296 */
1297
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001298 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001299 *fifo_low = ovl_fifo_size - burst_size * 2;
1300 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301301 } else if (plane == OMAP_DSS_WB) {
1302 /*
1303 * Most optimal configuration for writeback is to push out data
1304 * to the interconnect the moment writeback pushes enough pixels
1305 * in the FIFO to form a burst
1306 */
1307 *fifo_low = 0;
1308 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001309 } else {
1310 *fifo_low = ovl_fifo_size - burst_size;
1311 *fifo_high = total_fifo_size - buf_unit;
1312 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001313}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001314EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001315
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001316static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1317{
1318 int bit;
1319
1320 if (plane == OMAP_DSS_GFX)
1321 bit = 14;
1322 else
1323 bit = 23;
1324
1325 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1326}
1327
1328static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1329 int low, int high)
1330{
1331 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1332 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1333}
1334
1335static void dispc_init_mflag(void)
1336{
1337 int i;
1338
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001339 /*
1340 * HACK: NV12 color format and MFLAG seem to have problems working
1341 * together: using two displays, and having an NV12 overlay on one of
1342 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1343 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1344 * remove the errors, but there doesn't seem to be a clear logic on
1345 * which values work and which not.
1346 *
1347 * As a work-around, set force MFLAG to always on.
1348 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001349 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001350 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001351 (0 << 2)); /* MFLAG_START = disable */
1352
1353 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1354 u32 size = dispc_ovl_get_fifo_size(i);
1355 u32 unit = dss_feat_get_buffer_size_unit();
1356 u32 low, high;
1357
1358 dispc_ovl_set_mflag(i, true);
1359
1360 /*
1361 * Simulation team suggests below thesholds:
1362 * HT = fifosize * 5 / 8;
1363 * LT = fifosize * 4 / 8;
1364 */
1365
1366 low = size * 4 / 8 / unit;
1367 high = size * 5 / 8 / unit;
1368
1369 dispc_ovl_set_mflag_threshold(i, low, high);
1370 }
1371}
1372
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001373static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301374 int hinc, int vinc,
1375 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001376{
1377 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001378
Amber Jain0d66cbb2011-05-19 19:47:54 +05301379 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1380 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301381
Amber Jain0d66cbb2011-05-19 19:47:54 +05301382 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1383 &hinc_start, &hinc_end);
1384 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1385 &vinc_start, &vinc_end);
1386 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1387 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301388
Amber Jain0d66cbb2011-05-19 19:47:54 +05301389 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1390 } else {
1391 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1392 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1393 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001394}
1395
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001396static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001397{
1398 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301399 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001400
Archit Taneja87a74842011-03-02 11:19:50 +05301401 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1402 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1403
1404 val = FLD_VAL(vaccu, vert_start, vert_end) |
1405 FLD_VAL(haccu, hor_start, hor_end);
1406
Archit Taneja9b372c22011-05-06 11:45:49 +05301407 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001408}
1409
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001410static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411{
1412 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301413 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001414
Archit Taneja87a74842011-03-02 11:19:50 +05301415 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1416 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1417
1418 val = FLD_VAL(vaccu, vert_start, vert_end) |
1419 FLD_VAL(haccu, hor_start, hor_end);
1420
Archit Taneja9b372c22011-05-06 11:45:49 +05301421 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001422}
1423
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001424static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1425 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301426{
1427 u32 val;
1428
1429 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1430 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1431}
1432
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001433static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1434 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301435{
1436 u32 val;
1437
1438 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1439 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1440}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001441
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001442static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001443 u16 orig_width, u16 orig_height,
1444 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301445 bool five_taps, u8 rotation,
1446 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001447{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301448 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449
Amber Jained14a3c2011-05-19 19:47:51 +05301450 fir_hinc = 1024 * orig_width / out_width;
1451 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301453 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1454 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001455 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301456}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001457
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301458static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1459 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1460 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1461{
1462 int h_accu2_0, h_accu2_1;
1463 int v_accu2_0, v_accu2_1;
1464 int chroma_hinc, chroma_vinc;
1465 int idx;
1466
1467 struct accu {
1468 s8 h0_m, h0_n;
1469 s8 h1_m, h1_n;
1470 s8 v0_m, v0_n;
1471 s8 v1_m, v1_n;
1472 };
1473
1474 const struct accu *accu_table;
1475 const struct accu *accu_val;
1476
1477 static const struct accu accu_nv12[4] = {
1478 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1479 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1480 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1481 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1482 };
1483
1484 static const struct accu accu_nv12_ilace[4] = {
1485 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1486 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1487 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1488 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1489 };
1490
1491 static const struct accu accu_yuv[4] = {
1492 { 0, 1, 0, 1, 0, 1, 0, 1 },
1493 { 0, 1, 0, 1, 0, 1, 0, 1 },
1494 { -1, 1, 0, 1, 0, 1, 0, 1 },
1495 { 0, 1, 0, 1, -1, 1, 0, 1 },
1496 };
1497
1498 switch (rotation) {
1499 case OMAP_DSS_ROT_0:
1500 idx = 0;
1501 break;
1502 case OMAP_DSS_ROT_90:
1503 idx = 1;
1504 break;
1505 case OMAP_DSS_ROT_180:
1506 idx = 2;
1507 break;
1508 case OMAP_DSS_ROT_270:
1509 idx = 3;
1510 break;
1511 default:
1512 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001513 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301514 }
1515
1516 switch (color_mode) {
1517 case OMAP_DSS_COLOR_NV12:
1518 if (ilace)
1519 accu_table = accu_nv12_ilace;
1520 else
1521 accu_table = accu_nv12;
1522 break;
1523 case OMAP_DSS_COLOR_YUV2:
1524 case OMAP_DSS_COLOR_UYVY:
1525 accu_table = accu_yuv;
1526 break;
1527 default:
1528 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001529 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301530 }
1531
1532 accu_val = &accu_table[idx];
1533
1534 chroma_hinc = 1024 * orig_width / out_width;
1535 chroma_vinc = 1024 * orig_height / out_height;
1536
1537 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1538 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1539 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1540 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1541
1542 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1543 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1544}
1545
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001546static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301547 u16 orig_width, u16 orig_height,
1548 u16 out_width, u16 out_height,
1549 bool ilace, bool five_taps,
1550 bool fieldmode, enum omap_color_mode color_mode,
1551 u8 rotation)
1552{
1553 int accu0 = 0;
1554 int accu1 = 0;
1555 u32 l;
1556
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001557 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 out_width, out_height, five_taps,
1559 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301560 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001561
Archit Taneja87a74842011-03-02 11:19:50 +05301562 /* RESIZEENABLE and VERTICALTAPS */
1563 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301564 l |= (orig_width != out_width) ? (1 << 5) : 0;
1565 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001566 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301567
1568 /* VRESIZECONF and HRESIZECONF */
1569 if (dss_has_feature(FEAT_RESIZECONF)) {
1570 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301571 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1572 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301573 }
1574
1575 /* LINEBUFFERSPLIT */
1576 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1577 l &= ~(0x1 << 22);
1578 l |= five_taps ? (1 << 22) : 0;
1579 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001580
Archit Taneja9b372c22011-05-06 11:45:49 +05301581 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001582
1583 /*
1584 * field 0 = even field = bottom field
1585 * field 1 = odd field = top field
1586 */
1587 if (ilace && !fieldmode) {
1588 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301589 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001590 if (accu0 >= 1024/2) {
1591 accu1 = 1024/2;
1592 accu0 -= accu1;
1593 }
1594 }
1595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001596 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1597 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598}
1599
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001600static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301601 u16 orig_width, u16 orig_height,
1602 u16 out_width, u16 out_height,
1603 bool ilace, bool five_taps,
1604 bool fieldmode, enum omap_color_mode color_mode,
1605 u8 rotation)
1606{
1607 int scale_x = out_width != orig_width;
1608 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301609 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301610
1611 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1612 return;
1613 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1614 color_mode != OMAP_DSS_COLOR_UYVY &&
1615 color_mode != OMAP_DSS_COLOR_NV12)) {
1616 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301617 if (plane != OMAP_DSS_WB)
1618 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301619 return;
1620 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001621
1622 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1623 out_height, ilace, color_mode, rotation);
1624
Amber Jain0d66cbb2011-05-19 19:47:54 +05301625 switch (color_mode) {
1626 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301627 if (chroma_upscale) {
1628 /* UV is subsampled by 2 horizontally and vertically */
1629 orig_height >>= 1;
1630 orig_width >>= 1;
1631 } else {
1632 /* UV is downsampled by 2 horizontally and vertically */
1633 orig_height <<= 1;
1634 orig_width <<= 1;
1635 }
1636
Amber Jain0d66cbb2011-05-19 19:47:54 +05301637 break;
1638 case OMAP_DSS_COLOR_YUV2:
1639 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301640 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301641 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301642 rotation == OMAP_DSS_ROT_180) {
1643 if (chroma_upscale)
1644 /* UV is subsampled by 2 horizontally */
1645 orig_width >>= 1;
1646 else
1647 /* UV is downsampled by 2 horizontally */
1648 orig_width <<= 1;
1649 }
1650
Amber Jain0d66cbb2011-05-19 19:47:54 +05301651 /* must use FIR for YUV422 if rotated */
1652 if (rotation != OMAP_DSS_ROT_0)
1653 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301654
Amber Jain0d66cbb2011-05-19 19:47:54 +05301655 break;
1656 default:
1657 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001658 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301659 }
1660
1661 if (out_width != orig_width)
1662 scale_x = true;
1663 if (out_height != orig_height)
1664 scale_y = true;
1665
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001666 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301667 out_width, out_height, five_taps,
1668 rotation, DISPC_COLOR_COMPONENT_UV);
1669
Archit Taneja2a5561b2012-07-16 16:37:45 +05301670 if (plane != OMAP_DSS_WB)
1671 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1672 (scale_x || scale_y) ? 1 : 0, 8, 8);
1673
Amber Jain0d66cbb2011-05-19 19:47:54 +05301674 /* set H scaling */
1675 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1676 /* set V scaling */
1677 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301678}
1679
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001680static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301681 u16 orig_width, u16 orig_height,
1682 u16 out_width, u16 out_height,
1683 bool ilace, bool five_taps,
1684 bool fieldmode, enum omap_color_mode color_mode,
1685 u8 rotation)
1686{
1687 BUG_ON(plane == OMAP_DSS_GFX);
1688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001689 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301690 orig_width, orig_height,
1691 out_width, out_height,
1692 ilace, five_taps,
1693 fieldmode, color_mode,
1694 rotation);
1695
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001696 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301697 orig_width, orig_height,
1698 out_width, out_height,
1699 ilace, five_taps,
1700 fieldmode, color_mode,
1701 rotation);
1702}
1703
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001704static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301705 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001706 bool mirroring, enum omap_color_mode color_mode)
1707{
Archit Taneja87a74842011-03-02 11:19:50 +05301708 bool row_repeat = false;
1709 int vidrot = 0;
1710
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001711 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1712 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001713
1714 if (mirroring) {
1715 switch (rotation) {
1716 case OMAP_DSS_ROT_0:
1717 vidrot = 2;
1718 break;
1719 case OMAP_DSS_ROT_90:
1720 vidrot = 1;
1721 break;
1722 case OMAP_DSS_ROT_180:
1723 vidrot = 0;
1724 break;
1725 case OMAP_DSS_ROT_270:
1726 vidrot = 3;
1727 break;
1728 }
1729 } else {
1730 switch (rotation) {
1731 case OMAP_DSS_ROT_0:
1732 vidrot = 0;
1733 break;
1734 case OMAP_DSS_ROT_90:
1735 vidrot = 1;
1736 break;
1737 case OMAP_DSS_ROT_180:
1738 vidrot = 2;
1739 break;
1740 case OMAP_DSS_ROT_270:
1741 vidrot = 3;
1742 break;
1743 }
1744 }
1745
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001746 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301747 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748 else
Archit Taneja87a74842011-03-02 11:19:50 +05301749 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001750 }
Archit Taneja87a74842011-03-02 11:19:50 +05301751
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001752 /*
1753 * OMAP4/5 Errata i631:
1754 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1755 * rows beyond the framebuffer, which may cause OCP error.
1756 */
1757 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1758 rotation_type != OMAP_DSS_ROT_TILER)
1759 vidrot = 1;
1760
Archit Taneja9b372c22011-05-06 11:45:49 +05301761 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301762 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301763 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1764 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301765
1766 if (color_mode == OMAP_DSS_COLOR_NV12) {
1767 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1768 (rotation == OMAP_DSS_ROT_0 ||
1769 rotation == OMAP_DSS_ROT_180);
1770 /* DOUBLESTRIDE */
1771 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1772 }
1773
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001774}
1775
1776static int color_mode_to_bpp(enum omap_color_mode color_mode)
1777{
1778 switch (color_mode) {
1779 case OMAP_DSS_COLOR_CLUT1:
1780 return 1;
1781 case OMAP_DSS_COLOR_CLUT2:
1782 return 2;
1783 case OMAP_DSS_COLOR_CLUT4:
1784 return 4;
1785 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301786 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001787 return 8;
1788 case OMAP_DSS_COLOR_RGB12U:
1789 case OMAP_DSS_COLOR_RGB16:
1790 case OMAP_DSS_COLOR_ARGB16:
1791 case OMAP_DSS_COLOR_YUV2:
1792 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301793 case OMAP_DSS_COLOR_RGBA16:
1794 case OMAP_DSS_COLOR_RGBX16:
1795 case OMAP_DSS_COLOR_ARGB16_1555:
1796 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797 return 16;
1798 case OMAP_DSS_COLOR_RGB24P:
1799 return 24;
1800 case OMAP_DSS_COLOR_RGB24U:
1801 case OMAP_DSS_COLOR_ARGB32:
1802 case OMAP_DSS_COLOR_RGBA32:
1803 case OMAP_DSS_COLOR_RGBX32:
1804 return 32;
1805 default:
1806 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001807 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001808 }
1809}
1810
1811static s32 pixinc(int pixels, u8 ps)
1812{
1813 if (pixels == 1)
1814 return 1;
1815 else if (pixels > 1)
1816 return 1 + (pixels - 1) * ps;
1817 else if (pixels < 0)
1818 return 1 - (-pixels + 1) * ps;
1819 else
1820 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001821 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822}
1823
1824static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1825 u16 screen_width,
1826 u16 width, u16 height,
1827 enum omap_color_mode color_mode, bool fieldmode,
1828 unsigned int field_offset,
1829 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301830 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001831{
1832 u8 ps;
1833
1834 /* FIXME CLUT formats */
1835 switch (color_mode) {
1836 case OMAP_DSS_COLOR_CLUT1:
1837 case OMAP_DSS_COLOR_CLUT2:
1838 case OMAP_DSS_COLOR_CLUT4:
1839 case OMAP_DSS_COLOR_CLUT8:
1840 BUG();
1841 return;
1842 case OMAP_DSS_COLOR_YUV2:
1843 case OMAP_DSS_COLOR_UYVY:
1844 ps = 4;
1845 break;
1846 default:
1847 ps = color_mode_to_bpp(color_mode) / 8;
1848 break;
1849 }
1850
1851 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1852 width, height);
1853
1854 /*
1855 * field 0 = even field = bottom field
1856 * field 1 = odd field = top field
1857 */
1858 switch (rotation + mirror * 4) {
1859 case OMAP_DSS_ROT_0:
1860 case OMAP_DSS_ROT_180:
1861 /*
1862 * If the pixel format is YUV or UYVY divide the width
1863 * of the image by 2 for 0 and 180 degree rotation.
1864 */
1865 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1866 color_mode == OMAP_DSS_COLOR_UYVY)
1867 width = width >> 1;
1868 case OMAP_DSS_ROT_90:
1869 case OMAP_DSS_ROT_270:
1870 *offset1 = 0;
1871 if (field_offset)
1872 *offset0 = field_offset * screen_width * ps;
1873 else
1874 *offset0 = 0;
1875
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301876 *row_inc = pixinc(1 +
1877 (y_predecim * screen_width - x_predecim * width) +
1878 (fieldmode ? screen_width : 0), ps);
1879 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001880 break;
1881
1882 case OMAP_DSS_ROT_0 + 4:
1883 case OMAP_DSS_ROT_180 + 4:
1884 /* If the pixel format is YUV or UYVY divide the width
1885 * of the image by 2 for 0 degree and 180 degree
1886 */
1887 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1888 color_mode == OMAP_DSS_COLOR_UYVY)
1889 width = width >> 1;
1890 case OMAP_DSS_ROT_90 + 4:
1891 case OMAP_DSS_ROT_270 + 4:
1892 *offset1 = 0;
1893 if (field_offset)
1894 *offset0 = field_offset * screen_width * ps;
1895 else
1896 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301897 *row_inc = pixinc(1 -
1898 (y_predecim * screen_width + x_predecim * width) -
1899 (fieldmode ? screen_width : 0), ps);
1900 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901 break;
1902
1903 default:
1904 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001905 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 }
1907}
1908
1909static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1910 u16 screen_width,
1911 u16 width, u16 height,
1912 enum omap_color_mode color_mode, bool fieldmode,
1913 unsigned int field_offset,
1914 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301915 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001916{
1917 u8 ps;
1918 u16 fbw, fbh;
1919
1920 /* FIXME CLUT formats */
1921 switch (color_mode) {
1922 case OMAP_DSS_COLOR_CLUT1:
1923 case OMAP_DSS_COLOR_CLUT2:
1924 case OMAP_DSS_COLOR_CLUT4:
1925 case OMAP_DSS_COLOR_CLUT8:
1926 BUG();
1927 return;
1928 default:
1929 ps = color_mode_to_bpp(color_mode) / 8;
1930 break;
1931 }
1932
1933 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1934 width, height);
1935
1936 /* width & height are overlay sizes, convert to fb sizes */
1937
1938 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1939 fbw = width;
1940 fbh = height;
1941 } else {
1942 fbw = height;
1943 fbh = width;
1944 }
1945
1946 /*
1947 * field 0 = even field = bottom field
1948 * field 1 = odd field = top field
1949 */
1950 switch (rotation + mirror * 4) {
1951 case OMAP_DSS_ROT_0:
1952 *offset1 = 0;
1953 if (field_offset)
1954 *offset0 = *offset1 + field_offset * screen_width * ps;
1955 else
1956 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301957 *row_inc = pixinc(1 +
1958 (y_predecim * screen_width - fbw * x_predecim) +
1959 (fieldmode ? screen_width : 0), ps);
1960 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1961 color_mode == OMAP_DSS_COLOR_UYVY)
1962 *pix_inc = pixinc(x_predecim, 2 * ps);
1963 else
1964 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001965 break;
1966 case OMAP_DSS_ROT_90:
1967 *offset1 = screen_width * (fbh - 1) * ps;
1968 if (field_offset)
1969 *offset0 = *offset1 + field_offset * ps;
1970 else
1971 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301972 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1973 y_predecim + (fieldmode ? 1 : 0), ps);
1974 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001975 break;
1976 case OMAP_DSS_ROT_180:
1977 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1978 if (field_offset)
1979 *offset0 = *offset1 - field_offset * screen_width * ps;
1980 else
1981 *offset0 = *offset1;
1982 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301983 (y_predecim * screen_width - fbw * x_predecim) -
1984 (fieldmode ? screen_width : 0), ps);
1985 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1986 color_mode == OMAP_DSS_COLOR_UYVY)
1987 *pix_inc = pixinc(-x_predecim, 2 * ps);
1988 else
1989 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001990 break;
1991 case OMAP_DSS_ROT_270:
1992 *offset1 = (fbw - 1) * ps;
1993 if (field_offset)
1994 *offset0 = *offset1 - field_offset * ps;
1995 else
1996 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301997 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1998 y_predecim - (fieldmode ? 1 : 0), ps);
1999 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000 break;
2001
2002 /* mirroring */
2003 case OMAP_DSS_ROT_0 + 4:
2004 *offset1 = (fbw - 1) * ps;
2005 if (field_offset)
2006 *offset0 = *offset1 + field_offset * screen_width * ps;
2007 else
2008 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302009 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002010 (fieldmode ? screen_width : 0),
2011 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302012 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2013 color_mode == OMAP_DSS_COLOR_UYVY)
2014 *pix_inc = pixinc(-x_predecim, 2 * ps);
2015 else
2016 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002017 break;
2018
2019 case OMAP_DSS_ROT_90 + 4:
2020 *offset1 = 0;
2021 if (field_offset)
2022 *offset0 = *offset1 + field_offset * ps;
2023 else
2024 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302025 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2026 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302028 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002029 break;
2030
2031 case OMAP_DSS_ROT_180 + 4:
2032 *offset1 = screen_width * (fbh - 1) * ps;
2033 if (field_offset)
2034 *offset0 = *offset1 - field_offset * screen_width * ps;
2035 else
2036 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302037 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002038 (fieldmode ? screen_width : 0),
2039 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302040 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2041 color_mode == OMAP_DSS_COLOR_UYVY)
2042 *pix_inc = pixinc(x_predecim, 2 * ps);
2043 else
2044 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 break;
2046
2047 case OMAP_DSS_ROT_270 + 4:
2048 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2049 if (field_offset)
2050 *offset0 = *offset1 - field_offset * ps;
2051 else
2052 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302053 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2054 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302056 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057 break;
2058
2059 default:
2060 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002061 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 }
2063}
2064
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302065static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2066 enum omap_color_mode color_mode, bool fieldmode,
2067 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2068 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2069{
2070 u8 ps;
2071
2072 switch (color_mode) {
2073 case OMAP_DSS_COLOR_CLUT1:
2074 case OMAP_DSS_COLOR_CLUT2:
2075 case OMAP_DSS_COLOR_CLUT4:
2076 case OMAP_DSS_COLOR_CLUT8:
2077 BUG();
2078 return;
2079 default:
2080 ps = color_mode_to_bpp(color_mode) / 8;
2081 break;
2082 }
2083
2084 DSSDBG("scrw %d, width %d\n", screen_width, width);
2085
2086 /*
2087 * field 0 = even field = bottom field
2088 * field 1 = odd field = top field
2089 */
2090 *offset1 = 0;
2091 if (field_offset)
2092 *offset0 = *offset1 + field_offset * screen_width * ps;
2093 else
2094 *offset0 = *offset1;
2095 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2096 (fieldmode ? screen_width : 0), ps);
2097 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2098 color_mode == OMAP_DSS_COLOR_UYVY)
2099 *pix_inc = pixinc(x_predecim, 2 * ps);
2100 else
2101 *pix_inc = pixinc(x_predecim, ps);
2102}
2103
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302104/*
2105 * This function is used to avoid synclosts in OMAP3, because of some
2106 * undocumented horizontal position and timing related limitations.
2107 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002108static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302109 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002110 u16 width, u16 height, u16 out_width, u16 out_height,
2111 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302112{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002113 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302114 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302115 static const u8 limits[3] = { 8, 10, 20 };
2116 u64 val, blank;
2117 int i;
2118
Archit Taneja81ab95b2012-05-08 15:53:20 +05302119 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302120
2121 i = 0;
2122 if (out_height < height)
2123 i++;
2124 if (out_width < width)
2125 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302126 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302127 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2128 if (blank <= limits[i])
2129 return -EINVAL;
2130
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002131 /* FIXME add checks for 3-tap filter once the limitations are known */
2132 if (!five_taps)
2133 return 0;
2134
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302135 /*
2136 * Pixel data should be prepared before visible display point starts.
2137 * So, atleast DS-2 lines must have already been fetched by DISPC
2138 * during nonactive - pos_x period.
2139 */
2140 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2141 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002142 val, max(0, ds - 2) * width);
2143 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302144 return -EINVAL;
2145
2146 /*
2147 * All lines need to be refilled during the nonactive period of which
2148 * only one line can be loaded during the active period. So, atleast
2149 * DS - 1 lines should be loaded during nonactive period.
2150 */
2151 val = div_u64((u64)nonactive * lclk, pclk);
2152 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002153 val, max(0, ds - 1) * width);
2154 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302155 return -EINVAL;
2156
2157 return 0;
2158}
2159
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002160static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302161 const struct omap_video_timings *mgr_timings, u16 width,
2162 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002163 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302165 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302166 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302168 if (height <= out_height && width <= out_width)
2169 return (unsigned long) pclk;
2170
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002171 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302172 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002173
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002174 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002175 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302176 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002177
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002178 if (height > 2 * out_height) {
2179 if (ppl == out_width)
2180 return 0;
2181
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002182 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302184 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002185 }
2186 }
2187
2188 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002189 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002190 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302191 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192
2193 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302194 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195 }
2196
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302197 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198}
2199
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002200static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302201 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302203 if (height > out_height && width > out_width)
2204 return pclk * 4;
2205 else
2206 return pclk * 2;
2207}
2208
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002209static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302210 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002211{
2212 unsigned int hf, vf;
2213
2214 /*
2215 * FIXME how to determine the 'A' factor
2216 * for the no downscaling case ?
2217 */
2218
2219 if (width > 3 * out_width)
2220 hf = 4;
2221 else if (width > 2 * out_width)
2222 hf = 3;
2223 else if (width > out_width)
2224 hf = 2;
2225 else
2226 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227 if (height > out_height)
2228 vf = 2;
2229 else
2230 vf = 1;
2231
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302232 return pclk * vf * hf;
2233}
2234
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002235static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302236 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302237{
Archit Taneja8ba85302012-09-26 17:00:37 +05302238 /*
2239 * If the overlay/writeback is in mem to mem mode, there are no
2240 * downscaling limitations with respect to pixel clock, return 1 as
2241 * required core clock to represent that we have sufficient enough
2242 * core clock to do maximum downscaling
2243 */
2244 if (mem_to_mem)
2245 return 1;
2246
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302247 if (width > out_width)
2248 return DIV_ROUND_UP(pclk, out_width) * width;
2249 else
2250 return pclk;
2251}
2252
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002253static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302254 const struct omap_video_timings *mgr_timings,
2255 u16 width, u16 height, u16 out_width, u16 out_height,
2256 enum omap_color_mode color_mode, bool *five_taps,
2257 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302258 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302259{
2260 int error;
2261 u16 in_width, in_height;
2262 int min_factor = min(*decim_x, *decim_y);
2263 const int maxsinglelinewidth =
2264 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302265
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302266 *five_taps = false;
2267
2268 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002269 in_height = height / *decim_y;
2270 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002271 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302272 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302273 error = (in_width > maxsinglelinewidth || !*core_clk ||
2274 *core_clk > dispc_core_clk_rate());
2275 if (error) {
2276 if (*decim_x == *decim_y) {
2277 *decim_x = min_factor;
2278 ++*decim_y;
2279 } else {
2280 swap(*decim_x, *decim_y);
2281 if (*decim_x < *decim_y)
2282 ++*decim_x;
2283 }
2284 }
2285 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2286
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002287 if (error) {
2288 DSSERR("failed to find scaling settings\n");
2289 return -EINVAL;
2290 }
2291
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302292 if (in_width > maxsinglelinewidth) {
2293 DSSERR("Cannot scale max input width exceeded");
2294 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302295 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302296 return 0;
2297}
2298
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002299static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302300 const struct omap_video_timings *mgr_timings,
2301 u16 width, u16 height, u16 out_width, u16 out_height,
2302 enum omap_color_mode color_mode, bool *five_taps,
2303 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302304 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302305{
2306 int error;
2307 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 const int maxsinglelinewidth =
2309 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2310
2311 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002312 in_height = height / *decim_y;
2313 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002314 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302315
2316 if (in_width > maxsinglelinewidth)
2317 if (in_height > out_height &&
2318 in_height < out_height * 2)
2319 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002320again:
2321 if (*five_taps)
2322 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2323 in_width, in_height, out_width,
2324 out_height, color_mode);
2325 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002326 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302327 in_height, out_width, out_height,
2328 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302329
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002330 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2331 pos_x, in_width, in_height, out_width,
2332 out_height, *five_taps);
2333 if (error && *five_taps) {
2334 *five_taps = false;
2335 goto again;
2336 }
2337
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302338 error = (error || in_width > maxsinglelinewidth * 2 ||
2339 (in_width > maxsinglelinewidth && *five_taps) ||
2340 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002341
2342 if (!error) {
2343 /* verify that we're inside the limits of scaler */
2344 if (in_width / 4 > out_width)
2345 error = 1;
2346
2347 if (*five_taps) {
2348 if (in_height / 4 > out_height)
2349 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302350 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002351 if (in_height / 2 > out_height)
2352 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302353 }
2354 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002355
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002356 if (error)
2357 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302358 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2359
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002360 if (error) {
2361 DSSERR("failed to find scaling settings\n");
2362 return -EINVAL;
2363 }
2364
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002365 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2366 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302367 DSSERR("horizontal timing too tight\n");
2368 return -EINVAL;
2369 }
2370
2371 if (in_width > (maxsinglelinewidth * 2)) {
2372 DSSERR("Cannot setup scaling");
2373 DSSERR("width exceeds maximum width possible");
2374 return -EINVAL;
2375 }
2376
2377 if (in_width > maxsinglelinewidth && *five_taps) {
2378 DSSERR("cannot setup scaling with five taps");
2379 return -EINVAL;
2380 }
2381 return 0;
2382}
2383
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002384static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302385 const struct omap_video_timings *mgr_timings,
2386 u16 width, u16 height, u16 out_width, u16 out_height,
2387 enum omap_color_mode color_mode, bool *five_taps,
2388 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302389 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302390{
2391 u16 in_width, in_width_max;
2392 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002393 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302394 const int maxsinglelinewidth =
2395 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302396 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302397
Archit Taneja5d501082012-11-07 11:45:02 +05302398 if (mem_to_mem) {
2399 in_width_max = out_width * maxdownscale;
2400 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302401 in_width_max = dispc_core_clk_rate() /
2402 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302403 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302404
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302405 *decim_x = DIV_ROUND_UP(width, in_width_max);
2406
2407 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2408 if (*decim_x > *x_predecim)
2409 return -EINVAL;
2410
2411 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002412 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302413 } while (*decim_x <= *x_predecim &&
2414 in_width > maxsinglelinewidth && ++*decim_x);
2415
2416 if (in_width > maxsinglelinewidth) {
2417 DSSERR("Cannot scale width exceeds max line width");
2418 return -EINVAL;
2419 }
2420
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002421 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302422 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302423 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424}
2425
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002426#define DIV_FRAC(dividend, divisor) \
2427 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2428
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002429static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302430 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302431 const struct omap_video_timings *mgr_timings,
2432 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302433 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302434 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302435 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302436{
Archit Taneja0373cac2011-09-08 13:25:17 +05302437 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302438 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302439 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302440 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302441
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002442 if (width == out_width && height == out_height)
2443 return 0;
2444
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002445 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2446 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2447 return -EINVAL;
2448 }
2449
Archit Taneja5b54ed32012-09-26 16:55:27 +05302450 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002451 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302452
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002453 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302454 *x_predecim = *y_predecim = 1;
2455 } else {
2456 *x_predecim = max_decim_limit;
2457 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2458 dss_has_feature(FEAT_BURST_2D)) ?
2459 2 : max_decim_limit;
2460 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302461
2462 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2463 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2464 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2465 color_mode == OMAP_DSS_COLOR_CLUT8) {
2466 *x_predecim = 1;
2467 *y_predecim = 1;
2468 *five_taps = false;
2469 return 0;
2470 }
2471
2472 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2473 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2474
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302475 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302476 return -EINVAL;
2477
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302478 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302479 return -EINVAL;
2480
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002481 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302482 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302483 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2484 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302485 if (ret)
2486 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302487
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002488 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2489 width, height,
2490 out_width, out_height,
2491 out_width / width, DIV_FRAC(out_width, width),
2492 out_height / height, DIV_FRAC(out_height, height),
2493
2494 decim_x, decim_y,
2495 width / decim_x, height / decim_y,
2496 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2497 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2498
2499 *five_taps ? 5 : 3,
2500 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302501
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302502 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302503 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302504 "required core clk rate = %lu Hz, "
2505 "current core clk rate = %lu Hz\n",
2506 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302507 return -EINVAL;
2508 }
2509
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302510 *x_predecim = decim_x;
2511 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302512 return 0;
2513}
2514
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002515int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2516 const struct omap_overlay_info *oi,
2517 const struct omap_video_timings *timings,
2518 int *x_predecim, int *y_predecim)
2519{
2520 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2521 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002522 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002523 u16 in_height = oi->height;
2524 u16 in_width = oi->width;
2525 bool ilace = timings->interlace;
2526 u16 out_width, out_height;
2527 int pos_x = oi->pos_x;
2528 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2529 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2530
2531 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2532 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2533
2534 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002535 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002536
2537 if (ilace) {
2538 if (fieldmode)
2539 in_height /= 2;
2540 out_height /= 2;
2541
2542 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2543 in_height, out_height);
2544 }
2545
2546 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2547 return -EINVAL;
2548
2549 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2550 in_height, out_width, out_height, oi->color_mode,
2551 &five_taps, x_predecim, y_predecim, pos_x,
2552 oi->rotation_type, false);
2553}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002554EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002555
Archit Taneja84a880f2012-09-26 16:57:37 +05302556static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302557 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2558 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2559 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2560 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2561 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302562 bool replication, const struct omap_video_timings *mgr_timings,
2563 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002564{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302565 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002566 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302567 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002568 unsigned offset0, offset1;
2569 s32 row_inc;
2570 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302571 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002572 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302573 u16 in_height = height;
2574 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302575 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302576 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002577 unsigned long pclk = dispc_plane_pclk_rate(plane);
2578 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002579
Tomi Valkeinene5666582014-11-28 14:34:15 +02002580 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002581 return -EINVAL;
2582
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002583 switch (color_mode) {
2584 case OMAP_DSS_COLOR_YUV2:
2585 case OMAP_DSS_COLOR_UYVY:
2586 case OMAP_DSS_COLOR_NV12:
2587 if (in_width & 1) {
2588 DSSERR("input width %d is not even for YUV format\n",
2589 in_width);
2590 return -EINVAL;
2591 }
2592 break;
2593
2594 default:
2595 break;
2596 }
2597
Archit Taneja84a880f2012-09-26 16:57:37 +05302598 out_width = out_width == 0 ? width : out_width;
2599 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002600
Archit Taneja84a880f2012-09-26 16:57:37 +05302601 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002602 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002603
2604 if (ilace) {
2605 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302606 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302607 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302608 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609
2610 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302611 "out_height %d\n", in_height, pos_y,
2612 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002613 }
2614
Archit Taneja84a880f2012-09-26 16:57:37 +05302615 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302616 return -EINVAL;
2617
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002618 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302619 in_height, out_width, out_height, color_mode,
2620 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302621 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302622 if (r)
2623 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002624
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002625 in_width = in_width / x_predecim;
2626 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302627
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002628 if (x_predecim > 1 || y_predecim > 1)
2629 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2630 x_predecim, y_predecim, in_width, in_height);
2631
2632 switch (color_mode) {
2633 case OMAP_DSS_COLOR_YUV2:
2634 case OMAP_DSS_COLOR_UYVY:
2635 case OMAP_DSS_COLOR_NV12:
2636 if (in_width & 1) {
2637 DSSDBG("predecimated input width is not even for YUV format\n");
2638 DSSDBG("adjusting input width %d -> %d\n",
2639 in_width, in_width & ~1);
2640
2641 in_width &= ~1;
2642 }
2643 break;
2644
2645 default:
2646 break;
2647 }
2648
Archit Taneja84a880f2012-09-26 16:57:37 +05302649 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2650 color_mode == OMAP_DSS_COLOR_UYVY ||
2651 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302652 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653
2654 if (ilace && !fieldmode) {
2655 /*
2656 * when downscaling the bottom field may have to start several
2657 * source lines below the top field. Unfortunately ACCUI
2658 * registers will only hold the fractional part of the offset
2659 * so the integer part must be added to the base address of the
2660 * bottom field.
2661 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302662 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002663 field_offset = 0;
2664 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302665 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666 }
2667
2668 /* Fields are independent but interleaved in memory. */
2669 if (fieldmode)
2670 field_offset = 1;
2671
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002672 offset0 = 0;
2673 offset1 = 0;
2674 row_inc = 0;
2675 pix_inc = 0;
2676
Archit Taneja6be0d732012-11-07 11:45:04 +05302677 if (plane == OMAP_DSS_WB) {
2678 frame_width = out_width;
2679 frame_height = out_height;
2680 } else {
2681 frame_width = in_width;
2682 frame_height = height;
2683 }
2684
Archit Taneja84a880f2012-09-26 16:57:37 +05302685 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302686 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302687 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302688 &offset0, &offset1, &row_inc, &pix_inc,
2689 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302690 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302691 calc_dma_rotation_offset(rotation, mirror, screen_width,
2692 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302693 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302694 &offset0, &offset1, &row_inc, &pix_inc,
2695 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302697 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302698 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302699 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302700 &offset0, &offset1, &row_inc, &pix_inc,
2701 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702
2703 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2704 offset0, offset1, row_inc, pix_inc);
2705
Archit Taneja84a880f2012-09-26 16:57:37 +05302706 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707
Archit Taneja84a880f2012-09-26 16:57:37 +05302708 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302709
Archit Taneja84a880f2012-09-26 16:57:37 +05302710 dispc_ovl_set_ba0(plane, paddr + offset0);
2711 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712
Archit Taneja84a880f2012-09-26 16:57:37 +05302713 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2714 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2715 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302716 }
2717
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002718 if (dispc.feat->last_pixel_inc_missing)
2719 row_inc += pix_inc - 1;
2720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002721 dispc_ovl_set_row_inc(plane, row_inc);
2722 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723
Archit Taneja84a880f2012-09-26 16:57:37 +05302724 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302725 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726
Archit Taneja84a880f2012-09-26 16:57:37 +05302727 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728
Archit Taneja78b687f2012-09-21 14:51:49 +05302729 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730
Archit Taneja5b54ed32012-09-26 16:55:27 +05302731 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302732 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2733 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302734 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302735 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002736 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002737 }
2738
Archit Tanejac35eeb22013-03-26 19:15:24 +05302739 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2740 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741
Archit Taneja84a880f2012-09-26 16:57:37 +05302742 dispc_ovl_set_zorder(plane, caps, zorder);
2743 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2744 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745
Archit Tanejad79db852012-09-22 12:30:17 +05302746 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302747
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748 return 0;
2749}
2750
Archit Taneja84a880f2012-09-26 16:57:37 +05302751int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302752 bool replication, const struct omap_video_timings *mgr_timings,
2753 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302754{
2755 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002756 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302757 enum omap_channel channel;
2758
2759 channel = dispc_ovl_get_channel_out(plane);
2760
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002761 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2762 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2763 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302764 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2765 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2766
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002767 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302768 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2769 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2770 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302771 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302772
2773 return r;
2774}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002775EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302776
Archit Taneja749feff2012-08-31 12:32:52 +05302777int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302778 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302779{
2780 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302781 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302782 enum omap_plane plane = OMAP_DSS_WB;
2783 const int pos_x = 0, pos_y = 0;
2784 const u8 zorder = 0, global_alpha = 0;
2785 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302786 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302787 int in_width = mgr_timings->x_res;
2788 int in_height = mgr_timings->y_res;
2789 enum omap_overlay_caps caps =
2790 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2791
2792 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2793 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2794 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2795 wi->mirror);
2796
2797 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2798 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2799 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2800 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302801 replication, mgr_timings, mem_to_mem);
2802
2803 switch (wi->color_mode) {
2804 case OMAP_DSS_COLOR_RGB16:
2805 case OMAP_DSS_COLOR_RGB24P:
2806 case OMAP_DSS_COLOR_ARGB16:
2807 case OMAP_DSS_COLOR_RGBA16:
2808 case OMAP_DSS_COLOR_RGB12U:
2809 case OMAP_DSS_COLOR_ARGB16_1555:
2810 case OMAP_DSS_COLOR_XRGB16_1555:
2811 case OMAP_DSS_COLOR_RGBX16:
2812 truncation = true;
2813 break;
2814 default:
2815 truncation = false;
2816 break;
2817 }
2818
2819 /* setup extra DISPC_WB_ATTRIBUTES */
2820 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2821 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2822 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2823 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302824
2825 return r;
2826}
2827
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002828int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002830 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2831
Archit Taneja9b372c22011-05-06 11:45:49 +05302832 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002833
2834 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002835}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002836EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002837
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002838bool dispc_ovl_enabled(enum omap_plane plane)
2839{
2840 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2841}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002842EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002843
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002844void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302846 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2847 /* flush posted write */
2848 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002849}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002850EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851
Tomi Valkeinen65398512012-10-10 11:44:17 +03002852bool dispc_mgr_is_enabled(enum omap_channel channel)
2853{
2854 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2855}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002856EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002857
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302858void dispc_wb_enable(bool enable)
2859{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002860 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302861}
2862
2863bool dispc_wb_is_enabled(void)
2864{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002865 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302866}
2867
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002868static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002870 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2871 return;
2872
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874}
2875
2876void dispc_lcd_enable_signal(bool enable)
2877{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002878 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2879 return;
2880
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002881 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882}
2883
2884void dispc_pck_free_enable(bool enable)
2885{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002886 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2887 return;
2888
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002890}
2891
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002892static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302894 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895}
2896
2897
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002898static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002899{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302900 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002901}
2902
2903void dispc_set_loadmode(enum omap_dss_load_mode mode)
2904{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002905 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906}
2907
2908
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002909static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910{
Sumit Semwal8613b002010-12-02 11:27:09 +00002911 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002912}
2913
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002914static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915 enum omap_dss_trans_key_type type,
2916 u32 trans_key)
2917{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302918 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919
Sumit Semwal8613b002010-12-02 11:27:09 +00002920 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921}
2922
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002923static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302925 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002926}
Archit Taneja11354dd2011-09-26 11:47:29 +05302927
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002928static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2929 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930{
Archit Taneja11354dd2011-09-26 11:47:29 +05302931 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932 return;
2933
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934 if (ch == OMAP_DSS_CHANNEL_LCD)
2935 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002936 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938}
Archit Taneja11354dd2011-09-26 11:47:29 +05302939
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002940void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002941 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002942{
2943 dispc_mgr_set_default_color(channel, info->default_color);
2944 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2945 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2946 dispc_mgr_enable_alpha_fixed_zorder(channel,
2947 info->partial_alpha_enabled);
2948 if (dss_has_feature(FEAT_CPR)) {
2949 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2950 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2951 }
2952}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002953EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002955static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956{
2957 int code;
2958
2959 switch (data_lines) {
2960 case 12:
2961 code = 0;
2962 break;
2963 case 16:
2964 code = 1;
2965 break;
2966 case 18:
2967 code = 2;
2968 break;
2969 case 24:
2970 code = 3;
2971 break;
2972 default:
2973 BUG();
2974 return;
2975 }
2976
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302977 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978}
2979
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002980static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002981{
2982 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302983 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984
2985 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302986 case DSS_IO_PAD_MODE_RESET:
2987 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988 gpout1 = 0;
2989 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302990 case DSS_IO_PAD_MODE_RFBI:
2991 gpout0 = 1;
2992 gpout1 = 0;
2993 break;
2994 case DSS_IO_PAD_MODE_BYPASS:
2995 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996 gpout1 = 1;
2997 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002998 default:
2999 BUG();
3000 return;
3001 }
3002
Archit Taneja569969d2011-08-22 17:41:57 +05303003 l = dispc_read_reg(DISPC_CONTROL);
3004 l = FLD_MOD(l, gpout0, 15, 15);
3005 l = FLD_MOD(l, gpout1, 16, 16);
3006 dispc_write_reg(DISPC_CONTROL, l);
3007}
3008
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003009static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303010{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303011 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012}
3013
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003014void dispc_mgr_set_lcd_config(enum omap_channel channel,
3015 const struct dss_lcd_mgr_config *config)
3016{
3017 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3018
3019 dispc_mgr_enable_stallmode(channel, config->stallmode);
3020 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3021
3022 dispc_mgr_set_clock_div(channel, &config->clock_info);
3023
3024 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3025
3026 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3027
3028 dispc_mgr_set_lcd_type_tft(channel);
3029}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003030EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003031
Archit Taneja8f366162012-04-16 12:53:44 +05303032static bool _dispc_mgr_size_ok(u16 width, u16 height)
3033{
Archit Taneja33b89922012-11-14 13:50:15 +05303034 return width <= dispc.feat->mgr_width_max &&
3035 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303036}
3037
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003038static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3039 int vsw, int vfp, int vbp)
3040{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303041 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3042 hfp < 1 || hfp > dispc.feat->hp_max ||
3043 hbp < 1 || hbp > dispc.feat->hp_max ||
3044 vsw < 1 || vsw > dispc.feat->sw_max ||
3045 vfp < 0 || vfp > dispc.feat->vp_max ||
3046 vbp < 0 || vbp > dispc.feat->vp_max)
3047 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003048 return true;
3049}
3050
Archit Tanejaca5ca692013-03-26 19:15:22 +05303051static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3052 unsigned long pclk)
3053{
3054 if (dss_mgr_is_lcd(channel))
3055 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3056 else
3057 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3058}
3059
Archit Taneja8f366162012-04-16 12:53:44 +05303060bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303061 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003062{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003063 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3064 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303065
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003066 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3067 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303068
3069 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003070 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003071 if (timings->interlace)
3072 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003073
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003074 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303075 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003076 timings->vbp))
3077 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303078 }
Archit Taneja8f366162012-04-16 12:53:44 +05303079
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003080 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081}
3082
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003083static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303084 int hfp, int hbp, int vsw, int vfp, int vbp,
3085 enum omap_dss_signal_level vsync_level,
3086 enum omap_dss_signal_level hsync_level,
3087 enum omap_dss_signal_edge data_pclk_edge,
3088 enum omap_dss_signal_level de_level,
3089 enum omap_dss_signal_edge sync_pclk_edge)
3090
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091{
Archit Taneja655e2942012-06-21 10:37:43 +05303092 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003093 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303095 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3096 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3097 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3098 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3099 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3100 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003102 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3103 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303104
Tomi Valkeinened351882014-10-02 17:58:49 +00003105 switch (vsync_level) {
3106 case OMAPDSS_SIG_ACTIVE_LOW:
3107 vs = true;
3108 break;
3109 case OMAPDSS_SIG_ACTIVE_HIGH:
3110 vs = false;
3111 break;
3112 default:
3113 BUG();
3114 }
3115
3116 switch (hsync_level) {
3117 case OMAPDSS_SIG_ACTIVE_LOW:
3118 hs = true;
3119 break;
3120 case OMAPDSS_SIG_ACTIVE_HIGH:
3121 hs = false;
3122 break;
3123 default:
3124 BUG();
3125 }
3126
3127 switch (de_level) {
3128 case OMAPDSS_SIG_ACTIVE_LOW:
3129 de = true;
3130 break;
3131 case OMAPDSS_SIG_ACTIVE_HIGH:
3132 de = false;
3133 break;
3134 default:
3135 BUG();
3136 }
3137
Archit Taneja655e2942012-06-21 10:37:43 +05303138 switch (data_pclk_edge) {
3139 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3140 ipc = false;
3141 break;
3142 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3143 ipc = true;
3144 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303145 default:
3146 BUG();
3147 }
3148
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003149 /* always use the 'rf' setting */
3150 onoff = true;
3151
Archit Taneja655e2942012-06-21 10:37:43 +05303152 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303153 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303154 rf = false;
3155 break;
3156 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303157 rf = true;
3158 break;
3159 default:
3160 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003161 }
Archit Taneja655e2942012-06-21 10:37:43 +05303162
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003163 l = FLD_VAL(onoff, 17, 17) |
3164 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003165 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003166 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003167 FLD_VAL(hs, 13, 13) |
3168 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003169
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003170 /* always set ALIGN bit when available */
3171 if (dispc.feat->supports_sync_align)
3172 l |= (1 << 18);
3173
Archit Taneja655e2942012-06-21 10:37:43 +05303174 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003175
3176 if (dispc.syscon_pol) {
3177 const int shifts[] = {
3178 [OMAP_DSS_CHANNEL_LCD] = 0,
3179 [OMAP_DSS_CHANNEL_LCD2] = 1,
3180 [OMAP_DSS_CHANNEL_LCD3] = 2,
3181 };
3182
3183 u32 mask, val;
3184
3185 mask = (1 << 0) | (1 << 3) | (1 << 6);
3186 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3187
3188 mask <<= 16 + shifts[channel];
3189 val <<= 16 + shifts[channel];
3190
3191 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3192 mask, val);
3193 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003194}
3195
3196/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303197void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003198 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199{
3200 unsigned xtot, ytot;
3201 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303202 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003203
Archit Taneja2aefad42012-05-18 14:36:54 +05303204 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303205
Archit Taneja2aefad42012-05-18 14:36:54 +05303206 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303207 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003208 return;
3209 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303210
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303211 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303212 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303213 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3214 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303215
Archit Taneja2aefad42012-05-18 14:36:54 +05303216 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3217 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303218
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003219 ht = timings->pixelclock / xtot;
3220 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303221
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003222 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303223 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303224 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303225 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3226 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3227 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003228
Archit Tanejac51d9212012-04-16 12:53:43 +05303229 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303230 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303231 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303232 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303233 }
Archit Taneja8f366162012-04-16 12:53:44 +05303234
Archit Taneja2aefad42012-05-18 14:36:54 +05303235 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003236}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003237EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003238
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003239static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003240 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241{
3242 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003243 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003245 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003247
3248 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3249 channel == OMAP_DSS_CHANNEL_LCD)
3250 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251}
3252
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003253static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003254 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255{
3256 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003257 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003258 *lck_div = FLD_GET(l, 23, 16);
3259 *pck_div = FLD_GET(l, 7, 0);
3260}
3261
3262unsigned long dispc_fclk_rate(void)
3263{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003264 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003265 unsigned long r = 0;
3266
Taneja, Archit66534e82011-03-08 05:50:34 -06003267 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303268 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003269 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003270 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303271 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003272 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003273 if (!pll)
3274 pll = dss_pll_find("video0");
3275
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003276 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003277 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303278 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003279 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003280 if (!pll)
3281 pll = dss_pll_find("video1");
3282
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003283 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303284 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003285 default:
3286 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003287 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003288 }
3289
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290 return r;
3291}
3292
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003293unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003294{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003295 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003296 int lcd;
3297 unsigned long r;
3298 u32 l;
3299
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003300 if (dss_mgr_is_lcd(channel)) {
3301 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003302
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003303 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003305 switch (dss_get_lcd_clk_source(channel)) {
3306 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003307 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003308 break;
3309 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003310 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003311 if (!pll)
3312 pll = dss_pll_find("video0");
3313
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003314 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003315 break;
3316 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003317 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003318 if (!pll)
3319 pll = dss_pll_find("video1");
3320
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003321 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003322 break;
3323 default:
3324 BUG();
3325 return 0;
3326 }
3327
3328 return r / lcd;
3329 } else {
3330 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003331 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003332}
3333
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003334unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003336 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303338 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303339 int pcd;
3340 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303342 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003343
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303344 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003345
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303346 r = dispc_mgr_lclk_rate(channel);
3347
3348 return r / pcd;
3349 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003350 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303351 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352}
3353
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003354void dispc_set_tv_pclk(unsigned long pclk)
3355{
3356 dispc.tv_pclk_rate = pclk;
3357}
3358
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303359unsigned long dispc_core_clk_rate(void)
3360{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003361 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303362}
3363
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303364static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3365{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003366 enum omap_channel channel;
3367
3368 if (plane == OMAP_DSS_WB)
3369 return 0;
3370
3371 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303372
3373 return dispc_mgr_pclk_rate(channel);
3374}
3375
3376static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3377{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003378 enum omap_channel channel;
3379
3380 if (plane == OMAP_DSS_WB)
3381 return 0;
3382
3383 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303384
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003385 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303386}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003387
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303388static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003389{
3390 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303391 enum omap_dss_clk_source lcd_clk_src;
3392
3393 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3394
3395 lcd_clk_src = dss_get_lcd_clk_source(channel);
3396
3397 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3398 dss_get_generic_clk_source_name(lcd_clk_src),
3399 dss_feat_get_clk_source_name(lcd_clk_src));
3400
3401 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3402
3403 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3404 dispc_mgr_lclk_rate(channel), lcd);
3405 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3406 dispc_mgr_pclk_rate(channel), pcd);
3407}
3408
3409void dispc_dump_clocks(struct seq_file *s)
3410{
3411 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003412 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303413 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003414
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003415 if (dispc_runtime_get())
3416 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003417
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003418 seq_printf(s, "- DISPC -\n");
3419
Archit Taneja067a57e2011-03-02 11:57:25 +05303420 seq_printf(s, "dispc fclk source = %s (%s)\n",
3421 dss_get_generic_clk_source_name(dispc_clk_src),
3422 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003423
3424 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003425
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003426 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3427 seq_printf(s, "- DISPC-CORE-CLK -\n");
3428 l = dispc_read_reg(DISPC_DIVISOR);
3429 lcd = FLD_GET(l, 23, 16);
3430
3431 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3432 (dispc_fclk_rate()/lcd), lcd);
3433 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003434
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303435 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003436
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303437 if (dss_has_feature(FEAT_MGR_LCD2))
3438 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3439 if (dss_has_feature(FEAT_MGR_LCD3))
3440 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003441
3442 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003443}
3444
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003445static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303447 int i, j;
3448 const char *mgr_names[] = {
3449 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3450 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3451 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303452 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303453 };
3454 const char *ovl_names[] = {
3455 [OMAP_DSS_GFX] = "GFX",
3456 [OMAP_DSS_VIDEO1] = "VID1",
3457 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303458 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003459 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303460 };
3461 const char **p_names;
3462
Archit Taneja9b372c22011-05-06 11:45:49 +05303463#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003464
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003465 if (dispc_runtime_get())
3466 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003467
Archit Taneja5010be82011-08-05 19:06:00 +05303468 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469 DUMPREG(DISPC_REVISION);
3470 DUMPREG(DISPC_SYSCONFIG);
3471 DUMPREG(DISPC_SYSSTATUS);
3472 DUMPREG(DISPC_IRQSTATUS);
3473 DUMPREG(DISPC_IRQENABLE);
3474 DUMPREG(DISPC_CONTROL);
3475 DUMPREG(DISPC_CONFIG);
3476 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003477 DUMPREG(DISPC_LINE_STATUS);
3478 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303479 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3480 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003481 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003482 if (dss_has_feature(FEAT_MGR_LCD2)) {
3483 DUMPREG(DISPC_CONTROL2);
3484 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003485 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303486 if (dss_has_feature(FEAT_MGR_LCD3)) {
3487 DUMPREG(DISPC_CONTROL3);
3488 DUMPREG(DISPC_CONFIG3);
3489 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003490 if (dss_has_feature(FEAT_MFLAG))
3491 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003492
Archit Taneja5010be82011-08-05 19:06:00 +05303493#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003494
Archit Taneja5010be82011-08-05 19:06:00 +05303495#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303496#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003497 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303498 dispc_read_reg(DISPC_REG(i, r)))
3499
Archit Taneja4dd2da12011-08-05 19:06:01 +05303500 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303501
Archit Taneja4dd2da12011-08-05 19:06:01 +05303502 /* DISPC channel specific registers */
3503 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3504 DUMPREG(i, DISPC_DEFAULT_COLOR);
3505 DUMPREG(i, DISPC_TRANS_COLOR);
3506 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003507
Archit Taneja4dd2da12011-08-05 19:06:01 +05303508 if (i == OMAP_DSS_CHANNEL_DIGIT)
3509 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303510
Archit Taneja4dd2da12011-08-05 19:06:01 +05303511 DUMPREG(i, DISPC_TIMING_H);
3512 DUMPREG(i, DISPC_TIMING_V);
3513 DUMPREG(i, DISPC_POL_FREQ);
3514 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303515
Archit Taneja4dd2da12011-08-05 19:06:01 +05303516 DUMPREG(i, DISPC_DATA_CYCLE1);
3517 DUMPREG(i, DISPC_DATA_CYCLE2);
3518 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003519
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003520 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303521 DUMPREG(i, DISPC_CPR_COEF_R);
3522 DUMPREG(i, DISPC_CPR_COEF_G);
3523 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003524 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003525 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003526
Archit Taneja4dd2da12011-08-05 19:06:01 +05303527 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003528
Archit Taneja4dd2da12011-08-05 19:06:01 +05303529 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3530 DUMPREG(i, DISPC_OVL_BA0);
3531 DUMPREG(i, DISPC_OVL_BA1);
3532 DUMPREG(i, DISPC_OVL_POSITION);
3533 DUMPREG(i, DISPC_OVL_SIZE);
3534 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3535 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3536 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3537 DUMPREG(i, DISPC_OVL_ROW_INC);
3538 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003539
Archit Taneja4dd2da12011-08-05 19:06:01 +05303540 if (dss_has_feature(FEAT_PRELOAD))
3541 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003542 if (dss_has_feature(FEAT_MFLAG))
3543 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003544
Archit Taneja4dd2da12011-08-05 19:06:01 +05303545 if (i == OMAP_DSS_GFX) {
3546 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3547 DUMPREG(i, DISPC_OVL_TABLE_BA);
3548 continue;
3549 }
3550
3551 DUMPREG(i, DISPC_OVL_FIR);
3552 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3553 DUMPREG(i, DISPC_OVL_ACCU0);
3554 DUMPREG(i, DISPC_OVL_ACCU1);
3555 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3556 DUMPREG(i, DISPC_OVL_BA0_UV);
3557 DUMPREG(i, DISPC_OVL_BA1_UV);
3558 DUMPREG(i, DISPC_OVL_FIR2);
3559 DUMPREG(i, DISPC_OVL_ACCU2_0);
3560 DUMPREG(i, DISPC_OVL_ACCU2_1);
3561 }
3562 if (dss_has_feature(FEAT_ATTR2))
3563 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303564 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003566 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003567 i = OMAP_DSS_WB;
3568 DUMPREG(i, DISPC_OVL_BA0);
3569 DUMPREG(i, DISPC_OVL_BA1);
3570 DUMPREG(i, DISPC_OVL_SIZE);
3571 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3572 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3573 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3574 DUMPREG(i, DISPC_OVL_ROW_INC);
3575 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3576
3577 if (dss_has_feature(FEAT_MFLAG))
3578 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3579
3580 DUMPREG(i, DISPC_OVL_FIR);
3581 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3582 DUMPREG(i, DISPC_OVL_ACCU0);
3583 DUMPREG(i, DISPC_OVL_ACCU1);
3584 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3585 DUMPREG(i, DISPC_OVL_BA0_UV);
3586 DUMPREG(i, DISPC_OVL_BA1_UV);
3587 DUMPREG(i, DISPC_OVL_FIR2);
3588 DUMPREG(i, DISPC_OVL_ACCU2_0);
3589 DUMPREG(i, DISPC_OVL_ACCU2_1);
3590 }
3591 if (dss_has_feature(FEAT_ATTR2))
3592 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3593 }
3594
Archit Taneja5010be82011-08-05 19:06:00 +05303595#undef DISPC_REG
3596#undef DUMPREG
3597
3598#define DISPC_REG(plane, name, i) name(plane, i)
3599#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303600 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003601 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303602 dispc_read_reg(DISPC_REG(plane, name, i)))
3603
Archit Taneja4dd2da12011-08-05 19:06:01 +05303604 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303605
Archit Taneja4dd2da12011-08-05 19:06:01 +05303606 /* start from OMAP_DSS_VIDEO1 */
3607 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3608 for (j = 0; j < 8; j++)
3609 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303610
Archit Taneja4dd2da12011-08-05 19:06:01 +05303611 for (j = 0; j < 8; j++)
3612 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303613
Archit Taneja4dd2da12011-08-05 19:06:01 +05303614 for (j = 0; j < 5; j++)
3615 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003616
Archit Taneja4dd2da12011-08-05 19:06:01 +05303617 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3618 for (j = 0; j < 8; j++)
3619 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3620 }
Amber Jainab5ca072011-05-19 19:47:53 +05303621
Archit Taneja4dd2da12011-08-05 19:06:01 +05303622 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3623 for (j = 0; j < 8; j++)
3624 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303625
Archit Taneja4dd2da12011-08-05 19:06:01 +05303626 for (j = 0; j < 8; j++)
3627 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303628
Archit Taneja4dd2da12011-08-05 19:06:01 +05303629 for (j = 0; j < 8; j++)
3630 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3631 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003632 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003633
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003634 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303635
3636#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003637#undef DUMPREG
3638}
3639
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003640/* calculate clock rates using dividers in cinfo */
3641int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3642 struct dispc_clock_info *cinfo)
3643{
3644 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3645 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003646 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003647 return -EINVAL;
3648
3649 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3650 cinfo->pck = cinfo->lck / cinfo->pck_div;
3651
3652 return 0;
3653}
3654
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003655bool dispc_div_calc(unsigned long dispc,
3656 unsigned long pck_min, unsigned long pck_max,
3657 dispc_div_calc_func func, void *data)
3658{
3659 int lckd, lckd_start, lckd_stop;
3660 int pckd, pckd_start, pckd_stop;
3661 unsigned long pck, lck;
3662 unsigned long lck_max;
3663 unsigned long pckd_hw_min, pckd_hw_max;
3664 unsigned min_fck_per_pck;
3665 unsigned long fck;
3666
3667#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3668 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3669#else
3670 min_fck_per_pck = 0;
3671#endif
3672
3673 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3674 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3675
3676 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3677
3678 pck_min = pck_min ? pck_min : 1;
3679 pck_max = pck_max ? pck_max : ULONG_MAX;
3680
3681 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3682 lckd_stop = min(dispc / pck_min, 255ul);
3683
3684 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3685 lck = dispc / lckd;
3686
3687 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3688 pckd_stop = min(lck / pck_min, pckd_hw_max);
3689
3690 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3691 pck = lck / pckd;
3692
3693 /*
3694 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3695 * clock, which means we're configuring DISPC fclk here
3696 * also. Thus we need to use the calculated lck. For
3697 * OMAP4+ the DISPC fclk is a separate clock.
3698 */
3699 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3700 fck = dispc_core_clk_rate();
3701 else
3702 fck = lck;
3703
3704 if (fck < pck * min_fck_per_pck)
3705 continue;
3706
3707 if (func(lckd, pckd, lck, pck, data))
3708 return true;
3709 }
3710 }
3711
3712 return false;
3713}
3714
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303715void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003716 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003717{
3718 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3719 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3720
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003721 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003722}
3723
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003724int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003725 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003726{
3727 unsigned long fck;
3728
3729 fck = dispc_fclk_rate();
3730
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003731 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3732 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003733
3734 cinfo->lck = fck / cinfo->lck_div;
3735 cinfo->pck = cinfo->lck / cinfo->pck_div;
3736
3737 return 0;
3738}
3739
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003740u32 dispc_read_irqstatus(void)
3741{
3742 return dispc_read_reg(DISPC_IRQSTATUS);
3743}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003744EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003745
3746void dispc_clear_irqstatus(u32 mask)
3747{
3748 dispc_write_reg(DISPC_IRQSTATUS, mask);
3749}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003750EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003751
3752u32 dispc_read_irqenable(void)
3753{
3754 return dispc_read_reg(DISPC_IRQENABLE);
3755}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003756EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003757
3758void dispc_write_irqenable(u32 mask)
3759{
3760 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3761
3762 /* clear the irqstatus for newly enabled irqs */
3763 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3764
3765 dispc_write_reg(DISPC_IRQENABLE, mask);
3766}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003767EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003768
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003769void dispc_enable_sidle(void)
3770{
3771 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3772}
3773
3774void dispc_disable_sidle(void)
3775{
3776 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3777}
3778
3779static void _omap_dispc_initial_config(void)
3780{
3781 u32 l;
3782
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003783 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3784 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3785 l = dispc_read_reg(DISPC_DIVISOR);
3786 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3787 l = FLD_MOD(l, 1, 0, 0);
3788 l = FLD_MOD(l, 1, 23, 16);
3789 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003790
3791 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003792 }
3793
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003794 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003795 if (dss_has_feature(FEAT_FUNCGATED))
3796 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003797
Archit Taneja6e5264b2012-09-11 12:04:47 +05303798 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003799
3800 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3801
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003802 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003803
3804 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303805
3806 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303807
3808 if (dispc.feat->mstandby_workaround)
3809 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003810
3811 if (dss_has_feature(FEAT_MFLAG))
3812 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003813}
3814
Tomi Valkeinenede92692015-06-04 14:12:16 +03003815static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303816 .sw_start = 5,
3817 .fp_start = 15,
3818 .bp_start = 27,
3819 .sw_max = 64,
3820 .vp_max = 255,
3821 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303822 .mgr_width_start = 10,
3823 .mgr_height_start = 26,
3824 .mgr_width_max = 2048,
3825 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303826 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303827 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3828 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003829 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003830 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303831 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003832 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303833};
3834
Tomi Valkeinenede92692015-06-04 14:12:16 +03003835static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303836 .sw_start = 5,
3837 .fp_start = 15,
3838 .bp_start = 27,
3839 .sw_max = 64,
3840 .vp_max = 255,
3841 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303842 .mgr_width_start = 10,
3843 .mgr_height_start = 26,
3844 .mgr_width_max = 2048,
3845 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303846 .max_lcd_pclk = 173000000,
3847 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303848 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3849 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003850 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003851 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303852 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003853 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303854};
3855
Tomi Valkeinenede92692015-06-04 14:12:16 +03003856static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303857 .sw_start = 7,
3858 .fp_start = 19,
3859 .bp_start = 31,
3860 .sw_max = 256,
3861 .vp_max = 4095,
3862 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303863 .mgr_width_start = 10,
3864 .mgr_height_start = 26,
3865 .mgr_width_max = 2048,
3866 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303867 .max_lcd_pclk = 173000000,
3868 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303869 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3870 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003871 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003872 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303873 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003874 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303875};
3876
Tomi Valkeinenede92692015-06-04 14:12:16 +03003877static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303878 .sw_start = 7,
3879 .fp_start = 19,
3880 .bp_start = 31,
3881 .sw_max = 256,
3882 .vp_max = 4095,
3883 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303884 .mgr_width_start = 10,
3885 .mgr_height_start = 26,
3886 .mgr_width_max = 2048,
3887 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303888 .max_lcd_pclk = 170000000,
3889 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303890 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3891 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003892 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003893 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303894 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003895 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003896 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303897};
3898
Tomi Valkeinenede92692015-06-04 14:12:16 +03003899static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303900 .sw_start = 7,
3901 .fp_start = 19,
3902 .bp_start = 31,
3903 .sw_max = 256,
3904 .vp_max = 4095,
3905 .hp_max = 4096,
3906 .mgr_width_start = 11,
3907 .mgr_height_start = 27,
3908 .mgr_width_max = 4096,
3909 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303910 .max_lcd_pclk = 170000000,
3911 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303912 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3913 .calc_core_clk = calc_core_clk_44xx,
3914 .num_fifos = 5,
3915 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303916 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303917 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003918 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003919 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303920};
3921
Tomi Valkeinenede92692015-06-04 14:12:16 +03003922static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303923{
3924 const struct dispc_features *src;
3925 struct dispc_features *dst;
3926
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003927 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303928 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003929 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303930 return -ENOMEM;
3931 }
3932
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003933 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003934 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303935 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003936 break;
3937
3938 case OMAPDSS_VER_OMAP34xx_ES1:
3939 src = &omap34xx_rev1_0_dispc_feats;
3940 break;
3941
3942 case OMAPDSS_VER_OMAP34xx_ES3:
3943 case OMAPDSS_VER_OMAP3630:
3944 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303945 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003946 src = &omap34xx_rev3_0_dispc_feats;
3947 break;
3948
3949 case OMAPDSS_VER_OMAP4430_ES1:
3950 case OMAPDSS_VER_OMAP4430_ES2:
3951 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303952 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003953 break;
3954
3955 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003956 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303957 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003958 break;
3959
3960 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303961 return -ENODEV;
3962 }
3963
3964 memcpy(dst, src, sizeof(*dst));
3965 dispc.feat = dst;
3966
3967 return 0;
3968}
3969
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003970static irqreturn_t dispc_irq_handler(int irq, void *arg)
3971{
3972 if (!dispc.is_enabled)
3973 return IRQ_NONE;
3974
3975 return dispc.user_handler(irq, dispc.user_data);
3976}
3977
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003978int dispc_request_irq(irq_handler_t handler, void *dev_id)
3979{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003980 int r;
3981
3982 if (dispc.user_handler != NULL)
3983 return -EBUSY;
3984
3985 dispc.user_handler = handler;
3986 dispc.user_data = dev_id;
3987
3988 /* ensure the dispc_irq_handler sees the values above */
3989 smp_wmb();
3990
3991 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3992 IRQF_SHARED, "OMAP DISPC", &dispc);
3993 if (r) {
3994 dispc.user_handler = NULL;
3995 dispc.user_data = NULL;
3996 }
3997
3998 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003999}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004000EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004001
4002void dispc_free_irq(void *dev_id)
4003{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004004 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4005
4006 dispc.user_handler = NULL;
4007 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004008}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004009EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004010
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004011/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004012static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004013{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004014 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004015 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004016 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004017 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004018 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004019
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004020 dispc.pdev = pdev;
4021
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004022 spin_lock_init(&dispc.control_lock);
4023
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004024 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304025 if (r)
4026 return r;
4027
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004028 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4029 if (!dispc_mem) {
4030 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004031 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004032 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004033
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004034 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4035 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004036 if (!dispc.base) {
4037 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004038 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004039 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004040
archit tanejaaffe3602011-02-23 08:41:03 +00004041 dispc.irq = platform_get_irq(dispc.pdev, 0);
4042 if (dispc.irq < 0) {
4043 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004044 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004045 }
4046
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004047 if (np && of_property_read_bool(np, "syscon-pol")) {
4048 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4049 if (IS_ERR(dispc.syscon_pol)) {
4050 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4051 return PTR_ERR(dispc.syscon_pol);
4052 }
4053
4054 if (of_property_read_u32_index(np, "syscon-pol", 1,
4055 &dispc.syscon_pol_offset)) {
4056 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4057 return -EINVAL;
4058 }
4059 }
4060
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004061 pm_runtime_enable(&pdev->dev);
4062
4063 r = dispc_runtime_get();
4064 if (r)
4065 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004066
4067 _omap_dispc_initial_config();
4068
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004069 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004070 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004071 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4072
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004073 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004074
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004075 dss_init_overlay_managers();
4076
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004077 dss_debugfs_create_file("dispc", dispc_dump_regs);
4078
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004079 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004080
4081err_runtime_get:
4082 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004083 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004084}
4085
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004086static void dispc_unbind(struct device *dev, struct device *master,
4087 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004088{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004089 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004090
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004091 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004092}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004093
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004094static const struct component_ops dispc_component_ops = {
4095 .bind = dispc_bind,
4096 .unbind = dispc_unbind,
4097};
4098
4099static int dispc_probe(struct platform_device *pdev)
4100{
4101 return component_add(&pdev->dev, &dispc_component_ops);
4102}
4103
4104static int dispc_remove(struct platform_device *pdev)
4105{
4106 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004107 return 0;
4108}
4109
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004110static int dispc_runtime_suspend(struct device *dev)
4111{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004112 dispc.is_enabled = false;
4113 /* ensure the dispc_irq_handler sees the is_enabled value */
4114 smp_wmb();
4115 /* wait for current handler to finish before turning the DISPC off */
4116 synchronize_irq(dispc.irq);
4117
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004118 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004119
4120 return 0;
4121}
4122
4123static int dispc_runtime_resume(struct device *dev)
4124{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004125 /*
4126 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4127 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4128 * _omap_dispc_initial_config(). We can thus use it to detect if
4129 * we have lost register context.
4130 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004131 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4132 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004133
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004134 dispc_restore_context();
4135 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004136
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004137 dispc.is_enabled = true;
4138 /* ensure the dispc_irq_handler sees the is_enabled value */
4139 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004140
4141 return 0;
4142}
4143
4144static const struct dev_pm_ops dispc_pm_ops = {
4145 .runtime_suspend = dispc_runtime_suspend,
4146 .runtime_resume = dispc_runtime_resume,
4147};
4148
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004149static const struct of_device_id dispc_of_match[] = {
4150 { .compatible = "ti,omap2-dispc", },
4151 { .compatible = "ti,omap3-dispc", },
4152 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004153 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004154 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004155 {},
4156};
4157
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004158static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004159 .probe = dispc_probe,
4160 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004161 .driver = {
4162 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004163 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004164 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004165 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004166 },
4167};
4168
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004169int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004170{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004171 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004172}
4173
Tomi Valkeinenede92692015-06-04 14:12:16 +03004174void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004175{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004176 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004177}