Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 1 | /* |
| 2 | * st_spi_fsm.c - ST Fast Sequence Mode (FSM) Serial Flash Controller |
| 3 | * |
| 4 | * Author: Angus Clark <angus.clark@st.com> |
| 5 | * |
| 6 | * Copyright (C) 2010-2014 STicroelectronics Limited |
| 7 | * |
| 8 | * JEDEC probe based on drivers/mtd/devices/m25p80.c |
| 9 | * |
| 10 | * This code is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | * |
| 14 | */ |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/module.h> |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 17 | #include <linux/regmap.h> |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 19 | #include <linux/mfd/syscon.h> |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 20 | #include <linux/mtd/mtd.h> |
Lee Jones | 221cff1 | 2014-03-20 09:21:07 +0000 | [diff] [blame^] | 21 | #include <linux/mtd/partitions.h> |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 22 | #include <linux/sched.h> |
| 23 | #include <linux/delay.h> |
| 24 | #include <linux/io.h> |
| 25 | #include <linux/of.h> |
| 26 | |
Lee Jones | 5549fbd | 2014-03-20 09:20:39 +0000 | [diff] [blame] | 27 | #include "serial_flash_cmds.h" |
| 28 | |
Lee Jones | bc09fb5 | 2014-03-20 09:20:34 +0000 | [diff] [blame] | 29 | /* |
| 30 | * FSM SPI Controller Registers |
| 31 | */ |
| 32 | #define SPI_CLOCKDIV 0x0010 |
| 33 | #define SPI_MODESELECT 0x0018 |
| 34 | #define SPI_CONFIGDATA 0x0020 |
| 35 | #define SPI_STA_MODE_CHANGE 0x0028 |
| 36 | #define SPI_FAST_SEQ_TRANSFER_SIZE 0x0100 |
| 37 | #define SPI_FAST_SEQ_ADD1 0x0104 |
| 38 | #define SPI_FAST_SEQ_ADD2 0x0108 |
| 39 | #define SPI_FAST_SEQ_ADD_CFG 0x010c |
| 40 | #define SPI_FAST_SEQ_OPC1 0x0110 |
| 41 | #define SPI_FAST_SEQ_OPC2 0x0114 |
| 42 | #define SPI_FAST_SEQ_OPC3 0x0118 |
| 43 | #define SPI_FAST_SEQ_OPC4 0x011c |
| 44 | #define SPI_FAST_SEQ_OPC5 0x0120 |
| 45 | #define SPI_MODE_BITS 0x0124 |
| 46 | #define SPI_DUMMY_BITS 0x0128 |
| 47 | #define SPI_FAST_SEQ_FLASH_STA_DATA 0x012c |
| 48 | #define SPI_FAST_SEQ_1 0x0130 |
| 49 | #define SPI_FAST_SEQ_2 0x0134 |
| 50 | #define SPI_FAST_SEQ_3 0x0138 |
| 51 | #define SPI_FAST_SEQ_4 0x013c |
| 52 | #define SPI_FAST_SEQ_CFG 0x0140 |
| 53 | #define SPI_FAST_SEQ_STA 0x0144 |
| 54 | #define SPI_QUAD_BOOT_SEQ_INIT_1 0x0148 |
| 55 | #define SPI_QUAD_BOOT_SEQ_INIT_2 0x014c |
| 56 | #define SPI_QUAD_BOOT_READ_SEQ_1 0x0150 |
| 57 | #define SPI_QUAD_BOOT_READ_SEQ_2 0x0154 |
| 58 | #define SPI_PROGRAM_ERASE_TIME 0x0158 |
| 59 | #define SPI_MULT_PAGE_REPEAT_SEQ_1 0x015c |
| 60 | #define SPI_MULT_PAGE_REPEAT_SEQ_2 0x0160 |
| 61 | #define SPI_STATUS_WR_TIME_REG 0x0164 |
| 62 | #define SPI_FAST_SEQ_DATA_REG 0x0300 |
| 63 | |
| 64 | /* |
| 65 | * Register: SPI_MODESELECT |
| 66 | */ |
| 67 | #define SPI_MODESELECT_CONTIG 0x01 |
| 68 | #define SPI_MODESELECT_FASTREAD 0x02 |
| 69 | #define SPI_MODESELECT_DUALIO 0x04 |
| 70 | #define SPI_MODESELECT_FSM 0x08 |
| 71 | #define SPI_MODESELECT_QUADBOOT 0x10 |
| 72 | |
| 73 | /* |
| 74 | * Register: SPI_CONFIGDATA |
| 75 | */ |
| 76 | #define SPI_CFG_DEVICE_ST 0x1 |
| 77 | #define SPI_CFG_DEVICE_ATMEL 0x4 |
| 78 | #define SPI_CFG_MIN_CS_HIGH(x) (((x) & 0xfff) << 4) |
| 79 | #define SPI_CFG_CS_SETUPHOLD(x) (((x) & 0xff) << 16) |
| 80 | #define SPI_CFG_DATA_HOLD(x) (((x) & 0xff) << 24) |
| 81 | |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 82 | #define SPI_CFG_DEFAULT_MIN_CS_HIGH SPI_CFG_MIN_CS_HIGH(0x0AA) |
| 83 | #define SPI_CFG_DEFAULT_CS_SETUPHOLD SPI_CFG_CS_SETUPHOLD(0xA0) |
| 84 | #define SPI_CFG_DEFAULT_DATA_HOLD SPI_CFG_DATA_HOLD(0x00) |
| 85 | |
Lee Jones | bc09fb5 | 2014-03-20 09:20:34 +0000 | [diff] [blame] | 86 | /* |
| 87 | * Register: SPI_FAST_SEQ_TRANSFER_SIZE |
| 88 | */ |
| 89 | #define TRANSFER_SIZE(x) ((x) * 8) |
| 90 | |
| 91 | /* |
| 92 | * Register: SPI_FAST_SEQ_ADD_CFG |
| 93 | */ |
| 94 | #define ADR_CFG_CYCLES_ADD1(x) ((x) << 0) |
| 95 | #define ADR_CFG_PADS_1_ADD1 (0x0 << 6) |
| 96 | #define ADR_CFG_PADS_2_ADD1 (0x1 << 6) |
| 97 | #define ADR_CFG_PADS_4_ADD1 (0x3 << 6) |
| 98 | #define ADR_CFG_CSDEASSERT_ADD1 (1 << 8) |
| 99 | #define ADR_CFG_CYCLES_ADD2(x) ((x) << (0+16)) |
| 100 | #define ADR_CFG_PADS_1_ADD2 (0x0 << (6+16)) |
| 101 | #define ADR_CFG_PADS_2_ADD2 (0x1 << (6+16)) |
| 102 | #define ADR_CFG_PADS_4_ADD2 (0x3 << (6+16)) |
| 103 | #define ADR_CFG_CSDEASSERT_ADD2 (1 << (8+16)) |
| 104 | |
| 105 | /* |
| 106 | * Register: SPI_FAST_SEQ_n |
| 107 | */ |
| 108 | #define SEQ_OPC_OPCODE(x) ((x) << 0) |
| 109 | #define SEQ_OPC_CYCLES(x) ((x) << 8) |
| 110 | #define SEQ_OPC_PADS_1 (0x0 << 14) |
| 111 | #define SEQ_OPC_PADS_2 (0x1 << 14) |
| 112 | #define SEQ_OPC_PADS_4 (0x3 << 14) |
| 113 | #define SEQ_OPC_CSDEASSERT (1 << 16) |
| 114 | |
| 115 | /* |
| 116 | * Register: SPI_FAST_SEQ_CFG |
| 117 | */ |
| 118 | #define SEQ_CFG_STARTSEQ (1 << 0) |
| 119 | #define SEQ_CFG_SWRESET (1 << 5) |
| 120 | #define SEQ_CFG_CSDEASSERT (1 << 6) |
| 121 | #define SEQ_CFG_READNOTWRITE (1 << 7) |
| 122 | #define SEQ_CFG_ERASE (1 << 8) |
| 123 | #define SEQ_CFG_PADS_1 (0x0 << 16) |
| 124 | #define SEQ_CFG_PADS_2 (0x1 << 16) |
| 125 | #define SEQ_CFG_PADS_4 (0x3 << 16) |
| 126 | |
| 127 | /* |
| 128 | * Register: SPI_MODE_BITS |
| 129 | */ |
| 130 | #define MODE_DATA(x) (x & 0xff) |
| 131 | #define MODE_CYCLES(x) ((x & 0x3f) << 16) |
| 132 | #define MODE_PADS_1 (0x0 << 22) |
| 133 | #define MODE_PADS_2 (0x1 << 22) |
| 134 | #define MODE_PADS_4 (0x3 << 22) |
| 135 | #define DUMMY_CSDEASSERT (1 << 24) |
| 136 | |
| 137 | /* |
| 138 | * Register: SPI_DUMMY_BITS |
| 139 | */ |
| 140 | #define DUMMY_CYCLES(x) ((x & 0x3f) << 16) |
| 141 | #define DUMMY_PADS_1 (0x0 << 22) |
| 142 | #define DUMMY_PADS_2 (0x1 << 22) |
| 143 | #define DUMMY_PADS_4 (0x3 << 22) |
| 144 | #define DUMMY_CSDEASSERT (1 << 24) |
| 145 | |
| 146 | /* |
| 147 | * Register: SPI_FAST_SEQ_FLASH_STA_DATA |
| 148 | */ |
| 149 | #define STA_DATA_BYTE1(x) ((x & 0xff) << 0) |
| 150 | #define STA_DATA_BYTE2(x) ((x & 0xff) << 8) |
| 151 | #define STA_PADS_1 (0x0 << 16) |
| 152 | #define STA_PADS_2 (0x1 << 16) |
| 153 | #define STA_PADS_4 (0x3 << 16) |
| 154 | #define STA_CSDEASSERT (0x1 << 20) |
| 155 | #define STA_RDNOTWR (0x1 << 21) |
| 156 | |
| 157 | /* |
| 158 | * FSM SPI Instruction Opcodes |
| 159 | */ |
| 160 | #define STFSM_OPC_CMD 0x1 |
| 161 | #define STFSM_OPC_ADD 0x2 |
| 162 | #define STFSM_OPC_STA 0x3 |
| 163 | #define STFSM_OPC_MODE 0x4 |
| 164 | #define STFSM_OPC_DUMMY 0x5 |
| 165 | #define STFSM_OPC_DATA 0x6 |
| 166 | #define STFSM_OPC_WAIT 0x7 |
| 167 | #define STFSM_OPC_JUMP 0x8 |
| 168 | #define STFSM_OPC_GOTO 0x9 |
| 169 | #define STFSM_OPC_STOP 0xF |
| 170 | |
| 171 | /* |
| 172 | * FSM SPI Instructions (== opcode + operand). |
| 173 | */ |
| 174 | #define STFSM_INSTR(cmd, op) ((cmd) | ((op) << 4)) |
| 175 | |
| 176 | #define STFSM_INST_CMD1 STFSM_INSTR(STFSM_OPC_CMD, 1) |
| 177 | #define STFSM_INST_CMD2 STFSM_INSTR(STFSM_OPC_CMD, 2) |
| 178 | #define STFSM_INST_CMD3 STFSM_INSTR(STFSM_OPC_CMD, 3) |
| 179 | #define STFSM_INST_CMD4 STFSM_INSTR(STFSM_OPC_CMD, 4) |
| 180 | #define STFSM_INST_CMD5 STFSM_INSTR(STFSM_OPC_CMD, 5) |
| 181 | #define STFSM_INST_ADD1 STFSM_INSTR(STFSM_OPC_ADD, 1) |
| 182 | #define STFSM_INST_ADD2 STFSM_INSTR(STFSM_OPC_ADD, 2) |
| 183 | |
| 184 | #define STFSM_INST_DATA_WRITE STFSM_INSTR(STFSM_OPC_DATA, 1) |
| 185 | #define STFSM_INST_DATA_READ STFSM_INSTR(STFSM_OPC_DATA, 2) |
| 186 | |
| 187 | #define STFSM_INST_STA_RD1 STFSM_INSTR(STFSM_OPC_STA, 0x1) |
| 188 | #define STFSM_INST_STA_WR1 STFSM_INSTR(STFSM_OPC_STA, 0x1) |
| 189 | #define STFSM_INST_STA_RD2 STFSM_INSTR(STFSM_OPC_STA, 0x2) |
| 190 | #define STFSM_INST_STA_WR1_2 STFSM_INSTR(STFSM_OPC_STA, 0x3) |
| 191 | |
| 192 | #define STFSM_INST_MODE STFSM_INSTR(STFSM_OPC_MODE, 0) |
| 193 | #define STFSM_INST_DUMMY STFSM_INSTR(STFSM_OPC_DUMMY, 0) |
| 194 | #define STFSM_INST_WAIT STFSM_INSTR(STFSM_OPC_WAIT, 0) |
| 195 | #define STFSM_INST_STOP STFSM_INSTR(STFSM_OPC_STOP, 0) |
| 196 | |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 197 | #define STFSM_DEFAULT_EMI_FREQ 100000000UL /* 100 MHz */ |
| 198 | #define STFSM_DEFAULT_WR_TIME (STFSM_DEFAULT_EMI_FREQ * (15/1000)) /* 15ms */ |
| 199 | |
| 200 | #define STFSM_FLASH_SAFE_FREQ 10000000UL /* 10 MHz */ |
| 201 | |
Lee Jones | 3c8b85b | 2014-03-20 09:20:36 +0000 | [diff] [blame] | 202 | #define STFSM_MAX_WAIT_SEQ_MS 1000 /* FSM execution time */ |
| 203 | |
Lee Jones | e85a619 | 2014-03-20 09:20:54 +0000 | [diff] [blame] | 204 | /* Flash Commands */ |
| 205 | #define FLASH_CMD_WREN 0x06 |
| 206 | #define FLASH_CMD_WRDI 0x04 |
| 207 | #define FLASH_CMD_RDID 0x9f |
| 208 | #define FLASH_CMD_RDSR 0x05 |
| 209 | #define FLASH_CMD_RDSR2 0x35 |
| 210 | #define FLASH_CMD_WRSR 0x01 |
| 211 | #define FLASH_CMD_SE_4K 0x20 |
| 212 | #define FLASH_CMD_SE_32K 0x52 |
| 213 | #define FLASH_CMD_SE 0xd8 |
| 214 | #define FLASH_CMD_CHIPERASE 0xc7 |
| 215 | #define FLASH_CMD_WRVCR 0x81 |
| 216 | #define FLASH_CMD_RDVCR 0x85 |
| 217 | |
| 218 | #define FLASH_CMD_READ 0x03 /* READ */ |
| 219 | #define FLASH_CMD_READ_FAST 0x0b /* FAST READ */ |
| 220 | #define FLASH_CMD_READ_1_1_2 0x3b /* DUAL OUTPUT READ */ |
| 221 | #define FLASH_CMD_READ_1_2_2 0xbb /* DUAL I/O READ */ |
| 222 | #define FLASH_CMD_READ_1_1_4 0x6b /* QUAD OUTPUT READ */ |
| 223 | #define FLASH_CMD_READ_1_4_4 0xeb /* QUAD I/O READ */ |
| 224 | |
| 225 | #define FLASH_CMD_WRITE 0x02 /* PAGE PROGRAM */ |
| 226 | #define FLASH_CMD_WRITE_1_1_2 0xa2 /* DUAL INPUT PROGRAM */ |
| 227 | #define FLASH_CMD_WRITE_1_2_2 0xd2 /* DUAL INPUT EXT PROGRAM */ |
| 228 | #define FLASH_CMD_WRITE_1_1_4 0x32 /* QUAD INPUT PROGRAM */ |
| 229 | #define FLASH_CMD_WRITE_1_4_4 0x12 /* QUAD INPUT EXT PROGRAM */ |
| 230 | |
| 231 | #define FLASH_CMD_EN4B_ADDR 0xb7 /* Enter 4-byte address mode */ |
| 232 | #define FLASH_CMD_EX4B_ADDR 0xe9 /* Exit 4-byte address mode */ |
| 233 | |
| 234 | /* READ commands with 32-bit addressing (N25Q256 and S25FLxxxS) */ |
| 235 | #define FLASH_CMD_READ4 0x13 |
| 236 | #define FLASH_CMD_READ4_FAST 0x0c |
| 237 | #define FLASH_CMD_READ4_1_1_2 0x3c |
| 238 | #define FLASH_CMD_READ4_1_2_2 0xbc |
| 239 | #define FLASH_CMD_READ4_1_1_4 0x6c |
| 240 | #define FLASH_CMD_READ4_1_4_4 0xec |
| 241 | |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 242 | /* S25FLxxxS commands */ |
| 243 | #define S25FL_CMD_WRITE4_1_1_4 0x34 |
| 244 | #define S25FL_CMD_SE4 0xdc |
| 245 | #define S25FL_CMD_CLSR 0x30 |
| 246 | #define S25FL_CMD_DYBWR 0xe1 |
| 247 | #define S25FL_CMD_DYBRD 0xe0 |
| 248 | #define S25FL_CMD_WRITE4 0x12 /* Note, opcode clashes with |
| 249 | * 'FLASH_CMD_WRITE_1_4_4' |
| 250 | * as found on N25Qxxx devices! */ |
| 251 | |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 252 | /* Status register */ |
| 253 | #define FLASH_STATUS_BUSY 0x01 |
| 254 | #define FLASH_STATUS_WEL 0x02 |
| 255 | #define FLASH_STATUS_BP0 0x04 |
| 256 | #define FLASH_STATUS_BP1 0x08 |
| 257 | #define FLASH_STATUS_BP2 0x10 |
| 258 | #define FLASH_STATUS_SRWP0 0x80 |
| 259 | #define FLASH_STATUS_TIMEOUT 0xff |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 260 | /* S25FL Error Flags */ |
| 261 | #define S25FL_STATUS_E_ERR 0x20 |
| 262 | #define S25FL_STATUS_P_ERR 0x40 |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 263 | |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 264 | #define FLASH_PAGESIZE 256 /* In Bytes */ |
| 265 | #define FLASH_PAGESIZE_32 (FLASH_PAGESIZE / 4) /* In uint32_t */ |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 266 | #define FLASH_MAX_BUSY_WAIT (300 * HZ) /* Maximum 'CHIPERASE' time */ |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 267 | |
Lee Jones | e85a619 | 2014-03-20 09:20:54 +0000 | [diff] [blame] | 268 | /* |
| 269 | * Flags to tweak operation of default read/write/erase routines |
| 270 | */ |
| 271 | #define CFG_READ_TOGGLE_32BIT_ADDR 0x00000001 |
| 272 | #define CFG_WRITE_TOGGLE_32BIT_ADDR 0x00000002 |
| 273 | #define CFG_WRITE_EX_32BIT_ADDR_DELAY 0x00000004 |
| 274 | #define CFG_ERASESEC_TOGGLE_32BIT_ADDR 0x00000008 |
| 275 | #define CFG_S25FL_CHECK_ERROR_FLAGS 0x00000010 |
| 276 | |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 277 | struct stfsm_seq { |
| 278 | uint32_t data_size; |
| 279 | uint32_t addr1; |
| 280 | uint32_t addr2; |
| 281 | uint32_t addr_cfg; |
| 282 | uint32_t seq_opc[5]; |
| 283 | uint32_t mode; |
| 284 | uint32_t dummy; |
| 285 | uint32_t status; |
| 286 | uint8_t seq[16]; |
| 287 | uint32_t seq_cfg; |
| 288 | } __packed __aligned(4); |
| 289 | |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 290 | struct stfsm { |
| 291 | struct device *dev; |
| 292 | void __iomem *base; |
| 293 | struct resource *region; |
| 294 | struct mtd_info mtd; |
| 295 | struct mutex lock; |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 296 | struct flash_info *info; |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 297 | |
Lee Jones | e85a619 | 2014-03-20 09:20:54 +0000 | [diff] [blame] | 298 | uint32_t configuration; |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 299 | uint32_t fifo_dir_delay; |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 300 | bool booted_from_spi; |
Lee Jones | 0ea7d70 | 2014-03-20 09:20:50 +0000 | [diff] [blame] | 301 | bool reset_signal; |
| 302 | bool reset_por; |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 303 | |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 304 | struct stfsm_seq stfsm_seq_read; |
| 305 | struct stfsm_seq stfsm_seq_write; |
| 306 | struct stfsm_seq stfsm_seq_en_32bit_addr; |
| 307 | }; |
Lee Jones | 3c8b85b | 2014-03-20 09:20:36 +0000 | [diff] [blame] | 308 | |
Lee Jones | 0898127 | 2014-03-20 09:20:42 +0000 | [diff] [blame] | 309 | /* Parameters to configure a READ or WRITE FSM sequence */ |
| 310 | struct seq_rw_config { |
| 311 | uint32_t flags; /* flags to support config */ |
| 312 | uint8_t cmd; /* FLASH command */ |
| 313 | int write; /* Write Sequence */ |
| 314 | uint8_t addr_pads; /* No. of addr pads (MODE & DUMMY) */ |
| 315 | uint8_t data_pads; /* No. of data pads */ |
| 316 | uint8_t mode_data; /* MODE data */ |
| 317 | uint8_t mode_cycles; /* No. of MODE cycles */ |
| 318 | uint8_t dummy_cycles; /* No. of DUMMY cycles */ |
| 319 | }; |
| 320 | |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 321 | /* SPI Flash Device Table */ |
| 322 | struct flash_info { |
| 323 | char *name; |
| 324 | /* |
| 325 | * JEDEC id zero means "no ID" (most older chips); otherwise it has |
| 326 | * a high byte of zero plus three data bytes: the manufacturer id, |
| 327 | * then a two byte device id. |
| 328 | */ |
| 329 | u32 jedec_id; |
| 330 | u16 ext_id; |
| 331 | /* |
| 332 | * The size listed here is what works with FLASH_CMD_SE, which isn't |
| 333 | * necessarily called a "sector" by the vendor. |
| 334 | */ |
| 335 | unsigned sector_size; |
| 336 | u16 n_sectors; |
| 337 | u32 flags; |
| 338 | /* |
| 339 | * Note, where FAST_READ is supported, freq_max specifies the |
| 340 | * FAST_READ frequency, not the READ frequency. |
| 341 | */ |
| 342 | u32 max_freq; |
| 343 | int (*config)(struct stfsm *); |
| 344 | }; |
| 345 | |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 346 | static int stfsm_n25q_config(struct stfsm *fsm); |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 347 | static int stfsm_mx25_config(struct stfsm *fsm); |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 348 | static int stfsm_s25fl_config(struct stfsm *fsm); |
Lee Jones | cd7cac9 | 2014-03-20 09:21:05 +0000 | [diff] [blame] | 349 | static int stfsm_w25q_config(struct stfsm *fsm); |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 350 | |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 351 | static struct flash_info flash_types[] = { |
| 352 | /* |
| 353 | * ST Microelectronics/Numonyx -- |
| 354 | * (newer production versions may have feature updates |
| 355 | * (eg faster operating frequency) |
| 356 | */ |
| 357 | #define M25P_FLAG (FLASH_FLAG_READ_WRITE | FLASH_FLAG_READ_FAST) |
| 358 | { "m25p40", 0x202013, 0, 64 * 1024, 8, M25P_FLAG, 25, NULL }, |
| 359 | { "m25p80", 0x202014, 0, 64 * 1024, 16, M25P_FLAG, 25, NULL }, |
| 360 | { "m25p16", 0x202015, 0, 64 * 1024, 32, M25P_FLAG, 25, NULL }, |
| 361 | { "m25p32", 0x202016, 0, 64 * 1024, 64, M25P_FLAG, 50, NULL }, |
| 362 | { "m25p64", 0x202017, 0, 64 * 1024, 128, M25P_FLAG, 50, NULL }, |
| 363 | { "m25p128", 0x202018, 0, 256 * 1024, 64, M25P_FLAG, 50, NULL }, |
| 364 | |
| 365 | #define M25PX_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 366 | FLASH_FLAG_READ_FAST | \ |
| 367 | FLASH_FLAG_READ_1_1_2 | \ |
| 368 | FLASH_FLAG_WRITE_1_1_2) |
| 369 | { "m25px32", 0x207116, 0, 64 * 1024, 64, M25PX_FLAG, 75, NULL }, |
| 370 | { "m25px64", 0x207117, 0, 64 * 1024, 128, M25PX_FLAG, 75, NULL }, |
| 371 | |
| 372 | #define MX25_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 373 | FLASH_FLAG_READ_FAST | \ |
| 374 | FLASH_FLAG_READ_1_1_2 | \ |
| 375 | FLASH_FLAG_READ_1_2_2 | \ |
| 376 | FLASH_FLAG_READ_1_1_4 | \ |
| 377 | FLASH_FLAG_READ_1_4_4 | \ |
| 378 | FLASH_FLAG_SE_4K | \ |
| 379 | FLASH_FLAG_SE_32K) |
| 380 | { "mx25l25635e", 0xc22019, 0, 64*1024, 512, |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 381 | (MX25_FLAG | FLASH_FLAG_32BIT_ADDR | FLASH_FLAG_RESET), 70, |
| 382 | stfsm_mx25_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 383 | |
| 384 | #define N25Q_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 385 | FLASH_FLAG_READ_FAST | \ |
| 386 | FLASH_FLAG_READ_1_1_2 | \ |
| 387 | FLASH_FLAG_READ_1_2_2 | \ |
| 388 | FLASH_FLAG_READ_1_1_4 | \ |
| 389 | FLASH_FLAG_READ_1_4_4 | \ |
| 390 | FLASH_FLAG_WRITE_1_1_2 | \ |
| 391 | FLASH_FLAG_WRITE_1_2_2 | \ |
| 392 | FLASH_FLAG_WRITE_1_1_4 | \ |
| 393 | FLASH_FLAG_WRITE_1_4_4) |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 394 | { "n25q128", 0x20ba18, 0, 64 * 1024, 256, N25Q_FLAG, 108, |
| 395 | stfsm_n25q_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 396 | { "n25q256", 0x20ba19, 0, 64 * 1024, 512, |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 397 | N25Q_FLAG | FLASH_FLAG_32BIT_ADDR, 108, stfsm_n25q_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 398 | |
| 399 | /* |
| 400 | * Spansion S25FLxxxP |
| 401 | * - 256KiB and 64KiB sector variants (identified by ext. JEDEC) |
| 402 | */ |
| 403 | #define S25FLXXXP_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 404 | FLASH_FLAG_READ_1_1_2 | \ |
| 405 | FLASH_FLAG_READ_1_2_2 | \ |
| 406 | FLASH_FLAG_READ_1_1_4 | \ |
| 407 | FLASH_FLAG_READ_1_4_4 | \ |
| 408 | FLASH_FLAG_WRITE_1_1_4 | \ |
| 409 | FLASH_FLAG_READ_FAST) |
| 410 | { "s25fl129p0", 0x012018, 0x4d00, 256 * 1024, 64, S25FLXXXP_FLAG, 80, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 411 | stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 412 | { "s25fl129p1", 0x012018, 0x4d01, 64 * 1024, 256, S25FLXXXP_FLAG, 80, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 413 | stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 414 | |
| 415 | /* |
| 416 | * Spansion S25FLxxxS |
| 417 | * - 256KiB and 64KiB sector variants (identified by ext. JEDEC) |
| 418 | * - RESET# signal supported by die but not bristled out on all |
| 419 | * package types. The package type is a function of board design, |
| 420 | * so this information is captured in the board's flags. |
| 421 | * - Supports 'DYB' sector protection. Depending on variant, sectors |
| 422 | * may default to locked state on power-on. |
| 423 | */ |
| 424 | #define S25FLXXXS_FLAG (S25FLXXXP_FLAG | \ |
| 425 | FLASH_FLAG_RESET | \ |
| 426 | FLASH_FLAG_DYB_LOCKING) |
| 427 | { "s25fl128s0", 0x012018, 0x0300, 256 * 1024, 64, S25FLXXXS_FLAG, 80, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 428 | stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 429 | { "s25fl128s1", 0x012018, 0x0301, 64 * 1024, 256, S25FLXXXS_FLAG, 80, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 430 | stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 431 | { "s25fl256s0", 0x010219, 0x4d00, 256 * 1024, 128, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 432 | S25FLXXXS_FLAG | FLASH_FLAG_32BIT_ADDR, 80, stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 433 | { "s25fl256s1", 0x010219, 0x4d01, 64 * 1024, 512, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 434 | S25FLXXXS_FLAG | FLASH_FLAG_32BIT_ADDR, 80, stfsm_s25fl_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 435 | |
| 436 | /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */ |
| 437 | #define W25X_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 438 | FLASH_FLAG_READ_FAST | \ |
| 439 | FLASH_FLAG_READ_1_1_2 | \ |
| 440 | FLASH_FLAG_WRITE_1_1_2) |
| 441 | { "w25x40", 0xef3013, 0, 64 * 1024, 8, W25X_FLAG, 75, NULL }, |
| 442 | { "w25x80", 0xef3014, 0, 64 * 1024, 16, W25X_FLAG, 75, NULL }, |
| 443 | { "w25x16", 0xef3015, 0, 64 * 1024, 32, W25X_FLAG, 75, NULL }, |
| 444 | { "w25x32", 0xef3016, 0, 64 * 1024, 64, W25X_FLAG, 75, NULL }, |
| 445 | { "w25x64", 0xef3017, 0, 64 * 1024, 128, W25X_FLAG, 75, NULL }, |
| 446 | |
| 447 | /* Winbond -- w25q "blocks" are 64K, "sectors" are 4KiB */ |
| 448 | #define W25Q_FLAG (FLASH_FLAG_READ_WRITE | \ |
| 449 | FLASH_FLAG_READ_FAST | \ |
| 450 | FLASH_FLAG_READ_1_1_2 | \ |
| 451 | FLASH_FLAG_READ_1_2_2 | \ |
| 452 | FLASH_FLAG_READ_1_1_4 | \ |
| 453 | FLASH_FLAG_READ_1_4_4 | \ |
| 454 | FLASH_FLAG_WRITE_1_1_4) |
Lee Jones | cd7cac9 | 2014-03-20 09:21:05 +0000 | [diff] [blame] | 455 | { "w25q80", 0xef4014, 0, 64 * 1024, 16, W25Q_FLAG, 80, |
| 456 | stfsm_w25q_config }, |
| 457 | { "w25q16", 0xef4015, 0, 64 * 1024, 32, W25Q_FLAG, 80, |
| 458 | stfsm_w25q_config }, |
| 459 | { "w25q32", 0xef4016, 0, 64 * 1024, 64, W25Q_FLAG, 80, |
| 460 | stfsm_w25q_config }, |
| 461 | { "w25q64", 0xef4017, 0, 64 * 1024, 128, W25Q_FLAG, 80, |
| 462 | stfsm_w25q_config }, |
Lee Jones | 11d7f82 | 2014-03-20 09:20:40 +0000 | [diff] [blame] | 463 | |
| 464 | /* Sentinel */ |
| 465 | { NULL, 0x000000, 0, 0, 0, 0, 0, NULL }, |
| 466 | }; |
| 467 | |
Lee Jones | a37b2f5 | 2014-03-20 09:20:53 +0000 | [diff] [blame] | 468 | /* |
| 469 | * FSM message sequence configurations: |
| 470 | * |
| 471 | * All configs are presented in order of preference |
| 472 | */ |
| 473 | |
| 474 | /* Default READ configurations, in order of preference */ |
| 475 | static struct seq_rw_config default_read_configs[] = { |
| 476 | {FLASH_FLAG_READ_1_4_4, FLASH_CMD_READ_1_4_4, 0, 4, 4, 0x00, 2, 4}, |
| 477 | {FLASH_FLAG_READ_1_1_4, FLASH_CMD_READ_1_1_4, 0, 1, 4, 0x00, 4, 0}, |
| 478 | {FLASH_FLAG_READ_1_2_2, FLASH_CMD_READ_1_2_2, 0, 2, 2, 0x00, 4, 0}, |
| 479 | {FLASH_FLAG_READ_1_1_2, FLASH_CMD_READ_1_1_2, 0, 1, 2, 0x00, 0, 8}, |
| 480 | {FLASH_FLAG_READ_FAST, FLASH_CMD_READ_FAST, 0, 1, 1, 0x00, 0, 8}, |
| 481 | {FLASH_FLAG_READ_WRITE, FLASH_CMD_READ, 0, 1, 1, 0x00, 0, 0}, |
| 482 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 483 | }; |
| 484 | |
| 485 | /* Default WRITE configurations */ |
| 486 | static struct seq_rw_config default_write_configs[] = { |
| 487 | {FLASH_FLAG_WRITE_1_4_4, FLASH_CMD_WRITE_1_4_4, 1, 4, 4, 0x00, 0, 0}, |
| 488 | {FLASH_FLAG_WRITE_1_1_4, FLASH_CMD_WRITE_1_1_4, 1, 1, 4, 0x00, 0, 0}, |
| 489 | {FLASH_FLAG_WRITE_1_2_2, FLASH_CMD_WRITE_1_2_2, 1, 2, 2, 0x00, 0, 0}, |
| 490 | {FLASH_FLAG_WRITE_1_1_2, FLASH_CMD_WRITE_1_1_2, 1, 1, 2, 0x00, 0, 0}, |
| 491 | {FLASH_FLAG_READ_WRITE, FLASH_CMD_WRITE, 1, 1, 1, 0x00, 0, 0}, |
| 492 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 493 | }; |
| 494 | |
Lee Jones | e85a619 | 2014-03-20 09:20:54 +0000 | [diff] [blame] | 495 | /* |
| 496 | * [N25Qxxx] Configuration |
| 497 | */ |
| 498 | #define N25Q_VCR_DUMMY_CYCLES(x) (((x) & 0xf) << 4) |
| 499 | #define N25Q_VCR_XIP_DISABLED ((uint8_t)0x1 << 3) |
| 500 | #define N25Q_VCR_WRAP_CONT 0x3 |
| 501 | |
| 502 | /* N25Q 3-byte Address READ configurations |
| 503 | * - 'FAST' variants configured for 8 dummy cycles. |
| 504 | * |
| 505 | * Note, the number of dummy cycles used for 'FAST' READ operations is |
| 506 | * configurable and would normally be tuned according to the READ command and |
| 507 | * operating frequency. However, this applies universally to all 'FAST' READ |
| 508 | * commands, including those used by the SPIBoot controller, and remains in |
| 509 | * force until the device is power-cycled. Since the SPIBoot controller is |
| 510 | * hard-wired to use 8 dummy cycles, we must configure the device to also use 8 |
| 511 | * cycles. |
| 512 | */ |
| 513 | static struct seq_rw_config n25q_read3_configs[] = { |
| 514 | {FLASH_FLAG_READ_1_4_4, FLASH_CMD_READ_1_4_4, 0, 4, 4, 0x00, 0, 8}, |
| 515 | {FLASH_FLAG_READ_1_1_4, FLASH_CMD_READ_1_1_4, 0, 1, 4, 0x00, 0, 8}, |
| 516 | {FLASH_FLAG_READ_1_2_2, FLASH_CMD_READ_1_2_2, 0, 2, 2, 0x00, 0, 8}, |
| 517 | {FLASH_FLAG_READ_1_1_2, FLASH_CMD_READ_1_1_2, 0, 1, 2, 0x00, 0, 8}, |
| 518 | {FLASH_FLAG_READ_FAST, FLASH_CMD_READ_FAST, 0, 1, 1, 0x00, 0, 8}, |
| 519 | {FLASH_FLAG_READ_WRITE, FLASH_CMD_READ, 0, 1, 1, 0x00, 0, 0}, |
| 520 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 521 | }; |
| 522 | |
| 523 | /* N25Q 4-byte Address READ configurations |
| 524 | * - use special 4-byte address READ commands (reduces overheads, and |
| 525 | * reduces risk of hitting watchdog reset issues). |
| 526 | * - 'FAST' variants configured for 8 dummy cycles (see note above.) |
| 527 | */ |
| 528 | static struct seq_rw_config n25q_read4_configs[] = { |
| 529 | {FLASH_FLAG_READ_1_4_4, FLASH_CMD_READ4_1_4_4, 0, 4, 4, 0x00, 0, 8}, |
| 530 | {FLASH_FLAG_READ_1_1_4, FLASH_CMD_READ4_1_1_4, 0, 1, 4, 0x00, 0, 8}, |
| 531 | {FLASH_FLAG_READ_1_2_2, FLASH_CMD_READ4_1_2_2, 0, 2, 2, 0x00, 0, 8}, |
| 532 | {FLASH_FLAG_READ_1_1_2, FLASH_CMD_READ4_1_1_2, 0, 1, 2, 0x00, 0, 8}, |
| 533 | {FLASH_FLAG_READ_FAST, FLASH_CMD_READ4_FAST, 0, 1, 1, 0x00, 0, 8}, |
| 534 | {FLASH_FLAG_READ_WRITE, FLASH_CMD_READ4, 0, 1, 1, 0x00, 0, 0}, |
| 535 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 536 | }; |
| 537 | |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 538 | /* |
| 539 | * [MX25xxx] Configuration |
| 540 | */ |
| 541 | #define MX25_STATUS_QE (0x1 << 6) |
| 542 | |
| 543 | static int stfsm_mx25_en_32bit_addr_seq(struct stfsm_seq *seq) |
| 544 | { |
| 545 | seq->seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 546 | SEQ_OPC_CYCLES(8) | |
| 547 | SEQ_OPC_OPCODE(FLASH_CMD_EN4B_ADDR) | |
| 548 | SEQ_OPC_CSDEASSERT); |
| 549 | |
| 550 | seq->seq[0] = STFSM_INST_CMD1; |
| 551 | seq->seq[1] = STFSM_INST_WAIT; |
| 552 | seq->seq[2] = STFSM_INST_STOP; |
| 553 | |
| 554 | seq->seq_cfg = (SEQ_CFG_PADS_1 | |
| 555 | SEQ_CFG_ERASE | |
| 556 | SEQ_CFG_READNOTWRITE | |
| 557 | SEQ_CFG_CSDEASSERT | |
| 558 | SEQ_CFG_STARTSEQ); |
| 559 | |
| 560 | return 0; |
| 561 | } |
| 562 | |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 563 | /* |
| 564 | * [S25FLxxx] Configuration |
| 565 | */ |
| 566 | #define STFSM_S25FL_CONFIG_QE (0x1 << 1) |
| 567 | |
| 568 | /* |
| 569 | * S25FLxxxS devices provide three ways of supporting 32-bit addressing: Bank |
| 570 | * Register, Extended Address Modes, and a 32-bit address command set. The |
| 571 | * 32-bit address command set is used here, since it avoids any problems with |
| 572 | * entering a state that is incompatible with the SPIBoot Controller. |
| 573 | */ |
| 574 | static struct seq_rw_config stfsm_s25fl_read4_configs[] = { |
| 575 | {FLASH_FLAG_READ_1_4_4, FLASH_CMD_READ4_1_4_4, 0, 4, 4, 0x00, 2, 4}, |
| 576 | {FLASH_FLAG_READ_1_1_4, FLASH_CMD_READ4_1_1_4, 0, 1, 4, 0x00, 0, 8}, |
| 577 | {FLASH_FLAG_READ_1_2_2, FLASH_CMD_READ4_1_2_2, 0, 2, 2, 0x00, 4, 0}, |
| 578 | {FLASH_FLAG_READ_1_1_2, FLASH_CMD_READ4_1_1_2, 0, 1, 2, 0x00, 0, 8}, |
| 579 | {FLASH_FLAG_READ_FAST, FLASH_CMD_READ4_FAST, 0, 1, 1, 0x00, 0, 8}, |
| 580 | {FLASH_FLAG_READ_WRITE, FLASH_CMD_READ4, 0, 1, 1, 0x00, 0, 0}, |
| 581 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 582 | }; |
| 583 | |
| 584 | static struct seq_rw_config stfsm_s25fl_write4_configs[] = { |
| 585 | {FLASH_FLAG_WRITE_1_1_4, S25FL_CMD_WRITE4_1_1_4, 1, 1, 4, 0x00, 0, 0}, |
| 586 | {FLASH_FLAG_READ_WRITE, S25FL_CMD_WRITE4, 1, 1, 1, 0x00, 0, 0}, |
| 587 | {0x00, 0, 0, 0, 0, 0x00, 0, 0}, |
| 588 | }; |
| 589 | |
Lee Jones | cd7cac9 | 2014-03-20 09:21:05 +0000 | [diff] [blame] | 590 | /* |
| 591 | * [W25Qxxx] Configuration |
| 592 | */ |
| 593 | #define W25Q_STATUS_QE (0x1 << 9) |
| 594 | |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 595 | static struct stfsm_seq stfsm_seq_read_jedec = { |
| 596 | .data_size = TRANSFER_SIZE(8), |
| 597 | .seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 598 | SEQ_OPC_CYCLES(8) | |
| 599 | SEQ_OPC_OPCODE(FLASH_CMD_RDID)), |
| 600 | .seq = { |
| 601 | STFSM_INST_CMD1, |
| 602 | STFSM_INST_DATA_READ, |
| 603 | STFSM_INST_STOP, |
| 604 | }, |
| 605 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 606 | SEQ_CFG_READNOTWRITE | |
| 607 | SEQ_CFG_CSDEASSERT | |
| 608 | SEQ_CFG_STARTSEQ), |
| 609 | }; |
| 610 | |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 611 | static struct stfsm_seq stfsm_seq_read_status_fifo = { |
| 612 | .data_size = TRANSFER_SIZE(4), |
| 613 | .seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 614 | SEQ_OPC_CYCLES(8) | |
| 615 | SEQ_OPC_OPCODE(FLASH_CMD_RDSR)), |
| 616 | .seq = { |
| 617 | STFSM_INST_CMD1, |
| 618 | STFSM_INST_DATA_READ, |
| 619 | STFSM_INST_STOP, |
| 620 | }, |
| 621 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 622 | SEQ_CFG_READNOTWRITE | |
| 623 | SEQ_CFG_CSDEASSERT | |
| 624 | SEQ_CFG_STARTSEQ), |
| 625 | }; |
| 626 | |
Lee Jones | fa5ba3a | 2014-03-20 09:20:47 +0000 | [diff] [blame] | 627 | static struct stfsm_seq stfsm_seq_erase_sector = { |
| 628 | /* 'addr_cfg' configured during initialisation */ |
| 629 | .seq_opc = { |
| 630 | (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 631 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | SEQ_OPC_CSDEASSERT), |
| 632 | |
| 633 | (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 634 | SEQ_OPC_OPCODE(FLASH_CMD_SE)), |
| 635 | }, |
| 636 | .seq = { |
| 637 | STFSM_INST_CMD1, |
| 638 | STFSM_INST_CMD2, |
| 639 | STFSM_INST_ADD1, |
| 640 | STFSM_INST_ADD2, |
| 641 | STFSM_INST_STOP, |
| 642 | }, |
| 643 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 644 | SEQ_CFG_READNOTWRITE | |
| 645 | SEQ_CFG_CSDEASSERT | |
| 646 | SEQ_CFG_STARTSEQ), |
| 647 | }; |
| 648 | |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 649 | static struct stfsm_seq stfsm_seq_erase_chip = { |
| 650 | .seq_opc = { |
| 651 | (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 652 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | SEQ_OPC_CSDEASSERT), |
| 653 | |
| 654 | (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 655 | SEQ_OPC_OPCODE(FLASH_CMD_CHIPERASE) | SEQ_OPC_CSDEASSERT), |
| 656 | }, |
| 657 | .seq = { |
| 658 | STFSM_INST_CMD1, |
| 659 | STFSM_INST_CMD2, |
| 660 | STFSM_INST_WAIT, |
| 661 | STFSM_INST_STOP, |
| 662 | }, |
| 663 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 664 | SEQ_CFG_ERASE | |
| 665 | SEQ_CFG_READNOTWRITE | |
| 666 | SEQ_CFG_CSDEASSERT | |
| 667 | SEQ_CFG_STARTSEQ), |
| 668 | }; |
| 669 | |
Lee Jones | 150571b | 2014-03-20 09:21:02 +0000 | [diff] [blame] | 670 | static struct stfsm_seq stfsm_seq_write_status = { |
| 671 | .seq_opc[0] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 672 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | SEQ_OPC_CSDEASSERT), |
| 673 | .seq_opc[1] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 674 | SEQ_OPC_OPCODE(FLASH_CMD_WRSR)), |
| 675 | .seq = { |
| 676 | STFSM_INST_CMD1, |
| 677 | STFSM_INST_CMD2, |
| 678 | STFSM_INST_STA_WR1, |
| 679 | STFSM_INST_STOP, |
| 680 | }, |
| 681 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 682 | SEQ_CFG_READNOTWRITE | |
| 683 | SEQ_CFG_CSDEASSERT | |
| 684 | SEQ_CFG_STARTSEQ), |
| 685 | }; |
| 686 | |
Lee Jones | 249516c | 2014-03-20 09:20:52 +0000 | [diff] [blame] | 687 | static struct stfsm_seq stfsm_seq_wrvcr = { |
| 688 | .seq_opc[0] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 689 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | SEQ_OPC_CSDEASSERT), |
| 690 | .seq_opc[1] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 691 | SEQ_OPC_OPCODE(FLASH_CMD_WRVCR)), |
| 692 | .seq = { |
| 693 | STFSM_INST_CMD1, |
| 694 | STFSM_INST_CMD2, |
| 695 | STFSM_INST_STA_WR1, |
| 696 | STFSM_INST_STOP, |
| 697 | }, |
| 698 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 699 | SEQ_CFG_READNOTWRITE | |
| 700 | SEQ_CFG_CSDEASSERT | |
| 701 | SEQ_CFG_STARTSEQ), |
| 702 | }; |
| 703 | |
Lee Jones | 6bd2960 | 2014-03-20 09:20:48 +0000 | [diff] [blame] | 704 | static int stfsm_n25q_en_32bit_addr_seq(struct stfsm_seq *seq) |
| 705 | { |
| 706 | seq->seq_opc[0] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 707 | SEQ_OPC_OPCODE(FLASH_CMD_EN4B_ADDR)); |
| 708 | seq->seq_opc[1] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 709 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | |
| 710 | SEQ_OPC_CSDEASSERT); |
| 711 | |
| 712 | seq->seq[0] = STFSM_INST_CMD2; |
| 713 | seq->seq[1] = STFSM_INST_CMD1; |
| 714 | seq->seq[2] = STFSM_INST_WAIT; |
| 715 | seq->seq[3] = STFSM_INST_STOP; |
| 716 | |
| 717 | seq->seq_cfg = (SEQ_CFG_PADS_1 | |
| 718 | SEQ_CFG_ERASE | |
| 719 | SEQ_CFG_READNOTWRITE | |
| 720 | SEQ_CFG_CSDEASSERT | |
| 721 | SEQ_CFG_STARTSEQ); |
| 722 | |
| 723 | return 0; |
| 724 | } |
| 725 | |
Lee Jones | 3c8b85b | 2014-03-20 09:20:36 +0000 | [diff] [blame] | 726 | static inline int stfsm_is_idle(struct stfsm *fsm) |
| 727 | { |
| 728 | return readl(fsm->base + SPI_FAST_SEQ_STA) & 0x10; |
| 729 | } |
| 730 | |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 731 | static inline uint32_t stfsm_fifo_available(struct stfsm *fsm) |
| 732 | { |
| 733 | return (readl(fsm->base + SPI_FAST_SEQ_STA) >> 5) & 0x7f; |
| 734 | } |
| 735 | |
| 736 | static void stfsm_clear_fifo(struct stfsm *fsm) |
| 737 | { |
| 738 | uint32_t avail; |
| 739 | |
| 740 | for (;;) { |
| 741 | avail = stfsm_fifo_available(fsm); |
| 742 | if (!avail) |
| 743 | break; |
| 744 | |
| 745 | while (avail) { |
| 746 | readl(fsm->base + SPI_FAST_SEQ_DATA_REG); |
| 747 | avail--; |
| 748 | } |
| 749 | } |
| 750 | } |
| 751 | |
Lee Jones | 3c8b85b | 2014-03-20 09:20:36 +0000 | [diff] [blame] | 752 | static inline void stfsm_load_seq(struct stfsm *fsm, |
| 753 | const struct stfsm_seq *seq) |
| 754 | { |
| 755 | void __iomem *dst = fsm->base + SPI_FAST_SEQ_TRANSFER_SIZE; |
| 756 | const uint32_t *src = (const uint32_t *)seq; |
| 757 | int words = sizeof(*seq) / sizeof(*src); |
| 758 | |
| 759 | BUG_ON(!stfsm_is_idle(fsm)); |
| 760 | |
| 761 | while (words--) { |
| 762 | writel(*src, dst); |
| 763 | src++; |
| 764 | dst += 4; |
| 765 | } |
| 766 | } |
| 767 | |
| 768 | static void stfsm_wait_seq(struct stfsm *fsm) |
| 769 | { |
| 770 | unsigned long deadline; |
| 771 | int timeout = 0; |
| 772 | |
| 773 | deadline = jiffies + msecs_to_jiffies(STFSM_MAX_WAIT_SEQ_MS); |
| 774 | |
| 775 | while (!timeout) { |
| 776 | if (time_after_eq(jiffies, deadline)) |
| 777 | timeout = 1; |
| 778 | |
| 779 | if (stfsm_is_idle(fsm)) |
| 780 | return; |
| 781 | |
| 782 | cond_resched(); |
| 783 | } |
| 784 | |
| 785 | dev_err(fsm->dev, "timeout on sequence completion\n"); |
| 786 | } |
| 787 | |
Lee Jones | 030e82d | 2014-03-20 09:20:37 +0000 | [diff] [blame] | 788 | static void stfsm_read_fifo(struct stfsm *fsm, uint32_t *buf, |
| 789 | const uint32_t size) |
| 790 | { |
| 791 | uint32_t remaining = size >> 2; |
| 792 | uint32_t avail; |
| 793 | uint32_t words; |
| 794 | |
| 795 | dev_dbg(fsm->dev, "Reading %d bytes from FIFO\n", size); |
| 796 | |
| 797 | BUG_ON((((uint32_t)buf) & 0x3) || (size & 0x3)); |
| 798 | |
| 799 | while (remaining) { |
| 800 | for (;;) { |
| 801 | avail = stfsm_fifo_available(fsm); |
| 802 | if (avail) |
| 803 | break; |
| 804 | udelay(1); |
| 805 | } |
| 806 | words = min(avail, remaining); |
| 807 | remaining -= words; |
| 808 | |
| 809 | readsl(fsm->base + SPI_FAST_SEQ_DATA_REG, buf, words); |
| 810 | buf += words; |
| 811 | } |
| 812 | } |
| 813 | |
Lee Jones | 30ca64f | 2014-03-20 09:20:58 +0000 | [diff] [blame] | 814 | static int stfsm_write_fifo(struct stfsm *fsm, |
| 815 | const uint32_t *buf, const uint32_t size) |
| 816 | { |
| 817 | uint32_t words = size >> 2; |
| 818 | |
| 819 | dev_dbg(fsm->dev, "writing %d bytes to FIFO\n", size); |
| 820 | |
| 821 | BUG_ON((((uint32_t)buf) & 0x3) || (size & 0x3)); |
| 822 | |
| 823 | writesl(fsm->base + SPI_FAST_SEQ_DATA_REG, buf, words); |
| 824 | |
| 825 | return size; |
| 826 | } |
| 827 | |
Lee Jones | 0de08e4 | 2014-03-20 09:20:51 +0000 | [diff] [blame] | 828 | static int stfsm_enter_32bit_addr(struct stfsm *fsm, int enter) |
| 829 | { |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 830 | struct stfsm_seq *seq = &fsm->stfsm_seq_en_32bit_addr; |
Lee Jones | 0de08e4 | 2014-03-20 09:20:51 +0000 | [diff] [blame] | 831 | uint32_t cmd = enter ? FLASH_CMD_EN4B_ADDR : FLASH_CMD_EX4B_ADDR; |
| 832 | |
| 833 | seq->seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 834 | SEQ_OPC_CYCLES(8) | |
| 835 | SEQ_OPC_OPCODE(cmd) | |
| 836 | SEQ_OPC_CSDEASSERT); |
| 837 | |
| 838 | stfsm_load_seq(fsm, seq); |
| 839 | |
| 840 | stfsm_wait_seq(fsm); |
| 841 | |
| 842 | return 0; |
| 843 | } |
| 844 | |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 845 | static uint8_t stfsm_wait_busy(struct stfsm *fsm) |
| 846 | { |
| 847 | struct stfsm_seq *seq = &stfsm_seq_read_status_fifo; |
| 848 | unsigned long deadline; |
| 849 | uint32_t status; |
| 850 | int timeout = 0; |
| 851 | |
| 852 | /* Use RDRS1 */ |
| 853 | seq->seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 854 | SEQ_OPC_CYCLES(8) | |
| 855 | SEQ_OPC_OPCODE(FLASH_CMD_RDSR)); |
| 856 | |
| 857 | /* Load read_status sequence */ |
| 858 | stfsm_load_seq(fsm, seq); |
| 859 | |
| 860 | /* |
| 861 | * Repeat until busy bit is deasserted, or timeout, or error (S25FLxxxS) |
| 862 | */ |
| 863 | deadline = jiffies + FLASH_MAX_BUSY_WAIT; |
| 864 | while (!timeout) { |
| 865 | cond_resched(); |
| 866 | |
| 867 | if (time_after_eq(jiffies, deadline)) |
| 868 | timeout = 1; |
| 869 | |
| 870 | stfsm_wait_seq(fsm); |
| 871 | |
| 872 | stfsm_read_fifo(fsm, &status, 4); |
| 873 | |
| 874 | if ((status & FLASH_STATUS_BUSY) == 0) |
| 875 | return 0; |
| 876 | |
| 877 | if ((fsm->configuration & CFG_S25FL_CHECK_ERROR_FLAGS) && |
| 878 | ((status & S25FL_STATUS_P_ERR) || |
| 879 | (status & S25FL_STATUS_E_ERR))) |
| 880 | return (uint8_t)(status & 0xff); |
| 881 | |
| 882 | if (!timeout) |
| 883 | /* Restart */ |
| 884 | writel(seq->seq_cfg, fsm->base + SPI_FAST_SEQ_CFG); |
| 885 | } |
| 886 | |
| 887 | dev_err(fsm->dev, "timeout on wait_busy\n"); |
| 888 | |
| 889 | return FLASH_STATUS_TIMEOUT; |
| 890 | } |
| 891 | |
Lee Jones | ac94dbc | 2014-03-20 09:21:01 +0000 | [diff] [blame] | 892 | static int stfsm_read_status(struct stfsm *fsm, uint8_t cmd, |
| 893 | uint8_t *status) |
| 894 | { |
| 895 | struct stfsm_seq *seq = &stfsm_seq_read_status_fifo; |
| 896 | uint32_t tmp; |
| 897 | |
| 898 | dev_dbg(fsm->dev, "reading STA[%s]\n", |
| 899 | (cmd == FLASH_CMD_RDSR) ? "1" : "2"); |
| 900 | |
| 901 | seq->seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 902 | SEQ_OPC_CYCLES(8) | |
| 903 | SEQ_OPC_OPCODE(cmd)), |
| 904 | |
| 905 | stfsm_load_seq(fsm, seq); |
| 906 | |
| 907 | stfsm_read_fifo(fsm, &tmp, 4); |
| 908 | |
| 909 | *status = (uint8_t)(tmp >> 24); |
| 910 | |
| 911 | stfsm_wait_seq(fsm); |
| 912 | |
| 913 | return 0; |
| 914 | } |
| 915 | |
Lee Jones | 150571b | 2014-03-20 09:21:02 +0000 | [diff] [blame] | 916 | static int stfsm_write_status(struct stfsm *fsm, uint16_t status, |
| 917 | int sta_bytes) |
| 918 | { |
| 919 | struct stfsm_seq *seq = &stfsm_seq_write_status; |
| 920 | |
| 921 | dev_dbg(fsm->dev, "writing STA[%s] 0x%04x\n", |
| 922 | (sta_bytes == 1) ? "1" : "1+2", status); |
| 923 | |
| 924 | seq->status = (uint32_t)status | STA_PADS_1 | STA_CSDEASSERT; |
| 925 | seq->seq[2] = (sta_bytes == 1) ? |
| 926 | STFSM_INST_STA_WR1 : STFSM_INST_STA_WR1_2; |
| 927 | |
| 928 | stfsm_load_seq(fsm, seq); |
| 929 | |
| 930 | stfsm_wait_seq(fsm); |
| 931 | |
| 932 | return 0; |
| 933 | }; |
| 934 | |
Lee Jones | 249516c | 2014-03-20 09:20:52 +0000 | [diff] [blame] | 935 | static int stfsm_wrvcr(struct stfsm *fsm, uint8_t data) |
| 936 | { |
| 937 | struct stfsm_seq *seq = &stfsm_seq_wrvcr; |
| 938 | |
| 939 | dev_dbg(fsm->dev, "writing VCR 0x%02x\n", data); |
| 940 | |
| 941 | seq->status = (STA_DATA_BYTE1(data) | STA_PADS_1 | STA_CSDEASSERT); |
| 942 | |
| 943 | stfsm_load_seq(fsm, seq); |
| 944 | |
| 945 | stfsm_wait_seq(fsm); |
| 946 | |
| 947 | return 0; |
| 948 | } |
| 949 | |
Lee Jones | 0ea7d70 | 2014-03-20 09:20:50 +0000 | [diff] [blame] | 950 | /* |
| 951 | * SoC reset on 'boot-from-spi' systems |
| 952 | * |
| 953 | * Certain modes of operation cause the Flash device to enter a particular state |
| 954 | * for a period of time (e.g. 'Erase Sector', 'Quad Enable', and 'Enter 32-bit |
| 955 | * Addr' commands). On boot-from-spi systems, it is important to consider what |
| 956 | * happens if a warm reset occurs during this period. The SPIBoot controller |
| 957 | * assumes that Flash device is in its default reset state, 24-bit address mode, |
| 958 | * and ready to accept commands. This can be achieved using some form of |
| 959 | * on-board logic/controller to force a device POR in response to a SoC-level |
| 960 | * reset or by making use of the device reset signal if available (limited |
| 961 | * number of devices only). |
| 962 | * |
| 963 | * Failure to take such precautions can cause problems following a warm reset. |
| 964 | * For some operations (e.g. ERASE), there is little that can be done. For |
| 965 | * other modes of operation (e.g. 32-bit addressing), options are often |
| 966 | * available that can help minimise the window in which a reset could cause a |
| 967 | * problem. |
| 968 | * |
| 969 | */ |
| 970 | static bool stfsm_can_handle_soc_reset(struct stfsm *fsm) |
| 971 | { |
| 972 | /* Reset signal is available on the board and supported by the device */ |
| 973 | if (fsm->reset_signal && fsm->info->flags & FLASH_FLAG_RESET) |
| 974 | return true; |
| 975 | |
| 976 | /* Board-level logic forces a power-on-reset */ |
| 977 | if (fsm->reset_por) |
| 978 | return true; |
| 979 | |
| 980 | /* Reset is not properly handled and may result in failure to reboot */ |
| 981 | return false; |
| 982 | } |
| 983 | |
Lee Jones | fa5ba3a | 2014-03-20 09:20:47 +0000 | [diff] [blame] | 984 | /* Configure 'addr_cfg' according to addressing mode */ |
| 985 | static void stfsm_prepare_erasesec_seq(struct stfsm *fsm, |
| 986 | struct stfsm_seq *seq) |
| 987 | { |
| 988 | int addr1_cycles = fsm->info->flags & FLASH_FLAG_32BIT_ADDR ? 16 : 8; |
| 989 | |
| 990 | seq->addr_cfg = (ADR_CFG_CYCLES_ADD1(addr1_cycles) | |
| 991 | ADR_CFG_PADS_1_ADD1 | |
| 992 | ADR_CFG_CYCLES_ADD2(16) | |
| 993 | ADR_CFG_PADS_1_ADD2 | |
| 994 | ADR_CFG_CSDEASSERT_ADD2); |
| 995 | } |
| 996 | |
Lee Jones | 0898127 | 2014-03-20 09:20:42 +0000 | [diff] [blame] | 997 | /* Search for preferred configuration based on available flags */ |
| 998 | static struct seq_rw_config * |
| 999 | stfsm_search_seq_rw_configs(struct stfsm *fsm, |
| 1000 | struct seq_rw_config cfgs[]) |
| 1001 | { |
| 1002 | struct seq_rw_config *config; |
| 1003 | int flags = fsm->info->flags; |
| 1004 | |
| 1005 | for (config = cfgs; config->cmd != 0; config++) |
| 1006 | if ((config->flags & flags) == config->flags) |
| 1007 | return config; |
| 1008 | |
| 1009 | return NULL; |
| 1010 | } |
| 1011 | |
Lee Jones | 97ccf2d | 2014-03-20 09:20:44 +0000 | [diff] [blame] | 1012 | /* Prepare a READ/WRITE sequence according to configuration parameters */ |
| 1013 | static void stfsm_prepare_rw_seq(struct stfsm *fsm, |
| 1014 | struct stfsm_seq *seq, |
| 1015 | struct seq_rw_config *cfg) |
| 1016 | { |
| 1017 | int addr1_cycles, addr2_cycles; |
| 1018 | int i = 0; |
| 1019 | |
| 1020 | memset(seq, 0, sizeof(*seq)); |
| 1021 | |
| 1022 | /* Add READ/WRITE OPC */ |
| 1023 | seq->seq_opc[i++] = (SEQ_OPC_PADS_1 | |
| 1024 | SEQ_OPC_CYCLES(8) | |
| 1025 | SEQ_OPC_OPCODE(cfg->cmd)); |
| 1026 | |
| 1027 | /* Add WREN OPC for a WRITE sequence */ |
| 1028 | if (cfg->write) |
| 1029 | seq->seq_opc[i++] = (SEQ_OPC_PADS_1 | |
| 1030 | SEQ_OPC_CYCLES(8) | |
| 1031 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | |
| 1032 | SEQ_OPC_CSDEASSERT); |
| 1033 | |
| 1034 | /* Address configuration (24 or 32-bit addresses) */ |
| 1035 | addr1_cycles = (fsm->info->flags & FLASH_FLAG_32BIT_ADDR) ? 16 : 8; |
| 1036 | addr1_cycles /= cfg->addr_pads; |
| 1037 | addr2_cycles = 16 / cfg->addr_pads; |
| 1038 | seq->addr_cfg = ((addr1_cycles & 0x3f) << 0 | /* ADD1 cycles */ |
| 1039 | (cfg->addr_pads - 1) << 6 | /* ADD1 pads */ |
| 1040 | (addr2_cycles & 0x3f) << 16 | /* ADD2 cycles */ |
| 1041 | ((cfg->addr_pads - 1) << 22)); /* ADD2 pads */ |
| 1042 | |
| 1043 | /* Data/Sequence configuration */ |
| 1044 | seq->seq_cfg = ((cfg->data_pads - 1) << 16 | |
| 1045 | SEQ_CFG_STARTSEQ | |
| 1046 | SEQ_CFG_CSDEASSERT); |
| 1047 | if (!cfg->write) |
| 1048 | seq->seq_cfg |= SEQ_CFG_READNOTWRITE; |
| 1049 | |
| 1050 | /* Mode configuration (no. of pads taken from addr cfg) */ |
| 1051 | seq->mode = ((cfg->mode_data & 0xff) << 0 | /* data */ |
| 1052 | (cfg->mode_cycles & 0x3f) << 16 | /* cycles */ |
| 1053 | (cfg->addr_pads - 1) << 22); /* pads */ |
| 1054 | |
| 1055 | /* Dummy configuration (no. of pads taken from addr cfg) */ |
| 1056 | seq->dummy = ((cfg->dummy_cycles & 0x3f) << 16 | /* cycles */ |
| 1057 | (cfg->addr_pads - 1) << 22); /* pads */ |
| 1058 | |
| 1059 | |
| 1060 | /* Instruction sequence */ |
| 1061 | i = 0; |
| 1062 | if (cfg->write) |
| 1063 | seq->seq[i++] = STFSM_INST_CMD2; |
| 1064 | |
| 1065 | seq->seq[i++] = STFSM_INST_CMD1; |
| 1066 | |
| 1067 | seq->seq[i++] = STFSM_INST_ADD1; |
| 1068 | seq->seq[i++] = STFSM_INST_ADD2; |
| 1069 | |
| 1070 | if (cfg->mode_cycles) |
| 1071 | seq->seq[i++] = STFSM_INST_MODE; |
| 1072 | |
| 1073 | if (cfg->dummy_cycles) |
| 1074 | seq->seq[i++] = STFSM_INST_DUMMY; |
| 1075 | |
| 1076 | seq->seq[i++] = |
| 1077 | cfg->write ? STFSM_INST_DATA_WRITE : STFSM_INST_DATA_READ; |
| 1078 | seq->seq[i++] = STFSM_INST_STOP; |
| 1079 | } |
| 1080 | |
Lee Jones | 88cccb8 | 2014-03-20 09:20:49 +0000 | [diff] [blame] | 1081 | static int stfsm_search_prepare_rw_seq(struct stfsm *fsm, |
| 1082 | struct stfsm_seq *seq, |
| 1083 | struct seq_rw_config *cfgs) |
| 1084 | { |
| 1085 | struct seq_rw_config *config; |
| 1086 | |
| 1087 | config = stfsm_search_seq_rw_configs(fsm, cfgs); |
| 1088 | if (!config) { |
| 1089 | dev_err(fsm->dev, "failed to find suitable config\n"); |
| 1090 | return -EINVAL; |
| 1091 | } |
| 1092 | |
| 1093 | stfsm_prepare_rw_seq(fsm, seq, config); |
| 1094 | |
| 1095 | return 0; |
| 1096 | } |
| 1097 | |
Lee Jones | 4eb3f0d8 | 2014-03-20 09:20:56 +0000 | [diff] [blame] | 1098 | /* Prepare a READ/WRITE/ERASE 'default' sequences */ |
| 1099 | static int stfsm_prepare_rwe_seqs_default(struct stfsm *fsm) |
| 1100 | { |
| 1101 | uint32_t flags = fsm->info->flags; |
| 1102 | int ret; |
| 1103 | |
| 1104 | /* Configure 'READ' sequence */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1105 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_read, |
Lee Jones | 4eb3f0d8 | 2014-03-20 09:20:56 +0000 | [diff] [blame] | 1106 | default_read_configs); |
| 1107 | if (ret) { |
| 1108 | dev_err(fsm->dev, |
| 1109 | "failed to prep READ sequence with flags [0x%08x]\n", |
| 1110 | flags); |
| 1111 | return ret; |
| 1112 | } |
| 1113 | |
| 1114 | /* Configure 'WRITE' sequence */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1115 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_write, |
Lee Jones | 4eb3f0d8 | 2014-03-20 09:20:56 +0000 | [diff] [blame] | 1116 | default_write_configs); |
| 1117 | if (ret) { |
| 1118 | dev_err(fsm->dev, |
| 1119 | "failed to prep WRITE sequence with flags [0x%08x]\n", |
| 1120 | flags); |
| 1121 | return ret; |
| 1122 | } |
| 1123 | |
| 1124 | /* Configure 'ERASE_SECTOR' sequence */ |
| 1125 | stfsm_prepare_erasesec_seq(fsm, &stfsm_seq_erase_sector); |
| 1126 | |
| 1127 | return 0; |
| 1128 | } |
| 1129 | |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 1130 | static int stfsm_mx25_config(struct stfsm *fsm) |
| 1131 | { |
| 1132 | uint32_t flags = fsm->info->flags; |
| 1133 | uint32_t data_pads; |
| 1134 | uint8_t sta; |
| 1135 | int ret; |
| 1136 | bool soc_reset; |
| 1137 | |
| 1138 | /* |
| 1139 | * Use default READ/WRITE sequences |
| 1140 | */ |
| 1141 | ret = stfsm_prepare_rwe_seqs_default(fsm); |
| 1142 | if (ret) |
| 1143 | return ret; |
| 1144 | |
| 1145 | /* |
| 1146 | * Configure 32-bit Address Support |
| 1147 | */ |
| 1148 | if (flags & FLASH_FLAG_32BIT_ADDR) { |
| 1149 | /* Configure 'enter_32bitaddr' FSM sequence */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1150 | stfsm_mx25_en_32bit_addr_seq(&fsm->stfsm_seq_en_32bit_addr); |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 1151 | |
| 1152 | soc_reset = stfsm_can_handle_soc_reset(fsm); |
| 1153 | if (soc_reset || !fsm->booted_from_spi) { |
| 1154 | /* If we can handle SoC resets, we enable 32-bit address |
| 1155 | * mode pervasively */ |
| 1156 | stfsm_enter_32bit_addr(fsm, 1); |
| 1157 | |
| 1158 | } else { |
| 1159 | /* Else, enable/disable 32-bit addressing before/after |
| 1160 | * each operation */ |
| 1161 | fsm->configuration = (CFG_READ_TOGGLE_32BIT_ADDR | |
| 1162 | CFG_WRITE_TOGGLE_32BIT_ADDR | |
| 1163 | CFG_ERASESEC_TOGGLE_32BIT_ADDR); |
| 1164 | /* It seems a small delay is required after exiting |
| 1165 | * 32-bit mode following a write operation. The issue |
| 1166 | * is under investigation. |
| 1167 | */ |
| 1168 | fsm->configuration |= CFG_WRITE_EX_32BIT_ADDR_DELAY; |
| 1169 | } |
| 1170 | } |
| 1171 | |
| 1172 | /* For QUAD mode, set 'QE' STATUS bit */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1173 | data_pads = ((fsm->stfsm_seq_read.seq_cfg >> 16) & 0x3) + 1; |
Lee Jones | 89818066 | 2014-03-20 09:21:03 +0000 | [diff] [blame] | 1174 | if (data_pads == 4) { |
| 1175 | stfsm_read_status(fsm, FLASH_CMD_RDSR, &sta); |
| 1176 | sta |= MX25_STATUS_QE; |
| 1177 | stfsm_write_status(fsm, sta, 1); |
| 1178 | } |
| 1179 | |
| 1180 | return 0; |
| 1181 | } |
| 1182 | |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 1183 | static int stfsm_n25q_config(struct stfsm *fsm) |
| 1184 | { |
| 1185 | uint32_t flags = fsm->info->flags; |
| 1186 | uint8_t vcr; |
| 1187 | int ret = 0; |
| 1188 | bool soc_reset; |
| 1189 | |
| 1190 | /* Configure 'READ' sequence */ |
| 1191 | if (flags & FLASH_FLAG_32BIT_ADDR) |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1192 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_read, |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 1193 | n25q_read4_configs); |
| 1194 | else |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1195 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_read, |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 1196 | n25q_read3_configs); |
| 1197 | if (ret) { |
| 1198 | dev_err(fsm->dev, |
| 1199 | "failed to prepare READ sequence with flags [0x%08x]\n", |
| 1200 | flags); |
| 1201 | return ret; |
| 1202 | } |
| 1203 | |
| 1204 | /* Configure 'WRITE' sequence (default configs) */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1205 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_write, |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 1206 | default_write_configs); |
| 1207 | if (ret) { |
| 1208 | dev_err(fsm->dev, |
| 1209 | "preparing WRITE sequence using flags [0x%08x] failed\n", |
| 1210 | flags); |
| 1211 | return ret; |
| 1212 | } |
| 1213 | |
| 1214 | /* * Configure 'ERASE_SECTOR' sequence */ |
| 1215 | stfsm_prepare_erasesec_seq(fsm, &stfsm_seq_erase_sector); |
| 1216 | |
| 1217 | /* Configure 32-bit address support */ |
| 1218 | if (flags & FLASH_FLAG_32BIT_ADDR) { |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1219 | stfsm_n25q_en_32bit_addr_seq(&fsm->stfsm_seq_en_32bit_addr); |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 1220 | |
| 1221 | soc_reset = stfsm_can_handle_soc_reset(fsm); |
| 1222 | if (soc_reset || !fsm->booted_from_spi) { |
| 1223 | /* |
| 1224 | * If we can handle SoC resets, we enable 32-bit |
| 1225 | * address mode pervasively |
| 1226 | */ |
| 1227 | stfsm_enter_32bit_addr(fsm, 1); |
| 1228 | } else { |
| 1229 | /* |
| 1230 | * If not, enable/disable for WRITE and ERASE |
| 1231 | * operations (READ uses special commands) |
| 1232 | */ |
| 1233 | fsm->configuration = (CFG_WRITE_TOGGLE_32BIT_ADDR | |
| 1234 | CFG_ERASESEC_TOGGLE_32BIT_ADDR); |
| 1235 | } |
| 1236 | } |
| 1237 | |
| 1238 | /* |
| 1239 | * Configure device to use 8 dummy cycles |
| 1240 | */ |
| 1241 | vcr = (N25Q_VCR_DUMMY_CYCLES(8) | N25Q_VCR_XIP_DISABLED | |
| 1242 | N25Q_VCR_WRAP_CONT); |
| 1243 | stfsm_wrvcr(fsm, vcr); |
| 1244 | |
| 1245 | return 0; |
| 1246 | } |
| 1247 | |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1248 | static void stfsm_s25fl_prepare_erasesec_seq_32(struct stfsm_seq *seq) |
| 1249 | { |
| 1250 | seq->seq_opc[1] = (SEQ_OPC_PADS_1 | |
| 1251 | SEQ_OPC_CYCLES(8) | |
| 1252 | SEQ_OPC_OPCODE(S25FL_CMD_SE4)); |
| 1253 | |
| 1254 | seq->addr_cfg = (ADR_CFG_CYCLES_ADD1(16) | |
| 1255 | ADR_CFG_PADS_1_ADD1 | |
| 1256 | ADR_CFG_CYCLES_ADD2(16) | |
| 1257 | ADR_CFG_PADS_1_ADD2 | |
| 1258 | ADR_CFG_CSDEASSERT_ADD2); |
| 1259 | } |
| 1260 | |
| 1261 | static void stfsm_s25fl_read_dyb(struct stfsm *fsm, uint32_t offs, uint8_t *dby) |
| 1262 | { |
| 1263 | uint32_t tmp; |
| 1264 | struct stfsm_seq seq = { |
| 1265 | .data_size = TRANSFER_SIZE(4), |
| 1266 | .seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 1267 | SEQ_OPC_CYCLES(8) | |
| 1268 | SEQ_OPC_OPCODE(S25FL_CMD_DYBRD)), |
| 1269 | .addr_cfg = (ADR_CFG_CYCLES_ADD1(16) | |
| 1270 | ADR_CFG_PADS_1_ADD1 | |
| 1271 | ADR_CFG_CYCLES_ADD2(16) | |
| 1272 | ADR_CFG_PADS_1_ADD2), |
| 1273 | .addr1 = (offs >> 16) & 0xffff, |
| 1274 | .addr2 = offs & 0xffff, |
| 1275 | .seq = { |
| 1276 | STFSM_INST_CMD1, |
| 1277 | STFSM_INST_ADD1, |
| 1278 | STFSM_INST_ADD2, |
| 1279 | STFSM_INST_DATA_READ, |
| 1280 | STFSM_INST_STOP, |
| 1281 | }, |
| 1282 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 1283 | SEQ_CFG_READNOTWRITE | |
| 1284 | SEQ_CFG_CSDEASSERT | |
| 1285 | SEQ_CFG_STARTSEQ), |
| 1286 | }; |
| 1287 | |
| 1288 | stfsm_load_seq(fsm, &seq); |
| 1289 | |
| 1290 | stfsm_read_fifo(fsm, &tmp, 4); |
| 1291 | |
| 1292 | *dby = (uint8_t)(tmp >> 24); |
| 1293 | |
| 1294 | stfsm_wait_seq(fsm); |
| 1295 | } |
| 1296 | |
| 1297 | static void stfsm_s25fl_write_dyb(struct stfsm *fsm, uint32_t offs, uint8_t dby) |
| 1298 | { |
| 1299 | struct stfsm_seq seq = { |
| 1300 | .seq_opc[0] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 1301 | SEQ_OPC_OPCODE(FLASH_CMD_WREN) | |
| 1302 | SEQ_OPC_CSDEASSERT), |
| 1303 | .seq_opc[1] = (SEQ_OPC_PADS_1 | SEQ_OPC_CYCLES(8) | |
| 1304 | SEQ_OPC_OPCODE(S25FL_CMD_DYBWR)), |
| 1305 | .addr_cfg = (ADR_CFG_CYCLES_ADD1(16) | |
| 1306 | ADR_CFG_PADS_1_ADD1 | |
| 1307 | ADR_CFG_CYCLES_ADD2(16) | |
| 1308 | ADR_CFG_PADS_1_ADD2), |
| 1309 | .status = (uint32_t)dby | STA_PADS_1 | STA_CSDEASSERT, |
| 1310 | .addr1 = (offs >> 16) & 0xffff, |
| 1311 | .addr2 = offs & 0xffff, |
| 1312 | .seq = { |
| 1313 | STFSM_INST_CMD1, |
| 1314 | STFSM_INST_CMD2, |
| 1315 | STFSM_INST_ADD1, |
| 1316 | STFSM_INST_ADD2, |
| 1317 | STFSM_INST_STA_WR1, |
| 1318 | STFSM_INST_STOP, |
| 1319 | }, |
| 1320 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 1321 | SEQ_CFG_READNOTWRITE | |
| 1322 | SEQ_CFG_CSDEASSERT | |
| 1323 | SEQ_CFG_STARTSEQ), |
| 1324 | }; |
| 1325 | |
| 1326 | stfsm_load_seq(fsm, &seq); |
| 1327 | stfsm_wait_seq(fsm); |
| 1328 | |
| 1329 | stfsm_wait_busy(fsm); |
| 1330 | } |
| 1331 | |
| 1332 | static int stfsm_s25fl_clear_status_reg(struct stfsm *fsm) |
| 1333 | { |
| 1334 | struct stfsm_seq seq = { |
| 1335 | .seq_opc[0] = (SEQ_OPC_PADS_1 | |
| 1336 | SEQ_OPC_CYCLES(8) | |
| 1337 | SEQ_OPC_OPCODE(S25FL_CMD_CLSR) | |
| 1338 | SEQ_OPC_CSDEASSERT), |
| 1339 | .seq_opc[1] = (SEQ_OPC_PADS_1 | |
| 1340 | SEQ_OPC_CYCLES(8) | |
| 1341 | SEQ_OPC_OPCODE(FLASH_CMD_WRDI) | |
| 1342 | SEQ_OPC_CSDEASSERT), |
| 1343 | .seq = { |
| 1344 | STFSM_INST_CMD1, |
| 1345 | STFSM_INST_CMD2, |
| 1346 | STFSM_INST_WAIT, |
| 1347 | STFSM_INST_STOP, |
| 1348 | }, |
| 1349 | .seq_cfg = (SEQ_CFG_PADS_1 | |
| 1350 | SEQ_CFG_ERASE | |
| 1351 | SEQ_CFG_READNOTWRITE | |
| 1352 | SEQ_CFG_CSDEASSERT | |
| 1353 | SEQ_CFG_STARTSEQ), |
| 1354 | }; |
| 1355 | |
| 1356 | stfsm_load_seq(fsm, &seq); |
| 1357 | |
| 1358 | stfsm_wait_seq(fsm); |
| 1359 | |
| 1360 | return 0; |
| 1361 | } |
| 1362 | |
| 1363 | static int stfsm_s25fl_config(struct stfsm *fsm) |
| 1364 | { |
| 1365 | struct flash_info *info = fsm->info; |
| 1366 | uint32_t flags = info->flags; |
| 1367 | uint32_t data_pads; |
| 1368 | uint32_t offs; |
| 1369 | uint16_t sta_wr; |
| 1370 | uint8_t sr1, cr1, dyb; |
| 1371 | int ret; |
| 1372 | |
| 1373 | if (flags & FLASH_FLAG_32BIT_ADDR) { |
| 1374 | /* |
| 1375 | * Prepare Read/Write/Erase sequences according to S25FLxxx |
| 1376 | * 32-bit address command set |
| 1377 | */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1378 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_read, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1379 | stfsm_s25fl_read4_configs); |
| 1380 | if (ret) |
| 1381 | return ret; |
| 1382 | |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1383 | ret = stfsm_search_prepare_rw_seq(fsm, &fsm->stfsm_seq_write, |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1384 | stfsm_s25fl_write4_configs); |
| 1385 | if (ret) |
| 1386 | return ret; |
| 1387 | |
| 1388 | stfsm_s25fl_prepare_erasesec_seq_32(&stfsm_seq_erase_sector); |
| 1389 | |
| 1390 | } else { |
| 1391 | /* Use default configurations for 24-bit addressing */ |
| 1392 | ret = stfsm_prepare_rwe_seqs_default(fsm); |
| 1393 | if (ret) |
| 1394 | return ret; |
| 1395 | } |
| 1396 | |
| 1397 | /* |
| 1398 | * For devices that support 'DYB' sector locking, check lock status and |
| 1399 | * unlock sectors if necessary (some variants power-on with sectors |
| 1400 | * locked by default) |
| 1401 | */ |
| 1402 | if (flags & FLASH_FLAG_DYB_LOCKING) { |
| 1403 | offs = 0; |
| 1404 | for (offs = 0; offs < info->sector_size * info->n_sectors;) { |
| 1405 | stfsm_s25fl_read_dyb(fsm, offs, &dyb); |
| 1406 | if (dyb == 0x00) |
| 1407 | stfsm_s25fl_write_dyb(fsm, offs, 0xff); |
| 1408 | |
| 1409 | /* Handle bottom/top 4KiB parameter sectors */ |
| 1410 | if ((offs < info->sector_size * 2) || |
| 1411 | (offs >= (info->sector_size - info->n_sectors * 4))) |
| 1412 | offs += 0x1000; |
| 1413 | else |
| 1414 | offs += 0x10000; |
| 1415 | } |
| 1416 | } |
| 1417 | |
| 1418 | /* Check status of 'QE' bit */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1419 | data_pads = ((fsm->stfsm_seq_read.seq_cfg >> 16) & 0x3) + 1; |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1420 | stfsm_read_status(fsm, FLASH_CMD_RDSR2, &cr1); |
| 1421 | if (data_pads == 4) { |
| 1422 | if (!(cr1 & STFSM_S25FL_CONFIG_QE)) { |
| 1423 | /* Set 'QE' */ |
| 1424 | cr1 |= STFSM_S25FL_CONFIG_QE; |
| 1425 | |
| 1426 | stfsm_read_status(fsm, FLASH_CMD_RDSR, &sr1); |
| 1427 | sta_wr = ((uint16_t)cr1 << 8) | sr1; |
| 1428 | |
| 1429 | stfsm_write_status(fsm, sta_wr, 2); |
| 1430 | |
| 1431 | stfsm_wait_busy(fsm); |
| 1432 | } |
| 1433 | } else { |
| 1434 | if ((cr1 & STFSM_S25FL_CONFIG_QE)) { |
| 1435 | /* Clear 'QE' */ |
| 1436 | cr1 &= ~STFSM_S25FL_CONFIG_QE; |
| 1437 | |
| 1438 | stfsm_read_status(fsm, FLASH_CMD_RDSR, &sr1); |
| 1439 | sta_wr = ((uint16_t)cr1 << 8) | sr1; |
| 1440 | |
| 1441 | stfsm_write_status(fsm, sta_wr, 2); |
| 1442 | |
| 1443 | stfsm_wait_busy(fsm); |
| 1444 | } |
| 1445 | |
| 1446 | } |
| 1447 | |
| 1448 | /* |
| 1449 | * S25FLxxx devices support Program and Error error flags. |
| 1450 | * Configure driver to check flags and clear if necessary. |
| 1451 | */ |
| 1452 | fsm->configuration |= CFG_S25FL_CHECK_ERROR_FLAGS; |
| 1453 | |
| 1454 | return 0; |
| 1455 | } |
| 1456 | |
Lee Jones | cd7cac9 | 2014-03-20 09:21:05 +0000 | [diff] [blame] | 1457 | static int stfsm_w25q_config(struct stfsm *fsm) |
| 1458 | { |
| 1459 | uint32_t data_pads; |
| 1460 | uint16_t sta_wr; |
| 1461 | uint8_t sta1, sta2; |
| 1462 | int ret; |
| 1463 | |
| 1464 | ret = stfsm_prepare_rwe_seqs_default(fsm); |
| 1465 | if (ret) |
| 1466 | return ret; |
| 1467 | |
| 1468 | /* If using QUAD mode, set QE STATUS bit */ |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1469 | data_pads = ((fsm->stfsm_seq_read.seq_cfg >> 16) & 0x3) + 1; |
Lee Jones | cd7cac9 | 2014-03-20 09:21:05 +0000 | [diff] [blame] | 1470 | if (data_pads == 4) { |
| 1471 | stfsm_read_status(fsm, FLASH_CMD_RDSR, &sta1); |
| 1472 | stfsm_read_status(fsm, FLASH_CMD_RDSR2, &sta2); |
| 1473 | |
| 1474 | sta_wr = ((uint16_t)sta2 << 8) | sta1; |
| 1475 | |
| 1476 | sta_wr |= W25Q_STATUS_QE; |
| 1477 | |
| 1478 | stfsm_write_status(fsm, sta_wr, 2); |
| 1479 | |
| 1480 | stfsm_wait_busy(fsm); |
| 1481 | } |
| 1482 | |
| 1483 | return 0; |
| 1484 | } |
| 1485 | |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 1486 | static int stfsm_read(struct stfsm *fsm, uint8_t *buf, uint32_t size, |
| 1487 | uint32_t offset) |
| 1488 | { |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1489 | struct stfsm_seq *seq = &fsm->stfsm_seq_read; |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 1490 | uint32_t data_pads; |
| 1491 | uint32_t read_mask; |
| 1492 | uint32_t size_ub; |
| 1493 | uint32_t size_lb; |
| 1494 | uint32_t size_mop; |
| 1495 | uint32_t tmp[4]; |
| 1496 | uint32_t page_buf[FLASH_PAGESIZE_32]; |
| 1497 | uint8_t *p; |
| 1498 | |
| 1499 | dev_dbg(fsm->dev, "reading %d bytes from 0x%08x\n", size, offset); |
| 1500 | |
| 1501 | /* Enter 32-bit address mode, if required */ |
| 1502 | if (fsm->configuration & CFG_READ_TOGGLE_32BIT_ADDR) |
| 1503 | stfsm_enter_32bit_addr(fsm, 1); |
| 1504 | |
| 1505 | /* Must read in multiples of 32 cycles (or 32*pads/8 Bytes) */ |
| 1506 | data_pads = ((seq->seq_cfg >> 16) & 0x3) + 1; |
| 1507 | read_mask = (data_pads << 2) - 1; |
| 1508 | |
| 1509 | /* Handle non-aligned buf */ |
| 1510 | p = ((uint32_t)buf & 0x3) ? (uint8_t *)page_buf : buf; |
| 1511 | |
| 1512 | /* Handle non-aligned size */ |
| 1513 | size_ub = (size + read_mask) & ~read_mask; |
| 1514 | size_lb = size & ~read_mask; |
| 1515 | size_mop = size & read_mask; |
| 1516 | |
| 1517 | seq->data_size = TRANSFER_SIZE(size_ub); |
| 1518 | seq->addr1 = (offset >> 16) & 0xffff; |
| 1519 | seq->addr2 = offset & 0xffff; |
| 1520 | |
| 1521 | stfsm_load_seq(fsm, seq); |
| 1522 | |
| 1523 | if (size_lb) |
| 1524 | stfsm_read_fifo(fsm, (uint32_t *)p, size_lb); |
| 1525 | |
| 1526 | if (size_mop) { |
| 1527 | stfsm_read_fifo(fsm, tmp, read_mask + 1); |
| 1528 | memcpy(p + size_lb, &tmp, size_mop); |
| 1529 | } |
| 1530 | |
| 1531 | /* Handle non-aligned buf */ |
| 1532 | if ((uint32_t)buf & 0x3) |
| 1533 | memcpy(buf, page_buf, size); |
| 1534 | |
| 1535 | /* Wait for sequence to finish */ |
| 1536 | stfsm_wait_seq(fsm); |
| 1537 | |
| 1538 | stfsm_clear_fifo(fsm); |
| 1539 | |
| 1540 | /* Exit 32-bit address mode, if required */ |
| 1541 | if (fsm->configuration & CFG_READ_TOGGLE_32BIT_ADDR) |
| 1542 | stfsm_enter_32bit_addr(fsm, 0); |
| 1543 | |
| 1544 | return 0; |
| 1545 | } |
| 1546 | |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 1547 | static int stfsm_write(struct stfsm *fsm, const uint8_t *const buf, |
| 1548 | const uint32_t size, const uint32_t offset) |
| 1549 | { |
Lee Jones | e6b1bb4 | 2014-03-20 09:21:06 +0000 | [diff] [blame] | 1550 | struct stfsm_seq *seq = &fsm->stfsm_seq_write; |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 1551 | uint32_t data_pads; |
| 1552 | uint32_t write_mask; |
| 1553 | uint32_t size_ub; |
| 1554 | uint32_t size_lb; |
| 1555 | uint32_t size_mop; |
| 1556 | uint32_t tmp[4]; |
| 1557 | uint32_t page_buf[FLASH_PAGESIZE_32]; |
| 1558 | uint8_t *t = (uint8_t *)&tmp; |
| 1559 | const uint8_t *p; |
| 1560 | int ret; |
| 1561 | int i; |
| 1562 | |
| 1563 | dev_dbg(fsm->dev, "writing %d bytes to 0x%08x\n", size, offset); |
| 1564 | |
| 1565 | /* Enter 32-bit address mode, if required */ |
| 1566 | if (fsm->configuration & CFG_WRITE_TOGGLE_32BIT_ADDR) |
| 1567 | stfsm_enter_32bit_addr(fsm, 1); |
| 1568 | |
| 1569 | /* Must write in multiples of 32 cycles (or 32*pads/8 bytes) */ |
| 1570 | data_pads = ((seq->seq_cfg >> 16) & 0x3) + 1; |
| 1571 | write_mask = (data_pads << 2) - 1; |
| 1572 | |
| 1573 | /* Handle non-aligned buf */ |
| 1574 | if ((uint32_t)buf & 0x3) { |
| 1575 | memcpy(page_buf, buf, size); |
| 1576 | p = (uint8_t *)page_buf; |
| 1577 | } else { |
| 1578 | p = buf; |
| 1579 | } |
| 1580 | |
| 1581 | /* Handle non-aligned size */ |
| 1582 | size_ub = (size + write_mask) & ~write_mask; |
| 1583 | size_lb = size & ~write_mask; |
| 1584 | size_mop = size & write_mask; |
| 1585 | |
| 1586 | seq->data_size = TRANSFER_SIZE(size_ub); |
| 1587 | seq->addr1 = (offset >> 16) & 0xffff; |
| 1588 | seq->addr2 = offset & 0xffff; |
| 1589 | |
| 1590 | /* Need to set FIFO to write mode, before writing data to FIFO (see |
| 1591 | * GNBvb79594) |
| 1592 | */ |
| 1593 | writel(0x00040000, fsm->base + SPI_FAST_SEQ_CFG); |
| 1594 | |
| 1595 | /* |
| 1596 | * Before writing data to the FIFO, apply a small delay to allow a |
| 1597 | * potential change of FIFO direction to complete. |
| 1598 | */ |
| 1599 | if (fsm->fifo_dir_delay == 0) |
| 1600 | readl(fsm->base + SPI_FAST_SEQ_CFG); |
| 1601 | else |
| 1602 | udelay(fsm->fifo_dir_delay); |
| 1603 | |
| 1604 | |
| 1605 | /* Write data to FIFO, before starting sequence (see GNBvd79593) */ |
| 1606 | if (size_lb) { |
| 1607 | stfsm_write_fifo(fsm, (uint32_t *)p, size_lb); |
| 1608 | p += size_lb; |
| 1609 | } |
| 1610 | |
| 1611 | /* Handle non-aligned size */ |
| 1612 | if (size_mop) { |
| 1613 | memset(t, 0xff, write_mask + 1); /* fill with 0xff's */ |
| 1614 | for (i = 0; i < size_mop; i++) |
| 1615 | t[i] = *p++; |
| 1616 | |
| 1617 | stfsm_write_fifo(fsm, tmp, write_mask + 1); |
| 1618 | } |
| 1619 | |
| 1620 | /* Start sequence */ |
| 1621 | stfsm_load_seq(fsm, seq); |
| 1622 | |
| 1623 | /* Wait for sequence to finish */ |
| 1624 | stfsm_wait_seq(fsm); |
| 1625 | |
| 1626 | /* Wait for completion */ |
| 1627 | ret = stfsm_wait_busy(fsm); |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1628 | if (ret && fsm->configuration & CFG_S25FL_CHECK_ERROR_FLAGS) |
| 1629 | stfsm_s25fl_clear_status_reg(fsm); |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 1630 | |
| 1631 | /* Exit 32-bit address mode, if required */ |
| 1632 | if (fsm->configuration & CFG_WRITE_TOGGLE_32BIT_ADDR) { |
| 1633 | stfsm_enter_32bit_addr(fsm, 0); |
| 1634 | if (fsm->configuration & CFG_WRITE_EX_32BIT_ADDR_DELAY) |
| 1635 | udelay(1); |
| 1636 | } |
| 1637 | |
| 1638 | return 0; |
| 1639 | } |
| 1640 | |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 1641 | /* |
| 1642 | * Read an address range from the flash chip. The address range |
| 1643 | * may be any size provided it is within the physical boundaries. |
| 1644 | */ |
| 1645 | static int stfsm_mtd_read(struct mtd_info *mtd, loff_t from, size_t len, |
| 1646 | size_t *retlen, u_char *buf) |
| 1647 | { |
| 1648 | struct stfsm *fsm = dev_get_drvdata(mtd->dev.parent); |
| 1649 | uint32_t bytes; |
| 1650 | |
| 1651 | dev_dbg(fsm->dev, "%s from 0x%08x, len %zd\n", |
| 1652 | __func__, (u32)from, len); |
| 1653 | |
| 1654 | mutex_lock(&fsm->lock); |
| 1655 | |
| 1656 | while (len > 0) { |
| 1657 | bytes = min_t(size_t, len, FLASH_PAGESIZE); |
| 1658 | |
| 1659 | stfsm_read(fsm, buf, bytes, from); |
| 1660 | |
| 1661 | buf += bytes; |
| 1662 | from += bytes; |
| 1663 | len -= bytes; |
| 1664 | |
| 1665 | *retlen += bytes; |
| 1666 | } |
| 1667 | |
| 1668 | mutex_unlock(&fsm->lock); |
| 1669 | |
| 1670 | return 0; |
| 1671 | } |
| 1672 | |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 1673 | static int stfsm_erase_sector(struct stfsm *fsm, const uint32_t offset) |
| 1674 | { |
| 1675 | struct stfsm_seq *seq = &stfsm_seq_erase_sector; |
| 1676 | int ret; |
| 1677 | |
| 1678 | dev_dbg(fsm->dev, "erasing sector at 0x%08x\n", offset); |
| 1679 | |
| 1680 | /* Enter 32-bit address mode, if required */ |
| 1681 | if (fsm->configuration & CFG_ERASESEC_TOGGLE_32BIT_ADDR) |
| 1682 | stfsm_enter_32bit_addr(fsm, 1); |
| 1683 | |
| 1684 | seq->addr1 = (offset >> 16) & 0xffff; |
| 1685 | seq->addr2 = offset & 0xffff; |
| 1686 | |
| 1687 | stfsm_load_seq(fsm, seq); |
| 1688 | |
| 1689 | stfsm_wait_seq(fsm); |
| 1690 | |
| 1691 | /* Wait for completion */ |
| 1692 | ret = stfsm_wait_busy(fsm); |
Lee Jones | 5343a12 | 2014-03-20 09:21:04 +0000 | [diff] [blame] | 1693 | if (ret && fsm->configuration & CFG_S25FL_CHECK_ERROR_FLAGS) |
| 1694 | stfsm_s25fl_clear_status_reg(fsm); |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 1695 | |
| 1696 | /* Exit 32-bit address mode, if required */ |
| 1697 | if (fsm->configuration & CFG_ERASESEC_TOGGLE_32BIT_ADDR) |
| 1698 | stfsm_enter_32bit_addr(fsm, 0); |
| 1699 | |
| 1700 | return ret; |
| 1701 | } |
| 1702 | |
| 1703 | static int stfsm_erase_chip(struct stfsm *fsm) |
| 1704 | { |
| 1705 | const struct stfsm_seq *seq = &stfsm_seq_erase_chip; |
| 1706 | |
| 1707 | dev_dbg(fsm->dev, "erasing chip\n"); |
| 1708 | |
| 1709 | stfsm_load_seq(fsm, seq); |
| 1710 | |
| 1711 | stfsm_wait_seq(fsm); |
| 1712 | |
| 1713 | return stfsm_wait_busy(fsm); |
| 1714 | } |
| 1715 | |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 1716 | /* |
| 1717 | * Write an address range to the flash chip. Data must be written in |
| 1718 | * FLASH_PAGESIZE chunks. The address range may be any size provided |
| 1719 | * it is within the physical boundaries. |
| 1720 | */ |
| 1721 | static int stfsm_mtd_write(struct mtd_info *mtd, loff_t to, size_t len, |
| 1722 | size_t *retlen, const u_char *buf) |
| 1723 | { |
| 1724 | struct stfsm *fsm = dev_get_drvdata(mtd->dev.parent); |
| 1725 | |
| 1726 | u32 page_offs; |
| 1727 | u32 bytes; |
| 1728 | uint8_t *b = (uint8_t *)buf; |
| 1729 | int ret = 0; |
| 1730 | |
| 1731 | dev_dbg(fsm->dev, "%s to 0x%08x, len %zd\n", __func__, (u32)to, len); |
| 1732 | |
| 1733 | *retlen = 0; |
| 1734 | |
| 1735 | if (!len) |
| 1736 | return 0; |
| 1737 | |
| 1738 | if (to + len > mtd->size) |
| 1739 | return -EINVAL; |
| 1740 | |
| 1741 | /* Offset within page */ |
| 1742 | page_offs = to % FLASH_PAGESIZE; |
| 1743 | |
| 1744 | mutex_lock(&fsm->lock); |
| 1745 | |
| 1746 | while (len) { |
| 1747 | /* Write up to page boundary */ |
| 1748 | bytes = min(FLASH_PAGESIZE - page_offs, len); |
| 1749 | |
| 1750 | ret = stfsm_write(fsm, b, bytes, to); |
| 1751 | if (ret) |
| 1752 | goto out1; |
| 1753 | |
| 1754 | b += bytes; |
| 1755 | len -= bytes; |
| 1756 | to += bytes; |
| 1757 | |
| 1758 | /* We are now page-aligned */ |
| 1759 | page_offs = 0; |
| 1760 | |
| 1761 | *retlen += bytes; |
| 1762 | |
| 1763 | } |
| 1764 | |
| 1765 | out1: |
| 1766 | mutex_unlock(&fsm->lock); |
| 1767 | |
| 1768 | return ret; |
| 1769 | } |
| 1770 | |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 1771 | /* |
| 1772 | * Erase an address range on the flash chip. The address range may extend |
| 1773 | * one or more erase sectors. Return an error is there is a problem erasing. |
| 1774 | */ |
| 1775 | static int stfsm_mtd_erase(struct mtd_info *mtd, struct erase_info *instr) |
| 1776 | { |
| 1777 | struct stfsm *fsm = dev_get_drvdata(mtd->dev.parent); |
| 1778 | u32 addr, len; |
| 1779 | int ret; |
| 1780 | |
| 1781 | dev_dbg(fsm->dev, "%s at 0x%llx, len %lld\n", __func__, |
| 1782 | (long long)instr->addr, (long long)instr->len); |
| 1783 | |
| 1784 | addr = instr->addr; |
| 1785 | len = instr->len; |
| 1786 | |
| 1787 | mutex_lock(&fsm->lock); |
| 1788 | |
| 1789 | /* Whole-chip erase? */ |
| 1790 | if (len == mtd->size) { |
| 1791 | ret = stfsm_erase_chip(fsm); |
| 1792 | if (ret) |
| 1793 | goto out1; |
| 1794 | } else { |
| 1795 | while (len) { |
| 1796 | ret = stfsm_erase_sector(fsm, addr); |
| 1797 | if (ret) |
| 1798 | goto out1; |
| 1799 | |
| 1800 | addr += mtd->erasesize; |
| 1801 | len -= mtd->erasesize; |
| 1802 | } |
| 1803 | } |
| 1804 | |
| 1805 | mutex_unlock(&fsm->lock); |
| 1806 | |
| 1807 | instr->state = MTD_ERASE_DONE; |
| 1808 | mtd_erase_callback(instr); |
| 1809 | |
| 1810 | return 0; |
| 1811 | |
| 1812 | out1: |
| 1813 | instr->state = MTD_ERASE_FAILED; |
| 1814 | mutex_unlock(&fsm->lock); |
| 1815 | |
| 1816 | return ret; |
| 1817 | } |
| 1818 | |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 1819 | static void stfsm_read_jedec(struct stfsm *fsm, uint8_t *const jedec) |
| 1820 | { |
| 1821 | const struct stfsm_seq *seq = &stfsm_seq_read_jedec; |
| 1822 | uint32_t tmp[2]; |
| 1823 | |
| 1824 | stfsm_load_seq(fsm, seq); |
| 1825 | |
| 1826 | stfsm_read_fifo(fsm, tmp, 8); |
| 1827 | |
| 1828 | memcpy(jedec, tmp, 5); |
| 1829 | |
| 1830 | stfsm_wait_seq(fsm); |
| 1831 | } |
| 1832 | |
| 1833 | static struct flash_info *stfsm_jedec_probe(struct stfsm *fsm) |
| 1834 | { |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 1835 | struct flash_info *info; |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 1836 | u16 ext_jedec; |
| 1837 | u32 jedec; |
| 1838 | u8 id[5]; |
| 1839 | |
| 1840 | stfsm_read_jedec(fsm, id); |
| 1841 | |
| 1842 | jedec = id[0] << 16 | id[1] << 8 | id[2]; |
| 1843 | /* |
| 1844 | * JEDEC also defines an optional "extended device information" |
| 1845 | * string for after vendor-specific data, after the three bytes |
| 1846 | * we use here. Supporting some chips might require using it. |
| 1847 | */ |
| 1848 | ext_jedec = id[3] << 8 | id[4]; |
| 1849 | |
| 1850 | dev_dbg(fsm->dev, "JEDEC = 0x%08x [%02x %02x %02x %02x %02x]\n", |
| 1851 | jedec, id[0], id[1], id[2], id[3], id[4]); |
| 1852 | |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 1853 | for (info = flash_types; info->name; info++) { |
| 1854 | if (info->jedec_id == jedec) { |
| 1855 | if (info->ext_id && info->ext_id != ext_jedec) |
| 1856 | continue; |
| 1857 | return info; |
| 1858 | } |
| 1859 | } |
| 1860 | dev_err(fsm->dev, "Unrecognized JEDEC id %06x\n", jedec); |
| 1861 | |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 1862 | return NULL; |
| 1863 | } |
| 1864 | |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 1865 | static int stfsm_set_mode(struct stfsm *fsm, uint32_t mode) |
| 1866 | { |
| 1867 | int ret, timeout = 10; |
| 1868 | |
| 1869 | /* Wait for controller to accept mode change */ |
| 1870 | while (--timeout) { |
| 1871 | ret = readl(fsm->base + SPI_STA_MODE_CHANGE); |
| 1872 | if (ret & 0x1) |
| 1873 | break; |
| 1874 | udelay(1); |
| 1875 | } |
| 1876 | |
| 1877 | if (!timeout) |
| 1878 | return -EBUSY; |
| 1879 | |
| 1880 | writel(mode, fsm->base + SPI_MODESELECT); |
| 1881 | |
| 1882 | return 0; |
| 1883 | } |
| 1884 | |
| 1885 | static void stfsm_set_freq(struct stfsm *fsm, uint32_t spi_freq) |
| 1886 | { |
| 1887 | uint32_t emi_freq; |
| 1888 | uint32_t clk_div; |
| 1889 | |
| 1890 | /* TODO: Make this dynamic */ |
| 1891 | emi_freq = STFSM_DEFAULT_EMI_FREQ; |
| 1892 | |
| 1893 | /* |
| 1894 | * Calculate clk_div - values between 2 and 128 |
| 1895 | * Multiple of 2, rounded up |
| 1896 | */ |
| 1897 | clk_div = 2 * DIV_ROUND_UP(emi_freq, 2 * spi_freq); |
| 1898 | if (clk_div < 2) |
| 1899 | clk_div = 2; |
| 1900 | else if (clk_div > 128) |
| 1901 | clk_div = 128; |
| 1902 | |
| 1903 | /* |
| 1904 | * Determine a suitable delay for the IP to complete a change of |
| 1905 | * direction of the FIFO. The required delay is related to the clock |
| 1906 | * divider used. The following heuristics are based on empirical tests, |
| 1907 | * using a 100MHz EMI clock. |
| 1908 | */ |
| 1909 | if (clk_div <= 4) |
| 1910 | fsm->fifo_dir_delay = 0; |
| 1911 | else if (clk_div <= 10) |
| 1912 | fsm->fifo_dir_delay = 1; |
| 1913 | else |
| 1914 | fsm->fifo_dir_delay = DIV_ROUND_UP(clk_div, 10); |
| 1915 | |
| 1916 | dev_dbg(fsm->dev, "emi_clk = %uHZ, spi_freq = %uHZ, clk_div = %u\n", |
| 1917 | emi_freq, spi_freq, clk_div); |
| 1918 | |
| 1919 | writel(clk_div, fsm->base + SPI_CLOCKDIV); |
| 1920 | } |
| 1921 | |
| 1922 | static int stfsm_init(struct stfsm *fsm) |
| 1923 | { |
| 1924 | int ret; |
| 1925 | |
| 1926 | /* Perform a soft reset of the FSM controller */ |
| 1927 | writel(SEQ_CFG_SWRESET, fsm->base + SPI_FAST_SEQ_CFG); |
| 1928 | udelay(1); |
| 1929 | writel(0, fsm->base + SPI_FAST_SEQ_CFG); |
| 1930 | |
| 1931 | /* Set clock to 'safe' frequency initially */ |
| 1932 | stfsm_set_freq(fsm, STFSM_FLASH_SAFE_FREQ); |
| 1933 | |
| 1934 | /* Switch to FSM */ |
| 1935 | ret = stfsm_set_mode(fsm, SPI_MODESELECT_FSM); |
| 1936 | if (ret) |
| 1937 | return ret; |
| 1938 | |
| 1939 | /* Set timing parameters */ |
| 1940 | writel(SPI_CFG_DEVICE_ST | |
| 1941 | SPI_CFG_DEFAULT_MIN_CS_HIGH | |
| 1942 | SPI_CFG_DEFAULT_CS_SETUPHOLD | |
| 1943 | SPI_CFG_DEFAULT_DATA_HOLD, |
| 1944 | fsm->base + SPI_CONFIGDATA); |
| 1945 | writel(STFSM_DEFAULT_WR_TIME, fsm->base + SPI_STATUS_WR_TIME_REG); |
| 1946 | |
| 1947 | /* Clear FIFO, just in case */ |
| 1948 | stfsm_clear_fifo(fsm); |
| 1949 | |
| 1950 | return 0; |
| 1951 | } |
| 1952 | |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 1953 | static void stfsm_fetch_platform_configs(struct platform_device *pdev) |
| 1954 | { |
| 1955 | struct stfsm *fsm = platform_get_drvdata(pdev); |
| 1956 | struct device_node *np = pdev->dev.of_node; |
| 1957 | struct regmap *regmap; |
| 1958 | uint32_t boot_device_reg; |
| 1959 | uint32_t boot_device_spi; |
| 1960 | uint32_t boot_device; /* Value we read from *boot_device_reg */ |
| 1961 | int ret; |
| 1962 | |
| 1963 | /* Booting from SPI NOR Flash is the default */ |
| 1964 | fsm->booted_from_spi = true; |
| 1965 | |
| 1966 | regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg"); |
| 1967 | if (IS_ERR(regmap)) |
| 1968 | goto boot_device_fail; |
| 1969 | |
Lee Jones | 0ea7d70 | 2014-03-20 09:20:50 +0000 | [diff] [blame] | 1970 | fsm->reset_signal = of_property_read_bool(np, "st,reset-signal"); |
| 1971 | |
| 1972 | fsm->reset_por = of_property_read_bool(np, "st,reset-por"); |
| 1973 | |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 1974 | /* Where in the syscon the boot device information lives */ |
| 1975 | ret = of_property_read_u32(np, "st,boot-device-reg", &boot_device_reg); |
| 1976 | if (ret) |
| 1977 | goto boot_device_fail; |
| 1978 | |
| 1979 | /* Boot device value when booted from SPI NOR */ |
| 1980 | ret = of_property_read_u32(np, "st,boot-device-spi", &boot_device_spi); |
| 1981 | if (ret) |
| 1982 | goto boot_device_fail; |
| 1983 | |
| 1984 | ret = regmap_read(regmap, boot_device_reg, &boot_device); |
| 1985 | if (ret) |
| 1986 | goto boot_device_fail; |
| 1987 | |
| 1988 | if (boot_device != boot_device_spi) |
| 1989 | fsm->booted_from_spi = false; |
| 1990 | |
| 1991 | return; |
| 1992 | |
| 1993 | boot_device_fail: |
| 1994 | dev_warn(&pdev->dev, |
| 1995 | "failed to fetch boot device, assuming boot from SPI\n"); |
| 1996 | } |
| 1997 | |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 1998 | static int stfsm_probe(struct platform_device *pdev) |
| 1999 | { |
| 2000 | struct device_node *np = pdev->dev.of_node; |
Lee Jones | 221cff1 | 2014-03-20 09:21:07 +0000 | [diff] [blame^] | 2001 | struct mtd_part_parser_data ppdata; |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 2002 | struct flash_info *info; |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2003 | struct resource *res; |
| 2004 | struct stfsm *fsm; |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 2005 | int ret; |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2006 | |
| 2007 | if (!np) { |
| 2008 | dev_err(&pdev->dev, "No DT found\n"); |
| 2009 | return -EINVAL; |
| 2010 | } |
Lee Jones | 221cff1 | 2014-03-20 09:21:07 +0000 | [diff] [blame^] | 2011 | ppdata.of_node = np; |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2012 | |
| 2013 | fsm = devm_kzalloc(&pdev->dev, sizeof(*fsm), GFP_KERNEL); |
| 2014 | if (!fsm) |
| 2015 | return -ENOMEM; |
| 2016 | |
| 2017 | fsm->dev = &pdev->dev; |
| 2018 | |
| 2019 | platform_set_drvdata(pdev, fsm); |
| 2020 | |
| 2021 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 2022 | if (!res) { |
| 2023 | dev_err(&pdev->dev, "Resource not found\n"); |
| 2024 | return -ENODEV; |
| 2025 | } |
| 2026 | |
| 2027 | fsm->base = devm_ioremap_resource(&pdev->dev, res); |
| 2028 | if (IS_ERR(fsm->base)) { |
| 2029 | dev_err(&pdev->dev, |
| 2030 | "Failed to reserve memory region %pR\n", res); |
| 2031 | return PTR_ERR(fsm->base); |
| 2032 | } |
| 2033 | |
| 2034 | mutex_init(&fsm->lock); |
| 2035 | |
Lee Jones | 86f309fd | 2014-03-20 09:20:35 +0000 | [diff] [blame] | 2036 | ret = stfsm_init(fsm); |
| 2037 | if (ret) { |
| 2038 | dev_err(&pdev->dev, "Failed to initialise FSM Controller\n"); |
| 2039 | return ret; |
| 2040 | } |
| 2041 | |
Lee Jones | a63984c | 2014-03-20 09:20:46 +0000 | [diff] [blame] | 2042 | stfsm_fetch_platform_configs(pdev); |
| 2043 | |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 2044 | /* Detect SPI FLASH device */ |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 2045 | info = stfsm_jedec_probe(fsm); |
| 2046 | if (!info) |
| 2047 | return -ENODEV; |
| 2048 | fsm->info = info; |
Lee Jones | 1bd512b | 2014-03-20 09:20:38 +0000 | [diff] [blame] | 2049 | |
Lee Jones | 3b5d198 | 2014-03-20 09:20:43 +0000 | [diff] [blame] | 2050 | /* Use device size to determine address width */ |
| 2051 | if (info->sector_size * info->n_sectors > 0x1000000) |
| 2052 | info->flags |= FLASH_FLAG_32BIT_ADDR; |
| 2053 | |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 2054 | /* |
| 2055 | * Configure READ/WRITE/ERASE sequences according to platform and |
| 2056 | * device flags. |
| 2057 | */ |
| 2058 | if (info->config) { |
| 2059 | ret = info->config(fsm); |
| 2060 | if (ret) |
| 2061 | return ret; |
Lee Jones | 4eb3f0d8 | 2014-03-20 09:20:56 +0000 | [diff] [blame] | 2062 | } else { |
| 2063 | ret = stfsm_prepare_rwe_seqs_default(fsm); |
| 2064 | if (ret) |
| 2065 | return ret; |
Lee Jones | 218b870 | 2014-03-20 09:20:55 +0000 | [diff] [blame] | 2066 | } |
| 2067 | |
Lee Jones | 221cff1 | 2014-03-20 09:21:07 +0000 | [diff] [blame^] | 2068 | fsm->mtd.name = info->name; |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2069 | fsm->mtd.dev.parent = &pdev->dev; |
| 2070 | fsm->mtd.type = MTD_NORFLASH; |
| 2071 | fsm->mtd.writesize = 4; |
| 2072 | fsm->mtd.writebufsize = fsm->mtd.writesize; |
| 2073 | fsm->mtd.flags = MTD_CAP_NORFLASH; |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 2074 | fsm->mtd.size = info->sector_size * info->n_sectors; |
| 2075 | fsm->mtd.erasesize = info->sector_size; |
| 2076 | |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 2077 | fsm->mtd._read = stfsm_mtd_read; |
Lee Jones | 176b437 | 2014-03-20 09:20:59 +0000 | [diff] [blame] | 2078 | fsm->mtd._write = stfsm_mtd_write; |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 2079 | fsm->mtd._erase = stfsm_mtd_erase; |
Lee Jones | e514f10 | 2014-03-20 09:20:57 +0000 | [diff] [blame] | 2080 | |
Lee Jones | 4a341fe | 2014-03-20 09:21:00 +0000 | [diff] [blame] | 2081 | dev_info(&pdev->dev, |
Lee Jones | 24fec65 | 2014-03-20 09:20:41 +0000 | [diff] [blame] | 2082 | "Found serial flash device: %s\n" |
| 2083 | " size = %llx (%lldMiB) erasesize = 0x%08x (%uKiB)\n", |
| 2084 | info->name, |
| 2085 | (long long)fsm->mtd.size, (long long)(fsm->mtd.size >> 20), |
| 2086 | fsm->mtd.erasesize, (fsm->mtd.erasesize >> 10)); |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2087 | |
Lee Jones | 221cff1 | 2014-03-20 09:21:07 +0000 | [diff] [blame^] | 2088 | return mtd_device_parse_register(&fsm->mtd, NULL, &ppdata, NULL, 0); |
Lee Jones | d90db4a | 2014-03-20 09:20:33 +0000 | [diff] [blame] | 2089 | } |
| 2090 | |
| 2091 | static int stfsm_remove(struct platform_device *pdev) |
| 2092 | { |
| 2093 | struct stfsm *fsm = platform_get_drvdata(pdev); |
| 2094 | int err; |
| 2095 | |
| 2096 | err = mtd_device_unregister(&fsm->mtd); |
| 2097 | if (err) |
| 2098 | return err; |
| 2099 | |
| 2100 | return 0; |
| 2101 | } |
| 2102 | |
| 2103 | static struct of_device_id stfsm_match[] = { |
| 2104 | { .compatible = "st,spi-fsm", }, |
| 2105 | {}, |
| 2106 | }; |
| 2107 | MODULE_DEVICE_TABLE(of, stfsm_match); |
| 2108 | |
| 2109 | static struct platform_driver stfsm_driver = { |
| 2110 | .probe = stfsm_probe, |
| 2111 | .remove = stfsm_remove, |
| 2112 | .driver = { |
| 2113 | .name = "st-spi-fsm", |
| 2114 | .owner = THIS_MODULE, |
| 2115 | .of_match_table = stfsm_match, |
| 2116 | }, |
| 2117 | }; |
| 2118 | module_platform_driver(stfsm_driver); |
| 2119 | |
| 2120 | MODULE_AUTHOR("Angus Clark <angus.clark@st.com>"); |
| 2121 | MODULE_DESCRIPTION("ST SPI FSM driver"); |
| 2122 | MODULE_LICENSE("GPL"); |