blob: 9d3be0392a9b81de0c6a5c87c814a0871135ad6a [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
57static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
58{
59 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
60
61 return priv_ops->macversion_supported(ah->hw_version.macVersion);
62}
63
Luis R. Rodriguez64773962010-04-15 17:38:17 -040064static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
65 struct ath9k_channel *chan)
66{
67 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
68}
69
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040070static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
71{
72 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
73 return;
74
75 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
76}
77
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040078static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
79{
80 /* You will not have this callback if using the old ANI */
81 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
82 return;
83
84 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
85}
86
Sujithf1dc5602008-10-29 10:16:30 +053087/********************/
88/* Helper Functions */
89/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053092{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070093 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 struct ath_common *common = ath9k_hw_common(ah);
95 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053096
Sujith2660b812009-02-09 13:27:26 +053097 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020098 clockrate = ATH9K_CLOCK_RATE_CCK;
99 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
100 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
101 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
102 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400103 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200104 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
105
106 if (conf_is_ht40(conf))
107 clockrate *= 2;
108
109 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujithcbe61d82009-02-09 13:27:12 +0530112static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530113{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200114 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530115
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200116 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd46382008-11-28 22:18:05 +0530131
Joe Perches226afe62010-12-02 19:12:37 -0800132 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400138EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140u32 ath9k_hw_reverse_bits(u32 val, u32 n)
141{
142 u32 retval;
143 int i;
144
145 for (i = 0, retval = 0; i < n; i++) {
146 retval = (retval << 1) | (val & 1);
147 val >>= 1;
148 }
149 return retval;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530153 u16 flags, u16 *low,
154 u16 *high)
155{
Sujith2660b812009-02-09 13:27:26 +0530156 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530157
158 if (flags & CHANNEL_5GHZ) {
159 *low = pCap->low_5ghz_chan;
160 *high = pCap->high_5ghz_chan;
161 return true;
162 }
163 if ((flags & CHANNEL_2GHZ)) {
164 *low = pCap->low_2ghz_chan;
165 *high = pCap->high_2ghz_chan;
166 return true;
167 }
168 return false;
169}
170
Sujithcbe61d82009-02-09 13:27:12 +0530171u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530173 u32 frameLen, u16 rateix,
174 bool shortPreamble)
175{
176 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530177
178 if (kbps == 0)
179 return 0;
180
Felix Fietkau545750d2009-11-23 22:21:01 +0100181 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100184 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime >>= 1;
186 numBits = frameLen << 3;
187 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
188 break;
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530190 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530191 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
192 numBits = OFDM_PLCP_BITS + (frameLen << 3);
193 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
194 txTime = OFDM_SIFS_TIME_QUARTER
195 + OFDM_PREAMBLE_TIME_QUARTER
196 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530197 } else if (ah->curchan &&
198 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME_HALF +
203 OFDM_PREAMBLE_TIME_HALF
204 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
205 } else {
206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
210 + (numSymbols * OFDM_SYMBOL_TIME);
211 }
212 break;
213 default:
Joe Perches38002762010-12-02 19:12:36 -0800214 ath_err(ath9k_hw_common(ah),
215 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530216 txTime = 0;
217 break;
218 }
219
220 return txTime;
221}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400222EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530223
Sujithcbe61d82009-02-09 13:27:12 +0530224void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530225 struct ath9k_channel *chan,
226 struct chan_centers *centers)
227{
228 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530229
230 if (!IS_CHAN_HT40(chan)) {
231 centers->ctl_center = centers->ext_center =
232 centers->synth_center = chan->channel;
233 return;
234 }
235
236 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
237 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
238 centers->synth_center =
239 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
240 extoff = 1;
241 } else {
242 centers->synth_center =
243 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
244 extoff = -1;
245 }
246
247 centers->ctl_center =
248 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530250 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700251 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530252}
253
254/******************/
255/* Chip Revisions */
256/******************/
257
Sujithcbe61d82009-02-09 13:27:12 +0530258static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530259{
260 u32 val;
261
262 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263
264 if (val == 0xFF) {
265 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion =
267 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530269 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530270 } else {
271 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530272 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530273
Sujithd535a422009-02-09 13:27:06 +0530274 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530275
Sujithd535a422009-02-09 13:27:06 +0530276 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530277 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530278 }
279}
280
Sujithf1dc5602008-10-29 10:16:30 +0530281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Sujithfeed0292009-01-29 11:37:35 +0530287 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
Sujith7d0d0df2010-04-16 11:53:57 +0530290 ENABLE_REGWRITE_BUFFER(ah);
291
Sujithf1dc5602008-10-29 10:16:30 +0530292 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
299 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
300 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301
302 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujith7d0d0df2010-04-16 11:53:57 +0530303
304 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530305}
306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530308static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530309{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700310 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530312 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800313 static const u32 patternData[4] = {
314 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
315 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400316 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530317
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400318 if (!AR_SREV_9300_20_OR_LATER(ah)) {
319 loop_max = 2;
320 regAddr[1] = AR_PHY_BASE + (8 << 2);
321 } else
322 loop_max = 1;
323
324 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530325 u32 addr = regAddr[i];
326 u32 wrData, rdData;
327
328 regHold[i] = REG_READ(ah, addr);
329 for (j = 0; j < 0x100; j++) {
330 wrData = (j << 16) | j;
331 REG_WRITE(ah, addr, wrData);
332 rdData = REG_READ(ah, addr);
333 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800334 ath_err(common,
335 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
336 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530337 return false;
338 }
339 }
340 for (j = 0; j < 4; j++) {
341 wrData = patternData[j];
342 REG_WRITE(ah, addr, wrData);
343 rdData = REG_READ(ah, addr);
344 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800345 ath_err(common,
346 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
347 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530348 return false;
349 }
350 }
351 REG_WRITE(ah, regAddr[i], regHold[i]);
352 }
353 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530354
Sujithf1dc5602008-10-29 10:16:30 +0530355 return true;
356}
357
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700358static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700359{
360 int i;
361
Sujith2660b812009-02-09 13:27:26 +0530362 ah->config.dma_beacon_response_time = 2;
363 ah->config.sw_beacon_response_time = 10;
364 ah->config.additional_swba_backoff = 0;
365 ah->config.ack_6mb = 0x0;
366 ah->config.cwm_ignore_extcca = 0;
367 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530368 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530369 ah->config.pcie_waen = 0;
370 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400371 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700372
373 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530374 ah->config.spurchans[i][0] = AR_NO_SPUR;
375 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700376 }
377
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500378 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
379 ah->config.ht_enable = 1;
380 else
381 ah->config.ht_enable = 0;
382
Sujith0ce024c2009-12-14 14:57:00 +0530383 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400384 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400385
386 /*
387 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
388 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
389 * This means we use it for all AR5416 devices, and the few
390 * minor PCI AR9280 devices out there.
391 *
392 * Serialization is required because these devices do not handle
393 * well the case of two concurrent reads/writes due to the latency
394 * involved. During one read/write another read/write can be issued
395 * on another CPU while the previous read/write may still be working
396 * on our hardware, if we hit this case the hardware poops in a loop.
397 * We prevent this by serializing reads and writes.
398 *
399 * This issue is not present on PCI-Express devices or pre-AR5416
400 * devices (legacy, 802.11abg).
401 */
402 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700403 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404}
405
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700406static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700408 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
409
410 regulatory->country_code = CTRY_DEFAULT;
411 regulatory->power_limit = MAX_RATE_POWER;
412 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith2660b812009-02-09 13:27:26 +0530417 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200418 ah->sta_id1_defaults =
419 AR_STA_ID1_CRPT_MIC_ENABLE |
420 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->beacon_interval = 100;
422 ah->enable_32kHz_clock = DONT_USE_32KHZ;
423 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530424 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200425 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426}
427
Sujithcbe61d82009-02-09 13:27:12 +0530428static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700430 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530431 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530433 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800434 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435
Sujithf1dc5602008-10-29 10:16:30 +0530436 sum = 0;
437 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400438 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530439 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700440 common->macaddr[2 * i] = eeval >> 8;
441 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 }
Sujithd8baa932009-03-30 15:28:25 +0530443 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530444 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 return 0;
447}
448
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700449static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450{
451 int ecode;
452
Sujith527d4852010-03-17 14:25:16 +0530453 if (!AR_SREV_9271(ah)) {
454 if (!ath9k_hw_chip_test(ah))
455 return -ENODEV;
456 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400458 if (!AR_SREV_9300_20_OR_LATER(ah)) {
459 ecode = ar9002_hw_rf_claim(ah);
460 if (ecode != 0)
461 return ecode;
462 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700464 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465 if (ecode != 0)
466 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530467
Joe Perches226afe62010-12-02 19:12:37 -0800468 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
469 "Eeprom VER: %d, REV: %d\n",
470 ah->eep_ops->get_eeprom_ver(ah),
471 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530472
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400473 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
474 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800475 ath_err(ath9k_hw_common(ah),
476 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530477 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400478 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400479 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
481 if (!AR_SREV_9100(ah)) {
482 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700483 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484 }
Sujithf1dc5602008-10-29 10:16:30 +0530485
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 return 0;
487}
488
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400489static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700490{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400491 if (AR_SREV_9300_20_OR_LATER(ah))
492 ar9003_hw_attach_ops(ah);
493 else
494 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700495}
496
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400497/* Called for all hardware families */
498static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700499{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700500 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700501 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700502
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400503 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
504 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700505
506 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800507 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700508 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 }
510
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400511 ath9k_hw_init_defaults(ah);
512 ath9k_hw_init_config(ah);
513
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400514 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400515
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700516 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800517 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700518 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519 }
520
521 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
522 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400523 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
524 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700525 ah->config.serialize_regmode =
526 SER_REG_MODE_ON;
527 } else {
528 ah->config.serialize_regmode =
529 SER_REG_MODE_OFF;
530 }
531 }
532
Joe Perches226afe62010-12-02 19:12:37 -0800533 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700534 ah->config.serialize_regmode);
535
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500536 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
537 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
538 else
539 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
540
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400541 if (!ath9k_hw_macversion_supported(ah)) {
Joe Perches38002762010-12-02 19:12:36 -0800542 ath_err(common,
543 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
544 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700545 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700546 }
547
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400548 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400549 ah->is_pciexpress = false;
550
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 ath9k_hw_init_cal_settings(ah);
553
554 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200555 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400557 if (!AR_SREV_9300_20_OR_LATER(ah))
558 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559
560 ath9k_hw_init_mode_regs(ah);
561
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400562 /*
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400563 * Read back AR_WA into a permanent copy and set bits 14 and 17.
564 * We need to do this to avoid RMW of this register. We cannot
565 * read the reg when chip is asleep.
566 */
567 ah->WARegVal = REG_READ(ah, AR_WA);
568 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
569 AR_WA_ASPM_TIMER_BASED_DISABLE);
570
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530572 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700573 else
574 ath9k_hw_disablepcie(ah);
575
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400576 if (!AR_SREV_9300_20_OR_LATER(ah))
577 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530578
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700579 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700581 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582
583 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100584 r = ath9k_hw_fill_cap_info(ah);
585 if (r)
586 return r;
587
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700588 r = ath9k_hw_init_macaddr(ah);
589 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800590 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700591 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592 }
593
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400594 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530595 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596 else
Sujith2660b812009-02-09 13:27:26 +0530597 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400599 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400611 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624 break;
625 default:
626 if (common->bus_ops->ath_bus_type == ATH_USB)
627 break;
Joe Perches38002762010-12-02 19:12:36 -0800628 ath_err(common, "Hardware device ID 0x%04x not supported\n",
629 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 return -EOPNOTSUPP;
631 }
Sujithf1dc5602008-10-29 10:16:30 +0530632
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 ret = __ath9k_hw_init(ah);
634 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800635 ath_err(common,
636 "Unable to initialize hardware; initialization status: %d\n",
637 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return ret;
639 }
Sujithf1dc5602008-10-29 10:16:30 +0530640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530642}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530644
Sujithcbe61d82009-02-09 13:27:12 +0530645static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530646{
Sujith7d0d0df2010-04-16 11:53:57 +0530647 ENABLE_REGWRITE_BUFFER(ah);
648
Sujithf1dc5602008-10-29 10:16:30 +0530649 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
650 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651
652 REG_WRITE(ah, AR_QOS_NO_ACK,
653 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
654 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
655 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
656
657 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
658 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
659 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530662
663 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530664}
665
Sujithcbe61d82009-02-09 13:27:12 +0530666static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530667 struct ath9k_channel *chan)
668{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400669 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530670
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100671 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530672
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400673 /* Switch the core clock for ar9271 to 117Mhz */
674 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530675 udelay(500);
676 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400677 }
678
Sujithf1dc5602008-10-29 10:16:30 +0530679 udelay(RTC_PLL_SETTLE_DELAY);
680
681 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
682}
683
Sujithcbe61d82009-02-09 13:27:12 +0530684static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800685 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530686{
Pavel Roskin152d5302010-03-31 18:05:37 -0400687 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530688 AR_IMR_TXURN |
689 AR_IMR_RXERR |
690 AR_IMR_RXORN |
691 AR_IMR_BCNMISC;
692
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400693 if (AR_SREV_9300_20_OR_LATER(ah)) {
694 imr_reg |= AR_IMR_RXOK_HP;
695 if (ah->config.rx_intr_mitigation)
696 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
697 else
698 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530699
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400700 } else {
701 if (ah->config.rx_intr_mitigation)
702 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
703 else
704 imr_reg |= AR_IMR_RXOK;
705 }
706
707 if (ah->config.tx_intr_mitigation)
708 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
709 else
710 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530711
Colin McCabed97809d2008-12-01 13:38:55 -0800712 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400713 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530714
Sujith7d0d0df2010-04-16 11:53:57 +0530715 ENABLE_REGWRITE_BUFFER(ah);
716
Pavel Roskin152d5302010-03-31 18:05:37 -0400717 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500718 ah->imrs2_reg |= AR_IMR_S2_GTT;
719 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530720
721 if (!AR_SREV_9100(ah)) {
722 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
723 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
724 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
725 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400726
Sujith7d0d0df2010-04-16 11:53:57 +0530727 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530728
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400729 if (AR_SREV_9300_20_OR_LATER(ah)) {
730 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
731 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
732 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
733 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735}
736
Felix Fietkau0005baf2010-01-15 02:33:40 +0100737static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530738{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100739 u32 val = ath9k_hw_mac_to_clks(ah, us);
740 val = min(val, (u32) 0xFFFF);
741 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530742}
743
Felix Fietkau0005baf2010-01-15 02:33:40 +0100744static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530745{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100746 u32 val = ath9k_hw_mac_to_clks(ah, us);
747 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
748 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
749}
750
751static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
752{
753 u32 val = ath9k_hw_mac_to_clks(ah, us);
754 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
755 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530756}
757
Sujithcbe61d82009-02-09 13:27:12 +0530758static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530759{
Sujithf1dc5602008-10-29 10:16:30 +0530760 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800761 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
762 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530763 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530764 return false;
765 } else {
766 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530767 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530768 return true;
769 }
770}
771
Felix Fietkau0005baf2010-01-15 02:33:40 +0100772void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530773{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100774 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
775 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100776 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100777 int sifstime;
778
Joe Perches226afe62010-12-02 19:12:37 -0800779 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
780 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530781
Sujith2660b812009-02-09 13:27:26 +0530782 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530783 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530784 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100785
786 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
787 sifstime = 16;
788 else
789 sifstime = 10;
790
Felix Fietkaue239d852010-01-15 02:34:58 +0100791 /* As defined by IEEE 802.11-2007 17.3.8.6 */
792 slottime = ah->slottime + 3 * ah->coverage_class;
793 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100794
795 /*
796 * Workaround for early ACK timeouts, add an offset to match the
797 * initval's 64us ack timeout value.
798 * This was initially only meant to work around an issue with delayed
799 * BA frames in some implementations, but it has been found to fix ACK
800 * timeout issues in other cases as well.
801 */
802 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
803 acktimeout += 64 - sifstime - ah->slottime;
804
Felix Fietkaue239d852010-01-15 02:34:58 +0100805 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100806 ath9k_hw_set_ack_timeout(ah, acktimeout);
807 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530808 if (ah->globaltxtimeout != (u32) -1)
809 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530810}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100811EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530812
Sujith285f2dd2010-01-08 10:36:07 +0530813void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400815 struct ath_common *common = ath9k_hw_common(ah);
816
Sujith736b3a22010-03-17 14:25:24 +0530817 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400818 goto free_hw;
819
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700820 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400821
822free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400823 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824}
Sujith285f2dd2010-01-08 10:36:07 +0530825EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826
Sujithf1dc5602008-10-29 10:16:30 +0530827/*******/
828/* INI */
829/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400831u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400832{
833 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
834
835 if (IS_CHAN_B(chan))
836 ctl |= CTL_11B;
837 else if (IS_CHAN_G(chan))
838 ctl |= CTL_11G;
839 else
840 ctl |= CTL_11A;
841
842 return ctl;
843}
844
Sujithf1dc5602008-10-29 10:16:30 +0530845/****************************************/
846/* Reset and Channel Switching Routines */
847/****************************************/
848
Sujithcbe61d82009-02-09 13:27:12 +0530849static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530850{
Felix Fietkau57b32222010-04-15 17:39:22 -0400851 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530852 u32 regval;
853
Sujith7d0d0df2010-04-16 11:53:57 +0530854 ENABLE_REGWRITE_BUFFER(ah);
855
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400856 /*
857 * set AHB_MODE not to do cacheline prefetches
858 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400859 if (!AR_SREV_9300_20_OR_LATER(ah)) {
860 regval = REG_READ(ah, AR_AHB_MODE);
861 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
862 }
Sujithf1dc5602008-10-29 10:16:30 +0530863
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400864 /*
865 * let mac dma reads be in 128 byte chunks
866 */
Sujithf1dc5602008-10-29 10:16:30 +0530867 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
868 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
869
Sujith7d0d0df2010-04-16 11:53:57 +0530870 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530871
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400872 /*
873 * Restore TX Trigger Level to its pre-reset value.
874 * The initial value depends on whether aggregation is enabled, and is
875 * adjusted whenever underruns are detected.
876 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400877 if (!AR_SREV_9300_20_OR_LATER(ah))
878 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530879
Sujith7d0d0df2010-04-16 11:53:57 +0530880 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530881
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400882 /*
883 * let mac dma writes be in 128 byte chunks
884 */
Sujithf1dc5602008-10-29 10:16:30 +0530885 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
886 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
887
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400888 /*
889 * Setup receive FIFO threshold to hold off TX activities
890 */
Sujithf1dc5602008-10-29 10:16:30 +0530891 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
892
Felix Fietkau57b32222010-04-15 17:39:22 -0400893 if (AR_SREV_9300_20_OR_LATER(ah)) {
894 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
895 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
896
897 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
898 ah->caps.rx_status_len);
899 }
900
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400901 /*
902 * reduce the number of usable entries in PCU TXBUF to avoid
903 * wrap around issues.
904 */
Sujithf1dc5602008-10-29 10:16:30 +0530905 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400906 /* For AR9285 the number of Fifos are reduced to half.
907 * So set the usable tx buf size also to half to
908 * avoid data/delimiter underruns
909 */
Sujithf1dc5602008-10-29 10:16:30 +0530910 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
911 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400912 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530913 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
914 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
915 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400916
Sujith7d0d0df2010-04-16 11:53:57 +0530917 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530918
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400919 if (AR_SREV_9300_20_OR_LATER(ah))
920 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530921}
922
Sujithcbe61d82009-02-09 13:27:12 +0530923static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530924{
925 u32 val;
926
927 val = REG_READ(ah, AR_STA_ID1);
928 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
929 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800930 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530931 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
932 | AR_STA_ID1_KSRCH_MODE);
933 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
934 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800935 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400936 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530937 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
938 | AR_STA_ID1_KSRCH_MODE);
939 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
940 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800941 case NL80211_IFTYPE_STATION:
Sujithf1dc5602008-10-29 10:16:30 +0530942 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
943 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530944 default:
945 if (ah->is_monitoring)
946 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
947 break;
Sujithf1dc5602008-10-29 10:16:30 +0530948 }
949}
950
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400951void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
952 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700953{
954 u32 coef_exp, coef_man;
955
956 for (coef_exp = 31; coef_exp > 0; coef_exp--)
957 if ((coef_scaled >> coef_exp) & 0x1)
958 break;
959
960 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
961
962 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
963
964 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
965 *coef_exponent = coef_exp - 16;
966}
967
Sujithcbe61d82009-02-09 13:27:12 +0530968static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530969{
970 u32 rst_flags;
971 u32 tmpReg;
972
Sujith70768492009-02-16 13:23:12 +0530973 if (AR_SREV_9100(ah)) {
974 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
975 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
976 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
977 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
978 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
979 }
980
Sujith7d0d0df2010-04-16 11:53:57 +0530981 ENABLE_REGWRITE_BUFFER(ah);
982
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400983 if (AR_SREV_9300_20_OR_LATER(ah)) {
984 REG_WRITE(ah, AR_WA, ah->WARegVal);
985 udelay(10);
986 }
987
Sujithf1dc5602008-10-29 10:16:30 +0530988 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
989 AR_RTC_FORCE_WAKE_ON_INT);
990
991 if (AR_SREV_9100(ah)) {
992 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
993 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
994 } else {
995 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
996 if (tmpReg &
997 (AR_INTR_SYNC_LOCAL_TIMEOUT |
998 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400999 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301000 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001001
1002 val = AR_RC_HOSTIF;
1003 if (!AR_SREV_9300_20_OR_LATER(ah))
1004 val |= AR_RC_AHB;
1005 REG_WRITE(ah, AR_RC, val);
1006
1007 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301008 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301009
1010 rst_flags = AR_RTC_RC_MAC_WARM;
1011 if (type == ATH9K_RESET_COLD)
1012 rst_flags |= AR_RTC_RC_MAC_COLD;
1013 }
1014
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001015 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301016
1017 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301018
Sujithf1dc5602008-10-29 10:16:30 +05301019 udelay(50);
1020
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001021 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301022 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001023 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1024 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301025 return false;
1026 }
1027
1028 if (!AR_SREV_9100(ah))
1029 REG_WRITE(ah, AR_RC, 0);
1030
Sujithf1dc5602008-10-29 10:16:30 +05301031 if (AR_SREV_9100(ah))
1032 udelay(50);
1033
1034 return true;
1035}
1036
Sujithcbe61d82009-02-09 13:27:12 +05301037static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301038{
Sujith7d0d0df2010-04-16 11:53:57 +05301039 ENABLE_REGWRITE_BUFFER(ah);
1040
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001041 if (AR_SREV_9300_20_OR_LATER(ah)) {
1042 REG_WRITE(ah, AR_WA, ah->WARegVal);
1043 udelay(10);
1044 }
1045
Sujithf1dc5602008-10-29 10:16:30 +05301046 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1047 AR_RTC_FORCE_WAKE_ON_INT);
1048
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001049 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301050 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1051
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001052 REG_WRITE(ah, AR_RTC_RESET, 0);
Luis R. Rodriguezee031112010-06-21 18:38:51 -04001053 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301054
Sujith7d0d0df2010-04-16 11:53:57 +05301055 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301056
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001057 if (!AR_SREV_9300_20_OR_LATER(ah))
1058 udelay(2);
1059
1060 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301061 REG_WRITE(ah, AR_RC, 0);
1062
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001063 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301064
1065 if (!ath9k_hw_wait(ah,
1066 AR_RTC_STATUS,
1067 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301068 AR_RTC_STATUS_ON,
1069 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001070 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1071 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301072 return false;
1073 }
1074
1075 ath9k_hw_read_revisions(ah);
1076
1077 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1078}
1079
Sujithcbe61d82009-02-09 13:27:12 +05301080static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301081{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001082 if (AR_SREV_9300_20_OR_LATER(ah)) {
1083 REG_WRITE(ah, AR_WA, ah->WARegVal);
1084 udelay(10);
1085 }
1086
Sujithf1dc5602008-10-29 10:16:30 +05301087 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1088 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1089
1090 switch (type) {
1091 case ATH9K_RESET_POWER_ON:
1092 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301093 case ATH9K_RESET_WARM:
1094 case ATH9K_RESET_COLD:
1095 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301096 default:
1097 return false;
1098 }
1099}
1100
Sujithcbe61d82009-02-09 13:27:12 +05301101static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301102 struct ath9k_channel *chan)
1103{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301104 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301105 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1106 return false;
1107 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301108 return false;
1109
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001110 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301111 return false;
1112
Sujith2660b812009-02-09 13:27:26 +05301113 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301114 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301115 ath9k_hw_set_rfmode(ah, chan);
1116
1117 return true;
1118}
1119
Sujithcbe61d82009-02-09 13:27:12 +05301120static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001121 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301122{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001123 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001124 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001125 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001126 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001127 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301128
1129 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1130 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001131 ath_dbg(common, ATH_DBG_QUEUE,
1132 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301133 return false;
1134 }
1135 }
1136
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001137 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001138 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301139 return false;
1140 }
1141
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001142 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301143
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001144 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001145 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001146 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001147 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301148 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001149 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301150
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001151 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001152 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301153 channel->max_antenna_gain * 2,
1154 channel->max_power * 2,
1155 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001156 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301157
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001158 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301159
1160 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1161 ath9k_hw_set_delta_slope(ah, chan);
1162
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001163 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301164
Sujithf1dc5602008-10-29 10:16:30 +05301165 return true;
1166}
1167
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001168bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301169{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001170 int count = 50;
1171 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301172
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001173 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001174 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301175
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001176 do {
1177 reg = REG_READ(ah, AR_OBS_BUS_1);
1178
1179 if ((reg & 0x7E7FFFEF) == 0x00702400)
1180 continue;
1181
1182 switch (reg & 0x7E000B00) {
1183 case 0x1E000000:
1184 case 0x52000B00:
1185 case 0x18000B00:
1186 continue;
1187 default:
1188 return true;
1189 }
1190 } while (count-- > 0);
1191
1192 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301193}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001194EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301195
Sujithcbe61d82009-02-09 13:27:12 +05301196int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001197 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001198{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001199 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001200 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301201 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001202 u32 saveDefAntenna;
1203 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301204 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001205 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001206
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001207 ah->txchainmask = common->tx_chainmask;
1208 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001209
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001210 if (!ah->chip_fullsleep) {
1211 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001212 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001213 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001214 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001215 bChannelChange = false;
1216 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001217 }
1218
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001219 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001220 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001221
Felix Fietkaud9891c72010-09-29 17:15:27 +02001222 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001223 ath9k_hw_getnf(ah, curchan);
1224
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001225 ah->caldata = caldata;
1226 if (caldata &&
1227 (chan->channel != caldata->channel ||
1228 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1229 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1230 /* Operating channel changed, reset channel calibration data */
1231 memset(caldata, 0, sizeof(*caldata));
1232 ath9k_init_nfcal_hist_buffer(ah, chan);
1233 }
1234
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001235 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301236 (ah->chip_fullsleep != true) &&
1237 (ah->curchan != NULL) &&
1238 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001239 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301240 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301241 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001242
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001243 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301244 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001245 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301246 if (AR_SREV_9271(ah))
1247 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001248 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001249 }
1250 }
1251
1252 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1253 if (saveDefAntenna == 0)
1254 saveDefAntenna = 1;
1255
1256 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1257
Sujith46fe7822009-09-17 09:25:25 +05301258 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001259 if (AR_SREV_9100(ah) ||
1260 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301261 tsf = ath9k_hw_gettsf64(ah);
1262
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001263 saveLedState = REG_READ(ah, AR_CFG_LED) &
1264 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1265 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1266
1267 ath9k_hw_mark_phy_inactive(ah);
1268
Sujith05020d22010-03-17 14:25:23 +05301269 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001270 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1271 REG_WRITE(ah,
1272 AR9271_RESET_POWER_DOWN_CONTROL,
1273 AR9271_RADIO_RF_RST);
1274 udelay(50);
1275 }
1276
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001278 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001279 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001280 }
1281
Sujith05020d22010-03-17 14:25:23 +05301282 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001283 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1284 ah->htc_reset_init = false;
1285 REG_WRITE(ah,
1286 AR9271_RESET_POWER_DOWN_CONTROL,
1287 AR9271_GATE_MAC_CTL);
1288 udelay(50);
1289 }
1290
Sujith46fe7822009-09-17 09:25:25 +05301291 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001292 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301293 ath9k_hw_settsf64(ah, tsf);
1294
Felix Fietkau7a370812010-09-22 12:34:52 +02001295 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301296 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001297
Sujithe9141f72010-06-01 15:14:10 +05301298 if (!AR_SREV_9300_20_OR_LATER(ah))
1299 ar9002_hw_enable_async_fifo(ah);
1300
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001301 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001302 if (r)
1303 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001304
Felix Fietkauf860d522010-06-30 02:07:48 +02001305 /*
1306 * Some AR91xx SoC devices frequently fail to accept TSF writes
1307 * right after the chip reset. When that happens, write a new
1308 * value after the initvals have been applied, with an offset
1309 * based on measured time difference
1310 */
1311 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1312 tsf += 1500;
1313 ath9k_hw_settsf64(ah, tsf);
1314 }
1315
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001316 /* Setup MFP options for CCMP */
1317 if (AR_SREV_9280_20_OR_LATER(ah)) {
1318 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1319 * frames when constructing CCMP AAD. */
1320 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1321 0xc7ff);
1322 ah->sw_mgmt_crypto = false;
1323 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1324 /* Disable hardware crypto for management frames */
1325 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1326 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1327 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1328 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1329 ah->sw_mgmt_crypto = true;
1330 } else
1331 ah->sw_mgmt_crypto = true;
1332
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001333 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1334 ath9k_hw_set_delta_slope(ah, chan);
1335
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001336 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301337 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001338
Sujith6819d572010-04-16 11:53:56 +05301339 ath9k_hw_set_operating_mode(ah, ah->opmode);
1340
Sujith7d0d0df2010-04-16 11:53:57 +05301341 ENABLE_REGWRITE_BUFFER(ah);
1342
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001343 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1344 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001345 | macStaId1
1346 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301347 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301348 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301349 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001350 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001351 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001352 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001353 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1355
Sujith7d0d0df2010-04-16 11:53:57 +05301356 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301357
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001358 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001359 if (r)
1360 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001361
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001362 ath9k_hw_set_clockrate(ah);
1363
Sujith7d0d0df2010-04-16 11:53:57 +05301364 ENABLE_REGWRITE_BUFFER(ah);
1365
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001366 for (i = 0; i < AR_NUM_DCU; i++)
1367 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1368
Sujith7d0d0df2010-04-16 11:53:57 +05301369 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301370
Sujith2660b812009-02-09 13:27:26 +05301371 ah->intr_txqs = 0;
1372 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001373 ath9k_hw_resettxqueue(ah, i);
1374
Sujith2660b812009-02-09 13:27:26 +05301375 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001376 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001377 ath9k_hw_init_qos(ah);
1378
Sujith2660b812009-02-09 13:27:26 +05301379 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301380 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301381
Felix Fietkau0005baf2010-01-15 02:33:40 +01001382 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001383
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001384 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301385 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001386 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301387 }
1388
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389 REG_WRITE(ah, AR_STA_ID1,
1390 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1391
1392 ath9k_hw_set_dma(ah);
1393
1394 REG_WRITE(ah, AR_OBS, 8);
1395
Sujith0ce024c2009-12-14 14:57:00 +05301396 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001397 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1398 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1399 }
1400
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001401 if (ah->config.tx_intr_mitigation) {
1402 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1403 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1404 }
1405
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406 ath9k_hw_init_bb(ah, chan);
1407
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001408 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001409 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410
Sujith7d0d0df2010-04-16 11:53:57 +05301411 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001413 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1415
Sujith7d0d0df2010-04-16 11:53:57 +05301416 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301417
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001418 /*
1419 * For big endian systems turn on swapping for descriptors
1420 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421 if (AR_SREV_9100(ah)) {
1422 u32 mask;
1423 mask = REG_READ(ah, AR_CFG);
1424 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001425 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301426 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 } else {
1428 mask =
1429 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1430 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001431 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301432 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001433 }
1434 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301435 if (common->bus_ops->ath_bus_type == ATH_USB) {
1436 /* Configure AR9271 target WLAN */
1437 if (AR_SREV_9271(ah))
1438 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1439 else
1440 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1441 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001442#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001443 else
1444 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445#endif
1446 }
1447
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001448 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301449 ath9k_hw_btcoex_enable(ah);
1450
Felix Fietkau00c86592010-07-30 21:02:09 +02001451 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001452 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001453
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001454 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001455}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001456EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457
Sujithf1dc5602008-10-29 10:16:30 +05301458/******************************/
1459/* Power Management (Chipset) */
1460/******************************/
1461
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001462/*
1463 * Notify Power Mgt is disabled in self-generated frames.
1464 * If requested, force chip to sleep.
1465 */
Sujithcbe61d82009-02-09 13:27:12 +05301466static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301467{
1468 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1469 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001470 /*
1471 * Clear the RTC force wake bit to allow the
1472 * mac to go to sleep.
1473 */
Sujithf1dc5602008-10-29 10:16:30 +05301474 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1475 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001476 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301477 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1478
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001479 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301480 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301481 REG_CLR_BIT(ah, (AR_RTC_RESET),
1482 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301483 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001484
1485 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1486 if (AR_SREV_9300_20_OR_LATER(ah))
1487 REG_WRITE(ah, AR_WA,
1488 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489}
1490
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001491/*
1492 * Notify Power Management is enabled in self-generating
1493 * frames. If request, set power mode of chip to
1494 * auto/normal. Duration in units of 128us (1/8 TU).
1495 */
Sujithcbe61d82009-02-09 13:27:12 +05301496static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497{
Sujithf1dc5602008-10-29 10:16:30 +05301498 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1499 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301500 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501
Sujithf1dc5602008-10-29 10:16:30 +05301502 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001503 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301504 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1505 AR_RTC_FORCE_WAKE_ON_INT);
1506 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001507 /*
1508 * Clear the RTC force wake bit to allow the
1509 * mac to go to sleep.
1510 */
Sujithf1dc5602008-10-29 10:16:30 +05301511 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1512 AR_RTC_FORCE_WAKE_EN);
1513 }
1514 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001515
1516 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1517 if (AR_SREV_9300_20_OR_LATER(ah))
1518 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301519}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001520
Sujithcbe61d82009-02-09 13:27:12 +05301521static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301522{
1523 u32 val;
1524 int i;
1525
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001526 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1527 if (AR_SREV_9300_20_OR_LATER(ah)) {
1528 REG_WRITE(ah, AR_WA, ah->WARegVal);
1529 udelay(10);
1530 }
1531
Sujithf1dc5602008-10-29 10:16:30 +05301532 if (setChip) {
1533 if ((REG_READ(ah, AR_RTC_STATUS) &
1534 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1535 if (ath9k_hw_set_reset_reg(ah,
1536 ATH9K_RESET_POWER_ON) != true) {
1537 return false;
1538 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001539 if (!AR_SREV_9300_20_OR_LATER(ah))
1540 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301541 }
1542 if (AR_SREV_9100(ah))
1543 REG_SET_BIT(ah, AR_RTC_RESET,
1544 AR_RTC_RESET_EN);
1545
1546 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1547 AR_RTC_FORCE_WAKE_EN);
1548 udelay(50);
1549
1550 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1551 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1552 if (val == AR_RTC_STATUS_ON)
1553 break;
1554 udelay(50);
1555 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1556 AR_RTC_FORCE_WAKE_EN);
1557 }
1558 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001559 ath_err(ath9k_hw_common(ah),
1560 "Failed to wakeup in %uus\n",
1561 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301562 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001563 }
1564 }
1565
Sujithf1dc5602008-10-29 10:16:30 +05301566 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1567
1568 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001569}
1570
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001571bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301572{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001573 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301574 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301575 static const char *modes[] = {
1576 "AWAKE",
1577 "FULL-SLEEP",
1578 "NETWORK SLEEP",
1579 "UNDEFINED"
1580 };
Sujithf1dc5602008-10-29 10:16:30 +05301581
Gabor Juhoscbdec972009-07-24 17:27:22 +02001582 if (ah->power_mode == mode)
1583 return status;
1584
Joe Perches226afe62010-12-02 19:12:37 -08001585 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1586 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301587
1588 switch (mode) {
1589 case ATH9K_PM_AWAKE:
1590 status = ath9k_hw_set_power_awake(ah, setChip);
1591 break;
1592 case ATH9K_PM_FULL_SLEEP:
1593 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301594 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301595 break;
1596 case ATH9K_PM_NETWORK_SLEEP:
1597 ath9k_set_power_network_sleep(ah, setChip);
1598 break;
1599 default:
Joe Perches38002762010-12-02 19:12:36 -08001600 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301601 return false;
1602 }
Sujith2660b812009-02-09 13:27:26 +05301603 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301604
1605 return status;
1606}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001607EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301608
Sujithf1dc5602008-10-29 10:16:30 +05301609/*******************/
1610/* Beacon Handling */
1611/*******************/
1612
Sujithcbe61d82009-02-09 13:27:12 +05301613void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001614{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001615 int flags = 0;
1616
Sujith2660b812009-02-09 13:27:26 +05301617 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001618
Sujith7d0d0df2010-04-16 11:53:57 +05301619 ENABLE_REGWRITE_BUFFER(ah);
1620
Sujith2660b812009-02-09 13:27:26 +05301621 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001622 case NL80211_IFTYPE_STATION:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001623 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1624 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1625 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1626 flags |= AR_TBTT_TIMER_EN;
1627 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001628 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001629 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001630 REG_SET_BIT(ah, AR_TXCFG,
1631 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1632 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1633 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301634 (ah->atim_window ? ah->
1635 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001636 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001637 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001638 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1639 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1640 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301641 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301642 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643 REG_WRITE(ah, AR_NEXT_SWBA,
1644 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301645 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301646 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001647 flags |=
1648 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1649 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001650 default:
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301651 if (ah->is_monitoring) {
1652 REG_WRITE(ah, AR_NEXT_TBTT_TIMER,
1653 TU_TO_USEC(next_beacon));
1654 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1655 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1656 flags |= AR_TBTT_TIMER_EN;
1657 break;
1658 }
Joe Perches226afe62010-12-02 19:12:37 -08001659 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1660 "%s: unsupported opmode: %d\n",
1661 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001662 return;
1663 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664 }
1665
1666 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1667 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1668 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1669 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1670
Sujith7d0d0df2010-04-16 11:53:57 +05301671 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301672
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001673 beacon_period &= ~ATH9K_BEACON_ENA;
1674 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675 ath9k_hw_reset_tsf(ah);
1676 }
1677
1678 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001680EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681
Sujithcbe61d82009-02-09 13:27:12 +05301682void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301683 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001684{
1685 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301686 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001687 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001688
Sujith7d0d0df2010-04-16 11:53:57 +05301689 ENABLE_REGWRITE_BUFFER(ah);
1690
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001691 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1692
1693 REG_WRITE(ah, AR_BEACON_PERIOD,
1694 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1695 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1696 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1697
Sujith7d0d0df2010-04-16 11:53:57 +05301698 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301699
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001700 REG_RMW_FIELD(ah, AR_RSSI_THR,
1701 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1702
1703 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1704
1705 if (bs->bs_sleepduration > beaconintval)
1706 beaconintval = bs->bs_sleepduration;
1707
1708 dtimperiod = bs->bs_dtimperiod;
1709 if (bs->bs_sleepduration > dtimperiod)
1710 dtimperiod = bs->bs_sleepduration;
1711
1712 if (beaconintval == dtimperiod)
1713 nextTbtt = bs->bs_nextdtim;
1714 else
1715 nextTbtt = bs->bs_nexttbtt;
1716
Joe Perches226afe62010-12-02 19:12:37 -08001717 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1718 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1719 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1720 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721
Sujith7d0d0df2010-04-16 11:53:57 +05301722 ENABLE_REGWRITE_BUFFER(ah);
1723
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724 REG_WRITE(ah, AR_NEXT_DTIM,
1725 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1726 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1727
1728 REG_WRITE(ah, AR_SLEEP1,
1729 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1730 | AR_SLEEP1_ASSUME_DTIM);
1731
Sujith60b67f52008-08-07 10:52:38 +05301732 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001733 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1734 else
1735 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1736
1737 REG_WRITE(ah, AR_SLEEP2,
1738 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1739
1740 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1741 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1742
Sujith7d0d0df2010-04-16 11:53:57 +05301743 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301744
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745 REG_SET_BIT(ah, AR_TIMER_MODE,
1746 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1747 AR_DTIM_TIMER_EN);
1748
Sujith4af9cf42009-02-12 10:06:47 +05301749 /* TSF Out of Range Threshold */
1750 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001752EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001753
Sujithf1dc5602008-10-29 10:16:30 +05301754/*******************/
1755/* HW Capabilities */
1756/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001757
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001758int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759{
Sujith2660b812009-02-09 13:27:26 +05301760 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001761 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001762 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001763 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001764
Sujithf1dc5602008-10-29 10:16:30 +05301765 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001766 u8 ant_div_ctl1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001767
Sujithf74df6f2009-02-09 13:27:24 +05301768 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001769 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301770
Sujithf74df6f2009-02-09 13:27:24 +05301771 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001772 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301773 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001774 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301775
Sujithf74df6f2009-02-09 13:27:24 +05301776 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301777
Sujith2660b812009-02-09 13:27:26 +05301778 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301779 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001780 if (regulatory->current_rd == 0x64 ||
1781 regulatory->current_rd == 0x65)
1782 regulatory->current_rd += 5;
1783 else if (regulatory->current_rd == 0x41)
1784 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001785 ath_dbg(common, ATH_DBG_REGULATORY,
1786 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001787 }
Sujithdc2222a2008-08-14 13:26:55 +05301788
Sujithf74df6f2009-02-09 13:27:24 +05301789 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001790 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001791 ath_err(common,
1792 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001793 return -EINVAL;
1794 }
1795
Felix Fietkaud4659912010-10-14 16:02:39 +02001796 if (eeval & AR5416_OPFLAGS_11A)
1797 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798
Felix Fietkaud4659912010-10-14 16:02:39 +02001799 if (eeval & AR5416_OPFLAGS_11G)
1800 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301801
Sujithf74df6f2009-02-09 13:27:24 +05301802 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001803 /*
1804 * For AR9271 we will temporarilly uses the rx chainmax as read from
1805 * the EEPROM.
1806 */
Sujith8147f5d2009-02-20 15:13:23 +05301807 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001808 !(eeval & AR5416_OPFLAGS_11A) &&
1809 !(AR_SREV_9271(ah)))
1810 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301811 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1812 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001813 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301814 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301815
Felix Fietkau7a370812010-09-22 12:34:52 +02001816 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301817
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001818 /* enable key search for every frame in an aggregate */
1819 if (AR_SREV_9300_20_OR_LATER(ah))
1820 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1821
Sujithf1dc5602008-10-29 10:16:30 +05301822 pCap->low_2ghz_chan = 2312;
1823 pCap->high_2ghz_chan = 2732;
1824
1825 pCap->low_5ghz_chan = 4920;
1826 pCap->high_5ghz_chan = 6100;
1827
Bruno Randolfce2220d2010-09-17 11:36:25 +09001828 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1829
Sujith2660b812009-02-09 13:27:26 +05301830 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301831 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1832 else
1833 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1834
Sujithf1dc5602008-10-29 10:16:30 +05301835 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1836 pCap->total_queues =
1837 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1838 else
1839 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1840
1841 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1842 pCap->keycache_size =
1843 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1844 else
1845 pCap->keycache_size = AR_KEYTABLE_SIZE;
1846
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001847 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1848 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1849 else
1850 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301851
Sujith5b5fa352010-03-17 14:25:15 +05301852 if (AR_SREV_9271(ah))
1853 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301854 else if (AR_DEVID_7010(ah))
1855 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001856 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301857 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001858 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301859 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1860 else
1861 pCap->num_gpio_pins = AR_NUM_GPIO;
1862
Sujithf1dc5602008-10-29 10:16:30 +05301863 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1864 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1865 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1866 } else {
1867 pCap->rts_aggr_limit = (8 * 1024);
1868 }
1869
1870 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1871
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301872#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301873 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1874 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1875 ah->rfkill_gpio =
1876 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1877 ah->rfkill_polarity =
1878 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301879
1880 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1881 }
1882#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001883 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301884 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1885 else
1886 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301887
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301888 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301889 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1890 else
1891 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1892
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001893 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301894 pCap->reg_cap =
1895 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1896 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1897 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1898 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1899 } else {
1900 pCap->reg_cap =
1901 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1902 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1903 }
1904
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301905 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1906 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1907 AR_SREV_5416(ah))
1908 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301909
1910 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301911 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301912 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301913 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301914
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001915 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001916 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1917 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301918
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301919 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001920 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1921 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301922 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001923 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301924 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301925 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001926 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301927 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001928
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001929 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -04001930 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
1931 ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001932 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1933 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1934 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001935 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001936 pCap->txs_len = sizeof(struct ar9003_txs);
Felix Fietkau49352502010-06-12 00:33:59 -04001937 if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1938 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001939 } else {
1940 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001941 if (AR_SREV_9280_20(ah) &&
1942 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1943 AR5416_EEP_MINOR_VER_16) ||
1944 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1945 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001946 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001947
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001948 if (AR_SREV_9300_20_OR_LATER(ah))
1949 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1950
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001951 if (AR_SREV_9300_20_OR_LATER(ah))
1952 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1953
Felix Fietkaua42acef2010-09-22 12:34:54 +02001954 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001955 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1956
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001957 if (AR_SREV_9285(ah))
1958 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1959 ant_div_ctl1 =
1960 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1961 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1962 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1963 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301964 if (AR_SREV_9300_20_OR_LATER(ah)) {
1965 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1966 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1967 }
1968
1969
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001970
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001971 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001972}
1973
Sujithf1dc5602008-10-29 10:16:30 +05301974/****************************/
1975/* GPIO / RFKILL / Antennae */
1976/****************************/
1977
Sujithcbe61d82009-02-09 13:27:12 +05301978static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301979 u32 gpio, u32 type)
1980{
1981 int addr;
1982 u32 gpio_shift, tmp;
1983
1984 if (gpio > 11)
1985 addr = AR_GPIO_OUTPUT_MUX3;
1986 else if (gpio > 5)
1987 addr = AR_GPIO_OUTPUT_MUX2;
1988 else
1989 addr = AR_GPIO_OUTPUT_MUX1;
1990
1991 gpio_shift = (gpio % 6) * 5;
1992
1993 if (AR_SREV_9280_20_OR_LATER(ah)
1994 || (addr != AR_GPIO_OUTPUT_MUX1)) {
1995 REG_RMW(ah, addr, (type << gpio_shift),
1996 (0x1f << gpio_shift));
1997 } else {
1998 tmp = REG_READ(ah, addr);
1999 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2000 tmp &= ~(0x1f << gpio_shift);
2001 tmp |= (type << gpio_shift);
2002 REG_WRITE(ah, addr, tmp);
2003 }
2004}
2005
Sujithcbe61d82009-02-09 13:27:12 +05302006void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302007{
2008 u32 gpio_shift;
2009
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002010 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302011
Sujith88c1f4f2010-06-30 14:46:31 +05302012 if (AR_DEVID_7010(ah)) {
2013 gpio_shift = gpio;
2014 REG_RMW(ah, AR7010_GPIO_OE,
2015 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2016 (AR7010_GPIO_OE_MASK << gpio_shift));
2017 return;
2018 }
Sujithf1dc5602008-10-29 10:16:30 +05302019
Sujith88c1f4f2010-06-30 14:46:31 +05302020 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302021 REG_RMW(ah,
2022 AR_GPIO_OE_OUT,
2023 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2024 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2025}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002026EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302027
Sujithcbe61d82009-02-09 13:27:12 +05302028u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302029{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302030#define MS_REG_READ(x, y) \
2031 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2032
Sujith2660b812009-02-09 13:27:26 +05302033 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302034 return 0xffffffff;
2035
Sujith88c1f4f2010-06-30 14:46:31 +05302036 if (AR_DEVID_7010(ah)) {
2037 u32 val;
2038 val = REG_READ(ah, AR7010_GPIO_IN);
2039 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2040 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002041 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2042 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002043 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302044 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002045 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302046 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002047 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302048 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002049 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302050 return MS_REG_READ(AR928X, gpio) != 0;
2051 else
2052 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302053}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002054EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302055
Sujithcbe61d82009-02-09 13:27:12 +05302056void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302057 u32 ah_signal_type)
2058{
2059 u32 gpio_shift;
2060
Sujith88c1f4f2010-06-30 14:46:31 +05302061 if (AR_DEVID_7010(ah)) {
2062 gpio_shift = gpio;
2063 REG_RMW(ah, AR7010_GPIO_OE,
2064 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2065 (AR7010_GPIO_OE_MASK << gpio_shift));
2066 return;
2067 }
2068
Sujithf1dc5602008-10-29 10:16:30 +05302069 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302070 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302071 REG_RMW(ah,
2072 AR_GPIO_OE_OUT,
2073 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2074 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2075}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002076EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302077
Sujithcbe61d82009-02-09 13:27:12 +05302078void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302079{
Sujith88c1f4f2010-06-30 14:46:31 +05302080 if (AR_DEVID_7010(ah)) {
2081 val = val ? 0 : 1;
2082 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2083 AR_GPIO_BIT(gpio));
2084 return;
2085 }
2086
Sujith5b5fa352010-03-17 14:25:15 +05302087 if (AR_SREV_9271(ah))
2088 val = ~val;
2089
Sujithf1dc5602008-10-29 10:16:30 +05302090 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2091 AR_GPIO_BIT(gpio));
2092}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002093EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302094
Sujithcbe61d82009-02-09 13:27:12 +05302095u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302096{
2097 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2098}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002099EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302100
Sujithcbe61d82009-02-09 13:27:12 +05302101void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302102{
2103 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2104}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002105EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302106
Sujithf1dc5602008-10-29 10:16:30 +05302107/*********************/
2108/* General Operation */
2109/*********************/
2110
Sujithcbe61d82009-02-09 13:27:12 +05302111u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302112{
2113 u32 bits = REG_READ(ah, AR_RX_FILTER);
2114 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2115
2116 if (phybits & AR_PHY_ERR_RADAR)
2117 bits |= ATH9K_RX_FILTER_PHYRADAR;
2118 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2119 bits |= ATH9K_RX_FILTER_PHYERR;
2120
2121 return bits;
2122}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002123EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302124
Sujithcbe61d82009-02-09 13:27:12 +05302125void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302126{
2127 u32 phybits;
2128
Sujith7d0d0df2010-04-16 11:53:57 +05302129 ENABLE_REGWRITE_BUFFER(ah);
2130
Sujith7ea310b2009-09-03 12:08:43 +05302131 REG_WRITE(ah, AR_RX_FILTER, bits);
2132
Sujithf1dc5602008-10-29 10:16:30 +05302133 phybits = 0;
2134 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2135 phybits |= AR_PHY_ERR_RADAR;
2136 if (bits & ATH9K_RX_FILTER_PHYERR)
2137 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2138 REG_WRITE(ah, AR_PHY_ERR, phybits);
2139
2140 if (phybits)
2141 REG_WRITE(ah, AR_RXCFG,
2142 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2143 else
2144 REG_WRITE(ah, AR_RXCFG,
2145 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302146
2147 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302148}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002149EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302150
Sujithcbe61d82009-02-09 13:27:12 +05302151bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302152{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302153 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2154 return false;
2155
2156 ath9k_hw_init_pll(ah, NULL);
2157 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302158}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002159EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302160
Sujithcbe61d82009-02-09 13:27:12 +05302161bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302162{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002163 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302164 return false;
2165
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302166 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2167 return false;
2168
2169 ath9k_hw_init_pll(ah, NULL);
2170 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302171}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002172EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302173
Felix Fietkaude40f312010-10-20 03:08:53 +02002174void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002176 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302177 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002178 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302179
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002180 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302181
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002182 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002183 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002184 channel->max_antenna_gain * 2,
2185 channel->max_power * 2,
2186 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002187 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302188}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002189EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302190
Sujithcbe61d82009-02-09 13:27:12 +05302191void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302192{
Sujith2660b812009-02-09 13:27:26 +05302193 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302194}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002195EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302196
Sujithcbe61d82009-02-09 13:27:12 +05302197void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302198{
2199 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2200 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2201}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002202EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302203
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002204void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002206 struct ath_common *common = ath9k_hw_common(ah);
2207
2208 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2209 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2210 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302211}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002212EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302213
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002214#define ATH9K_MAX_TSF_READ 10
2215
Sujithcbe61d82009-02-09 13:27:12 +05302216u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302217{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002218 u32 tsf_lower, tsf_upper1, tsf_upper2;
2219 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302220
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002221 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2222 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2223 tsf_lower = REG_READ(ah, AR_TSF_L32);
2224 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2225 if (tsf_upper2 == tsf_upper1)
2226 break;
2227 tsf_upper1 = tsf_upper2;
2228 }
Sujithf1dc5602008-10-29 10:16:30 +05302229
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002230 WARN_ON( i == ATH9K_MAX_TSF_READ );
2231
2232 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302233}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002234EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302235
Sujithcbe61d82009-02-09 13:27:12 +05302236void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002237{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002238 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002239 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002240}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002241EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002242
Sujithcbe61d82009-02-09 13:27:12 +05302243void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302244{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002245 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2246 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002247 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2248 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002249
Sujithf1dc5602008-10-29 10:16:30 +05302250 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002252EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253
Sujith54e4cec2009-08-07 09:45:09 +05302254void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302257 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258 else
Sujith2660b812009-02-09 13:27:26 +05302259 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002261EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002263void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002265 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302266 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002268 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302269 macmode = AR_2040_JOINED_RX_CLEAR;
2270 else
2271 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272
Sujithf1dc5602008-10-29 10:16:30 +05302273 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302275
2276/* HW Generic timers configuration */
2277
2278static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2279{
2280 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2281 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2282 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2283 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2284 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2285 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2286 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2287 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2288 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2289 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2290 AR_NDP2_TIMER_MODE, 0x0002},
2291 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2292 AR_NDP2_TIMER_MODE, 0x0004},
2293 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2294 AR_NDP2_TIMER_MODE, 0x0008},
2295 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2296 AR_NDP2_TIMER_MODE, 0x0010},
2297 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2298 AR_NDP2_TIMER_MODE, 0x0020},
2299 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2300 AR_NDP2_TIMER_MODE, 0x0040},
2301 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2302 AR_NDP2_TIMER_MODE, 0x0080}
2303};
2304
2305/* HW generic timer primitives */
2306
2307/* compute and clear index of rightmost 1 */
2308static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2309{
2310 u32 b;
2311
2312 b = *mask;
2313 b &= (0-b);
2314 *mask &= ~b;
2315 b *= debruijn32;
2316 b >>= 27;
2317
2318 return timer_table->gen_timer_index[b];
2319}
2320
Felix Fietkau744bcb42010-10-15 20:03:33 +02002321static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302322{
2323 return REG_READ(ah, AR_TSF_L32);
2324}
2325
2326struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2327 void (*trigger)(void *),
2328 void (*overflow)(void *),
2329 void *arg,
2330 u8 timer_index)
2331{
2332 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2333 struct ath_gen_timer *timer;
2334
2335 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2336
2337 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002338 ath_err(ath9k_hw_common(ah),
2339 "Failed to allocate memory for hw timer[%d]\n",
2340 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302341 return NULL;
2342 }
2343
2344 /* allocate a hardware generic timer slot */
2345 timer_table->timers[timer_index] = timer;
2346 timer->index = timer_index;
2347 timer->trigger = trigger;
2348 timer->overflow = overflow;
2349 timer->arg = arg;
2350
2351 return timer;
2352}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002353EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302354
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002355void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2356 struct ath_gen_timer *timer,
2357 u32 timer_next,
2358 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302359{
2360 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2361 u32 tsf;
2362
2363 BUG_ON(!timer_period);
2364
2365 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2366
2367 tsf = ath9k_hw_gettsf32(ah);
2368
Joe Perches226afe62010-12-02 19:12:37 -08002369 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2370 "current tsf %x period %x timer_next %x\n",
2371 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302372
2373 /*
2374 * Pull timer_next forward if the current TSF already passed it
2375 * because of software latency
2376 */
2377 if (timer_next < tsf)
2378 timer_next = tsf + timer_period;
2379
2380 /*
2381 * Program generic timer registers
2382 */
2383 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2384 timer_next);
2385 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2386 timer_period);
2387 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2388 gen_tmr_configuration[timer->index].mode_mask);
2389
2390 /* Enable both trigger and thresh interrupt masks */
2391 REG_SET_BIT(ah, AR_IMR_S5,
2392 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2393 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302394}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002395EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302396
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002397void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302398{
2399 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2400
2401 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2402 (timer->index >= ATH_MAX_GEN_TIMER)) {
2403 return;
2404 }
2405
2406 /* Clear generic timer enable bits. */
2407 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2408 gen_tmr_configuration[timer->index].mode_mask);
2409
2410 /* Disable both trigger and thresh interrupt masks */
2411 REG_CLR_BIT(ah, AR_IMR_S5,
2412 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2413 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2414
2415 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302416}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002417EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302418
2419void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2420{
2421 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2422
2423 /* free the hardware generic timer slot */
2424 timer_table->timers[timer->index] = NULL;
2425 kfree(timer);
2426}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002427EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302428
2429/*
2430 * Generic Timer Interrupts handling
2431 */
2432void ath_gen_timer_isr(struct ath_hw *ah)
2433{
2434 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2435 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002436 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302437 u32 trigger_mask, thresh_mask, index;
2438
2439 /* get hardware generic timer interrupt status */
2440 trigger_mask = ah->intr_gen_timer_trigger;
2441 thresh_mask = ah->intr_gen_timer_thresh;
2442 trigger_mask &= timer_table->timer_mask.val;
2443 thresh_mask &= timer_table->timer_mask.val;
2444
2445 trigger_mask &= ~thresh_mask;
2446
2447 while (thresh_mask) {
2448 index = rightmost_index(timer_table, &thresh_mask);
2449 timer = timer_table->timers[index];
2450 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002451 ath_dbg(common, ATH_DBG_HWTIMER,
2452 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302453 timer->overflow(timer->arg);
2454 }
2455
2456 while (trigger_mask) {
2457 index = rightmost_index(timer_table, &trigger_mask);
2458 timer = timer_table->timers[index];
2459 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002460 ath_dbg(common, ATH_DBG_HWTIMER,
2461 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302462 timer->trigger(timer->arg);
2463 }
2464}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002465EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002466
Sujith05020d22010-03-17 14:25:23 +05302467/********/
2468/* HTC */
2469/********/
2470
2471void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2472{
2473 ah->htc_reset_init = true;
2474}
2475EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2476
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002477static struct {
2478 u32 version;
2479 const char * name;
2480} ath_mac_bb_names[] = {
2481 /* Devices with external radios */
2482 { AR_SREV_VERSION_5416_PCI, "5416" },
2483 { AR_SREV_VERSION_5416_PCIE, "5418" },
2484 { AR_SREV_VERSION_9100, "9100" },
2485 { AR_SREV_VERSION_9160, "9160" },
2486 /* Single-chip solutions */
2487 { AR_SREV_VERSION_9280, "9280" },
2488 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002489 { AR_SREV_VERSION_9287, "9287" },
2490 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002491 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002492};
2493
2494/* For devices with external radios */
2495static struct {
2496 u16 version;
2497 const char * name;
2498} ath_rf_names[] = {
2499 { 0, "5133" },
2500 { AR_RAD5133_SREV_MAJOR, "5133" },
2501 { AR_RAD5122_SREV_MAJOR, "5122" },
2502 { AR_RAD2133_SREV_MAJOR, "2133" },
2503 { AR_RAD2122_SREV_MAJOR, "2122" }
2504};
2505
2506/*
2507 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2508 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002509static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002510{
2511 int i;
2512
2513 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2514 if (ath_mac_bb_names[i].version == mac_bb_version) {
2515 return ath_mac_bb_names[i].name;
2516 }
2517 }
2518
2519 return "????";
2520}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002521
2522/*
2523 * Return the RF name. "????" is returned if the RF is unknown.
2524 * Used for devices with external radios.
2525 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002526static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002527{
2528 int i;
2529
2530 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2531 if (ath_rf_names[i].version == rf_version) {
2532 return ath_rf_names[i].name;
2533 }
2534 }
2535
2536 return "????";
2537}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002538
2539void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2540{
2541 int used;
2542
2543 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002544 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002545 used = snprintf(hw_name, len,
2546 "Atheros AR%s Rev:%x",
2547 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2548 ah->hw_version.macRev);
2549 }
2550 else {
2551 used = snprintf(hw_name, len,
2552 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2553 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2554 ah->hw_version.macRev,
2555 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2556 AR_RADIO_SREV_MAJOR)),
2557 ah->hw_version.phyRev);
2558 }
2559
2560 hw_name[used] = '\0';
2561}
2562EXPORT_SYMBOL(ath9k_hw_name);