blob: d8e150508db5f1402f2d953101ccffc98b0e3d24 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010037#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070038#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020042#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043
Chris Wilson05394f32010-11-08 19:18:58 +000044static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010045static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010046
Chris Wilsonc76ce032013-08-08 14:41:03 +010047static bool cpu_cache_is_coherent(struct drm_device *dev,
48 enum i915_cache_level level)
49{
50 return HAS_LLC(dev) || level != I915_CACHE_NONE;
51}
52
Chris Wilson2c225692013-08-09 12:26:45 +010053static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
54{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053055 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
56 return false;
57
Chris Wilson2c225692013-08-09 12:26:45 +010058 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064static int
65insert_mappable_node(struct drm_i915_private *i915,
66 struct drm_mm_node *node, u32 size)
67{
68 memset(node, 0, sizeof(*node));
69 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
70 size, 0, 0, 0,
71 i915->ggtt.mappable_end,
72 DRM_MM_SEARCH_DEFAULT,
73 DRM_MM_CREATE_DEFAULT);
74}
75
76static void
77remove_mappable_node(struct drm_mm_node *node)
78{
79 drm_mm_remove_node(node);
80}
81
Chris Wilson73aa8082010-09-30 11:46:12 +010082/* some bookkeeping */
83static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087 dev_priv->mm.object_count++;
88 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090}
91
92static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count--;
97 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
Chris Wilson21dd3732011-01-26 15:55:56 +0000101static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100102i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104 int ret;
105
Chris Wilsond98c52c2016-04-13 17:35:05 +0100106 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 return 0;
108
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200109 /*
110 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
111 * userspace. If it takes that long something really bad is going on and
112 * we should simply try to bail out and fail as gracefully as possible.
113 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100114 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100115 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200117 if (ret == 0) {
118 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
119 return -EIO;
120 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100122 } else {
123 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200124 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100129 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 int ret;
131
Daniel Vetter33196de2012-11-14 17:14:05 +0100132 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133 if (ret)
134 return ret;
135
136 ret = mutex_lock_interruptible(&dev->struct_mutex);
137 if (ret)
138 return ret;
139
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Eric Anholt673a3942008-07-30 12:06:12 -0700143int
Eric Anholt5a125c32008-10-22 21:40:13 -0700144i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000145 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700146{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300147 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200148 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300149 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100150 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
Chris Wilson6299f992010-11-24 12:23:44 +0000153 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100154 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 if (vma->pin_count)
157 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100161 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700162
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300163 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400164 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000165
Eric Anholt5a125c32008-10-22 21:40:13 -0700166 return 0;
167}
168
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169static int
170i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100171{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
173 char *vaddr = obj->phys_handle->vaddr;
174 struct sg_table *st;
175 struct scatterlist *sg;
176 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
179 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
182 struct page *page;
183 char *src;
184
185 page = shmem_read_mapping_page(mapping, i);
186 if (IS_ERR(page))
187 return PTR_ERR(page);
188
189 src = kmap_atomic(page);
190 memcpy(vaddr, src, PAGE_SIZE);
191 drm_clflush_virt_range(vaddr, PAGE_SIZE);
192 kunmap_atomic(src);
193
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300194 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800195 vaddr += PAGE_SIZE;
196 }
197
Chris Wilsonc0336662016-05-06 15:40:21 +0100198 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199
200 st = kmalloc(sizeof(*st), GFP_KERNEL);
201 if (st == NULL)
202 return -ENOMEM;
203
204 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
205 kfree(st);
206 return -ENOMEM;
207 }
208
209 sg = st->sgl;
210 sg->offset = 0;
211 sg->length = obj->base.size;
212
213 sg_dma_address(sg) = obj->phys_handle->busaddr;
214 sg_dma_len(sg) = obj->base.size;
215
216 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100228 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
233 }
234
235 if (obj->madv == I915_MADV_DONTNEED)
236 obj->dirty = 0;
237
238 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100239 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800240 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100241 int i;
242
243 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 struct page *page;
245 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 page = shmem_read_mapping_page(mapping, i);
248 if (IS_ERR(page))
249 continue;
250
251 dst = kmap_atomic(page);
252 drm_clflush_virt_range(vaddr, PAGE_SIZE);
253 memcpy(dst, vaddr, PAGE_SIZE);
254 kunmap_atomic(dst);
255
256 set_page_dirty(page);
257 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100258 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300259 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100260 vaddr += PAGE_SIZE;
261 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800262 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100263 }
264
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 sg_free_table(obj->pages);
266 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267}
268
269static void
270i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
271{
272 drm_pci_free(obj->base.dev, obj->phys_handle);
273}
274
275static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
276 .get_pages = i915_gem_object_get_pages_phys,
277 .put_pages = i915_gem_object_put_pages_phys,
278 .release = i915_gem_object_release_phys,
279};
280
Chris Wilsonaa653a62016-08-04 07:52:27 +0100281int
282i915_gem_object_unbind(struct drm_i915_gem_object *obj)
283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
286 int ret;
287
288 /* The vma will only be freed if it is marked as closed, and if we wait
289 * upon rendering to the vma, we may unbind anything in the list.
290 */
291 while ((vma = list_first_entry_or_null(&obj->vma_list,
292 struct i915_vma,
293 obj_link))) {
294 list_move_tail(&vma->obj_link, &still_in_list);
295 ret = i915_vma_unbind(vma);
296 if (ret)
297 break;
298 }
299 list_splice(&still_in_list, &obj->vma_list);
300
301 return ret;
302}
303
Chris Wilson00731152014-05-21 12:42:56 +0100304int
305i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
306 int align)
307{
308 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100310
311 if (obj->phys_handle) {
312 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
313 return -EBUSY;
314
315 return 0;
316 }
317
318 if (obj->madv != I915_MADV_WILLNEED)
319 return -EFAULT;
320
321 if (obj->base.filp == NULL)
322 return -EINVAL;
323
Chris Wilson4717ca92016-08-04 07:52:28 +0100324 ret = i915_gem_object_unbind(obj);
325 if (ret)
326 return ret;
327
328 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329 if (ret)
330 return ret;
331
Chris Wilson00731152014-05-21 12:42:56 +0100332 /* create a new object */
333 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
334 if (!phys)
335 return -ENOMEM;
336
Chris Wilson00731152014-05-21 12:42:56 +0100337 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800338 obj->ops = &i915_gem_phys_ops;
339
340 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100341}
342
343static int
344i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
345 struct drm_i915_gem_pwrite *args,
346 struct drm_file *file_priv)
347{
348 struct drm_device *dev = obj->base.dev;
349 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300350 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800352
353 /* We manually control the domain here and pretend that it
354 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
355 */
356 ret = i915_gem_object_wait_rendering(obj, false);
357 if (ret)
358 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100359
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700360 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100361 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
362 unsigned long unwritten;
363
364 /* The physical object once assigned is fixed for the lifetime
365 * of the obj, so we can safely drop the lock and continue
366 * to access vaddr.
367 */
368 mutex_unlock(&dev->struct_mutex);
369 unwritten = copy_from_user(vaddr, user_data, args->size);
370 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200371 if (unwritten) {
372 ret = -EFAULT;
373 goto out;
374 }
Chris Wilson00731152014-05-21 12:42:56 +0100375 }
376
Chris Wilson6a2c4232014-11-04 04:51:40 -0800377 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100378 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200379
380out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700381 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200382 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100383}
384
Chris Wilson42dcedd2012-11-15 11:32:30 +0000385void *i915_gem_object_alloc(struct drm_device *dev)
386{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100387 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100388 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000389}
390
391void i915_gem_object_free(struct drm_i915_gem_object *obj)
392{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100393 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100394 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000395}
396
Dave Airlieff72145b2011-02-07 12:16:14 +1000397static int
398i915_gem_create(struct drm_file *file,
399 struct drm_device *dev,
400 uint64_t size,
401 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700402{
Chris Wilson05394f32010-11-08 19:18:58 +0000403 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300404 int ret;
405 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700406
Dave Airlieff72145b2011-02-07 12:16:14 +1000407 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200408 if (size == 0)
409 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
411 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100412 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100413 if (IS_ERR(obj))
414 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700415
Chris Wilson05394f32010-11-08 19:18:58 +0000416 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100417 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100418 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200419 if (ret)
420 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100421
Dave Airlieff72145b2011-02-07 12:16:14 +1000422 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700423 return 0;
424}
425
Dave Airlieff72145b2011-02-07 12:16:14 +1000426int
427i915_gem_dumb_create(struct drm_file *file,
428 struct drm_device *dev,
429 struct drm_mode_create_dumb *args)
430{
431 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300432 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000433 args->size = args->pitch * args->height;
434 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000435 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000436}
437
Dave Airlieff72145b2011-02-07 12:16:14 +1000438/**
439 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100440 * @dev: drm device pointer
441 * @data: ioctl data blob
442 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 */
444int
445i915_gem_create_ioctl(struct drm_device *dev, void *data,
446 struct drm_file *file)
447{
448 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200449
Dave Airlieff72145b2011-02-07 12:16:14 +1000450 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000451 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000452}
453
Daniel Vetter8c599672011-12-14 13:57:31 +0100454static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100455__copy_to_user_swizzled(char __user *cpu_vaddr,
456 const char *gpu_vaddr, int gpu_offset,
457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_to_user(cpu_vaddr + cpu_offset,
467 gpu_vaddr + swizzled_gpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
480static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700481__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
482 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100483 int length)
484{
485 int ret, cpu_offset = 0;
486
487 while (length > 0) {
488 int cacheline_end = ALIGN(gpu_offset + 1, 64);
489 int this_length = min(cacheline_end - gpu_offset, length);
490 int swizzled_gpu_offset = gpu_offset ^ 64;
491
492 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
493 cpu_vaddr + cpu_offset,
494 this_length);
495 if (ret)
496 return ret + length;
497
498 cpu_offset += this_length;
499 gpu_offset += this_length;
500 length -= this_length;
501 }
502
503 return 0;
504}
505
Brad Volkin4c914c02014-02-18 10:15:45 -0800506/*
507 * Pins the specified object's pages and synchronizes the object with
508 * GPU accesses. Sets needs_clflush to non-zero if the caller should
509 * flush the object from the CPU cache.
510 */
511int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
512 int *needs_clflush)
513{
514 int ret;
515
516 *needs_clflush = 0;
517
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100518 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800519 return -EINVAL;
520
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524
Brad Volkin4c914c02014-02-18 10:15:45 -0800525 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
526 /* If we're not in the cpu read domain, set ourself into the gtt
527 * read domain and manually flush cachelines (if required). This
528 * optimizes for the case when the gpu will dirty the data
529 * anyway again before the next pread happens. */
530 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
531 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800532 }
533
534 ret = i915_gem_object_get_pages(obj);
535 if (ret)
536 return ret;
537
538 i915_gem_object_pin_pages(obj);
539
540 return ret;
541}
542
Daniel Vetterd174bd62012-03-25 19:47:40 +0200543/* Per-page copy function for the shmem pread fastpath.
544 * Flushes invalid cachelines before reading the target if
545 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700546static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
548 char __user *user_data,
549 bool page_do_bit17_swizzling, bool needs_clflush)
550{
551 char *vaddr;
552 int ret;
553
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200554 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200555 return -EINVAL;
556
557 vaddr = kmap_atomic(page);
558 if (needs_clflush)
559 drm_clflush_virt_range(vaddr + shmem_page_offset,
560 page_length);
561 ret = __copy_to_user_inatomic(user_data,
562 vaddr + shmem_page_offset,
563 page_length);
564 kunmap_atomic(vaddr);
565
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100566 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200567}
568
Daniel Vetter23c18c72012-03-25 19:47:42 +0200569static void
570shmem_clflush_swizzled_range(char *addr, unsigned long length,
571 bool swizzled)
572{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200573 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200574 unsigned long start = (unsigned long) addr;
575 unsigned long end = (unsigned long) addr + length;
576
577 /* For swizzling simply ensure that we always flush both
578 * channels. Lame, but simple and it works. Swizzled
579 * pwrite/pread is far from a hotpath - current userspace
580 * doesn't use it at all. */
581 start = round_down(start, 128);
582 end = round_up(end, 128);
583
584 drm_clflush_virt_range((void *)start, end - start);
585 } else {
586 drm_clflush_virt_range(addr, length);
587 }
588
589}
590
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591/* Only difference to the fast-path function is that this can handle bit17
592 * and uses non-atomic copy and kmap functions. */
593static int
594shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
595 char __user *user_data,
596 bool page_do_bit17_swizzling, bool needs_clflush)
597{
598 char *vaddr;
599 int ret;
600
601 vaddr = kmap(page);
602 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200603 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
604 page_length,
605 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200606
607 if (page_do_bit17_swizzling)
608 ret = __copy_to_user_swizzled(user_data,
609 vaddr, shmem_page_offset,
610 page_length);
611 else
612 ret = __copy_to_user(user_data,
613 vaddr + shmem_page_offset,
614 page_length);
615 kunmap(page);
616
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100617 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200618}
619
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530620static inline unsigned long
621slow_user_access(struct io_mapping *mapping,
622 uint64_t page_base, int page_offset,
623 char __user *user_data,
624 unsigned long length, bool pwrite)
625{
626 void __iomem *ioaddr;
627 void *vaddr;
628 uint64_t unwritten;
629
630 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
631 /* We can use the cpu mem copy function because this is X86. */
632 vaddr = (void __force *)ioaddr + page_offset;
633 if (pwrite)
634 unwritten = __copy_from_user(vaddr, user_data, length);
635 else
636 unwritten = __copy_to_user(user_data, vaddr, length);
637
638 io_mapping_unmap(ioaddr);
639 return unwritten;
640}
641
642static int
643i915_gem_gtt_pread(struct drm_device *dev,
644 struct drm_i915_gem_object *obj, uint64_t size,
645 uint64_t data_offset, uint64_t data_ptr)
646{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100647 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530648 struct i915_ggtt *ggtt = &dev_priv->ggtt;
649 struct drm_mm_node node;
650 char __user *user_data;
651 uint64_t remain;
652 uint64_t offset;
653 int ret;
654
655 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
656 if (ret) {
657 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
658 if (ret)
659 goto out;
660
661 ret = i915_gem_object_get_pages(obj);
662 if (ret) {
663 remove_mappable_node(&node);
664 goto out;
665 }
666
667 i915_gem_object_pin_pages(obj);
668 } else {
669 node.start = i915_gem_obj_ggtt_offset(obj);
670 node.allocated = false;
671 ret = i915_gem_object_put_fence(obj);
672 if (ret)
673 goto out_unpin;
674 }
675
676 ret = i915_gem_object_set_to_gtt_domain(obj, false);
677 if (ret)
678 goto out_unpin;
679
680 user_data = u64_to_user_ptr(data_ptr);
681 remain = size;
682 offset = data_offset;
683
684 mutex_unlock(&dev->struct_mutex);
685 if (likely(!i915.prefault_disable)) {
686 ret = fault_in_multipages_writeable(user_data, remain);
687 if (ret) {
688 mutex_lock(&dev->struct_mutex);
689 goto out_unpin;
690 }
691 }
692
693 while (remain > 0) {
694 /* Operation in this page
695 *
696 * page_base = page offset within aperture
697 * page_offset = offset within page
698 * page_length = bytes to copy for this page
699 */
700 u32 page_base = node.start;
701 unsigned page_offset = offset_in_page(offset);
702 unsigned page_length = PAGE_SIZE - page_offset;
703 page_length = remain < page_length ? remain : page_length;
704 if (node.allocated) {
705 wmb();
706 ggtt->base.insert_page(&ggtt->base,
707 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
708 node.start,
709 I915_CACHE_NONE, 0);
710 wmb();
711 } else {
712 page_base += offset & PAGE_MASK;
713 }
714 /* This is a slow read/write as it tries to read from
715 * and write to user memory which may result into page
716 * faults, and so we cannot perform this under struct_mutex.
717 */
718 if (slow_user_access(ggtt->mappable, page_base,
719 page_offset, user_data,
720 page_length, false)) {
721 ret = -EFAULT;
722 break;
723 }
724
725 remain -= page_length;
726 user_data += page_length;
727 offset += page_length;
728 }
729
730 mutex_lock(&dev->struct_mutex);
731 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
732 /* The user has modified the object whilst we tried
733 * reading from it, and we now have no idea what domain
734 * the pages should be in. As we have just been touching
735 * them directly, flush everything back to the GTT
736 * domain.
737 */
738 ret = i915_gem_object_set_to_gtt_domain(obj, false);
739 }
740
741out_unpin:
742 if (node.allocated) {
743 wmb();
744 ggtt->base.clear_range(&ggtt->base,
745 node.start, node.size,
746 true);
747 i915_gem_object_unpin_pages(obj);
748 remove_mappable_node(&node);
749 } else {
750 i915_gem_object_ggtt_unpin(obj);
751 }
752out:
753 return ret;
754}
755
Eric Anholteb014592009-03-10 11:44:52 -0700756static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200757i915_gem_shmem_pread(struct drm_device *dev,
758 struct drm_i915_gem_object *obj,
759 struct drm_i915_gem_pread *args,
760 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700761{
Daniel Vetter8461d222011-12-14 13:57:32 +0100762 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700763 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100764 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100765 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100766 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200767 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200768 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200769 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700770
Chris Wilson6eae0052016-06-20 15:05:52 +0100771 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530772 return -ENODEV;
773
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300774 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700775 remain = args->size;
776
Daniel Vetter8461d222011-12-14 13:57:32 +0100777 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700778
Brad Volkin4c914c02014-02-18 10:15:45 -0800779 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100780 if (ret)
781 return ret;
782
Eric Anholteb014592009-03-10 11:44:52 -0700783 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100784
Imre Deak67d5a502013-02-18 19:28:02 +0200785 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
786 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200787 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100788
789 if (remain <= 0)
790 break;
791
Eric Anholteb014592009-03-10 11:44:52 -0700792 /* Operation in this page
793 *
Eric Anholteb014592009-03-10 11:44:52 -0700794 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700795 * page_length = bytes to copy for this page
796 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100797 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700798 page_length = remain;
799 if ((shmem_page_offset + page_length) > PAGE_SIZE)
800 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700801
Daniel Vetter8461d222011-12-14 13:57:32 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 needs_clflush);
808 if (ret == 0)
809 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700810
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200811 mutex_unlock(&dev->struct_mutex);
812
Jani Nikulad330a952014-01-21 11:24:25 +0200813 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200814 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200815 /* Userspace is tricking us, but we've already clobbered
816 * its pages with the prefault and promised to write the
817 * data up to the first fault. Hence ignore any errors
818 * and just continue. */
819 (void)ret;
820 prefaulted = 1;
821 }
822
Daniel Vetterd174bd62012-03-25 19:47:40 +0200823 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
824 user_data, page_do_bit17_swizzling,
825 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700826
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200827 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100828
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100829 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100830 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100831
Chris Wilson17793c92014-03-07 08:30:36 +0000832next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700833 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100834 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700835 offset += page_length;
836 }
837
Chris Wilson4f27b752010-10-14 15:26:45 +0100838out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100839 i915_gem_object_unpin_pages(obj);
840
Eric Anholteb014592009-03-10 11:44:52 -0700841 return ret;
842}
843
Eric Anholt673a3942008-07-30 12:06:12 -0700844/**
845 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100846 * @dev: drm device pointer
847 * @data: ioctl data blob
848 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700849 *
850 * On error, the contents of *data are undefined.
851 */
852int
853i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
856 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000857 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100858 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700859
Chris Wilson51311d02010-11-17 09:10:42 +0000860 if (args->size == 0)
861 return 0;
862
863 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300864 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000865 args->size))
866 return -EFAULT;
867
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100869 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100870 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700871
Chris Wilson03ac0642016-07-20 13:31:51 +0100872 obj = i915_gem_object_lookup(file, args->handle);
873 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Chris Wilsondb53a302011-02-03 11:57:46 +0000885 trace_i915_gem_object_pread(obj, args->offset, args->size);
886
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200887 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530889 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100890 if (ret == -EFAULT || ret == -ENODEV) {
891 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530892 ret = i915_gem_gtt_pread(dev, obj, args->size,
893 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100894 intel_runtime_pm_put(to_i915(dev));
895 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896
Chris Wilson35b62a82010-09-26 20:23:38 +0100897out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100898 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100899unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100900 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700901 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700902}
903
Keith Packard0839ccb2008-10-30 19:38:48 -0700904/* This is the fast write path which cannot handle
905 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700906 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700907
Keith Packard0839ccb2008-10-30 19:38:48 -0700908static inline int
909fast_user_write(struct io_mapping *mapping,
910 loff_t page_base, int page_offset,
911 char __user *user_data,
912 int length)
913{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700914 void __iomem *vaddr_atomic;
915 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700916 unsigned long unwritten;
917
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700918 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700919 /* We can use the cpu mem copy function because this is X86. */
920 vaddr = (void __force*)vaddr_atomic + page_offset;
921 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700922 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700923 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100924 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700925}
926
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927/**
928 * This is the fast pwrite path, where we copy the data directly from the
929 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200930 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100931 * @obj: i915 gem object
932 * @args: pwrite arguments structure
933 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700934 */
Eric Anholt673a3942008-07-30 12:06:12 -0700935static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530936i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000937 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700938 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000939 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700940{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530941 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530942 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530943 struct drm_mm_node node;
944 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700945 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530946 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530947 bool hit_slow_path = false;
948
949 if (obj->tiling_mode != I915_TILING_NONE)
950 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200951
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100952 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530953 if (ret) {
954 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
955 if (ret)
956 goto out;
957
958 ret = i915_gem_object_get_pages(obj);
959 if (ret) {
960 remove_mappable_node(&node);
961 goto out;
962 }
963
964 i915_gem_object_pin_pages(obj);
965 } else {
966 node.start = i915_gem_obj_ggtt_offset(obj);
967 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530968 ret = i915_gem_object_put_fence(obj);
969 if (ret)
970 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530971 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200972
973 ret = i915_gem_object_set_to_gtt_domain(obj, true);
974 if (ret)
975 goto out_unpin;
976
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700977 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530978 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200979
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530980 user_data = u64_to_user_ptr(args->data_ptr);
981 offset = args->offset;
982 remain = args->size;
983 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700984 /* Operation in this page
985 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700986 * page_base = page offset within aperture
987 * page_offset = offset within page
988 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530990 u32 page_base = node.start;
991 unsigned page_offset = offset_in_page(offset);
992 unsigned page_length = PAGE_SIZE - page_offset;
993 page_length = remain < page_length ? remain : page_length;
994 if (node.allocated) {
995 wmb(); /* flush the write before we modify the GGTT */
996 ggtt->base.insert_page(&ggtt->base,
997 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
998 node.start, I915_CACHE_NONE, 0);
999 wmb(); /* flush modifications to the GGTT (insert_page) */
1000 } else {
1001 page_base += offset & PAGE_MASK;
1002 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001003 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001004 * source page isn't available. Return the error and we'll
1005 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006 * If the object is non-shmem backed, we retry again with the
1007 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001008 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001009 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001010 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301011 hit_slow_path = true;
1012 mutex_unlock(&dev->struct_mutex);
1013 if (slow_user_access(ggtt->mappable,
1014 page_base,
1015 page_offset, user_data,
1016 page_length, true)) {
1017 ret = -EFAULT;
1018 mutex_lock(&dev->struct_mutex);
1019 goto out_flush;
1020 }
1021
1022 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001023 }
Eric Anholt673a3942008-07-30 12:06:12 -07001024
Keith Packard0839ccb2008-10-30 19:38:48 -07001025 remain -= page_length;
1026 user_data += page_length;
1027 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001028 }
Eric Anholt673a3942008-07-30 12:06:12 -07001029
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001030out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301031 if (hit_slow_path) {
1032 if (ret == 0 &&
1033 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1034 /* The user has modified the object whilst we tried
1035 * reading from it, and we now have no idea what domain
1036 * the pages should be in. As we have just been touching
1037 * them directly, flush everything back to the GTT
1038 * domain.
1039 */
1040 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1041 }
1042 }
1043
Rodrigo Vivide152b62015-07-07 16:28:51 -07001044 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301046 if (node.allocated) {
1047 wmb();
1048 ggtt->base.clear_range(&ggtt->base,
1049 node.start, node.size,
1050 true);
1051 i915_gem_object_unpin_pages(obj);
1052 remove_mappable_node(&node);
1053 } else {
1054 i915_gem_object_ggtt_unpin(obj);
1055 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001056out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001057 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001058}
1059
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060/* Per-page copy function for the shmem pwrite fastpath.
1061 * Flushes invalid cachelines before writing to the target if
1062 * needs_clflush_before is set and flushes out any written cachelines after
1063 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001064static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001065shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1066 char __user *user_data,
1067 bool page_do_bit17_swizzling,
1068 bool needs_clflush_before,
1069 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001070{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001071 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001072 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001073
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001074 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001075 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Daniel Vetterd174bd62012-03-25 19:47:40 +02001077 vaddr = kmap_atomic(page);
1078 if (needs_clflush_before)
1079 drm_clflush_virt_range(vaddr + shmem_page_offset,
1080 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001081 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1082 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083 if (needs_clflush_after)
1084 drm_clflush_virt_range(vaddr + shmem_page_offset,
1085 page_length);
1086 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001087
Chris Wilson755d2212012-09-04 21:02:55 +01001088 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001089}
1090
Daniel Vetterd174bd62012-03-25 19:47:40 +02001091/* Only difference to the fast-path function is that this can handle bit17
1092 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001093static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001094shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1095 char __user *user_data,
1096 bool page_do_bit17_swizzling,
1097 bool needs_clflush_before,
1098 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001099{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001100 char *vaddr;
1101 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001102
Daniel Vetterd174bd62012-03-25 19:47:40 +02001103 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001104 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001105 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1106 page_length,
1107 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001108 if (page_do_bit17_swizzling)
1109 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110 user_data,
1111 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001112 else
1113 ret = __copy_from_user(vaddr + shmem_page_offset,
1114 user_data,
1115 page_length);
1116 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001117 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1118 page_length,
1119 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001120 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001121
Chris Wilson755d2212012-09-04 21:02:55 +01001122 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001123}
1124
Eric Anholt40123c12009-03-09 13:42:30 -07001125static int
Daniel Vettere244a442012-03-25 19:47:28 +02001126i915_gem_shmem_pwrite(struct drm_device *dev,
1127 struct drm_i915_gem_object *obj,
1128 struct drm_i915_gem_pwrite *args,
1129 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001130{
Eric Anholt40123c12009-03-09 13:42:30 -07001131 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001132 loff_t offset;
1133 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001134 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001135 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001136 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001137 int needs_clflush_after = 0;
1138 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001139 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001140
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001141 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001142 remain = args->size;
1143
Daniel Vetter8c599672011-12-14 13:57:31 +01001144 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001145
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001146 ret = i915_gem_object_wait_rendering(obj, false);
1147 if (ret)
1148 return ret;
1149
Daniel Vetter58642882012-03-25 19:47:37 +02001150 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1151 /* If we're not in the cpu write domain, set ourself into the gtt
1152 * write domain and manually flush cachelines (if required). This
1153 * optimizes for the case when the gpu will use the data
1154 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001155 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001156 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001157 /* Same trick applies to invalidate partially written cachelines read
1158 * before writing. */
1159 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1160 needs_clflush_before =
1161 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001162
Chris Wilson755d2212012-09-04 21:02:55 +01001163 ret = i915_gem_object_get_pages(obj);
1164 if (ret)
1165 return ret;
1166
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001167 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001168
Chris Wilson755d2212012-09-04 21:02:55 +01001169 i915_gem_object_pin_pages(obj);
1170
Eric Anholt40123c12009-03-09 13:42:30 -07001171 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001172 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001173
Imre Deak67d5a502013-02-18 19:28:02 +02001174 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1175 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001176 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001177 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001178
Chris Wilson9da3da62012-06-01 15:20:22 +01001179 if (remain <= 0)
1180 break;
1181
Eric Anholt40123c12009-03-09 13:42:30 -07001182 /* Operation in this page
1183 *
Eric Anholt40123c12009-03-09 13:42:30 -07001184 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001185 * page_length = bytes to copy for this page
1186 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001187 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001188
1189 page_length = remain;
1190 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1191 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001192
Daniel Vetter58642882012-03-25 19:47:37 +02001193 /* If we don't overwrite a cacheline completely we need to be
1194 * careful to have up-to-date data by first clflushing. Don't
1195 * overcomplicate things and flush the entire patch. */
1196 partial_cacheline_write = needs_clflush_before &&
1197 ((shmem_page_offset | page_length)
1198 & (boot_cpu_data.x86_clflush_size - 1));
1199
Daniel Vetter8c599672011-12-14 13:57:31 +01001200 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1201 (page_to_phys(page) & (1 << 17)) != 0;
1202
Daniel Vetterd174bd62012-03-25 19:47:40 +02001203 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1204 user_data, page_do_bit17_swizzling,
1205 partial_cacheline_write,
1206 needs_clflush_after);
1207 if (ret == 0)
1208 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001209
Daniel Vettere244a442012-03-25 19:47:28 +02001210 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001211 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001212 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1213 user_data, page_do_bit17_swizzling,
1214 partial_cacheline_write,
1215 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001216
Daniel Vettere244a442012-03-25 19:47:28 +02001217 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001218
Chris Wilson755d2212012-09-04 21:02:55 +01001219 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001220 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001221
Chris Wilson17793c92014-03-07 08:30:36 +00001222next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001223 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001224 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001225 offset += page_length;
1226 }
1227
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001228out:
Chris Wilson755d2212012-09-04 21:02:55 +01001229 i915_gem_object_unpin_pages(obj);
1230
Daniel Vettere244a442012-03-25 19:47:28 +02001231 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001232 /*
1233 * Fixup: Flush cpu caches in case we didn't flush the dirty
1234 * cachelines in-line while writing and the object moved
1235 * out of the cpu write domain while we've dropped the lock.
1236 */
1237 if (!needs_clflush_after &&
1238 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001239 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001240 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001241 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001242 }
Eric Anholt40123c12009-03-09 13:42:30 -07001243
Daniel Vetter58642882012-03-25 19:47:37 +02001244 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001245 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001246 else
1247 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001248
Rodrigo Vivide152b62015-07-07 16:28:51 -07001249 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001250 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001251}
1252
1253/**
1254 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001255 * @dev: drm device
1256 * @data: ioctl data blob
1257 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001258 *
1259 * On error, the contents of the buffer that were to be modified are undefined.
1260 */
1261int
1262i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001263 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001264{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001265 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001266 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001267 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001268 int ret;
1269
1270 if (args->size == 0)
1271 return 0;
1272
1273 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001274 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001275 args->size))
1276 return -EFAULT;
1277
Jani Nikulad330a952014-01-21 11:24:25 +02001278 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001279 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001280 args->size);
1281 if (ret)
1282 return -EFAULT;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Imre Deak5d77d9c2014-11-12 16:40:35 +02001285 intel_runtime_pm_get(dev_priv);
1286
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287 ret = i915_mutex_lock_interruptible(dev);
1288 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001289 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001290
Chris Wilson03ac0642016-07-20 13:31:51 +01001291 obj = i915_gem_object_lookup(file, args->handle);
1292 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001293 ret = -ENOENT;
1294 goto unlock;
1295 }
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Chris Wilson7dcd2492010-09-26 20:21:44 +01001297 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001298 if (args->offset > obj->base.size ||
1299 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001300 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001301 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001302 }
1303
Chris Wilsondb53a302011-02-03 11:57:46 +00001304 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1305
Daniel Vetter935aaa62012-03-25 19:47:35 +02001306 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001307 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1308 * it would end up going through the fenced access, and we'll get
1309 * different detiling behavior between reading and writing.
1310 * pread/pwrite currently are reading and writing from the CPU
1311 * perspective, requiring manual detiling by the client.
1312 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001313 if (!i915_gem_object_has_struct_page(obj) ||
1314 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301315 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001316 /* Note that the gtt paths might fail with non-page-backed user
1317 * pointers (e.g. gtt mappings when moving data between
1318 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001319 }
Eric Anholt673a3942008-07-30 12:06:12 -07001320
Chris Wilsond1054ee2016-07-16 18:42:36 +01001321 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001322 if (obj->phys_handle)
1323 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001324 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001325 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301326 else
1327 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001328 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001329
Chris Wilson35b62a82010-09-26 20:23:38 +01001330out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001331 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001332unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001333 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001334put_rpm:
1335 intel_runtime_pm_put(dev_priv);
1336
Eric Anholt673a3942008-07-30 12:06:12 -07001337 return ret;
1338}
1339
Chris Wilson8cac6f62016-08-04 07:52:32 +01001340/**
1341 * Ensures that all rendering to the object has completed and the object is
1342 * safe to unbind from the GTT or access from the CPU.
1343 * @obj: i915 gem object
1344 * @readonly: waiting for read access or write
1345 */
1346int
1347i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1348 bool readonly)
1349{
1350 struct reservation_object *resv;
1351 struct i915_gem_active *active;
1352 unsigned long active_mask;
1353 int idx, ret;
1354
1355 lockdep_assert_held(&obj->base.dev->struct_mutex);
1356
1357 if (!readonly) {
1358 active = obj->last_read;
1359 active_mask = obj->active;
1360 } else {
1361 active_mask = 1;
1362 active = &obj->last_write;
1363 }
1364
1365 for_each_active(active_mask, idx) {
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001366 ret = i915_gem_active_wait(&active[idx],
1367 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001368 if (ret)
1369 return ret;
Chris Wilson8cac6f62016-08-04 07:52:32 +01001370 }
1371
1372 resv = i915_gem_object_get_dmabuf_resv(obj);
1373 if (resv) {
1374 long err;
1375
1376 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
1377 MAX_SCHEDULE_TIMEOUT);
1378 if (err < 0)
1379 return err;
1380 }
1381
1382 return 0;
1383}
1384
Chris Wilson3236f572012-08-24 09:35:09 +01001385/* A nonblocking variant of the above wait. This is a highly dangerous routine
1386 * as the object state may change during this call.
1387 */
1388static __must_check int
1389i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001390 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001391 bool readonly)
1392{
1393 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001394 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001395 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilson8cac6f62016-08-04 07:52:32 +01001396 struct i915_gem_active *active;
1397 unsigned long active_mask;
Chris Wilsonb4716182015-04-27 13:41:17 +01001398 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001399
1400 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1401 BUG_ON(!dev_priv->mm.interruptible);
1402
Chris Wilson8cac6f62016-08-04 07:52:32 +01001403 active_mask = obj->active;
1404 if (!active_mask)
Chris Wilson3236f572012-08-24 09:35:09 +01001405 return 0;
1406
Chris Wilson8cac6f62016-08-04 07:52:32 +01001407 if (!readonly) {
1408 active = obj->last_read;
1409 } else {
1410 active_mask = 1;
1411 active = &obj->last_write;
1412 }
1413
1414 for_each_active(active_mask, i) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001415 struct drm_i915_gem_request *req;
1416
Chris Wilson8cac6f62016-08-04 07:52:32 +01001417 req = i915_gem_active_get(&active[i],
Chris Wilsond72d9082016-08-04 07:52:31 +01001418 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001419 if (req)
Chris Wilson27c01aa2016-08-04 07:52:30 +01001420 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01001421 }
1422
1423 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001424 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson776f3232016-08-04 07:52:40 +01001426 ret = i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001427 mutex_lock(&dev->struct_mutex);
1428
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001429 for (i = 0; i < n; i++)
Chris Wilsone8a261e2016-07-20 13:31:49 +01001430 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01001431
1432 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001433}
1434
Chris Wilson2e1b8732015-04-27 13:41:22 +01001435static struct intel_rps_client *to_rps_client(struct drm_file *file)
1436{
1437 struct drm_i915_file_private *fpriv = file->driver_priv;
1438 return &fpriv->rps;
1439}
1440
Chris Wilsonaeecc962016-06-17 14:46:39 -03001441static enum fb_op_origin
1442write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1443{
1444 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1445 ORIGIN_GTT : ORIGIN_CPU;
1446}
1447
Eric Anholt673a3942008-07-30 12:06:12 -07001448/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001449 * Called when user space prepares to use an object with the CPU, either
1450 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001451 * @dev: drm device
1452 * @data: ioctl data blob
1453 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001454 */
1455int
1456i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001457 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001458{
1459 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001460 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001461 uint32_t read_domains = args->read_domains;
1462 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 int ret;
1464
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001465 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001466 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 return -EINVAL;
1468
Chris Wilson21d509e2009-06-06 09:46:02 +01001469 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001470 return -EINVAL;
1471
1472 /* Having something in the write domain implies it's in the read
1473 * domain, and only that read domain. Enforce that in the request.
1474 */
1475 if (write_domain != 0 && read_domains != write_domain)
1476 return -EINVAL;
1477
Chris Wilson76c1dec2010-09-25 11:22:51 +01001478 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001479 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001480 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001481
Chris Wilson03ac0642016-07-20 13:31:51 +01001482 obj = i915_gem_object_lookup(file, args->handle);
1483 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001484 ret = -ENOENT;
1485 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001486 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001487
Chris Wilson3236f572012-08-24 09:35:09 +01001488 /* Try to flush the object off the GPU without holding the lock.
1489 * We will repeat the flush holding the lock in the normal manner
1490 * to catch cases where we are gazumped.
1491 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001492 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001493 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001494 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001495 if (ret)
1496 goto unref;
1497
Chris Wilson43566de2015-01-02 16:29:29 +05301498 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001499 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301500 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001501 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001502
Daniel Vetter031b6982015-06-26 19:35:16 +02001503 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001504 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001505
Chris Wilson3236f572012-08-24 09:35:09 +01001506unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001507 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001508unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001509 mutex_unlock(&dev->struct_mutex);
1510 return ret;
1511}
1512
1513/**
1514 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001515 * @dev: drm device
1516 * @data: ioctl data blob
1517 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001518 */
1519int
1520i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001522{
1523 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001524 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001525 int ret = 0;
1526
Chris Wilson76c1dec2010-09-25 11:22:51 +01001527 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001528 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001529 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001530
Chris Wilson03ac0642016-07-20 13:31:51 +01001531 obj = i915_gem_object_lookup(file, args->handle);
1532 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001533 ret = -ENOENT;
1534 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001535 }
1536
Eric Anholt673a3942008-07-30 12:06:12 -07001537 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001538 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001539 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001540
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001541 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001543 mutex_unlock(&dev->struct_mutex);
1544 return ret;
1545}
1546
1547/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001548 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1549 * it is mapped to.
1550 * @dev: drm device
1551 * @data: ioctl data blob
1552 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001553 *
1554 * While the mapping holds a reference on the contents of the object, it doesn't
1555 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001556 *
1557 * IMPORTANT:
1558 *
1559 * DRM driver writers who look a this function as an example for how to do GEM
1560 * mmap support, please don't implement mmap support like here. The modern way
1561 * to implement DRM mmap support is with an mmap offset ioctl (like
1562 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1563 * That way debug tooling like valgrind will understand what's going on, hiding
1564 * the mmap call in a driver private ioctl will break that. The i915 driver only
1565 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001566 */
1567int
1568i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001569 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001570{
1571 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001572 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001573 unsigned long addr;
1574
Akash Goel1816f922015-01-02 16:29:30 +05301575 if (args->flags & ~(I915_MMAP_WC))
1576 return -EINVAL;
1577
Borislav Petkov568a58e2016-03-29 17:42:01 +02001578 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301579 return -ENODEV;
1580
Chris Wilson03ac0642016-07-20 13:31:51 +01001581 obj = i915_gem_object_lookup(file, args->handle);
1582 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001583 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001584
Daniel Vetter1286ff72012-05-10 15:25:09 +02001585 /* prime objects have no backing filp to GEM mmap
1586 * pages from.
1587 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001588 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001589 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001590 return -EINVAL;
1591 }
1592
Chris Wilson03ac0642016-07-20 13:31:51 +01001593 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001594 PROT_READ | PROT_WRITE, MAP_SHARED,
1595 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301596 if (args->flags & I915_MMAP_WC) {
1597 struct mm_struct *mm = current->mm;
1598 struct vm_area_struct *vma;
1599
Michal Hocko80a89a52016-05-23 16:26:11 -07001600 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001601 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001602 return -EINTR;
1603 }
Akash Goel1816f922015-01-02 16:29:30 +05301604 vma = find_vma(mm, addr);
1605 if (vma)
1606 vma->vm_page_prot =
1607 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1608 else
1609 addr = -ENOMEM;
1610 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001611
1612 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001613 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301614 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001615 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001616 if (IS_ERR((void *)addr))
1617 return addr;
1618
1619 args->addr_ptr = (uint64_t) addr;
1620
1621 return 0;
1622}
1623
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624/**
1625 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001626 * @vma: VMA in question
1627 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 *
1629 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1630 * from userspace. The fault handler takes care of binding the object to
1631 * the GTT (if needed), allocating and programming a fence register (again,
1632 * only if needed based on whether the old reg is still valid or the object
1633 * is tiled) and inserting a new PTE into the faulting process.
1634 *
1635 * Note that the faulting process may involve evicting existing objects
1636 * from the GTT and/or fence registers to make room. So performance may
1637 * suffer if the GTT working set is large or there are few fence registers
1638 * left.
1639 */
1640int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1641{
Chris Wilson05394f32010-11-08 19:18:58 +00001642 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1643 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001644 struct drm_i915_private *dev_priv = to_i915(dev);
1645 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001646 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001647 pgoff_t page_offset;
1648 unsigned long pfn;
1649 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001650 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001651
Paulo Zanonif65c9162013-11-27 18:20:34 -02001652 intel_runtime_pm_get(dev_priv);
1653
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654 /* We don't use vmf->pgoff since that has the fake offset */
1655 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1656 PAGE_SHIFT;
1657
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001658 ret = i915_mutex_lock_interruptible(dev);
1659 if (ret)
1660 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001661
Chris Wilsondb53a302011-02-03 11:57:46 +00001662 trace_i915_gem_object_fault(obj, page_offset, true, write);
1663
Chris Wilson6e4930f2014-02-07 18:37:06 -02001664 /* Try to flush the object off the GPU first without holding the lock.
1665 * Upon reacquiring the lock, we will perform our sanity checks and then
1666 * repeat the flush holding the lock in the normal manner to catch cases
1667 * where we are gazumped.
1668 */
1669 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1670 if (ret)
1671 goto unlock;
1672
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001673 /* Access to snoopable pages through the GTT is incoherent. */
1674 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001675 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001676 goto unlock;
1677 }
1678
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001679 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001680 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001681 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001682 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001683
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001684 memset(&view, 0, sizeof(view));
1685 view.type = I915_GGTT_VIEW_PARTIAL;
1686 view.params.partial.offset = rounddown(page_offset, chunk_size);
1687 view.params.partial.size =
1688 min_t(unsigned int,
1689 chunk_size,
1690 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1691 view.params.partial.offset);
1692 }
1693
1694 /* Now pin it into the GTT if needed */
1695 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001696 if (ret)
1697 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698
Chris Wilsonc9839302012-11-20 10:45:17 +00001699 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1700 if (ret)
1701 goto unpin;
1702
1703 ret = i915_gem_object_get_fence(obj);
1704 if (ret)
1705 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001706
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001707 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001708 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001709 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001710 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001711
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001712 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1713 /* Overriding existing pages in partial view does not cause
1714 * us any trouble as TLBs are still valid because the fault
1715 * is due to userspace losing part of the mapping or never
1716 * having accessed it before (at this partials' range).
1717 */
1718 unsigned long base = vma->vm_start +
1719 (view.params.partial.offset << PAGE_SHIFT);
1720 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001721
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001722 for (i = 0; i < view.params.partial.size; i++) {
1723 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001724 if (ret)
1725 break;
1726 }
1727
1728 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001729 } else {
1730 if (!obj->fault_mappable) {
1731 unsigned long size = min_t(unsigned long,
1732 vma->vm_end - vma->vm_start,
1733 obj->base.size);
1734 int i;
1735
1736 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1737 ret = vm_insert_pfn(vma,
1738 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1739 pfn + i);
1740 if (ret)
1741 break;
1742 }
1743
1744 obj->fault_mappable = true;
1745 } else
1746 ret = vm_insert_pfn(vma,
1747 (unsigned long)vmf->virtual_address,
1748 pfn + page_offset);
1749 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001750unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001751 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001752unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001754out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001755 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001756 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001757 /*
1758 * We eat errors when the gpu is terminally wedged to avoid
1759 * userspace unduly crashing (gl has no provisions for mmaps to
1760 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1761 * and so needs to be reported.
1762 */
1763 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001764 ret = VM_FAULT_SIGBUS;
1765 break;
1766 }
Chris Wilson045e7692010-11-07 09:18:22 +00001767 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001768 /*
1769 * EAGAIN means the gpu is hung and we'll wait for the error
1770 * handler to reset everything when re-faulting in
1771 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001772 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001773 case 0:
1774 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001775 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001776 case -EBUSY:
1777 /*
1778 * EBUSY is ok: this just means that another thread
1779 * already did the job.
1780 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001781 ret = VM_FAULT_NOPAGE;
1782 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001783 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001784 ret = VM_FAULT_OOM;
1785 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001786 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001787 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001788 ret = VM_FAULT_SIGBUS;
1789 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001791 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001792 ret = VM_FAULT_SIGBUS;
1793 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001795
1796 intel_runtime_pm_put(dev_priv);
1797 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798}
1799
1800/**
Chris Wilson901782b2009-07-10 08:18:50 +01001801 * i915_gem_release_mmap - remove physical page mappings
1802 * @obj: obj in question
1803 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001804 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001805 * relinquish ownership of the pages back to the system.
1806 *
1807 * It is vital that we remove the page mapping if we have mapped a tiled
1808 * object through the GTT and then lose the fence register due to
1809 * resource pressure. Similarly if the object has been moved out of the
1810 * aperture, than pages mapped into userspace must be revoked. Removing the
1811 * mapping will then trigger a page fault on the next user access, allowing
1812 * fixup by i915_gem_fault().
1813 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001814void
Chris Wilson05394f32010-11-08 19:18:58 +00001815i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001816{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001817 /* Serialisation between user GTT access and our code depends upon
1818 * revoking the CPU's PTE whilst the mutex is held. The next user
1819 * pagefault then has to wait until we release the mutex.
1820 */
1821 lockdep_assert_held(&obj->base.dev->struct_mutex);
1822
Chris Wilson6299f992010-11-24 12:23:44 +00001823 if (!obj->fault_mappable)
1824 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001825
David Herrmann6796cb12014-01-03 14:24:19 +01001826 drm_vma_node_unmap(&obj->base.vma_node,
1827 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001828
1829 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1830 * memory transactions from userspace before we return. The TLB
1831 * flushing implied above by changing the PTE above *should* be
1832 * sufficient, an extra barrier here just provides us with a bit
1833 * of paranoid documentation about our requirement to serialise
1834 * memory writes before touching registers / GSM.
1835 */
1836 wmb();
1837
Chris Wilson6299f992010-11-24 12:23:44 +00001838 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001839}
1840
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001841void
1842i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1843{
1844 struct drm_i915_gem_object *obj;
1845
1846 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1847 i915_gem_release_mmap(obj);
1848}
1849
Imre Deak0fa87792013-01-07 21:47:35 +02001850uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001851i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001852{
Chris Wilsone28f8712011-07-18 13:11:49 -07001853 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001854
1855 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001856 tiling_mode == I915_TILING_NONE)
1857 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001858
1859 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001860 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001861 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001862 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001863 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001864
Chris Wilsone28f8712011-07-18 13:11:49 -07001865 while (gtt_size < size)
1866 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001867
Chris Wilsone28f8712011-07-18 13:11:49 -07001868 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001869}
1870
Jesse Barnesde151cf2008-11-12 10:03:55 -08001871/**
1872 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001873 * @dev: drm device
1874 * @size: object size
1875 * @tiling_mode: tiling mode
1876 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 *
1878 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001879 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 */
Imre Deakd865110c2013-01-07 21:47:33 +02001881uint32_t
1882i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1883 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001885 /*
1886 * Minimum alignment is 4k (GTT page size), but might be greater
1887 * if a fence register is needed for the object.
1888 */
Imre Deakd865110c2013-01-07 21:47:33 +02001889 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001890 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 return 4096;
1892
1893 /*
1894 * Previous chips need to be aligned to the size of the smallest
1895 * fence register that can contain the object.
1896 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001897 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001898}
1899
Chris Wilsond8cb5082012-08-11 15:41:03 +01001900static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1901{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001902 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001903 int ret;
1904
Daniel Vetterda494d72012-12-20 15:11:16 +01001905 dev_priv->mm.shrinker_no_lock_stealing = true;
1906
Chris Wilsond8cb5082012-08-11 15:41:03 +01001907 ret = drm_gem_create_mmap_offset(&obj->base);
1908 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001909 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001910
1911 /* Badly fragmented mmap space? The only way we can recover
1912 * space is by destroying unwanted objects. We can't randomly release
1913 * mmap_offsets as userspace expects them to be persistent for the
1914 * lifetime of the objects. The closest we can is to release the
1915 * offsets on purgeable objects by truncating it and marking it purged,
1916 * which prevents userspace from ever using that object again.
1917 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001918 i915_gem_shrink(dev_priv,
1919 obj->base.size >> PAGE_SHIFT,
1920 I915_SHRINK_BOUND |
1921 I915_SHRINK_UNBOUND |
1922 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001923 ret = drm_gem_create_mmap_offset(&obj->base);
1924 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001925 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001926
1927 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001928 ret = drm_gem_create_mmap_offset(&obj->base);
1929out:
1930 dev_priv->mm.shrinker_no_lock_stealing = false;
1931
1932 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001933}
1934
1935static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1936{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001937 drm_gem_free_mmap_offset(&obj->base);
1938}
1939
Dave Airlieda6b51d2014-12-24 13:11:17 +10001940int
Dave Airlieff72145b2011-02-07 12:16:14 +10001941i915_gem_mmap_gtt(struct drm_file *file,
1942 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001943 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001944 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945{
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947 int ret;
1948
Chris Wilson76c1dec2010-09-25 11:22:51 +01001949 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001950 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001951 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952
Chris Wilson03ac0642016-07-20 13:31:51 +01001953 obj = i915_gem_object_lookup(file, handle);
1954 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001955 ret = -ENOENT;
1956 goto unlock;
1957 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958
Chris Wilson05394f32010-11-08 19:18:58 +00001959 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001960 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001961 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001962 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001963 }
1964
Chris Wilsond8cb5082012-08-11 15:41:03 +01001965 ret = i915_gem_object_create_mmap_offset(obj);
1966 if (ret)
1967 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968
David Herrmann0de23972013-07-24 21:07:52 +02001969 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001970
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001971out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001972 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001973unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001974 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001975 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976}
1977
Dave Airlieff72145b2011-02-07 12:16:14 +10001978/**
1979 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1980 * @dev: DRM device
1981 * @data: GTT mapping ioctl data
1982 * @file: GEM object info
1983 *
1984 * Simply returns the fake offset to userspace so it can mmap it.
1985 * The mmap call will end up in drm_gem_mmap(), which will set things
1986 * up so we can get faults in the handler above.
1987 *
1988 * The fault handler will take care of binding the object into the GTT
1989 * (since it may have been evicted to make room for something), allocating
1990 * a fence register, and mapping the appropriate aperture address into
1991 * userspace.
1992 */
1993int
1994i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1995 struct drm_file *file)
1996{
1997 struct drm_i915_gem_mmap_gtt *args = data;
1998
Dave Airlieda6b51d2014-12-24 13:11:17 +10001999 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002000}
2001
Daniel Vetter225067e2012-08-20 10:23:20 +02002002/* Immediately discard the backing storage */
2003static void
2004i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002005{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002006 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002007
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002008 if (obj->base.filp == NULL)
2009 return;
2010
Daniel Vetter225067e2012-08-20 10:23:20 +02002011 /* Our goal here is to return as much of the memory as
2012 * is possible back to the system as we are called from OOM.
2013 * To do this we must instruct the shmfs to drop all of its
2014 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002015 */
Chris Wilson55372522014-03-25 13:23:06 +00002016 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002017 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002018}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002019
Chris Wilson55372522014-03-25 13:23:06 +00002020/* Try to discard unwanted pages */
2021static void
2022i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002023{
Chris Wilson55372522014-03-25 13:23:06 +00002024 struct address_space *mapping;
2025
2026 switch (obj->madv) {
2027 case I915_MADV_DONTNEED:
2028 i915_gem_object_truncate(obj);
2029 case __I915_MADV_PURGED:
2030 return;
2031 }
2032
2033 if (obj->base.filp == NULL)
2034 return;
2035
2036 mapping = file_inode(obj->base.filp)->i_mapping,
2037 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002038}
2039
Chris Wilson5cdf5882010-09-27 15:51:07 +01002040static void
Chris Wilson05394f32010-11-08 19:18:58 +00002041i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002042{
Dave Gordon85d12252016-05-20 11:54:06 +01002043 struct sgt_iter sgt_iter;
2044 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002045 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002046
Chris Wilson05394f32010-11-08 19:18:58 +00002047 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002048
Chris Wilson6c085a72012-08-20 11:40:46 +02002049 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002050 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002051 /* In the event of a disaster, abandon all caches and
2052 * hope for the best.
2053 */
Chris Wilson2c225692013-08-09 12:26:45 +01002054 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002055 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2056 }
2057
Imre Deake2273302015-07-09 12:59:05 +03002058 i915_gem_gtt_finish_object(obj);
2059
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002060 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002061 i915_gem_object_save_bit_17_swizzle(obj);
2062
Chris Wilson05394f32010-11-08 19:18:58 +00002063 if (obj->madv == I915_MADV_DONTNEED)
2064 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002065
Dave Gordon85d12252016-05-20 11:54:06 +01002066 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002068 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002069
Chris Wilson05394f32010-11-08 19:18:58 +00002070 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002071 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002072
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002073 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002074 }
Chris Wilson05394f32010-11-08 19:18:58 +00002075 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002076
Chris Wilson9da3da62012-06-01 15:20:22 +01002077 sg_free_table(obj->pages);
2078 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002079}
2080
Chris Wilsondd624af2013-01-15 12:39:35 +00002081int
Chris Wilson37e680a2012-06-07 15:38:42 +01002082i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2083{
2084 const struct drm_i915_gem_object_ops *ops = obj->ops;
2085
Chris Wilson2f745ad2012-09-04 21:02:58 +01002086 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002087 return 0;
2088
Chris Wilsona5570172012-09-04 21:02:54 +01002089 if (obj->pages_pin_count)
2090 return -EBUSY;
2091
Chris Wilson15717de2016-08-04 07:52:26 +01002092 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002093
Chris Wilsona2165e32012-12-03 11:49:00 +00002094 /* ->put_pages might need to allocate memory for the bit17 swizzle
2095 * array, hence protect them from being reaped by removing them from gtt
2096 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002097 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002098
Chris Wilson0a798eb2016-04-08 12:11:11 +01002099 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002100 if (is_vmalloc_addr(obj->mapping))
2101 vunmap(obj->mapping);
2102 else
2103 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002104 obj->mapping = NULL;
2105 }
2106
Chris Wilson37e680a2012-06-07 15:38:42 +01002107 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002108 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002109
Chris Wilson55372522014-03-25 13:23:06 +00002110 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002111
2112 return 0;
2113}
2114
Chris Wilson37e680a2012-06-07 15:38:42 +01002115static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002116i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002117{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002118 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002119 int page_count, i;
2120 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002121 struct sg_table *st;
2122 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002123 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002124 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002125 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002126 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 /* Assert that the object is not currently in any GPU domain. As it
2130 * wasn't in the GTT, there shouldn't be any way it could have been in
2131 * a GPU cache
2132 */
2133 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2134 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2135
Chris Wilson9da3da62012-06-01 15:20:22 +01002136 st = kmalloc(sizeof(*st), GFP_KERNEL);
2137 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002138 return -ENOMEM;
2139
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 page_count = obj->base.size / PAGE_SIZE;
2141 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002142 kfree(st);
2143 return -ENOMEM;
2144 }
2145
2146 /* Get the list of pages out of our struct file. They'll be pinned
2147 * at this point until we release them.
2148 *
2149 * Fail silently without starting the shrinker
2150 */
Al Viro496ad9a2013-01-23 17:07:38 -05002151 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002152 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002153 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002154 sg = st->sgl;
2155 st->nents = 0;
2156 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002157 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2158 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002159 i915_gem_shrink(dev_priv,
2160 page_count,
2161 I915_SHRINK_BOUND |
2162 I915_SHRINK_UNBOUND |
2163 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002164 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2165 }
2166 if (IS_ERR(page)) {
2167 /* We've tried hard to allocate the memory by reaping
2168 * our own buffer, now let the real VM do its job and
2169 * go down in flames if truly OOM.
2170 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002171 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002172 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002173 if (IS_ERR(page)) {
2174 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002176 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002177 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002178#ifdef CONFIG_SWIOTLB
2179 if (swiotlb_nr_tbl()) {
2180 st->nents++;
2181 sg_set_page(sg, page, PAGE_SIZE, 0);
2182 sg = sg_next(sg);
2183 continue;
2184 }
2185#endif
Imre Deak90797e62013-02-18 19:28:03 +02002186 if (!i || page_to_pfn(page) != last_pfn + 1) {
2187 if (i)
2188 sg = sg_next(sg);
2189 st->nents++;
2190 sg_set_page(sg, page, PAGE_SIZE, 0);
2191 } else {
2192 sg->length += PAGE_SIZE;
2193 }
2194 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002195
2196 /* Check that the i965g/gm workaround works. */
2197 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002198 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002199#ifdef CONFIG_SWIOTLB
2200 if (!swiotlb_nr_tbl())
2201#endif
2202 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002203 obj->pages = st;
2204
Imre Deake2273302015-07-09 12:59:05 +03002205 ret = i915_gem_gtt_prepare_object(obj);
2206 if (ret)
2207 goto err_pages;
2208
Eric Anholt673a3942008-07-30 12:06:12 -07002209 if (i915_gem_object_needs_bit17_swizzle(obj))
2210 i915_gem_object_do_bit_17_swizzle(obj);
2211
Daniel Vetter656bfa32014-11-20 09:26:30 +01002212 if (obj->tiling_mode != I915_TILING_NONE &&
2213 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2214 i915_gem_object_pin_pages(obj);
2215
Eric Anholt673a3942008-07-30 12:06:12 -07002216 return 0;
2217
2218err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002219 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002220 for_each_sgt_page(page, sgt_iter, st)
2221 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002222 sg_free_table(st);
2223 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002224
2225 /* shmemfs first checks if there is enough memory to allocate the page
2226 * and reports ENOSPC should there be insufficient, along with the usual
2227 * ENOMEM for a genuine allocation failure.
2228 *
2229 * We use ENOSPC in our driver to mean that we have run out of aperture
2230 * space and so want to translate the error from shmemfs back to our
2231 * usual understanding of ENOMEM.
2232 */
Imre Deake2273302015-07-09 12:59:05 +03002233 if (ret == -ENOSPC)
2234 ret = -ENOMEM;
2235
2236 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002237}
2238
Chris Wilson37e680a2012-06-07 15:38:42 +01002239/* Ensure that the associated pages are gathered from the backing storage
2240 * and pinned into our object. i915_gem_object_get_pages() may be called
2241 * multiple times before they are released by a single call to
2242 * i915_gem_object_put_pages() - once the pages are no longer referenced
2243 * either as a result of memory pressure (reaping pages under the shrinker)
2244 * or as the object is itself released.
2245 */
2246int
2247i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2248{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002249 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002250 const struct drm_i915_gem_object_ops *ops = obj->ops;
2251 int ret;
2252
Chris Wilson2f745ad2012-09-04 21:02:58 +01002253 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002254 return 0;
2255
Chris Wilson43e28f02013-01-08 10:53:09 +00002256 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002257 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002258 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002259 }
2260
Chris Wilsona5570172012-09-04 21:02:54 +01002261 BUG_ON(obj->pages_pin_count);
2262
Chris Wilson37e680a2012-06-07 15:38:42 +01002263 ret = ops->get_pages(obj);
2264 if (ret)
2265 return ret;
2266
Ben Widawsky35c20a62013-05-31 11:28:48 -07002267 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002268
2269 obj->get_page.sg = obj->pages->sgl;
2270 obj->get_page.last = 0;
2271
Chris Wilson37e680a2012-06-07 15:38:42 +01002272 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002273}
2274
Dave Gordondd6034c2016-05-20 11:54:04 +01002275/* The 'mapping' part of i915_gem_object_pin_map() below */
2276static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2277{
2278 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2279 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002280 struct sgt_iter sgt_iter;
2281 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002282 struct page *stack_pages[32];
2283 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002284 unsigned long i = 0;
2285 void *addr;
2286
2287 /* A single page can always be kmapped */
2288 if (n_pages == 1)
2289 return kmap(sg_page(sgt->sgl));
2290
Dave Gordonb338fa42016-05-20 11:54:05 +01002291 if (n_pages > ARRAY_SIZE(stack_pages)) {
2292 /* Too big for stack -- allocate temporary array instead */
2293 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2294 if (!pages)
2295 return NULL;
2296 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002297
Dave Gordon85d12252016-05-20 11:54:06 +01002298 for_each_sgt_page(page, sgt_iter, sgt)
2299 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002300
2301 /* Check that we have the expected number of pages */
2302 GEM_BUG_ON(i != n_pages);
2303
2304 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2305
Dave Gordonb338fa42016-05-20 11:54:05 +01002306 if (pages != stack_pages)
2307 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002308
2309 return addr;
2310}
2311
2312/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002313void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2314{
2315 int ret;
2316
2317 lockdep_assert_held(&obj->base.dev->struct_mutex);
2318
2319 ret = i915_gem_object_get_pages(obj);
2320 if (ret)
2321 return ERR_PTR(ret);
2322
2323 i915_gem_object_pin_pages(obj);
2324
Dave Gordondd6034c2016-05-20 11:54:04 +01002325 if (!obj->mapping) {
2326 obj->mapping = i915_gem_object_map(obj);
2327 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002328 i915_gem_object_unpin_pages(obj);
2329 return ERR_PTR(-ENOMEM);
2330 }
2331 }
2332
2333 return obj->mapping;
2334}
2335
Chris Wilsoncaea7472010-11-12 13:53:37 +00002336static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002337i915_gem_object_retire__write(struct i915_gem_active *active,
2338 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002339{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002340 struct drm_i915_gem_object *obj =
2341 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002342
Rodrigo Vivide152b62015-07-07 16:28:51 -07002343 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002344}
2345
2346static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002347i915_gem_object_retire__read(struct i915_gem_active *active,
2348 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002349{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002350 int idx = request->engine->id;
2351 struct drm_i915_gem_object *obj =
2352 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002353
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002354 GEM_BUG_ON((obj->active & (1 << idx)) == 0);
Chris Wilsonb4716182015-04-27 13:41:17 +01002355
Chris Wilson7e21d642016-07-27 09:07:29 +01002356 obj->active &= ~(1 << idx);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357 if (obj->active)
2358 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002359
Chris Wilson6c246952015-07-27 10:26:26 +01002360 /* Bump our place on the bound list to keep it roughly in LRU order
2361 * so that we don't steal from recently used but inactive objects
2362 * (unless we are forced to ofc!)
2363 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002364 if (obj->bind_count)
2365 list_move_tail(&obj->global_list,
2366 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002367
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002368 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002369}
2370
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002371static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002372{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002373 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002374
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002375 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002376 return true;
2377
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002378 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002379 if (ctx->hang_stats.ban_period_seconds &&
2380 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002381 DRM_DEBUG("context hanging too fast, banning!\n");
2382 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002383 }
2384
2385 return false;
2386}
2387
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002388static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002389 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002390{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002391 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002392
2393 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002394 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002395 hs->batch_active++;
2396 hs->guilty_ts = get_seconds();
2397 } else {
2398 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002399 }
2400}
2401
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002402struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002403i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002404{
Chris Wilson4db080f2013-12-04 11:37:09 +00002405 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002406
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002407 /* We are called by the error capture and reset at a random
2408 * point in time. In particular, note that neither is crucially
2409 * ordered with an interrupt. After a hang, the GPU is dead and we
2410 * assume that no more writes can happen (we waited long enough for
2411 * all writes that were in transaction to be flushed) - adding an
2412 * extra delay for a recent interrupt is pointless. Hence, we do
2413 * not need an engine->irq_seqno_barrier() before the seqno reads.
2414 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002415 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002416 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002417 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002418
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002419 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002420 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002421
2422 return NULL;
2423}
2424
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002425static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002426{
2427 struct drm_i915_gem_request *request;
2428 bool ring_hung;
2429
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002430 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002431 if (request == NULL)
2432 return;
2433
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002434 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002435
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002436 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002437 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002438 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002439}
2440
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002441static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002442{
Chris Wilson7e37f882016-08-02 22:50:21 +01002443 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002444
Chris Wilsonc4b09302016-07-20 09:21:10 +01002445 /* Mark all pending requests as complete so that any concurrent
2446 * (lockless) lookup doesn't try and wait upon the request as we
2447 * reset it.
2448 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002449 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002450
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002451 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002452 * Clear the execlists queue up before freeing the requests, as those
2453 * are the ones that keep the context and ringbuffer backing objects
2454 * pinned in place.
2455 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002456
Tomas Elf7de1691a2015-10-19 16:32:32 +01002457 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002458 /* Ensure irq handler finishes or is cancelled. */
2459 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002460
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002461 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002462 }
2463
2464 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002465 * We must free the requests after all the corresponding objects have
2466 * been moved off active lists. Which is the same order as the normal
2467 * retire_requests function does. This is important if object hold
2468 * implicit references on things like e.g. ppgtt address spaces through
2469 * the request.
2470 */
Chris Wilson05235c52016-07-20 09:21:08 +01002471 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002472 struct drm_i915_gem_request *request;
2473
Chris Wilson05235c52016-07-20 09:21:08 +01002474 request = list_last_entry(&engine->request_list,
2475 struct drm_i915_gem_request,
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002476 link);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002477
Chris Wilson05235c52016-07-20 09:21:08 +01002478 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002479 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002480
2481 /* Having flushed all requests from all queues, we know that all
2482 * ringbuffers must now be empty. However, since we do not reclaim
2483 * all space when retiring the request (to prevent HEADs colliding
2484 * with rapid ringbuffer wraparound) the amount of available space
2485 * upon reset is less than when we start. Do one more pass over
2486 * all the ringbuffers to reset last_retired_head.
2487 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002488 list_for_each_entry(ring, &engine->buffers, link) {
2489 ring->last_retired_head = ring->tail;
2490 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002491 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002492
Chris Wilsonb913b332016-07-13 09:10:31 +01002493 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002494}
2495
Chris Wilson069efc12010-09-30 16:53:18 +01002496void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002497{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002498 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002499 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002500
Chris Wilson4db080f2013-12-04 11:37:09 +00002501 /*
2502 * Before we free the objects from the requests, we need to inspect
2503 * them for finding the guilty party. As the requests only borrow
2504 * their reference to the objects, the inspection must be done first.
2505 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002506 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002507 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002508
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002509 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002510 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002511 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002512
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002513 i915_gem_context_reset(dev);
2514
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002515 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002516}
2517
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002518static void
Eric Anholt673a3942008-07-30 12:06:12 -07002519i915_gem_retire_work_handler(struct work_struct *work)
2520{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002521 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002522 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002523 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Chris Wilson891b48c2010-09-29 12:26:37 +01002525 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002526 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002527 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002528 mutex_unlock(&dev->struct_mutex);
2529 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002530
2531 /* Keep the retire handler running until we are finally idle.
2532 * We do not need to do this test under locking as in the worst-case
2533 * we queue the retire worker once too often.
2534 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002535 if (READ_ONCE(dev_priv->gt.awake)) {
2536 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002537 queue_delayed_work(dev_priv->wq,
2538 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002539 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002540 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002541}
Chris Wilson891b48c2010-09-29 12:26:37 +01002542
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002543static void
2544i915_gem_idle_work_handler(struct work_struct *work)
2545{
2546 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002547 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002548 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002549 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002550 unsigned int stuck_engines;
2551 bool rearm_hangcheck;
2552
2553 if (!READ_ONCE(dev_priv->gt.awake))
2554 return;
2555
2556 if (READ_ONCE(dev_priv->gt.active_engines))
2557 return;
2558
2559 rearm_hangcheck =
2560 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2561
2562 if (!mutex_trylock(&dev->struct_mutex)) {
2563 /* Currently busy, come back later */
2564 mod_delayed_work(dev_priv->wq,
2565 &dev_priv->gt.idle_work,
2566 msecs_to_jiffies(50));
2567 goto out_rearm;
2568 }
2569
2570 if (dev_priv->gt.active_engines)
2571 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002572
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002573 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002574 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002575
Chris Wilson67d97da2016-07-04 08:08:31 +01002576 GEM_BUG_ON(!dev_priv->gt.awake);
2577 dev_priv->gt.awake = false;
2578 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002579
Chris Wilson2529d572016-07-24 10:10:20 +01002580 /* As we have disabled hangcheck, we need to unstick any waiters still
2581 * hanging around. However, as we may be racing against the interrupt
2582 * handler or the waiters themselves, we skip enabling the fake-irq.
2583 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002584 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002585 if (unlikely(stuck_engines))
2586 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2587 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002588
Chris Wilson67d97da2016-07-04 08:08:31 +01002589 if (INTEL_GEN(dev_priv) >= 6)
2590 gen6_rps_idle(dev_priv);
2591 intel_runtime_pm_put(dev_priv);
2592out_unlock:
2593 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002594
Chris Wilson67d97da2016-07-04 08:08:31 +01002595out_rearm:
2596 if (rearm_hangcheck) {
2597 GEM_BUG_ON(!dev_priv->gt.awake);
2598 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002599 }
Eric Anholt673a3942008-07-30 12:06:12 -07002600}
2601
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002602void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2603{
2604 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2605 struct drm_i915_file_private *fpriv = file->driver_priv;
2606 struct i915_vma *vma, *vn;
2607
2608 mutex_lock(&obj->base.dev->struct_mutex);
2609 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2610 if (vma->vm->file == fpriv)
2611 i915_vma_close(vma);
2612 mutex_unlock(&obj->base.dev->struct_mutex);
2613}
2614
Ben Widawsky5816d642012-04-11 11:18:19 -07002615/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002616 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002617 * @dev: drm device pointer
2618 * @data: ioctl data blob
2619 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002620 *
2621 * Returns 0 if successful, else an error is returned with the remaining time in
2622 * the timeout parameter.
2623 * -ETIME: object is still busy after timeout
2624 * -ERESTARTSYS: signal interrupted the wait
2625 * -ENONENT: object doesn't exist
2626 * Also possible, but rare:
2627 * -EAGAIN: GPU wedged
2628 * -ENOMEM: damn
2629 * -ENODEV: Internal IRQ fail
2630 * -E?: The add request failed
2631 *
2632 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2633 * non-zero timeout parameter the wait ioctl will wait for the given number of
2634 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2635 * without holding struct_mutex the object may become re-busied before this
2636 * function completes. A similar but shorter * race condition exists in the busy
2637 * ioctl
2638 */
2639int
2640i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2641{
2642 struct drm_i915_gem_wait *args = data;
2643 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002644 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002645 int i, n = 0;
2646 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002647
Daniel Vetter11b5d512014-09-29 15:31:26 +02002648 if (args->flags != 0)
2649 return -EINVAL;
2650
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002651 ret = i915_mutex_lock_interruptible(dev);
2652 if (ret)
2653 return ret;
2654
Chris Wilson03ac0642016-07-20 13:31:51 +01002655 obj = i915_gem_object_lookup(file, args->bo_handle);
2656 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002657 mutex_unlock(&dev->struct_mutex);
2658 return -ENOENT;
2659 }
2660
Chris Wilsonb4716182015-04-27 13:41:17 +01002661 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002662 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002663
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002664 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002665 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002666
Chris Wilsond72d9082016-08-04 07:52:31 +01002667 req = i915_gem_active_get(&obj->last_read[i],
2668 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002669 if (req)
2670 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002671 }
2672
Chris Wilson21c310f2016-08-04 07:52:34 +01002673out:
2674 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002675 mutex_unlock(&dev->struct_mutex);
2676
Chris Wilsonb4716182015-04-27 13:41:17 +01002677 for (i = 0; i < n; i++) {
2678 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002679 ret = i915_wait_request(requests[i], true,
2680 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2681 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002682 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002683 }
John Harrisonff865882014-11-24 18:49:28 +00002684 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002685}
2686
Chris Wilsonb4716182015-04-27 13:41:17 +01002687static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002688__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002689 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002690{
Chris Wilsonb4716182015-04-27 13:41:17 +01002691 int ret;
2692
Chris Wilson8e637172016-08-02 22:50:26 +01002693 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002694 return 0;
2695
Chris Wilson39df9192016-07-20 13:31:57 +01002696 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002697 ret = i915_wait_request(from,
2698 from->i915->mm.interruptible,
2699 NULL,
2700 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002701 if (ret)
2702 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002703 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002704 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002705 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002706 return 0;
2707
Chris Wilson8e637172016-08-02 22:50:26 +01002708 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002709 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002710 if (ret)
2711 return ret;
2712
Chris Wilsonddf07be2016-08-02 22:50:39 +01002713 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002714 }
2715
2716 return 0;
2717}
2718
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002719/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002720 * i915_gem_object_sync - sync an object to a ring.
2721 *
2722 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002723 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002724 *
2725 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002726 * Conceptually we serialise writes between engines inside the GPU.
2727 * We only allow one engine to write into a buffer at any time, but
2728 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002729 *
2730 * - If there is an outstanding write request to the object, the new
2731 * request must wait for it to complete (either CPU or in hw, requests
2732 * on the same ring will be naturally ordered).
2733 *
2734 * - If we are a write request (pending_write_domain is set), the new
2735 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002736 *
2737 * Returns 0 if successful, else propagates up the lower layer error.
2738 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002739int
2740i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002741 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002742{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002743 struct i915_gem_active *active;
2744 unsigned long active_mask;
2745 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002746
Chris Wilson8cac6f62016-08-04 07:52:32 +01002747 lockdep_assert_held(&obj->base.dev->struct_mutex);
2748
2749 active_mask = obj->active;
2750 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002751 return 0;
2752
Chris Wilson8cac6f62016-08-04 07:52:32 +01002753 if (obj->base.pending_write_domain) {
2754 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002755 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002756 active_mask = 1;
2757 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002758 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002759
2760 for_each_active(active_mask, idx) {
2761 struct drm_i915_gem_request *request;
2762 int ret;
2763
2764 request = i915_gem_active_peek(&active[idx],
2765 &obj->base.dev->struct_mutex);
2766 if (!request)
2767 continue;
2768
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002769 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002770 if (ret)
2771 return ret;
2772 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002773
Chris Wilsonb4716182015-04-27 13:41:17 +01002774 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002775}
2776
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002777static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2778{
2779 u32 old_write_domain, old_read_domains;
2780
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002781 /* Force a pagefault for domain tracking on next user access */
2782 i915_gem_release_mmap(obj);
2783
Keith Packardb97c3d92011-06-24 21:02:59 -07002784 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2785 return;
2786
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002787 old_read_domains = obj->base.read_domains;
2788 old_write_domain = obj->base.write_domain;
2789
2790 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2791 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2792
2793 trace_i915_gem_object_change_domain(obj,
2794 old_read_domains,
2795 old_write_domain);
2796}
2797
Chris Wilson8ef85612016-04-28 09:56:39 +01002798static void __i915_vma_iounmap(struct i915_vma *vma)
2799{
2800 GEM_BUG_ON(vma->pin_count);
2801
2802 if (vma->iomap == NULL)
2803 return;
2804
2805 io_mapping_unmap(vma->iomap);
2806 vma->iomap = NULL;
2807}
2808
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002809int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002810{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002811 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002812 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002813 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002814
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002815 /* First wait upon any activity as retiring the request may
2816 * have side-effects such as unpinning or even unbinding this vma.
2817 */
2818 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002819 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002820 int idx;
2821
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002822 /* When a closed VMA is retired, it is unbound - eek.
2823 * In order to prevent it from being recursively closed,
2824 * take a pin on the vma so that the second unbind is
2825 * aborted.
2826 */
2827 vma->pin_count++;
2828
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002829 for_each_active(active, idx) {
2830 ret = i915_gem_active_retire(&vma->last_read[idx],
2831 &vma->vm->dev->struct_mutex);
2832 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002833 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002834 }
2835
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002836 vma->pin_count--;
2837 if (ret)
2838 return ret;
2839
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002840 GEM_BUG_ON(i915_vma_is_active(vma));
2841 }
2842
2843 if (vma->pin_count)
2844 return -EBUSY;
2845
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002846 if (!drm_mm_node_allocated(&vma->node))
2847 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002848
Chris Wilson15717de2016-08-04 07:52:26 +01002849 GEM_BUG_ON(obj->bind_count == 0);
2850 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002851
Chris Wilson596c5922016-02-26 11:03:20 +00002852 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002853 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002854
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002855 /* release the fence reg _after_ flushing */
2856 ret = i915_gem_object_put_fence(obj);
2857 if (ret)
2858 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002859
2860 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002861 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002862
Chris Wilson50e046b2016-08-04 07:52:46 +01002863 if (likely(!vma->vm->closed)) {
2864 trace_i915_vma_unbind(vma);
2865 vma->vm->unbind_vma(vma);
2866 }
Mika Kuoppala5e562f12015-04-30 11:02:31 +03002867 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002868
Chris Wilson50e046b2016-08-04 07:52:46 +01002869 drm_mm_remove_node(&vma->node);
2870 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2871
Chris Wilson596c5922016-02-26 11:03:20 +00002872 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002873 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2874 obj->map_and_fenceable = false;
2875 } else if (vma->ggtt_view.pages) {
2876 sg_free_table(vma->ggtt_view.pages);
2877 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002878 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002879 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002880 }
Eric Anholt673a3942008-07-30 12:06:12 -07002881
Ben Widawsky2f633152013-07-17 12:19:03 -07002882 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002883 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002884 if (--obj->bind_count == 0)
2885 list_move_tail(&obj->global_list,
2886 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002887
Chris Wilson70903c32013-12-04 09:59:09 +00002888 /* And finally now the object is completely decoupled from this vma,
2889 * we can drop its hold on the backing storage and allow it to be
2890 * reaped by the shrinker.
2891 */
2892 i915_gem_object_unpin_pages(obj);
2893
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002894destroy:
2895 if (unlikely(vma->closed))
2896 i915_vma_destroy(vma);
2897
Chris Wilson88241782011-01-07 17:09:48 +00002898 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002899}
2900
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002901int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002902{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002903 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002904 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002905
Chris Wilson91c8a322016-07-05 10:40:23 +01002906 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002907
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002908 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002909 if (engine->last_context == NULL)
2910 continue;
2911
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002912 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002913 if (ret)
2914 return ret;
2915 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002916
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002917 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002918}
2919
Chris Wilson4144f9b2014-09-11 08:43:48 +01002920static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002921 unsigned long cache_level)
2922{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002923 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002924 struct drm_mm_node *other;
2925
Chris Wilson4144f9b2014-09-11 08:43:48 +01002926 /*
2927 * On some machines we have to be careful when putting differing types
2928 * of snoopable memory together to avoid the prefetcher crossing memory
2929 * domains and dying. During vm initialisation, we decide whether or not
2930 * these constraints apply and set the drm_mm.color_adjust
2931 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002932 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002933 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002934 return true;
2935
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002936 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002937 return true;
2938
2939 if (list_empty(&gtt_space->node_list))
2940 return true;
2941
2942 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2943 if (other->allocated && !other->hole_follows && other->color != cache_level)
2944 return false;
2945
2946 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2947 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2948 return false;
2949
2950 return true;
2951}
2952
Jesse Barnesde151cf2008-11-12 10:03:55 -08002953/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002954 * Finds free space in the GTT aperture and binds the object or a view of it
2955 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002956 * @obj: object to bind
2957 * @vm: address space to bind into
2958 * @ggtt_view: global gtt view if applicable
2959 * @alignment: requested alignment
2960 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07002961 */
Daniel Vetter262de142014-02-14 14:01:20 +01002962static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002963i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
2964 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002965 const struct i915_ggtt_view *ggtt_view,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002966 u64 alignment,
2967 u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002968{
Chris Wilson05394f32010-11-08 19:18:58 +00002969 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002970 struct drm_i915_private *dev_priv = to_i915(dev);
2971 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01002972 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01002973 u32 search_flag, alloc_flag;
2974 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01002975 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07002976 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01002977 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002978
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002979 if (i915_is_ggtt(vm)) {
2980 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002981
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002982 if (WARN_ON(!ggtt_view))
2983 return ERR_PTR(-EINVAL);
2984
2985 view_size = i915_ggtt_view_size(obj, ggtt_view);
2986
2987 fence_size = i915_gem_get_gtt_size(dev,
2988 view_size,
2989 obj->tiling_mode);
2990 fence_alignment = i915_gem_get_gtt_alignment(dev,
2991 view_size,
2992 obj->tiling_mode,
2993 true);
2994 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
2995 view_size,
2996 obj->tiling_mode,
2997 false);
2998 size = flags & PIN_MAPPABLE ? fence_size : view_size;
2999 } else {
3000 fence_size = i915_gem_get_gtt_size(dev,
3001 obj->base.size,
3002 obj->tiling_mode);
3003 fence_alignment = i915_gem_get_gtt_alignment(dev,
3004 obj->base.size,
3005 obj->tiling_mode,
3006 true);
3007 unfenced_alignment =
3008 i915_gem_get_gtt_alignment(dev,
3009 obj->base.size,
3010 obj->tiling_mode,
3011 false);
3012 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3013 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003014
Michel Thierry101b5062015-10-01 13:33:57 +01003015 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3016 end = vm->total;
3017 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003018 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003019 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003020 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003021
Eric Anholt673a3942008-07-30 12:06:12 -07003022 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003023 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003024 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003025 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilson2ffffd02016-08-04 16:32:22 +01003026 DRM_DEBUG("Invalid object (view type=%u) alignment requested %llx\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003027 ggtt_view ? ggtt_view->type : 0,
3028 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003029 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003030 }
3031
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003032 /* If binding the object/GGTT view requires more space than the entire
3033 * aperture has, reject it early before evicting everything in a vain
3034 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003035 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003036 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003037 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003038 ggtt_view ? ggtt_view->type : 0,
3039 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003040 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003041 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003042 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003043 }
3044
Chris Wilson37e680a2012-06-07 15:38:42 +01003045 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003046 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003047 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003048
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003049 i915_gem_object_pin_pages(obj);
3050
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003051 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3052 i915_gem_obj_lookup_or_create_vma(obj, vm);
3053
Daniel Vetter262de142014-02-14 14:01:20 +01003054 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003055 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003056
Chris Wilson506a8e82015-12-08 11:55:07 +00003057 if (flags & PIN_OFFSET_FIXED) {
3058 uint64_t offset = flags & PIN_OFFSET_MASK;
3059
3060 if (offset & (alignment - 1) || offset + size > end) {
3061 ret = -EINVAL;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003062 goto err_vma;
Chris Wilson506a8e82015-12-08 11:55:07 +00003063 }
3064 vma->node.start = offset;
3065 vma->node.size = size;
3066 vma->node.color = obj->cache_level;
3067 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3068 if (ret) {
3069 ret = i915_gem_evict_for_vma(vma);
3070 if (ret == 0)
3071 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3072 }
3073 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003074 goto err_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003075 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003076 if (flags & PIN_HIGH) {
3077 search_flag = DRM_MM_SEARCH_BELOW;
3078 alloc_flag = DRM_MM_CREATE_TOP;
3079 } else {
3080 search_flag = DRM_MM_SEARCH_DEFAULT;
3081 alloc_flag = DRM_MM_CREATE_DEFAULT;
3082 }
Michel Thierry101b5062015-10-01 13:33:57 +01003083
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003084search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003085 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3086 size, alignment,
3087 obj->cache_level,
3088 start, end,
3089 search_flag,
3090 alloc_flag);
3091 if (ret) {
Chris Wilsone522ac22016-08-04 16:32:18 +01003092 ret = i915_gem_evict_something(vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003093 obj->cache_level,
3094 start, end,
3095 flags);
3096 if (ret == 0)
3097 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003098
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003099 goto err_vma;
Chris Wilson506a8e82015-12-08 11:55:07 +00003100 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003101 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003102 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003103 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003104 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003105 }
3106
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003107 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003108 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003109 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003110 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003111
Ben Widawsky35c20a62013-05-31 11:28:48 -07003112 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01003113 list_move_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003114 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003115
Daniel Vetter262de142014-02-14 14:01:20 +01003116 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003117
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003118err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003119 drm_mm_remove_node(&vma->node);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003120err_vma:
Daniel Vetter262de142014-02-14 14:01:20 +01003121 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003122err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003123 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003124 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003125}
3126
Chris Wilson000433b2013-08-08 14:41:09 +01003127bool
Chris Wilson2c225692013-08-09 12:26:45 +01003128i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3129 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003130{
Eric Anholt673a3942008-07-30 12:06:12 -07003131 /* If we don't have a page list set up, then we're not pinned
3132 * to GPU, and we can ignore the cache flush because it'll happen
3133 * again at bind time.
3134 */
Chris Wilson05394f32010-11-08 19:18:58 +00003135 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003136 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003137
Imre Deak769ce462013-02-13 21:56:05 +02003138 /*
3139 * Stolen memory is always coherent with the GPU as it is explicitly
3140 * marked as wc by the system, or the system is cache-coherent.
3141 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003142 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003143 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003144
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003145 /* If the GPU is snooping the contents of the CPU cache,
3146 * we do not need to manually clear the CPU cache lines. However,
3147 * the caches are only snooped when the render cache is
3148 * flushed/invalidated. As we always have to emit invalidations
3149 * and flushes when moving into and out of the RENDER domain, correct
3150 * snooping behaviour occurs naturally as the result of our domain
3151 * tracking.
3152 */
Chris Wilson0f719792015-01-13 13:32:52 +00003153 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3154 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003155 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003156 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003157
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003158 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003159 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003160 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003161
3162 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003163}
3164
3165/** Flushes the GTT write domain for the object if it's dirty. */
3166static void
Chris Wilson05394f32010-11-08 19:18:58 +00003167i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003168{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003169 uint32_t old_write_domain;
3170
Chris Wilson05394f32010-11-08 19:18:58 +00003171 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003172 return;
3173
Chris Wilson63256ec2011-01-04 18:42:07 +00003174 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 * to it immediately go to main memory as far as we know, so there's
3176 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003177 *
3178 * However, we do have to enforce the order so that all writes through
3179 * the GTT land before any writes to the device, such as updates to
3180 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003181 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003182 wmb();
3183
Chris Wilson05394f32010-11-08 19:18:58 +00003184 old_write_domain = obj->base.write_domain;
3185 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003186
Rodrigo Vivide152b62015-07-07 16:28:51 -07003187 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003188
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003189 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003190 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003191 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003192}
3193
3194/** Flushes the CPU write domain for the object if it's dirty. */
3195static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003196i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003197{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003198 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003199
Chris Wilson05394f32010-11-08 19:18:58 +00003200 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003201 return;
3202
Daniel Vettere62b59e2015-01-21 14:53:48 +01003203 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003204 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003205
Chris Wilson05394f32010-11-08 19:18:58 +00003206 old_write_domain = obj->base.write_domain;
3207 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208
Rodrigo Vivide152b62015-07-07 16:28:51 -07003209 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003210
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003212 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003213 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003214}
3215
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003216/**
3217 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003218 * @obj: object to act on
3219 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003220 *
3221 * This function returns when the move is complete, including waiting on
3222 * flushes to occur.
3223 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003224int
Chris Wilson20217462010-11-23 15:26:33 +00003225i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003226{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003227 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303228 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003229 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003230
Chris Wilson0201f1e2012-07-20 12:41:01 +01003231 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003232 if (ret)
3233 return ret;
3234
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003235 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3236 return 0;
3237
Chris Wilson43566de2015-01-02 16:29:29 +05303238 /* Flush and acquire obj->pages so that we are coherent through
3239 * direct access in memory with previous cached writes through
3240 * shmemfs and that our cache domain tracking remains valid.
3241 * For example, if the obj->filp was moved to swap without us
3242 * being notified and releasing the pages, we would mistakenly
3243 * continue to assume that the obj remained out of the CPU cached
3244 * domain.
3245 */
3246 ret = i915_gem_object_get_pages(obj);
3247 if (ret)
3248 return ret;
3249
Daniel Vettere62b59e2015-01-21 14:53:48 +01003250 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003251
Chris Wilsond0a57782012-10-09 19:24:37 +01003252 /* Serialise direct access to this object with the barriers for
3253 * coherent writes from the GPU, by effectively invalidating the
3254 * GTT domain upon first access.
3255 */
3256 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3257 mb();
3258
Chris Wilson05394f32010-11-08 19:18:58 +00003259 old_write_domain = obj->base.write_domain;
3260 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003261
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003262 /* It should now be out of any other write domains, and we can update
3263 * the domain values for our changes.
3264 */
Chris Wilson05394f32010-11-08 19:18:58 +00003265 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3266 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003267 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003268 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3269 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3270 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003271 }
3272
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003273 trace_i915_gem_object_change_domain(obj,
3274 old_read_domains,
3275 old_write_domain);
3276
Chris Wilson8325a092012-04-24 15:52:35 +01003277 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303278 vma = i915_gem_obj_to_ggtt(obj);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003279 if (vma &&
3280 drm_mm_node_allocated(&vma->node) &&
3281 !i915_vma_is_active(vma))
3282 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003283
Eric Anholte47c68e2008-11-14 13:35:19 -08003284 return 0;
3285}
3286
Chris Wilsonef55f922015-10-09 14:11:27 +01003287/**
3288 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003289 * @obj: object to act on
3290 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003291 *
3292 * After this function returns, the object will be in the new cache-level
3293 * across all GTT and the contents of the backing storage will be coherent,
3294 * with respect to the new cache-level. In order to keep the backing storage
3295 * coherent for all users, we only allow a single cache level to be set
3296 * globally on the object and prevent it from being changed whilst the
3297 * hardware is reading from the object. That is if the object is currently
3298 * on the scanout it will be set to uncached (or equivalent display
3299 * cache coherency) and all non-MOCS GPU access will also be uncached so
3300 * that all direct access to the scanout remains coherent.
3301 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003302int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3303 enum i915_cache_level cache_level)
3304{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003305 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003306 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003307
3308 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003309 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003310
Chris Wilsonef55f922015-10-09 14:11:27 +01003311 /* Inspect the list of currently bound VMA and unbind any that would
3312 * be invalid given the new cache-level. This is principally to
3313 * catch the issue of the CS prefetch crossing page boundaries and
3314 * reading an invalid PTE on older architectures.
3315 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003316restart:
3317 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003318 if (!drm_mm_node_allocated(&vma->node))
3319 continue;
3320
3321 if (vma->pin_count) {
3322 DRM_DEBUG("can not change the cache level of pinned objects\n");
3323 return -EBUSY;
3324 }
3325
Chris Wilsonaa653a62016-08-04 07:52:27 +01003326 if (i915_gem_valid_gtt_space(vma, cache_level))
3327 continue;
3328
3329 ret = i915_vma_unbind(vma);
3330 if (ret)
3331 return ret;
3332
3333 /* As unbinding may affect other elements in the
3334 * obj->vma_list (due to side-effects from retiring
3335 * an active vma), play safe and restart the iterator.
3336 */
3337 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003338 }
3339
Chris Wilsonef55f922015-10-09 14:11:27 +01003340 /* We can reuse the existing drm_mm nodes but need to change the
3341 * cache-level on the PTE. We could simply unbind them all and
3342 * rebind with the correct cache-level on next use. However since
3343 * we already have a valid slot, dma mapping, pages etc, we may as
3344 * rewrite the PTE in the belief that doing so tramples upon less
3345 * state and so involves less work.
3346 */
Chris Wilson15717de2016-08-04 07:52:26 +01003347 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003348 /* Before we change the PTE, the GPU must not be accessing it.
3349 * If we wait upon the object, we know that all the bound
3350 * VMA are no longer active.
3351 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003352 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003353 if (ret)
3354 return ret;
3355
Chris Wilsonaa653a62016-08-04 07:52:27 +01003356 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003357 /* Access to snoopable pages through the GTT is
3358 * incoherent and on some machines causes a hard
3359 * lockup. Relinquish the CPU mmaping to force
3360 * userspace to refault in the pages and we can
3361 * then double check if the GTT mapping is still
3362 * valid for that pointer access.
3363 */
3364 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003365
Chris Wilsonef55f922015-10-09 14:11:27 +01003366 /* As we no longer need a fence for GTT access,
3367 * we can relinquish it now (and so prevent having
3368 * to steal a fence from someone else on the next
3369 * fence request). Note GPU activity would have
3370 * dropped the fence as all snoopable access is
3371 * supposed to be linear.
3372 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003373 ret = i915_gem_object_put_fence(obj);
3374 if (ret)
3375 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003376 } else {
3377 /* We either have incoherent backing store and
3378 * so no GTT access or the architecture is fully
3379 * coherent. In such cases, existing GTT mmaps
3380 * ignore the cache bit in the PTE and we can
3381 * rewrite it without confusing the GPU or having
3382 * to force userspace to fault back in its mmaps.
3383 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003384 }
3385
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003386 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003387 if (!drm_mm_node_allocated(&vma->node))
3388 continue;
3389
3390 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3391 if (ret)
3392 return ret;
3393 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003394 }
3395
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003396 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003397 vma->node.color = cache_level;
3398 obj->cache_level = cache_level;
3399
Ville Syrjäläed75a552015-08-11 19:47:10 +03003400out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003401 /* Flush the dirty CPU caches to the backing storage so that the
3402 * object is now coherent at its new cache level (with respect
3403 * to the access domain).
3404 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303405 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003406 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003407 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003408 }
3409
Chris Wilsone4ffd172011-04-04 09:44:39 +01003410 return 0;
3411}
3412
Ben Widawsky199adf42012-09-21 17:01:20 -07003413int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3414 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003415{
Ben Widawsky199adf42012-09-21 17:01:20 -07003416 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003417 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003418
Chris Wilson03ac0642016-07-20 13:31:51 +01003419 obj = i915_gem_object_lookup(file, args->handle);
3420 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003421 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003422
Chris Wilson651d7942013-08-08 14:41:10 +01003423 switch (obj->cache_level) {
3424 case I915_CACHE_LLC:
3425 case I915_CACHE_L3_LLC:
3426 args->caching = I915_CACHING_CACHED;
3427 break;
3428
Chris Wilson4257d3b2013-08-08 14:41:11 +01003429 case I915_CACHE_WT:
3430 args->caching = I915_CACHING_DISPLAY;
3431 break;
3432
Chris Wilson651d7942013-08-08 14:41:10 +01003433 default:
3434 args->caching = I915_CACHING_NONE;
3435 break;
3436 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003437
Chris Wilson34911fd2016-07-20 13:31:54 +01003438 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003439 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003440}
3441
Ben Widawsky199adf42012-09-21 17:01:20 -07003442int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3443 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003444{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003445 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003446 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003447 struct drm_i915_gem_object *obj;
3448 enum i915_cache_level level;
3449 int ret;
3450
Ben Widawsky199adf42012-09-21 17:01:20 -07003451 switch (args->caching) {
3452 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003453 level = I915_CACHE_NONE;
3454 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003455 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003456 /*
3457 * Due to a HW issue on BXT A stepping, GPU stores via a
3458 * snooped mapping may leave stale data in a corresponding CPU
3459 * cacheline, whereas normally such cachelines would get
3460 * invalidated.
3461 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003462 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003463 return -ENODEV;
3464
Chris Wilsone6994ae2012-07-10 10:27:08 +01003465 level = I915_CACHE_LLC;
3466 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003467 case I915_CACHING_DISPLAY:
3468 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3469 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003470 default:
3471 return -EINVAL;
3472 }
3473
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003474 intel_runtime_pm_get(dev_priv);
3475
Ben Widawsky3bc29132012-09-26 16:15:20 -07003476 ret = i915_mutex_lock_interruptible(dev);
3477 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003478 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003479
Chris Wilson03ac0642016-07-20 13:31:51 +01003480 obj = i915_gem_object_lookup(file, args->handle);
3481 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003482 ret = -ENOENT;
3483 goto unlock;
3484 }
3485
3486 ret = i915_gem_object_set_cache_level(obj, level);
3487
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003488 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003489unlock:
3490 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003491rpm_put:
3492 intel_runtime_pm_put(dev_priv);
3493
Chris Wilsone6994ae2012-07-10 10:27:08 +01003494 return ret;
3495}
3496
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003497/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003498 * Prepare buffer for display plane (scanout, cursors, etc).
3499 * Can be called from an uninterruptible phase (modesetting) and allows
3500 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003501 */
3502int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003503i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3504 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003505 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003506{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003507 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003508 int ret;
3509
Chris Wilsoncc98b412013-08-09 12:25:09 +01003510 /* Mark the pin_display early so that we account for the
3511 * display coherency whilst setting up the cache domains.
3512 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003513 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003514
Eric Anholta7ef0642011-03-29 16:59:54 -07003515 /* The display engine is not coherent with the LLC cache on gen6. As
3516 * a result, we make sure that the pinning that is about to occur is
3517 * done with uncached PTEs. This is lowest common denominator for all
3518 * chipsets.
3519 *
3520 * However for gen6+, we could do better by using the GFDT bit instead
3521 * of uncaching, which would allow us to flush all the LLC-cached data
3522 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3523 */
Chris Wilson651d7942013-08-08 14:41:10 +01003524 ret = i915_gem_object_set_cache_level(obj,
3525 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003526 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003527 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003528
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003529 /* As the user may map the buffer once pinned in the display plane
3530 * (e.g. libkms for the bootup splash), we have to ensure that we
3531 * always use map_and_fenceable for all scanout buffers.
3532 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003533 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3534 view->type == I915_GGTT_VIEW_NORMAL ?
3535 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003536 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003537 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003538
Daniel Vettere62b59e2015-01-21 14:53:48 +01003539 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003540
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003541 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003542 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003543
3544 /* It should now be out of any other write domains, and we can update
3545 * the domain values for our changes.
3546 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003547 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003548 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003549
3550 trace_i915_gem_object_change_domain(obj,
3551 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003552 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003553
3554 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003555
3556err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003557 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003558 return ret;
3559}
3560
3561void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003562i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3563 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003564{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003565 if (WARN_ON(obj->pin_display == 0))
3566 return;
3567
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003568 i915_gem_object_ggtt_unpin_view(obj, view);
3569
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003570 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003571}
3572
Eric Anholte47c68e2008-11-14 13:35:19 -08003573/**
3574 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003575 * @obj: object to act on
3576 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 *
3578 * This function returns when the move is complete, including waiting on
3579 * flushes to occur.
3580 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003581int
Chris Wilson919926a2010-11-12 13:42:53 +00003582i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003583{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003584 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003585 int ret;
3586
Chris Wilson0201f1e2012-07-20 12:41:01 +01003587 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003588 if (ret)
3589 return ret;
3590
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003591 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3592 return 0;
3593
Eric Anholte47c68e2008-11-14 13:35:19 -08003594 i915_gem_object_flush_gtt_write_domain(obj);
3595
Chris Wilson05394f32010-11-08 19:18:58 +00003596 old_write_domain = obj->base.write_domain;
3597 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003598
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003600 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003601 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003602
Chris Wilson05394f32010-11-08 19:18:58 +00003603 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003604 }
3605
3606 /* It should now be out of any other write domains, and we can update
3607 * the domain values for our changes.
3608 */
Chris Wilson05394f32010-11-08 19:18:58 +00003609 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003610
3611 /* If we're writing through the CPU, then the GPU read domains will
3612 * need to be invalidated at next use.
3613 */
3614 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003615 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3616 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003617 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003618
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003619 trace_i915_gem_object_change_domain(obj,
3620 old_read_domains,
3621 old_write_domain);
3622
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003623 return 0;
3624}
3625
Eric Anholt673a3942008-07-30 12:06:12 -07003626/* Throttle our rendering by waiting until the ring has completed our requests
3627 * emitted over 20 msec ago.
3628 *
Eric Anholtb9624422009-06-03 07:27:35 +00003629 * Note that if we were to use the current jiffies each time around the loop,
3630 * we wouldn't escape the function with any frames outstanding if the time to
3631 * render a frame was over 20ms.
3632 *
Eric Anholt673a3942008-07-30 12:06:12 -07003633 * This should get us reasonable parallelism between CPU and GPU but also
3634 * relatively low latency when blocking on a particular request to finish.
3635 */
3636static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003637i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003638{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003639 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003640 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003641 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003642 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003643 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003644
Daniel Vetter308887a2012-11-14 17:14:06 +01003645 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3646 if (ret)
3647 return ret;
3648
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003649 /* ABI: return -EIO if already wedged */
3650 if (i915_terminally_wedged(&dev_priv->gpu_error))
3651 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003652
Chris Wilson1c255952010-09-26 11:03:27 +01003653 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003654 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003655 if (time_after_eq(request->emitted_jiffies, recent_enough))
3656 break;
3657
John Harrisonfcfa423c2015-05-29 17:44:12 +01003658 /*
3659 * Note that the request might not have been submitted yet.
3660 * In which case emitted_jiffies will be zero.
3661 */
3662 if (!request->emitted_jiffies)
3663 continue;
3664
John Harrison54fb2412014-11-24 18:49:27 +00003665 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003666 }
John Harrisonff865882014-11-24 18:49:28 +00003667 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003668 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003669 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003670
John Harrison54fb2412014-11-24 18:49:27 +00003671 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003672 return 0;
3673
Chris Wilson776f3232016-08-04 07:52:40 +01003674 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003675 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003676
Eric Anholt673a3942008-07-30 12:06:12 -07003677 return ret;
3678}
3679
Chris Wilsond23db882014-05-23 08:48:08 +02003680static bool
Chris Wilson2ffffd02016-08-04 16:32:22 +01003681i915_vma_misplaced(struct i915_vma *vma, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003682{
3683 struct drm_i915_gem_object *obj = vma->obj;
3684
3685 if (alignment &&
3686 vma->node.start & (alignment - 1))
3687 return true;
3688
3689 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3690 return true;
3691
3692 if (flags & PIN_OFFSET_BIAS &&
3693 vma->node.start < (flags & PIN_OFFSET_MASK))
3694 return true;
3695
Chris Wilson506a8e82015-12-08 11:55:07 +00003696 if (flags & PIN_OFFSET_FIXED &&
3697 vma->node.start != (flags & PIN_OFFSET_MASK))
3698 return true;
3699
Chris Wilsond23db882014-05-23 08:48:08 +02003700 return false;
3701}
3702
Chris Wilsond0710ab2015-11-20 14:16:39 +00003703void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3704{
3705 struct drm_i915_gem_object *obj = vma->obj;
3706 bool mappable, fenceable;
3707 u32 fence_size, fence_alignment;
3708
3709 fence_size = i915_gem_get_gtt_size(obj->base.dev,
3710 obj->base.size,
3711 obj->tiling_mode);
3712 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
3713 obj->base.size,
3714 obj->tiling_mode,
3715 true);
3716
3717 fenceable = (vma->node.size == fence_size &&
3718 (vma->node.start & (fence_alignment - 1)) == 0);
3719
3720 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003721 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003722
3723 obj->map_and_fenceable = mappable && fenceable;
3724}
3725
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003726static int
3727i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
3728 struct i915_address_space *vm,
3729 const struct i915_ggtt_view *ggtt_view,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003730 u64 alignment,
3731 u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003732{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003733 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003734 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00003735 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07003736 int ret;
3737
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003738 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3739 return -ENODEV;
3740
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003741 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003742 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003743
Chris Wilsonc826c442014-10-31 13:53:53 +00003744 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
3745 return -EINVAL;
3746
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003747 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3748 return -EINVAL;
3749
3750 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
3751 i915_gem_obj_to_vma(obj, vm);
3752
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003753 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003754 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3755 return -EBUSY;
3756
Chris Wilsond23db882014-05-23 08:48:08 +02003757 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003758 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003759 "bo is already pinned in %s with incorrect alignment:"
Chris Wilson2ffffd02016-08-04 16:32:22 +01003760 " offset=%08x %08x, req.alignment=%llx, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003761 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003762 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01003763 upper_32_bits(vma->node.start),
3764 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003765 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003766 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00003767 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003768 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003769 if (ret)
3770 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003771
3772 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003773 }
3774 }
3775
Chris Wilsonef79e172014-10-31 13:53:52 +00003776 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003777 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003778 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
3779 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01003780 if (IS_ERR(vma))
3781 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07003782 } else {
3783 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003784 if (ret)
3785 return ret;
3786 }
Daniel Vetter74898d72012-02-15 23:50:22 +01003787
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003788 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
3789 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00003790 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003791 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3792 }
Chris Wilsonef79e172014-10-31 13:53:52 +00003793
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003794 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07003795 return 0;
3796}
3797
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003798int
3799i915_gem_object_pin(struct drm_i915_gem_object *obj,
3800 struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003801 u64 alignment,
3802 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003803{
3804 return i915_gem_object_do_pin(obj, vm,
3805 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
3806 alignment, flags);
3807}
3808
3809int
3810i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3811 const struct i915_ggtt_view *view,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003812 u64 alignment,
3813 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003814{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003815 struct drm_device *dev = obj->base.dev;
3816 struct drm_i915_private *dev_priv = to_i915(dev);
3817 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3818
Matthew Auldade7daa2016-03-24 15:54:20 +00003819 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003820
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003821 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00003822 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003823}
3824
Eric Anholt673a3942008-07-30 12:06:12 -07003825void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003826i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3827 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003828{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003829 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07003830
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003831 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003832 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003833
Chris Wilson30154652015-04-07 17:28:24 +01003834 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07003835}
3836
3837int
Eric Anholt673a3942008-07-30 12:06:12 -07003838i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003839 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003840{
3841 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003842 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003843 int ret;
3844
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003845 ret = i915_mutex_lock_interruptible(dev);
3846 if (ret)
3847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003848
Chris Wilson03ac0642016-07-20 13:31:51 +01003849 obj = i915_gem_object_lookup(file, args->handle);
3850 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003851 ret = -ENOENT;
3852 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003853 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003854
Chris Wilson0be555b2010-08-04 15:36:30 +01003855 /* Count all active objects as busy, even if they are currently not used
3856 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003857 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003858 */
Chris Wilson426960b2016-01-15 16:51:46 +00003859 args->busy = 0;
3860 if (obj->active) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003861 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003862 int i;
3863
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003864 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003865 req = i915_gem_active_peek(&obj->last_read[i],
3866 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003867 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003868 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003869 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003870 req = i915_gem_active_peek(&obj->last_write,
3871 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003872 if (req)
3873 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003874 }
Eric Anholt673a3942008-07-30 12:06:12 -07003875
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003876 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003877unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003878 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003879 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003880}
3881
3882int
3883i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3884 struct drm_file *file_priv)
3885{
Akshay Joshi0206e352011-08-16 15:34:10 -04003886 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003887}
3888
Chris Wilson3ef94da2009-09-14 16:50:29 +01003889int
3890i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3891 struct drm_file *file_priv)
3892{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003893 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003894 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003895 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003896 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003897
3898 switch (args->madv) {
3899 case I915_MADV_DONTNEED:
3900 case I915_MADV_WILLNEED:
3901 break;
3902 default:
3903 return -EINVAL;
3904 }
3905
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003906 ret = i915_mutex_lock_interruptible(dev);
3907 if (ret)
3908 return ret;
3909
Chris Wilson03ac0642016-07-20 13:31:51 +01003910 obj = i915_gem_object_lookup(file_priv, args->handle);
3911 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = -ENOENT;
3913 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003914 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003915
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003916 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003917 ret = -EINVAL;
3918 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003919 }
3920
Daniel Vetter656bfa32014-11-20 09:26:30 +01003921 if (obj->pages &&
3922 obj->tiling_mode != I915_TILING_NONE &&
3923 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3924 if (obj->madv == I915_MADV_WILLNEED)
3925 i915_gem_object_unpin_pages(obj);
3926 if (args->madv == I915_MADV_WILLNEED)
3927 i915_gem_object_pin_pages(obj);
3928 }
3929
Chris Wilson05394f32010-11-08 19:18:58 +00003930 if (obj->madv != __I915_MADV_PURGED)
3931 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003932
Chris Wilson6c085a72012-08-20 11:40:46 +02003933 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003934 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003935 i915_gem_object_truncate(obj);
3936
Chris Wilson05394f32010-11-08 19:18:58 +00003937 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003938
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003939out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003940 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003941unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003942 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003943 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003944}
3945
Chris Wilson37e680a2012-06-07 15:38:42 +01003946void i915_gem_object_init(struct drm_i915_gem_object *obj,
3947 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003948{
Chris Wilsonb4716182015-04-27 13:41:17 +01003949 int i;
3950
Ben Widawsky35c20a62013-05-31 11:28:48 -07003951 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003952 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003953 init_request_active(&obj->last_read[i],
3954 i915_gem_object_retire__read);
3955 init_request_active(&obj->last_write,
3956 i915_gem_object_retire__write);
3957 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003958 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003959 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003960 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003961
Chris Wilson37e680a2012-06-07 15:38:42 +01003962 obj->ops = ops;
3963
Chris Wilson0327d6b2012-08-11 15:41:06 +01003964 obj->fence_reg = I915_FENCE_REG_NONE;
3965 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01003966
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003967 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003968}
3969
Chris Wilson37e680a2012-06-07 15:38:42 +01003970static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00003971 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003972 .get_pages = i915_gem_object_get_pages_gtt,
3973 .put_pages = i915_gem_object_put_pages_gtt,
3974};
3975
Dave Gordond37cd8a2016-04-22 19:14:32 +01003976struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003977 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003978{
Daniel Vetterc397b902010-04-09 19:05:07 +00003979 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003980 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003981 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003982 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003983
Chris Wilson42dcedd2012-11-15 11:32:30 +00003984 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003985 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003986 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003987
Chris Wilsonfe3db792016-04-25 13:32:13 +01003988 ret = drm_gem_object_init(dev, &obj->base, size);
3989 if (ret)
3990 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003991
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003992 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3993 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3994 /* 965gm cannot relocate objects above 4GiB. */
3995 mask &= ~__GFP_HIGHMEM;
3996 mask |= __GFP_DMA32;
3997 }
3998
Al Viro496ad9a2013-01-23 17:07:38 -05003999 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004000 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004001
Chris Wilson37e680a2012-06-07 15:38:42 +01004002 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004003
Daniel Vetterc397b902010-04-09 19:05:07 +00004004 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4005 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4006
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004007 if (HAS_LLC(dev)) {
4008 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004009 * cache) for about a 10% performance improvement
4010 * compared to uncached. Graphics requests other than
4011 * display scanout are coherent with the CPU in
4012 * accessing this cache. This means in this mode we
4013 * don't need to clflush on the CPU side, and on the
4014 * GPU side we only need to flush internal caches to
4015 * get data visible to the CPU.
4016 *
4017 * However, we maintain the display planes as UC, and so
4018 * need to rebind when first used as such.
4019 */
4020 obj->cache_level = I915_CACHE_LLC;
4021 } else
4022 obj->cache_level = I915_CACHE_NONE;
4023
Daniel Vetterd861e332013-07-24 23:25:03 +02004024 trace_i915_gem_object_create(obj);
4025
Chris Wilson05394f32010-11-08 19:18:58 +00004026 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004027
4028fail:
4029 i915_gem_object_free(obj);
4030
4031 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004032}
4033
Chris Wilson340fbd82014-05-22 09:16:52 +01004034static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4035{
4036 /* If we are the last user of the backing storage (be it shmemfs
4037 * pages or stolen etc), we know that the pages are going to be
4038 * immediately released. In this case, we can then skip copying
4039 * back the contents from the GPU.
4040 */
4041
4042 if (obj->madv != I915_MADV_WILLNEED)
4043 return false;
4044
4045 if (obj->base.filp == NULL)
4046 return true;
4047
4048 /* At first glance, this looks racy, but then again so would be
4049 * userspace racing mmap against close. However, the first external
4050 * reference to the filp can only be obtained through the
4051 * i915_gem_mmap_ioctl() which safeguards us against the user
4052 * acquiring such a reference whilst we are in the middle of
4053 * freeing the object.
4054 */
4055 return atomic_long_read(&obj->base.filp->f_count) == 1;
4056}
4057
Chris Wilson1488fc02012-04-24 15:47:31 +01004058void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004059{
Chris Wilson1488fc02012-04-24 15:47:31 +01004060 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004061 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004062 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004063 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004064
Paulo Zanonif65c9162013-11-27 18:20:34 -02004065 intel_runtime_pm_get(dev_priv);
4066
Chris Wilson26e12f82011-03-20 11:20:19 +00004067 trace_i915_gem_object_destroy(obj);
4068
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004069 /* All file-owned VMA should have been released by this point through
4070 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4071 * However, the object may also be bound into the global GTT (e.g.
4072 * older GPUs without per-process support, or for direct access through
4073 * the GTT either for the user or for scanout). Those VMA still need to
4074 * unbound now.
4075 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004076 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004077 GEM_BUG_ON(!vma->is_ggtt);
4078 GEM_BUG_ON(i915_vma_is_active(vma));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004079 vma->pin_count = 0;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004080 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004081 }
Chris Wilson15717de2016-08-04 07:52:26 +01004082 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004083
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004084 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4085 * before progressing. */
4086 if (obj->stolen)
4087 i915_gem_object_unpin_pages(obj);
4088
Daniel Vettera071fa02014-06-18 23:28:09 +02004089 WARN_ON(obj->frontbuffer_bits);
4090
Daniel Vetter656bfa32014-11-20 09:26:30 +01004091 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4092 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4093 obj->tiling_mode != I915_TILING_NONE)
4094 i915_gem_object_unpin_pages(obj);
4095
Ben Widawsky401c29f2013-05-31 11:28:47 -07004096 if (WARN_ON(obj->pages_pin_count))
4097 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004098 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004099 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004100 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004101
Chris Wilson9da3da62012-06-01 15:20:22 +01004102 BUG_ON(obj->pages);
4103
Chris Wilson2f745ad2012-09-04 21:02:58 +01004104 if (obj->base.import_attach)
4105 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004106
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004107 if (obj->ops->release)
4108 obj->ops->release(obj);
4109
Chris Wilson05394f32010-11-08 19:18:58 +00004110 drm_gem_object_release(&obj->base);
4111 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004112
Chris Wilson05394f32010-11-08 19:18:58 +00004113 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004114 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004115
4116 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004117}
4118
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004119struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4120 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004121{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004122 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004123 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004124 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4125 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004126 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004127 }
4128 return NULL;
4129}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004130
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004131struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4132 const struct i915_ggtt_view *view)
4133{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004134 struct i915_vma *vma;
4135
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004136 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004137
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004138 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004139 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004140 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004141 return NULL;
4142}
4143
Chris Wilsone3efda42014-04-09 09:19:41 +01004144static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004145i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004146{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004147 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004148 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004149
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004150 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004151 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004152}
4153
Jesse Barnes5669fca2009-02-17 15:13:31 -08004154int
Chris Wilson45c5f202013-10-16 11:50:01 +01004155i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004156{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004157 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004158 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004159
Chris Wilson54b4f682016-07-21 21:16:19 +01004160 intel_suspend_gt_powersave(dev_priv);
4161
Chris Wilson45c5f202013-10-16 11:50:01 +01004162 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004163
4164 /* We have to flush all the executing contexts to main memory so
4165 * that they can saved in the hibernation image. To ensure the last
4166 * context image is coherent, we have to switch away from it. That
4167 * leaves the dev_priv->kernel_context still active when
4168 * we actually suspend, and its image in memory may not match the GPU
4169 * state. Fortunately, the kernel_context is disposable and we do
4170 * not rely on its state.
4171 */
4172 ret = i915_gem_switch_to_kernel_context(dev_priv);
4173 if (ret)
4174 goto err;
4175
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004176 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004177 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004178 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004179
Chris Wilsonc0336662016-05-06 15:40:21 +01004180 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004181
Chris Wilson5ab57c72016-07-15 14:56:20 +01004182 /* Note that rather than stopping the engines, all we have to do
4183 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4184 * and similar for all logical context images (to ensure they are
4185 * all ready for hibernation).
4186 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004187 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004188 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004189 mutex_unlock(&dev->struct_mutex);
4190
Chris Wilson737b1502015-01-26 18:03:03 +02004191 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004192 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4193 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004194
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004195 /* Assert that we sucessfully flushed all the work and
4196 * reset the GPU back to its idle, low power state.
4197 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004198 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004199
Eric Anholt673a3942008-07-30 12:06:12 -07004200 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004201
4202err:
4203 mutex_unlock(&dev->struct_mutex);
4204 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004205}
4206
Chris Wilson5ab57c72016-07-15 14:56:20 +01004207void i915_gem_resume(struct drm_device *dev)
4208{
4209 struct drm_i915_private *dev_priv = to_i915(dev);
4210
4211 mutex_lock(&dev->struct_mutex);
4212 i915_gem_restore_gtt_mappings(dev);
4213
4214 /* As we didn't flush the kernel context before suspend, we cannot
4215 * guarantee that the context image is complete. So let's just reset
4216 * it and start again.
4217 */
4218 if (i915.enable_execlists)
4219 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4220
4221 mutex_unlock(&dev->struct_mutex);
4222}
4223
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004224void i915_gem_init_swizzling(struct drm_device *dev)
4225{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004226 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004227
Daniel Vetter11782b02012-01-31 16:47:55 +01004228 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004229 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4230 return;
4231
4232 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4233 DISP_TILE_SURFACE_SWIZZLING);
4234
Daniel Vetter11782b02012-01-31 16:47:55 +01004235 if (IS_GEN5(dev))
4236 return;
4237
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004238 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4239 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004240 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004241 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004242 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004243 else if (IS_GEN8(dev))
4244 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004245 else
4246 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004247}
Daniel Vettere21af882012-02-09 20:53:27 +01004248
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004249static void init_unused_ring(struct drm_device *dev, u32 base)
4250{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004251 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004252
4253 I915_WRITE(RING_CTL(base), 0);
4254 I915_WRITE(RING_HEAD(base), 0);
4255 I915_WRITE(RING_TAIL(base), 0);
4256 I915_WRITE(RING_START(base), 0);
4257}
4258
4259static void init_unused_rings(struct drm_device *dev)
4260{
4261 if (IS_I830(dev)) {
4262 init_unused_ring(dev, PRB1_BASE);
4263 init_unused_ring(dev, SRB0_BASE);
4264 init_unused_ring(dev, SRB1_BASE);
4265 init_unused_ring(dev, SRB2_BASE);
4266 init_unused_ring(dev, SRB3_BASE);
4267 } else if (IS_GEN2(dev)) {
4268 init_unused_ring(dev, SRB0_BASE);
4269 init_unused_ring(dev, SRB1_BASE);
4270 } else if (IS_GEN3(dev)) {
4271 init_unused_ring(dev, PRB1_BASE);
4272 init_unused_ring(dev, PRB2_BASE);
4273 }
4274}
4275
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004276int
4277i915_gem_init_hw(struct drm_device *dev)
4278{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004279 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004280 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004281 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004282
Chris Wilson5e4f5182015-02-13 14:35:59 +00004283 /* Double layer security blanket, see i915_gem_init() */
4284 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4285
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004286 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004287 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004288
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004289 if (IS_HASWELL(dev))
4290 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4291 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004292
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004293 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004294 if (IS_IVYBRIDGE(dev)) {
4295 u32 temp = I915_READ(GEN7_MSG_CTL);
4296 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4297 I915_WRITE(GEN7_MSG_CTL, temp);
4298 } else if (INTEL_INFO(dev)->gen >= 7) {
4299 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4300 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4301 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4302 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004303 }
4304
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004305 i915_gem_init_swizzling(dev);
4306
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004307 /*
4308 * At least 830 can leave some of the unused rings
4309 * "active" (ie. head != tail) after resume which
4310 * will prevent c3 entry. Makes sure all unused rings
4311 * are totally idle.
4312 */
4313 init_unused_rings(dev);
4314
Dave Gordoned54c1a2016-01-19 19:02:54 +00004315 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004316
John Harrison4ad2fd82015-06-18 13:11:20 +01004317 ret = i915_ppgtt_init_hw(dev);
4318 if (ret) {
4319 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4320 goto out;
4321 }
4322
4323 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004324 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004325 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004326 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004327 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004328 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004329
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004330 intel_mocs_init_l3cc_table(dev);
4331
Alex Dai33a732f2015-08-12 15:43:36 +01004332 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004333 ret = intel_guc_setup(dev);
4334 if (ret)
4335 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004336
Chris Wilson5e4f5182015-02-13 14:35:59 +00004337out:
4338 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004339 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004340}
4341
Chris Wilson39df9192016-07-20 13:31:57 +01004342bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4343{
4344 if (INTEL_INFO(dev_priv)->gen < 6)
4345 return false;
4346
4347 /* TODO: make semaphores and Execlists play nicely together */
4348 if (i915.enable_execlists)
4349 return false;
4350
4351 if (value >= 0)
4352 return value;
4353
4354#ifdef CONFIG_INTEL_IOMMU
4355 /* Enable semaphores on SNB when IO remapping is off */
4356 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4357 return false;
4358#endif
4359
4360 return true;
4361}
4362
Chris Wilson1070a422012-04-24 15:47:41 +01004363int i915_gem_init(struct drm_device *dev)
4364{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004365 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004366 int ret;
4367
Chris Wilson1070a422012-04-24 15:47:41 +01004368 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004369
Oscar Mateoa83014d2014-07-24 17:04:21 +01004370 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004371 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4372 dev_priv->gt.stop_engine = intel_engine_stop;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004373 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004374 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4375 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004376 }
4377
Chris Wilson5e4f5182015-02-13 14:35:59 +00004378 /* This is just a security blanket to placate dragons.
4379 * On some systems, we very sporadically observe that the first TLBs
4380 * used by the CS may be stale, despite us poking the TLB reset. If
4381 * we hold the forcewake during initialisation these problems
4382 * just magically go away.
4383 */
4384 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4385
Chris Wilson72778cb2016-05-19 16:17:16 +01004386 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004387
4388 ret = i915_gem_init_ggtt(dev_priv);
4389 if (ret)
4390 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004391
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004392 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004393 if (ret)
4394 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004395
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004396 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004397 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004398 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004399
4400 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004401 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004402 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004403 * wedged. But we only want to do this where the GPU is angry,
4404 * for all other failure, such as an allocation failure, bail.
4405 */
4406 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004407 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004408 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004409 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004410
4411out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004412 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004413 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004414
Chris Wilson60990322014-04-09 09:19:42 +01004415 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004416}
4417
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004418void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004419i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004421 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004422 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004423
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004424 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004425 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004426}
4427
Chris Wilson64193402010-10-24 12:38:05 +01004428static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004429init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004430{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004431 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004432}
4433
Eric Anholt673a3942008-07-30 12:06:12 -07004434void
Imre Deak40ae4e12016-03-16 14:54:03 +02004435i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4436{
Chris Wilson91c8a322016-07-05 10:40:23 +01004437 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004438
4439 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4440 !IS_CHERRYVIEW(dev_priv))
4441 dev_priv->num_fence_regs = 32;
4442 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4443 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4444 dev_priv->num_fence_regs = 16;
4445 else
4446 dev_priv->num_fence_regs = 8;
4447
Chris Wilsonc0336662016-05-06 15:40:21 +01004448 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004449 dev_priv->num_fence_regs =
4450 I915_READ(vgtif_reg(avail_rs.fence_num));
4451
4452 /* Initialize fence registers to zero */
4453 i915_gem_restore_fences(dev);
4454
4455 i915_gem_detect_bit_6_swizzle(dev);
4456}
4457
4458void
Imre Deakd64aa092016-01-19 15:26:29 +02004459i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004461 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004462 int i;
4463
Chris Wilsonefab6d82015-04-07 16:20:57 +01004464 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004465 kmem_cache_create("i915_gem_object",
4466 sizeof(struct drm_i915_gem_object), 0,
4467 SLAB_HWCACHE_ALIGN,
4468 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004469 dev_priv->vmas =
4470 kmem_cache_create("i915_gem_vma",
4471 sizeof(struct i915_vma), 0,
4472 SLAB_HWCACHE_ALIGN,
4473 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004474 dev_priv->requests =
4475 kmem_cache_create("i915_gem_request",
4476 sizeof(struct drm_i915_gem_request), 0,
4477 SLAB_HWCACHE_ALIGN,
4478 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004479
Ben Widawskya33afea2013-09-17 21:12:45 -07004480 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004481 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4482 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004483 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004484 for (i = 0; i < I915_NUM_ENGINES; i++)
4485 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004486 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004487 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004488 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004489 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004490 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004491 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004492 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004493 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004494
Chris Wilson72bfa192010-12-19 11:42:05 +00004495 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4496
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004497 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004498
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004499 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004500
Chris Wilsonce453d82011-02-21 14:43:56 +00004501 dev_priv->mm.interruptible = true;
4502
Daniel Vetterf99d7062014-06-19 16:01:59 +02004503 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004504}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004505
Imre Deakd64aa092016-01-19 15:26:29 +02004506void i915_gem_load_cleanup(struct drm_device *dev)
4507{
4508 struct drm_i915_private *dev_priv = to_i915(dev);
4509
4510 kmem_cache_destroy(dev_priv->requests);
4511 kmem_cache_destroy(dev_priv->vmas);
4512 kmem_cache_destroy(dev_priv->objects);
4513}
4514
Chris Wilson461fb992016-05-14 07:26:33 +01004515int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4516{
4517 struct drm_i915_gem_object *obj;
4518
4519 /* Called just before we write the hibernation image.
4520 *
4521 * We need to update the domain tracking to reflect that the CPU
4522 * will be accessing all the pages to create and restore from the
4523 * hibernation, and so upon restoration those pages will be in the
4524 * CPU domain.
4525 *
4526 * To make sure the hibernation image contains the latest state,
4527 * we update that state just before writing out the image.
4528 */
4529
4530 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4531 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4532 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4533 }
4534
4535 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4536 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4537 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4538 }
4539
4540 return 0;
4541}
4542
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004543void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004544{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004545 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004546 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004547
4548 /* Clean up our request list when the client is going away, so that
4549 * later retire_requests won't dereference our soon-to-be-gone
4550 * file_priv.
4551 */
Chris Wilson1c255952010-09-26 11:03:27 +01004552 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004553 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004554 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004555 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004556
Chris Wilson2e1b8732015-04-27 13:41:22 +01004557 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004558 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004559 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004560 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004561 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004562}
4563
4564int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4565{
4566 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004567 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004568
4569 DRM_DEBUG_DRIVER("\n");
4570
4571 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4572 if (!file_priv)
4573 return -ENOMEM;
4574
4575 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004576 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004577 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004578 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004579
4580 spin_lock_init(&file_priv->mm.lock);
4581 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004582
Chris Wilsonc80ff162016-07-27 09:07:27 +01004583 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004584
Ben Widawskye422b882013-12-06 14:10:58 -08004585 ret = i915_gem_context_open(dev, file);
4586 if (ret)
4587 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004588
Ben Widawskye422b882013-12-06 14:10:58 -08004589 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004590}
4591
Daniel Vetterb680c372014-09-19 18:27:27 +02004592/**
4593 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004594 * @old: current GEM buffer for the frontbuffer slots
4595 * @new: new GEM buffer for the frontbuffer slots
4596 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004597 *
4598 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4599 * from @old and setting them in @new. Both @old and @new can be NULL.
4600 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004601void i915_gem_track_fb(struct drm_i915_gem_object *old,
4602 struct drm_i915_gem_object *new,
4603 unsigned frontbuffer_bits)
4604{
4605 if (old) {
4606 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4607 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4608 old->frontbuffer_bits &= ~frontbuffer_bits;
4609 }
4610
4611 if (new) {
4612 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4613 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4614 new->frontbuffer_bits |= frontbuffer_bits;
4615 }
4616}
4617
Ben Widawskya70a3142013-07-31 16:59:56 -07004618/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004619u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4620 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004621{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004622 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004623 struct i915_vma *vma;
4624
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004625 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004626
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004627 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004628 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004629 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4630 continue;
4631 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004632 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004633 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004634
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004635 WARN(1, "%s vma for this object not found.\n",
4636 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004637 return -1;
4638}
4639
Michel Thierry088e0df2015-08-07 17:40:17 +01004640u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4641 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004642{
4643 struct i915_vma *vma;
4644
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004645 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01004646 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004647 return vma->node.start;
4648
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004649 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004650 return -1;
4651}
4652
4653bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4654 struct i915_address_space *vm)
4655{
4656 struct i915_vma *vma;
4657
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004658 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004659 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004660 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4661 continue;
4662 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4663 return true;
4664 }
4665
4666 return false;
4667}
4668
4669bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004670 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004671{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004672 struct i915_vma *vma;
4673
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004674 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01004675 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004676 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004677 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004678 return true;
4679
4680 return false;
4681}
4682
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004683unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004684{
Ben Widawskya70a3142013-07-31 16:59:56 -07004685 struct i915_vma *vma;
4686
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004687 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004688
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004689 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004690 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004691 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004692 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004693 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004694
Ben Widawskya70a3142013-07-31 16:59:56 -07004695 return 0;
4696}
4697
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004698bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004699{
4700 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004701 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004702 if (vma->pin_count > 0)
4703 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004704
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004705 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004706}
Dave Gordonea702992015-07-09 19:29:02 +01004707
Dave Gordon033908a2015-12-10 18:51:23 +00004708/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4709struct page *
4710i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4711{
4712 struct page *page;
4713
4714 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004715 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004716 return NULL;
4717
4718 page = i915_gem_object_get_page(obj, n);
4719 set_page_dirty(page);
4720 return page;
4721}
4722
Dave Gordonea702992015-07-09 19:29:02 +01004723/* Allocate a new GEM object and fill it with the supplied data */
4724struct drm_i915_gem_object *
4725i915_gem_object_create_from_data(struct drm_device *dev,
4726 const void *data, size_t size)
4727{
4728 struct drm_i915_gem_object *obj;
4729 struct sg_table *sg;
4730 size_t bytes;
4731 int ret;
4732
Dave Gordond37cd8a2016-04-22 19:14:32 +01004733 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004734 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004735 return obj;
4736
4737 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4738 if (ret)
4739 goto fail;
4740
4741 ret = i915_gem_object_get_pages(obj);
4742 if (ret)
4743 goto fail;
4744
4745 i915_gem_object_pin_pages(obj);
4746 sg = obj->pages;
4747 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004748 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004749 i915_gem_object_unpin_pages(obj);
4750
4751 if (WARN_ON(bytes != size)) {
4752 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4753 ret = -EFAULT;
4754 goto fail;
4755 }
4756
4757 return obj;
4758
4759fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004760 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004761 return ERR_PTR(ret);
4762}