blob: d857f5839d5836a3c291e7d65d1f6d031b69bb21 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301098int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
1152 struct timespec *timeout,
1153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 struct timespec before, now;
1160 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001161 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001164 WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Mika Kuoppala47e97662013-12-10 17:02:43 +02001169 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001171 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001184 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e97662013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
1242 struct timespec sleep_time = timespec_sub(now, before);
1243 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001244 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1245 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246 }
1247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249}
1250
1251/**
1252 * Waits for a sequence number to be signaled, and cleans up the
1253 * request and object lists appropriately for that event.
1254 */
1255int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001257{
1258 struct drm_device *dev = ring->dev;
1259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 bool interruptible = dev_priv->mm.interruptible;
1261 int ret;
1262
1263 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1264 BUG_ON(seqno == 0);
1265
Daniel Vetter33196de2012-11-14 17:14:05 +01001266 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001267 if (ret)
1268 return ret;
1269
1270 ret = i915_gem_check_olr(ring, seqno);
1271 if (ret)
1272 return ret;
1273
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274 return __wait_seqno(ring, seqno,
1275 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001276 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001277}
1278
Chris Wilsond26e3af2013-06-29 22:05:26 +01001279static int
1280i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001282{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001283 if (!obj->active)
1284 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001285
1286 /* Manually manage the write flush as we may have not yet
1287 * retired the buffer.
1288 *
1289 * Note that the last_write_seqno is always the earlier of
1290 * the two (read/write) seqno, so if we haved successfully waited,
1291 * we know we have passed the last write.
1292 */
1293 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001294
1295 return 0;
1296}
1297
Chris Wilsonb3612372012-08-24 09:35:08 +01001298/**
1299 * Ensures that all rendering to the object has completed and the object is
1300 * safe to unbind from the GTT or access from the CPU.
1301 */
1302static __must_check int
1303i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1304 bool readonly)
1305{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307 u32 seqno;
1308 int ret;
1309
1310 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1311 if (seqno == 0)
1312 return 0;
1313
1314 ret = i915_wait_seqno(ring, seqno);
1315 if (ret)
1316 return ret;
1317
Chris Wilsond26e3af2013-06-29 22:05:26 +01001318 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001319}
1320
Chris Wilson3236f572012-08-24 09:35:09 +01001321/* A nonblocking variant of the above wait. This is a highly dangerous routine
1322 * as the object state may change during this call.
1323 */
1324static __must_check int
1325i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001326 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001327 bool readonly)
1328{
1329 struct drm_device *dev = obj->base.dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001332 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001333 u32 seqno;
1334 int ret;
1335
1336 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1337 BUG_ON(!dev_priv->mm.interruptible);
1338
1339 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1340 if (seqno == 0)
1341 return 0;
1342
Daniel Vetter33196de2012-11-14 17:14:05 +01001343 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001344 if (ret)
1345 return ret;
1346
1347 ret = i915_gem_check_olr(ring, seqno);
1348 if (ret)
1349 return ret;
1350
Daniel Vetterf69061b2012-12-06 09:01:42 +01001351 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001352 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001353 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001354 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001355 if (ret)
1356 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001357
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001359}
1360
Eric Anholt673a3942008-07-30 12:06:12 -07001361/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001362 * Called when user space prepares to use an object with the CPU, either
1363 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001364 */
1365int
1366i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001367 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001368{
1369 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001371 uint32_t read_domains = args->read_domains;
1372 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001373 int ret;
1374
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001376 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001377 return -EINVAL;
1378
Chris Wilson21d509e2009-06-06 09:46:02 +01001379 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 return -EINVAL;
1381
1382 /* Having something in the write domain implies it's in the read
1383 * domain, and only that read domain. Enforce that in the request.
1384 */
1385 if (write_domain != 0 && read_domains != write_domain)
1386 return -EINVAL;
1387
Chris Wilson76c1dec2010-09-25 11:22:51 +01001388 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001389 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001390 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001393 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001394 ret = -ENOENT;
1395 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001396 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001397
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001398 intel_edp_psr_exit(dev, true);
1399
Chris Wilson3236f572012-08-24 09:35:09 +01001400 /* Try to flush the object off the GPU without holding the lock.
1401 * We will repeat the flush holding the lock in the normal manner
1402 * to catch cases where we are gazumped.
1403 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001404 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1405 file->driver_priv,
1406 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001407 if (ret)
1408 goto unref;
1409
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001410 if (read_domains & I915_GEM_DOMAIN_GTT) {
1411 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001412
1413 /* Silently promote "you're not bound, there was nothing to do"
1414 * to success, since the client was just asking us to
1415 * make sure everything was done.
1416 */
1417 if (ret == -EINVAL)
1418 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001419 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001420 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001421 }
1422
Chris Wilson3236f572012-08-24 09:35:09 +01001423unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001424 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001425unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001426 mutex_unlock(&dev->struct_mutex);
1427 return ret;
1428}
1429
1430/**
1431 * Called when user space has done writes to this buffer
1432 */
1433int
1434i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001436{
1437 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001438 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001439 int ret = 0;
1440
Chris Wilson76c1dec2010-09-25 11:22:51 +01001441 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001442 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001443 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001445 intel_edp_psr_exit(dev, true);
1446
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001448 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001449 ret = -ENOENT;
1450 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 }
1452
Eric Anholt673a3942008-07-30 12:06:12 -07001453 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001454 if (obj->pin_display)
1455 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001456
Chris Wilson05394f32010-11-08 19:18:58 +00001457 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001458unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001459 mutex_unlock(&dev->struct_mutex);
1460 return ret;
1461}
1462
1463/**
1464 * Maps the contents of an object, returning the address it is mapped
1465 * into.
1466 *
1467 * While the mapping holds a reference on the contents of the object, it doesn't
1468 * imply a ref on the object itself.
1469 */
1470int
1471i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001472 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001473{
1474 struct drm_i915_gem_mmap *args = data;
1475 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001476 unsigned long addr;
1477
Chris Wilson05394f32010-11-08 19:18:58 +00001478 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001479 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001480 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001481
Daniel Vetter1286ff72012-05-10 15:25:09 +02001482 /* prime objects have no backing filp to GEM mmap
1483 * pages from.
1484 */
1485 if (!obj->filp) {
1486 drm_gem_object_unreference_unlocked(obj);
1487 return -EINVAL;
1488 }
1489
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001490 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001491 PROT_READ | PROT_WRITE, MAP_SHARED,
1492 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001493 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001494 if (IS_ERR((void *)addr))
1495 return addr;
1496
1497 args->addr_ptr = (uint64_t) addr;
1498
1499 return 0;
1500}
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502/**
1503 * i915_gem_fault - fault a page into the GTT
1504 * vma: VMA in question
1505 * vmf: fault info
1506 *
1507 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1508 * from userspace. The fault handler takes care of binding the object to
1509 * the GTT (if needed), allocating and programming a fence register (again,
1510 * only if needed based on whether the old reg is still valid or the object
1511 * is tiled) and inserting a new PTE into the faulting process.
1512 *
1513 * Note that the faulting process may involve evicting existing objects
1514 * from the GTT and/or fence registers to make room. So performance may
1515 * suffer if the GTT working set is large or there are few fence registers
1516 * left.
1517 */
1518int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1519{
Chris Wilson05394f32010-11-08 19:18:58 +00001520 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1521 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001522 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523 pgoff_t page_offset;
1524 unsigned long pfn;
1525 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001526 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527
Paulo Zanonif65c9162013-11-27 18:20:34 -02001528 intel_runtime_pm_get(dev_priv);
1529
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530 /* We don't use vmf->pgoff since that has the fake offset */
1531 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1532 PAGE_SHIFT;
1533
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001534 ret = i915_mutex_lock_interruptible(dev);
1535 if (ret)
1536 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001537
Chris Wilsondb53a302011-02-03 11:57:46 +00001538 trace_i915_gem_object_fault(obj, page_offset, true, write);
1539
Chris Wilson6e4930f2014-02-07 18:37:06 -02001540 /* Try to flush the object off the GPU first without holding the lock.
1541 * Upon reacquiring the lock, we will perform our sanity checks and then
1542 * repeat the flush holding the lock in the normal manner to catch cases
1543 * where we are gazumped.
1544 */
1545 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1546 if (ret)
1547 goto unlock;
1548
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001549 /* Access to snoopable pages through the GTT is incoherent. */
1550 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001551 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001552 goto unlock;
1553 }
1554
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001555 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001556 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001557 if (ret)
1558 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559
Chris Wilsonc9839302012-11-20 10:45:17 +00001560 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1561 if (ret)
1562 goto unpin;
1563
1564 ret = i915_gem_object_get_fence(obj);
1565 if (ret)
1566 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001567
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001568 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001569 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1570 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001572 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001573 unsigned long size = min_t(unsigned long,
1574 vma->vm_end - vma->vm_start,
1575 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001576 int i;
1577
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001578 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001579 ret = vm_insert_pfn(vma,
1580 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1581 pfn + i);
1582 if (ret)
1583 break;
1584 }
1585
1586 obj->fault_mappable = true;
1587 } else
1588 ret = vm_insert_pfn(vma,
1589 (unsigned long)vmf->virtual_address,
1590 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001591unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001592 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001593unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001595out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001596 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001597 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001598 /* If this -EIO is due to a gpu hang, give the reset code a
1599 * chance to clean up the mess. Otherwise return the proper
1600 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001601 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1602 ret = VM_FAULT_SIGBUS;
1603 break;
1604 }
Chris Wilson045e7692010-11-07 09:18:22 +00001605 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001606 /*
1607 * EAGAIN means the gpu is hung and we'll wait for the error
1608 * handler to reset everything when re-faulting in
1609 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001610 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001611 case 0:
1612 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001613 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001614 case -EBUSY:
1615 /*
1616 * EBUSY is ok: this just means that another thread
1617 * already did the job.
1618 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001619 ret = VM_FAULT_NOPAGE;
1620 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001621 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001622 ret = VM_FAULT_OOM;
1623 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001624 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001625 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001626 ret = VM_FAULT_SIGBUS;
1627 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001629 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001630 ret = VM_FAULT_SIGBUS;
1631 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001633
1634 intel_runtime_pm_put(dev_priv);
1635 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636}
1637
1638/**
Chris Wilson901782b2009-07-10 08:18:50 +01001639 * i915_gem_release_mmap - remove physical page mappings
1640 * @obj: obj in question
1641 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001642 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001643 * relinquish ownership of the pages back to the system.
1644 *
1645 * It is vital that we remove the page mapping if we have mapped a tiled
1646 * object through the GTT and then lose the fence register due to
1647 * resource pressure. Similarly if the object has been moved out of the
1648 * aperture, than pages mapped into userspace must be revoked. Removing the
1649 * mapping will then trigger a page fault on the next user access, allowing
1650 * fixup by i915_gem_fault().
1651 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001652void
Chris Wilson05394f32010-11-08 19:18:58 +00001653i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001654{
Chris Wilson6299f992010-11-24 12:23:44 +00001655 if (!obj->fault_mappable)
1656 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001657
David Herrmann6796cb12014-01-03 14:24:19 +01001658 drm_vma_node_unmap(&obj->base.vma_node,
1659 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001660 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001661}
1662
Chris Wilson6254b202014-06-16 08:57:44 +01001663void
1664i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1665{
1666 struct drm_i915_gem_object *obj;
1667
1668 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1669 i915_gem_release_mmap(obj);
1670}
1671
Imre Deak0fa87792013-01-07 21:47:35 +02001672uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001673i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001674{
Chris Wilsone28f8712011-07-18 13:11:49 -07001675 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001676
1677 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001678 tiling_mode == I915_TILING_NONE)
1679 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001680
1681 /* Previous chips need a power-of-two fence region when tiling */
1682 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001683 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001684 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001685 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001686
Chris Wilsone28f8712011-07-18 13:11:49 -07001687 while (gtt_size < size)
1688 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001689
Chris Wilsone28f8712011-07-18 13:11:49 -07001690 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001691}
1692
Jesse Barnesde151cf2008-11-12 10:03:55 -08001693/**
1694 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1695 * @obj: object to check
1696 *
1697 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001698 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699 */
Imre Deakd865110c2013-01-07 21:47:33 +02001700uint32_t
1701i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1702 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001703{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704 /*
1705 * Minimum alignment is 4k (GTT page size), but might be greater
1706 * if a fence register is needed for the object.
1707 */
Imre Deakd865110c2013-01-07 21:47:33 +02001708 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001709 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001710 return 4096;
1711
1712 /*
1713 * Previous chips need to be aligned to the size of the smallest
1714 * fence register that can contain the object.
1715 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001716 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001717}
1718
Chris Wilsond8cb5082012-08-11 15:41:03 +01001719static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1720{
1721 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1722 int ret;
1723
David Herrmann0de23972013-07-24 21:07:52 +02001724 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001725 return 0;
1726
Daniel Vetterda494d72012-12-20 15:11:16 +01001727 dev_priv->mm.shrinker_no_lock_stealing = true;
1728
Chris Wilsond8cb5082012-08-11 15:41:03 +01001729 ret = drm_gem_create_mmap_offset(&obj->base);
1730 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001731 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001732
1733 /* Badly fragmented mmap space? The only way we can recover
1734 * space is by destroying unwanted objects. We can't randomly release
1735 * mmap_offsets as userspace expects them to be persistent for the
1736 * lifetime of the objects. The closest we can is to release the
1737 * offsets on purgeable objects by truncating it and marking it purged,
1738 * which prevents userspace from ever using that object again.
1739 */
1740 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1741 ret = drm_gem_create_mmap_offset(&obj->base);
1742 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001743 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001744
1745 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001746 ret = drm_gem_create_mmap_offset(&obj->base);
1747out:
1748 dev_priv->mm.shrinker_no_lock_stealing = false;
1749
1750 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001751}
1752
1753static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1754{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001755 drm_gem_free_mmap_offset(&obj->base);
1756}
1757
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758int
Dave Airlieff72145b2011-02-07 12:16:14 +10001759i915_gem_mmap_gtt(struct drm_file *file,
1760 struct drm_device *dev,
1761 uint32_t handle,
1762 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001763{
Chris Wilsonda761a62010-10-27 17:37:08 +01001764 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001765 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766 int ret;
1767
Chris Wilson76c1dec2010-09-25 11:22:51 +01001768 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001769 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001770 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771
Dave Airlieff72145b2011-02-07 12:16:14 +10001772 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001773 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001774 ret = -ENOENT;
1775 goto unlock;
1776 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001777
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001778 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001779 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001780 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001781 }
1782
Chris Wilson05394f32010-11-08 19:18:58 +00001783 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001784 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001785 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001786 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001787 }
1788
Chris Wilsond8cb5082012-08-11 15:41:03 +01001789 ret = i915_gem_object_create_mmap_offset(obj);
1790 if (ret)
1791 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792
David Herrmann0de23972013-07-24 21:07:52 +02001793 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001795out:
Chris Wilson05394f32010-11-08 19:18:58 +00001796 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001797unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001799 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800}
1801
Dave Airlieff72145b2011-02-07 12:16:14 +10001802/**
1803 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1804 * @dev: DRM device
1805 * @data: GTT mapping ioctl data
1806 * @file: GEM object info
1807 *
1808 * Simply returns the fake offset to userspace so it can mmap it.
1809 * The mmap call will end up in drm_gem_mmap(), which will set things
1810 * up so we can get faults in the handler above.
1811 *
1812 * The fault handler will take care of binding the object into the GTT
1813 * (since it may have been evicted to make room for something), allocating
1814 * a fence register, and mapping the appropriate aperture address into
1815 * userspace.
1816 */
1817int
1818i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *file)
1820{
1821 struct drm_i915_gem_mmap_gtt *args = data;
1822
Dave Airlieff72145b2011-02-07 12:16:14 +10001823 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1824}
1825
Chris Wilson55372522014-03-25 13:23:06 +00001826static inline int
1827i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1828{
1829 return obj->madv == I915_MADV_DONTNEED;
1830}
1831
Daniel Vetter225067e2012-08-20 10:23:20 +02001832/* Immediately discard the backing storage */
1833static void
1834i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001835{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001836 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001837
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001838 if (obj->base.filp == NULL)
1839 return;
1840
Daniel Vetter225067e2012-08-20 10:23:20 +02001841 /* Our goal here is to return as much of the memory as
1842 * is possible back to the system as we are called from OOM.
1843 * To do this we must instruct the shmfs to drop all of its
1844 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001845 */
Chris Wilson55372522014-03-25 13:23:06 +00001846 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001847 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001848}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001849
Chris Wilson55372522014-03-25 13:23:06 +00001850/* Try to discard unwanted pages */
1851static void
1852i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001853{
Chris Wilson55372522014-03-25 13:23:06 +00001854 struct address_space *mapping;
1855
1856 switch (obj->madv) {
1857 case I915_MADV_DONTNEED:
1858 i915_gem_object_truncate(obj);
1859 case __I915_MADV_PURGED:
1860 return;
1861 }
1862
1863 if (obj->base.filp == NULL)
1864 return;
1865
1866 mapping = file_inode(obj->base.filp)->i_mapping,
1867 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001868}
1869
Chris Wilson5cdf5882010-09-27 15:51:07 +01001870static void
Chris Wilson05394f32010-11-08 19:18:58 +00001871i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001872{
Imre Deak90797e62013-02-18 19:28:03 +02001873 struct sg_page_iter sg_iter;
1874 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001875
Chris Wilson05394f32010-11-08 19:18:58 +00001876 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001877
Chris Wilson6c085a72012-08-20 11:40:46 +02001878 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1879 if (ret) {
1880 /* In the event of a disaster, abandon all caches and
1881 * hope for the best.
1882 */
1883 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001884 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001885 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1886 }
1887
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001888 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001889 i915_gem_object_save_bit_17_swizzle(obj);
1890
Chris Wilson05394f32010-11-08 19:18:58 +00001891 if (obj->madv == I915_MADV_DONTNEED)
1892 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001893
Imre Deak90797e62013-02-18 19:28:03 +02001894 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001895 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001896
Chris Wilson05394f32010-11-08 19:18:58 +00001897 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001899
Chris Wilson05394f32010-11-08 19:18:58 +00001900 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001901 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001902
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001904 }
Chris Wilson05394f32010-11-08 19:18:58 +00001905 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001906
Chris Wilson9da3da62012-06-01 15:20:22 +01001907 sg_free_table(obj->pages);
1908 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001909}
1910
Chris Wilsondd624af2013-01-15 12:39:35 +00001911int
Chris Wilson37e680a2012-06-07 15:38:42 +01001912i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1913{
1914 const struct drm_i915_gem_object_ops *ops = obj->ops;
1915
Chris Wilson2f745ad2012-09-04 21:02:58 +01001916 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001917 return 0;
1918
Chris Wilsona5570172012-09-04 21:02:54 +01001919 if (obj->pages_pin_count)
1920 return -EBUSY;
1921
Ben Widawsky98438772013-07-31 17:00:12 -07001922 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001923
Chris Wilsona2165e32012-12-03 11:49:00 +00001924 /* ->put_pages might need to allocate memory for the bit17 swizzle
1925 * array, hence protect them from being reaped by removing them from gtt
1926 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001927 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001928
Chris Wilson37e680a2012-06-07 15:38:42 +01001929 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001930 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001931
Chris Wilson55372522014-03-25 13:23:06 +00001932 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001933
1934 return 0;
1935}
1936
Chris Wilsond9973b42013-10-04 10:33:00 +01001937static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001938__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1939 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001940{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001941 struct list_head still_in_list;
1942 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001943 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001944
Chris Wilson57094f82013-09-04 10:45:50 +01001945 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001946 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001947 * (due to retiring requests) we have to strictly process only
1948 * one element of the list at the time, and recheck the list
1949 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001950 *
1951 * In particular, we must hold a reference whilst removing the
1952 * object as we may end up waiting for and/or retiring the objects.
1953 * This might release the final reference (held by the active list)
1954 * and result in the object being freed from under us. This is
1955 * similar to the precautions the eviction code must take whilst
1956 * removing objects.
1957 *
1958 * Also note that although these lists do not hold a reference to
1959 * the object we can safely grab one here: The final object
1960 * unreferencing and the bound_list are both protected by the
1961 * dev->struct_mutex and so we won't ever be able to observe an
1962 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001963 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001964 INIT_LIST_HEAD(&still_in_list);
1965 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1966 obj = list_first_entry(&dev_priv->mm.unbound_list,
1967 typeof(*obj), global_list);
1968 list_move_tail(&obj->global_list, &still_in_list);
1969
1970 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1971 continue;
1972
1973 drm_gem_object_reference(&obj->base);
1974
1975 if (i915_gem_object_put_pages(obj) == 0)
1976 count += obj->base.size >> PAGE_SHIFT;
1977
1978 drm_gem_object_unreference(&obj->base);
1979 }
1980 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1981
1982 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001983 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001984 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001985
Chris Wilson57094f82013-09-04 10:45:50 +01001986 obj = list_first_entry(&dev_priv->mm.bound_list,
1987 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001988 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001989
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001990 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1991 continue;
1992
Chris Wilson57094f82013-09-04 10:45:50 +01001993 drm_gem_object_reference(&obj->base);
1994
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001995 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1996 if (i915_vma_unbind(vma))
1997 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001998
Chris Wilson57094f82013-09-04 10:45:50 +01001999 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02002000 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01002001
2002 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02002003 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00002004 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002005
2006 return count;
2007}
2008
Chris Wilsond9973b42013-10-04 10:33:00 +01002009static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002010i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2011{
2012 return __i915_gem_shrink(dev_priv, target, true);
2013}
2014
Chris Wilsond9973b42013-10-04 10:33:00 +01002015static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002016i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2017{
Chris Wilson6c085a72012-08-20 11:40:46 +02002018 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002019 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002020}
2021
Chris Wilson37e680a2012-06-07 15:38:42 +01002022static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002023i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002024{
Chris Wilson6c085a72012-08-20 11:40:46 +02002025 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002026 int page_count, i;
2027 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002028 struct sg_table *st;
2029 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002030 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002031 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002032 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002033 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002034
Chris Wilson6c085a72012-08-20 11:40:46 +02002035 /* Assert that the object is not currently in any GPU domain. As it
2036 * wasn't in the GTT, there shouldn't be any way it could have been in
2037 * a GPU cache
2038 */
2039 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2040 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2041
Chris Wilson9da3da62012-06-01 15:20:22 +01002042 st = kmalloc(sizeof(*st), GFP_KERNEL);
2043 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002044 return -ENOMEM;
2045
Chris Wilson9da3da62012-06-01 15:20:22 +01002046 page_count = obj->base.size / PAGE_SIZE;
2047 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002048 kfree(st);
2049 return -ENOMEM;
2050 }
2051
2052 /* Get the list of pages out of our struct file. They'll be pinned
2053 * at this point until we release them.
2054 *
2055 * Fail silently without starting the shrinker
2056 */
Al Viro496ad9a2013-01-23 17:07:38 -05002057 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002058 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002059 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002060 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002061 sg = st->sgl;
2062 st->nents = 0;
2063 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002064 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2065 if (IS_ERR(page)) {
2066 i915_gem_purge(dev_priv, page_count);
2067 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2068 }
2069 if (IS_ERR(page)) {
2070 /* We've tried hard to allocate the memory by reaping
2071 * our own buffer, now let the real VM do its job and
2072 * go down in flames if truly OOM.
2073 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002074 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002075 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002076 if (IS_ERR(page))
2077 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002078 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002079#ifdef CONFIG_SWIOTLB
2080 if (swiotlb_nr_tbl()) {
2081 st->nents++;
2082 sg_set_page(sg, page, PAGE_SIZE, 0);
2083 sg = sg_next(sg);
2084 continue;
2085 }
2086#endif
Imre Deak90797e62013-02-18 19:28:03 +02002087 if (!i || page_to_pfn(page) != last_pfn + 1) {
2088 if (i)
2089 sg = sg_next(sg);
2090 st->nents++;
2091 sg_set_page(sg, page, PAGE_SIZE, 0);
2092 } else {
2093 sg->length += PAGE_SIZE;
2094 }
2095 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002096
2097 /* Check that the i965g/gm workaround works. */
2098 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002099 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002100#ifdef CONFIG_SWIOTLB
2101 if (!swiotlb_nr_tbl())
2102#endif
2103 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002104 obj->pages = st;
2105
Eric Anholt673a3942008-07-30 12:06:12 -07002106 if (i915_gem_object_needs_bit17_swizzle(obj))
2107 i915_gem_object_do_bit_17_swizzle(obj);
2108
2109 return 0;
2110
2111err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002112 sg_mark_end(sg);
2113 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002114 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002115 sg_free_table(st);
2116 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002117
2118 /* shmemfs first checks if there is enough memory to allocate the page
2119 * and reports ENOSPC should there be insufficient, along with the usual
2120 * ENOMEM for a genuine allocation failure.
2121 *
2122 * We use ENOSPC in our driver to mean that we have run out of aperture
2123 * space and so want to translate the error from shmemfs back to our
2124 * usual understanding of ENOMEM.
2125 */
2126 if (PTR_ERR(page) == -ENOSPC)
2127 return -ENOMEM;
2128 else
2129 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002130}
2131
Chris Wilson37e680a2012-06-07 15:38:42 +01002132/* Ensure that the associated pages are gathered from the backing storage
2133 * and pinned into our object. i915_gem_object_get_pages() may be called
2134 * multiple times before they are released by a single call to
2135 * i915_gem_object_put_pages() - once the pages are no longer referenced
2136 * either as a result of memory pressure (reaping pages under the shrinker)
2137 * or as the object is itself released.
2138 */
2139int
2140i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2141{
2142 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2143 const struct drm_i915_gem_object_ops *ops = obj->ops;
2144 int ret;
2145
Chris Wilson2f745ad2012-09-04 21:02:58 +01002146 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002147 return 0;
2148
Chris Wilson43e28f02013-01-08 10:53:09 +00002149 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002150 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002151 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002152 }
2153
Chris Wilsona5570172012-09-04 21:02:54 +01002154 BUG_ON(obj->pages_pin_count);
2155
Chris Wilson37e680a2012-06-07 15:38:42 +01002156 ret = ops->get_pages(obj);
2157 if (ret)
2158 return ret;
2159
Ben Widawsky35c20a62013-05-31 11:28:48 -07002160 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002162}
2163
Ben Widawskye2d05a82013-09-24 09:57:58 -07002164static void
Chris Wilson05394f32010-11-08 19:18:58 +00002165i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002167{
Chris Wilson05394f32010-11-08 19:18:58 +00002168 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002169 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002170 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002171
Zou Nan hai852835f2010-05-21 09:08:56 +08002172 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002173 if (obj->ring != ring && obj->last_write_seqno) {
2174 /* Keep the seqno relative to the current ring */
2175 obj->last_write_seqno = seqno;
2176 }
Chris Wilson05394f32010-11-08 19:18:58 +00002177 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002178
2179 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002180 if (!obj->active) {
2181 drm_gem_object_reference(&obj->base);
2182 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002183 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002186
Chris Wilson0201f1e2012-07-20 12:41:01 +01002187 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002188
Chris Wilsoncaea7472010-11-12 13:53:37 +00002189 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002190 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002191
Chris Wilson7dd49062012-03-21 10:48:18 +00002192 /* Bump MRU to take account of the delayed flush */
2193 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2194 struct drm_i915_fence_reg *reg;
2195
2196 reg = &dev_priv->fence_regs[obj->fence_reg];
2197 list_move_tail(&reg->lru_list,
2198 &dev_priv->mm.fence_list);
2199 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002200 }
2201}
2202
Ben Widawskye2d05a82013-09-24 09:57:58 -07002203void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002205{
2206 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2207 return i915_gem_object_move_to_active(vma->obj, ring);
2208}
2209
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2212{
Ben Widawskyca191b12013-07-31 17:00:14 -07002213 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002214 struct i915_address_space *vm;
2215 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002216
Chris Wilson65ce3022012-07-20 12:41:02 +01002217 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002218 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002219
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002220 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2221 vma = i915_gem_obj_to_vma(obj, vm);
2222 if (vma && !list_empty(&vma->mm_list))
2223 list_move_tail(&vma->mm_list, &vm->inactive_list);
2224 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002225
Chris Wilson65ce3022012-07-20 12:41:02 +01002226 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002227 obj->ring = NULL;
2228
Chris Wilson65ce3022012-07-20 12:41:02 +01002229 obj->last_read_seqno = 0;
2230 obj->last_write_seqno = 0;
2231 obj->base.write_domain = 0;
2232
2233 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002234 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002235
2236 obj->active = 0;
2237 drm_gem_object_unreference(&obj->base);
2238
2239 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002240}
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilsonc8725f32014-03-17 12:21:55 +00002242static void
2243i915_gem_object_retire(struct drm_i915_gem_object *obj)
2244{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002245 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002246
2247 if (ring == NULL)
2248 return;
2249
2250 if (i915_seqno_passed(ring->get_seqno(ring, true),
2251 obj->last_read_seqno))
2252 i915_gem_object_move_to_inactive(obj);
2253}
2254
Chris Wilson9d7730912012-11-27 16:22:52 +00002255static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002256i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002257{
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002260 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002261
Chris Wilson107f27a52012-12-10 13:56:17 +02002262 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002263 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002264 ret = intel_ring_idle(ring);
2265 if (ret)
2266 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002267 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002269
2270 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002271 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002272 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002273
Ben Widawskyebc348b2014-04-29 14:52:28 -07002274 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2275 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002276 }
2277
2278 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002279}
2280
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002281int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 int ret;
2285
2286 if (seqno == 0)
2287 return -EINVAL;
2288
2289 /* HWS page needs to be set less than what we
2290 * will inject to ring
2291 */
2292 ret = i915_gem_init_seqno(dev, seqno - 1);
2293 if (ret)
2294 return ret;
2295
2296 /* Carefully set the last_seqno value so that wrap
2297 * detection still works
2298 */
2299 dev_priv->next_seqno = seqno;
2300 dev_priv->last_seqno = seqno - 1;
2301 if (dev_priv->last_seqno == 0)
2302 dev_priv->last_seqno--;
2303
2304 return 0;
2305}
2306
Chris Wilson9d7730912012-11-27 16:22:52 +00002307int
2308i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002309{
Chris Wilson9d7730912012-11-27 16:22:52 +00002310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002311
Chris Wilson9d7730912012-11-27 16:22:52 +00002312 /* reserve 0 for non-seqno */
2313 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002314 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 if (ret)
2316 return ret;
2317
2318 dev_priv->next_seqno = 1;
2319 }
2320
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002321 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002322 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002323}
2324
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002325int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002326 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002327 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002328 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002329{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002330 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002331 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002332 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002333 int ret;
2334
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002335 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002336 /*
2337 * Emit any outstanding flushes - execbuf can fail to emit the flush
2338 * after having emitted the batchbuffer command. Hence we need to fix
2339 * things up similar to emitting the lazy request. The difference here
2340 * is that the flush _must_ happen before the next request, no matter
2341 * what.
2342 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002343 ret = intel_ring_flush_all_caches(ring);
2344 if (ret)
2345 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002346
Chris Wilson3c0e2342013-09-04 10:45:52 +01002347 request = ring->preallocated_lazy_request;
2348 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002349 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002350
Chris Wilsona71d8d92012-02-15 11:25:36 +00002351 /* Record the position of the start of the request so that
2352 * should we detect the updated seqno part-way through the
2353 * GPU processing the request, we never over-estimate the
2354 * position of the head.
2355 */
2356 request_ring_position = intel_ring_get_tail(ring);
2357
Chris Wilson9d7730912012-11-27 16:22:52 +00002358 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002359 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002360 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002361
Chris Wilson9d7730912012-11-27 16:22:52 +00002362 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002363 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002364 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002365 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002366
2367 /* Whilst this request exists, batch_obj will be on the
2368 * active_list, and so will hold the active reference. Only when this
2369 * request is retired will the the batch_obj be moved onto the
2370 * inactive_list and lose its active reference. Hence we do not need
2371 * to explicitly hold another reference here.
2372 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002373 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002374
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002375 /* Hold a reference to the current context so that we can inspect
2376 * it later in case a hangcheck error event fires.
2377 */
2378 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002379 if (request->ctx)
2380 i915_gem_context_reference(request->ctx);
2381
Eric Anholt673a3942008-07-30 12:06:12 -07002382 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002383 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002384 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002385
Chris Wilsondb53a302011-02-03 11:57:46 +00002386 if (file) {
2387 struct drm_i915_file_private *file_priv = file->driver_priv;
2388
Chris Wilson1c255952010-09-26 11:03:27 +01002389 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002390 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002391 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002392 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002393 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002394 }
Eric Anholt673a3942008-07-30 12:06:12 -07002395
Chris Wilson9d7730912012-11-27 16:22:52 +00002396 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002397 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002398 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002399
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002400 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002401 i915_queue_hangcheck(ring->dev);
2402
Chris Wilsonf62a0072014-02-21 17:55:39 +00002403 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2404 queue_delayed_work(dev_priv->wq,
2405 &dev_priv->mm.retire_work,
2406 round_jiffies_up_relative(HZ));
2407 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002408 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002409
Chris Wilsonacb868d2012-09-26 13:47:30 +01002410 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002412 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002413}
2414
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002415static inline void
2416i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002417{
Chris Wilson1c255952010-09-26 11:03:27 +01002418 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson1c255952010-09-26 11:03:27 +01002420 if (!file_priv)
2421 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002422
Chris Wilson1c255952010-09-26 11:03:27 +01002423 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002424 list_del(&request->client_list);
2425 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002426 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002427}
2428
Mika Kuoppala939fd762014-01-30 19:04:44 +02002429static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002430 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002431{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002432 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002433
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002434 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2435
2436 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002437 return true;
2438
2439 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002440 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002441 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002442 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002443 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2444 if (i915_stop_ring_allow_warn(dev_priv))
2445 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002446 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002447 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002448 }
2449
2450 return false;
2451}
2452
Mika Kuoppala939fd762014-01-30 19:04:44 +02002453static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002454 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002455 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002456{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002457 struct i915_ctx_hang_stats *hs;
2458
2459 if (WARN_ON(!ctx))
2460 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002461
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002462 hs = &ctx->hang_stats;
2463
2464 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002465 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002466 hs->batch_active++;
2467 hs->guilty_ts = get_seconds();
2468 } else {
2469 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002470 }
2471}
2472
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002473static void i915_gem_free_request(struct drm_i915_gem_request *request)
2474{
2475 list_del(&request->list);
2476 i915_gem_request_remove_from_client(request);
2477
2478 if (request->ctx)
2479 i915_gem_context_unreference(request->ctx);
2480
2481 kfree(request);
2482}
2483
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002484struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002485i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002486{
Chris Wilson4db080f2013-12-04 11:37:09 +00002487 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002488 u32 completed_seqno;
2489
2490 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002491
Chris Wilson4db080f2013-12-04 11:37:09 +00002492 list_for_each_entry(request, &ring->request_list, list) {
2493 if (i915_seqno_passed(completed_seqno, request->seqno))
2494 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002495
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002496 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002497 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002498
2499 return NULL;
2500}
2501
2502static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002503 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002504{
2505 struct drm_i915_gem_request *request;
2506 bool ring_hung;
2507
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002508 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002509
2510 if (request == NULL)
2511 return;
2512
2513 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2514
Mika Kuoppala939fd762014-01-30 19:04:44 +02002515 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002516
2517 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002518 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002519}
2520
2521static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002523{
Chris Wilsondfaae392010-09-22 10:31:52 +01002524 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002525 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002526
Chris Wilson05394f32010-11-08 19:18:58 +00002527 obj = list_first_entry(&ring->active_list,
2528 struct drm_i915_gem_object,
2529 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002530
Chris Wilson05394f32010-11-08 19:18:58 +00002531 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002532 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002533
2534 /*
2535 * We must free the requests after all the corresponding objects have
2536 * been moved off active lists. Which is the same order as the normal
2537 * retire_requests function does. This is important if object hold
2538 * implicit references on things like e.g. ppgtt address spaces through
2539 * the request.
2540 */
2541 while (!list_empty(&ring->request_list)) {
2542 struct drm_i915_gem_request *request;
2543
2544 request = list_first_entry(&ring->request_list,
2545 struct drm_i915_gem_request,
2546 list);
2547
2548 i915_gem_free_request(request);
2549 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002550
2551 /* These may not have been flush before the reset, do so now */
2552 kfree(ring->preallocated_lazy_request);
2553 ring->preallocated_lazy_request = NULL;
2554 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002555}
2556
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002557void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002558{
2559 struct drm_i915_private *dev_priv = dev->dev_private;
2560 int i;
2561
Daniel Vetter4b9de732011-10-09 21:52:02 +02002562 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002563 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002564
Daniel Vetter94a335d2013-07-17 14:51:28 +02002565 /*
2566 * Commit delayed tiling changes if we have an object still
2567 * attached to the fence, otherwise just clear the fence.
2568 */
2569 if (reg->obj) {
2570 i915_gem_object_update_fence(reg->obj, reg,
2571 reg->obj->tiling_mode);
2572 } else {
2573 i915_gem_write_fence(dev, i, NULL);
2574 }
Chris Wilson312817a2010-11-22 11:50:11 +00002575 }
2576}
2577
Chris Wilson069efc12010-09-30 16:53:18 +01002578void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002579{
Chris Wilsondfaae392010-09-22 10:31:52 +01002580 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002582 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002583
Chris Wilson4db080f2013-12-04 11:37:09 +00002584 /*
2585 * Before we free the objects from the requests, we need to inspect
2586 * them for finding the guilty party. As the requests only borrow
2587 * their reference to the objects, the inspection must be done first.
2588 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002589 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002590 i915_gem_reset_ring_status(dev_priv, ring);
2591
2592 for_each_ring(ring, dev_priv, i)
2593 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002594
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002595 i915_gem_context_reset(dev);
2596
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002597 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002598}
2599
2600/**
2601 * This function clears the request list as sequence numbers are passed.
2602 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002603void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002604i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002605{
Eric Anholt673a3942008-07-30 12:06:12 -07002606 uint32_t seqno;
2607
Chris Wilsondb53a302011-02-03 11:57:46 +00002608 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002609 return;
2610
Chris Wilsondb53a302011-02-03 11:57:46 +00002611 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002612
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002613 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002614
Chris Wilsone9103032014-01-07 11:45:14 +00002615 /* Move any buffers on the active list that are no longer referenced
2616 * by the ringbuffer to the flushing/inactive lists as appropriate,
2617 * before we free the context associated with the requests.
2618 */
2619 while (!list_empty(&ring->active_list)) {
2620 struct drm_i915_gem_object *obj;
2621
2622 obj = list_first_entry(&ring->active_list,
2623 struct drm_i915_gem_object,
2624 ring_list);
2625
2626 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2627 break;
2628
2629 i915_gem_object_move_to_inactive(obj);
2630 }
2631
2632
Zou Nan hai852835f2010-05-21 09:08:56 +08002633 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002634 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Zou Nan hai852835f2010-05-21 09:08:56 +08002636 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002637 struct drm_i915_gem_request,
2638 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002639
Chris Wilsondfaae392010-09-22 10:31:52 +01002640 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002641 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002642
Chris Wilsondb53a302011-02-03 11:57:46 +00002643 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002644 /* We know the GPU must have read the request to have
2645 * sent us the seqno + interrupt, so use the position
2646 * of tail of the request to update the last known position
2647 * of the GPU head.
2648 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002649 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002650
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002651 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002652 }
2653
Chris Wilsondb53a302011-02-03 11:57:46 +00002654 if (unlikely(ring->trace_irq_seqno &&
2655 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002656 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002657 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002658 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002659
Chris Wilsondb53a302011-02-03 11:57:46 +00002660 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002661}
2662
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002663bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002664i915_gem_retire_requests(struct drm_device *dev)
2665{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002666 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002667 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002668 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002669 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002670
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002671 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002672 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002673 idle &= list_empty(&ring->request_list);
2674 }
2675
2676 if (idle)
2677 mod_delayed_work(dev_priv->wq,
2678 &dev_priv->mm.idle_work,
2679 msecs_to_jiffies(100));
2680
2681 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002682}
2683
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002684static void
Eric Anholt673a3942008-07-30 12:06:12 -07002685i915_gem_retire_work_handler(struct work_struct *work)
2686{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002687 struct drm_i915_private *dev_priv =
2688 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2689 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002690 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002691
Chris Wilson891b48c2010-09-29 12:26:37 +01002692 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002693 idle = false;
2694 if (mutex_trylock(&dev->struct_mutex)) {
2695 idle = i915_gem_retire_requests(dev);
2696 mutex_unlock(&dev->struct_mutex);
2697 }
2698 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002699 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2700 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002701}
Chris Wilson891b48c2010-09-29 12:26:37 +01002702
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002703static void
2704i915_gem_idle_work_handler(struct work_struct *work)
2705{
2706 struct drm_i915_private *dev_priv =
2707 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002708
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002709 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002710}
2711
Ben Widawsky5816d642012-04-11 11:18:19 -07002712/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002713 * Ensures that an object will eventually get non-busy by flushing any required
2714 * write domains, emitting any outstanding lazy request and retiring and
2715 * completed requests.
2716 */
2717static int
2718i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2719{
2720 int ret;
2721
2722 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002723 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002724 if (ret)
2725 return ret;
2726
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002727 i915_gem_retire_requests_ring(obj->ring);
2728 }
2729
2730 return 0;
2731}
2732
2733/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002734 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2735 * @DRM_IOCTL_ARGS: standard ioctl arguments
2736 *
2737 * Returns 0 if successful, else an error is returned with the remaining time in
2738 * the timeout parameter.
2739 * -ETIME: object is still busy after timeout
2740 * -ERESTARTSYS: signal interrupted the wait
2741 * -ENONENT: object doesn't exist
2742 * Also possible, but rare:
2743 * -EAGAIN: GPU wedged
2744 * -ENOMEM: damn
2745 * -ENODEV: Internal IRQ fail
2746 * -E?: The add request failed
2747 *
2748 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2749 * non-zero timeout parameter the wait ioctl will wait for the given number of
2750 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2751 * without holding struct_mutex the object may become re-busied before this
2752 * function completes. A similar but shorter * race condition exists in the busy
2753 * ioctl
2754 */
2755int
2756i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2757{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002759 struct drm_i915_gem_wait *args = data;
2760 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002761 struct intel_engine_cs *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002762 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002763 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002764 u32 seqno = 0;
2765 int ret = 0;
2766
Ben Widawskyeac1f142012-06-05 15:24:24 -07002767 if (args->timeout_ns >= 0) {
2768 timeout_stack = ns_to_timespec(args->timeout_ns);
2769 timeout = &timeout_stack;
2770 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002771
2772 ret = i915_mutex_lock_interruptible(dev);
2773 if (ret)
2774 return ret;
2775
2776 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2777 if (&obj->base == NULL) {
2778 mutex_unlock(&dev->struct_mutex);
2779 return -ENOENT;
2780 }
2781
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002782 /* Need to make sure the object gets inactive eventually. */
2783 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002784 if (ret)
2785 goto out;
2786
2787 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002788 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002789 ring = obj->ring;
2790 }
2791
2792 if (seqno == 0)
2793 goto out;
2794
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002795 /* Do this after OLR check to make sure we make forward progress polling
2796 * on this IOCTL with a 0 timeout (like busy ioctl)
2797 */
2798 if (!args->timeout_ns) {
2799 ret = -ETIME;
2800 goto out;
2801 }
2802
2803 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002804 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002805 mutex_unlock(&dev->struct_mutex);
2806
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002807 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002808 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002809 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002810 return ret;
2811
2812out:
2813 drm_gem_object_unreference(&obj->base);
2814 mutex_unlock(&dev->struct_mutex);
2815 return ret;
2816}
2817
2818/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002819 * i915_gem_object_sync - sync an object to a ring.
2820 *
2821 * @obj: object which may be in use on another ring.
2822 * @to: ring we wish to use the object on. May be NULL.
2823 *
2824 * This code is meant to abstract object synchronization with the GPU.
2825 * Calling with NULL implies synchronizing the object with the CPU
2826 * rather than a particular GPU ring.
2827 *
2828 * Returns 0 if successful, else propagates up the lower layer error.
2829 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002830int
2831i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002832 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002833{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002834 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002835 u32 seqno;
2836 int ret, idx;
2837
2838 if (from == NULL || to == from)
2839 return 0;
2840
Ben Widawsky5816d642012-04-11 11:18:19 -07002841 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002842 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002843
2844 idx = intel_ring_sync_index(from, to);
2845
Chris Wilson0201f1e2012-07-20 12:41:01 +01002846 seqno = obj->last_read_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002847 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002848 return 0;
2849
Ben Widawskyb4aca012012-04-25 20:50:12 -07002850 ret = i915_gem_check_olr(obj->ring, seqno);
2851 if (ret)
2852 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002853
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002854 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002855 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002856 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002857 /* We use last_read_seqno because sync_to()
2858 * might have just caused seqno wrap under
2859 * the radar.
2860 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002861 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002862
Ben Widawskye3a5a222012-04-11 11:18:20 -07002863 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002864}
2865
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002866static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2867{
2868 u32 old_write_domain, old_read_domains;
2869
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002870 /* Force a pagefault for domain tracking on next user access */
2871 i915_gem_release_mmap(obj);
2872
Keith Packardb97c3d92011-06-24 21:02:59 -07002873 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2874 return;
2875
Chris Wilson97c809fd2012-10-09 19:24:38 +01002876 /* Wait for any direct GTT access to complete */
2877 mb();
2878
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002879 old_read_domains = obj->base.read_domains;
2880 old_write_domain = obj->base.write_domain;
2881
2882 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2883 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2884
2885 trace_i915_gem_object_change_domain(obj,
2886 old_read_domains,
2887 old_write_domain);
2888}
2889
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002890int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002891{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002892 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002893 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002894 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002895
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002896 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002897 return 0;
2898
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002899 if (!drm_mm_node_allocated(&vma->node)) {
2900 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002901 return 0;
2902 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002903
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002904 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002905 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002906
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002907 BUG_ON(obj->pages == NULL);
2908
Chris Wilsona8198ee2011-04-13 22:04:09 +01002909 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002910 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002911 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002912 /* Continue on if we fail due to EIO, the GPU is hung so we
2913 * should be safe and we need to cleanup or else we might
2914 * cause memory corruption through use-after-free.
2915 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002916
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002917 if (i915_is_ggtt(vma->vm)) {
2918 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002919
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002920 /* release the fence reg _after_ flushing */
2921 ret = i915_gem_object_put_fence(obj);
2922 if (ret)
2923 return ret;
2924 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002925
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002926 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002927
Ben Widawsky6f65e292013-12-06 14:10:56 -08002928 vma->unbind_vma(vma);
2929
Daniel Vetter74163902012-02-15 23:50:21 +01002930 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002931
Chris Wilson64bf9302014-02-25 14:23:28 +00002932 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002933 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002934 if (i915_is_ggtt(vma->vm))
2935 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002936
Ben Widawsky2f633152013-07-17 12:19:03 -07002937 drm_mm_remove_node(&vma->node);
2938 i915_gem_vma_destroy(vma);
2939
2940 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002941 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002942 if (list_empty(&obj->vma_list))
2943 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002944
Chris Wilson70903c32013-12-04 09:59:09 +00002945 /* And finally now the object is completely decoupled from this vma,
2946 * we can drop its hold on the backing storage and allow it to be
2947 * reaped by the shrinker.
2948 */
2949 i915_gem_object_unpin_pages(obj);
2950
Chris Wilson88241782011-01-07 17:09:48 +00002951 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002952}
2953
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002954int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002955{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002956 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002957 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002958 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002959
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002960 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002961 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002962 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002963 if (ret)
2964 return ret;
2965
Chris Wilson3e960502012-11-27 16:22:54 +00002966 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002967 if (ret)
2968 return ret;
2969 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002970
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002971 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002972}
2973
Chris Wilson9ce079e2012-04-17 15:31:30 +01002974static void i965_write_fence_reg(struct drm_device *dev, int reg,
2975 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002976{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002977 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002978 int fence_reg;
2979 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002980
Imre Deak56c844e2013-01-07 21:47:34 +02002981 if (INTEL_INFO(dev)->gen >= 6) {
2982 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2983 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2984 } else {
2985 fence_reg = FENCE_REG_965_0;
2986 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2987 }
2988
Chris Wilsond18b9612013-07-10 13:36:23 +01002989 fence_reg += reg * 8;
2990
2991 /* To w/a incoherency with non-atomic 64-bit register updates,
2992 * we split the 64-bit update into two 32-bit writes. In order
2993 * for a partial fence not to be evaluated between writes, we
2994 * precede the update with write to turn off the fence register,
2995 * and only enable the fence as the last step.
2996 *
2997 * For extra levels of paranoia, we make sure each step lands
2998 * before applying the next step.
2999 */
3000 I915_WRITE(fence_reg, 0);
3001 POSTING_READ(fence_reg);
3002
Chris Wilson9ce079e2012-04-17 15:31:30 +01003003 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003004 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003005 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003006
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003007 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003008 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003009 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003010 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003011 if (obj->tiling_mode == I915_TILING_Y)
3012 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3013 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003014
Chris Wilsond18b9612013-07-10 13:36:23 +01003015 I915_WRITE(fence_reg + 4, val >> 32);
3016 POSTING_READ(fence_reg + 4);
3017
3018 I915_WRITE(fence_reg + 0, val);
3019 POSTING_READ(fence_reg);
3020 } else {
3021 I915_WRITE(fence_reg + 4, 0);
3022 POSTING_READ(fence_reg + 4);
3023 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003024}
3025
Chris Wilson9ce079e2012-04-17 15:31:30 +01003026static void i915_write_fence_reg(struct drm_device *dev, int reg,
3027 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003028{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003029 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003030 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003031
Chris Wilson9ce079e2012-04-17 15:31:30 +01003032 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003033 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003034 int pitch_val;
3035 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003036
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003037 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003038 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003039 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3040 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3041 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003042
3043 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3044 tile_width = 128;
3045 else
3046 tile_width = 512;
3047
3048 /* Note: pitch better be a power of two tile widths */
3049 pitch_val = obj->stride / tile_width;
3050 pitch_val = ffs(pitch_val) - 1;
3051
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003052 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003053 if (obj->tiling_mode == I915_TILING_Y)
3054 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3055 val |= I915_FENCE_SIZE_BITS(size);
3056 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3057 val |= I830_FENCE_REG_VALID;
3058 } else
3059 val = 0;
3060
3061 if (reg < 8)
3062 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003063 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003064 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003065
Chris Wilson9ce079e2012-04-17 15:31:30 +01003066 I915_WRITE(reg, val);
3067 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003068}
3069
Chris Wilson9ce079e2012-04-17 15:31:30 +01003070static void i830_write_fence_reg(struct drm_device *dev, int reg,
3071 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003072{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003073 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003074 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003075
Chris Wilson9ce079e2012-04-17 15:31:30 +01003076 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003077 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003078 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003079
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003080 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003081 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003082 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3083 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3084 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003085
Chris Wilson9ce079e2012-04-17 15:31:30 +01003086 pitch_val = obj->stride / 128;
3087 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003088
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003089 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003090 if (obj->tiling_mode == I915_TILING_Y)
3091 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3092 val |= I830_FENCE_SIZE_BITS(size);
3093 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3094 val |= I830_FENCE_REG_VALID;
3095 } else
3096 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003097
Chris Wilson9ce079e2012-04-17 15:31:30 +01003098 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3099 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3100}
3101
Chris Wilsond0a57782012-10-09 19:24:37 +01003102inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3103{
3104 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3105}
3106
Chris Wilson9ce079e2012-04-17 15:31:30 +01003107static void i915_gem_write_fence(struct drm_device *dev, int reg,
3108 struct drm_i915_gem_object *obj)
3109{
Chris Wilsond0a57782012-10-09 19:24:37 +01003110 struct drm_i915_private *dev_priv = dev->dev_private;
3111
3112 /* Ensure that all CPU reads are completed before installing a fence
3113 * and all writes before removing the fence.
3114 */
3115 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3116 mb();
3117
Daniel Vetter94a335d2013-07-17 14:51:28 +02003118 WARN(obj && (!obj->stride || !obj->tiling_mode),
3119 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3120 obj->stride, obj->tiling_mode);
3121
Chris Wilson9ce079e2012-04-17 15:31:30 +01003122 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003123 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003124 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003125 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003126 case 5:
3127 case 4: i965_write_fence_reg(dev, reg, obj); break;
3128 case 3: i915_write_fence_reg(dev, reg, obj); break;
3129 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003130 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003131 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003132
3133 /* And similarly be paranoid that no direct access to this region
3134 * is reordered to before the fence is installed.
3135 */
3136 if (i915_gem_object_needs_mb(obj))
3137 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003138}
3139
Chris Wilson61050802012-04-17 15:31:31 +01003140static inline int fence_number(struct drm_i915_private *dev_priv,
3141 struct drm_i915_fence_reg *fence)
3142{
3143 return fence - dev_priv->fence_regs;
3144}
3145
3146static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3147 struct drm_i915_fence_reg *fence,
3148 bool enable)
3149{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003150 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003151 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003152
Chris Wilson46a0b632013-07-10 13:36:24 +01003153 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003154
3155 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003156 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003157 fence->obj = obj;
3158 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3159 } else {
3160 obj->fence_reg = I915_FENCE_REG_NONE;
3161 fence->obj = NULL;
3162 list_del_init(&fence->lru_list);
3163 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003164 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003165}
3166
Chris Wilsond9e86c02010-11-10 16:40:20 +00003167static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003168i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003169{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003170 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003171 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003172 if (ret)
3173 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003174
3175 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003176 }
3177
Chris Wilson86d5bc32012-07-20 12:41:04 +01003178 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003179 return 0;
3180}
3181
3182int
3183i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3184{
Chris Wilson61050802012-04-17 15:31:31 +01003185 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003186 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003187 int ret;
3188
Chris Wilsond0a57782012-10-09 19:24:37 +01003189 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003190 if (ret)
3191 return ret;
3192
Chris Wilson61050802012-04-17 15:31:31 +01003193 if (obj->fence_reg == I915_FENCE_REG_NONE)
3194 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003195
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003196 fence = &dev_priv->fence_regs[obj->fence_reg];
3197
Daniel Vetteraff10b302014-02-14 14:06:05 +01003198 if (WARN_ON(fence->pin_count))
3199 return -EBUSY;
3200
Chris Wilson61050802012-04-17 15:31:31 +01003201 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003202 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003203
3204 return 0;
3205}
3206
3207static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003208i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003209{
Daniel Vetterae3db242010-02-19 11:51:58 +01003210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003211 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003212 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003213
3214 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003215 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003216 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3217 reg = &dev_priv->fence_regs[i];
3218 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003219 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003220
Chris Wilson1690e1e2011-12-14 13:57:08 +01003221 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003222 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003223 }
3224
Chris Wilsond9e86c02010-11-10 16:40:20 +00003225 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003226 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003227
3228 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003229 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003230 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003231 continue;
3232
Chris Wilson8fe301a2012-04-17 15:31:28 +01003233 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003234 }
3235
Chris Wilson5dce5b932014-01-20 10:17:36 +00003236deadlock:
3237 /* Wait for completion of pending flips which consume fences */
3238 if (intel_has_pending_fb_unpin(dev))
3239 return ERR_PTR(-EAGAIN);
3240
3241 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003242}
3243
Jesse Barnesde151cf2008-11-12 10:03:55 -08003244/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003245 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003246 * @obj: object to map through a fence reg
3247 *
3248 * When mapping objects through the GTT, userspace wants to be able to write
3249 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003250 * This function walks the fence regs looking for a free one for @obj,
3251 * stealing one if it can't find any.
3252 *
3253 * It then sets up the reg based on the object's properties: address, pitch
3254 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003255 *
3256 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003257 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003258int
Chris Wilson06d98132012-04-17 15:31:24 +01003259i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003260{
Chris Wilson05394f32010-11-08 19:18:58 +00003261 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003262 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003263 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003264 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003265 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003266
Chris Wilson14415742012-04-17 15:31:33 +01003267 /* Have we updated the tiling parameters upon the object and so
3268 * will need to serialise the write to the associated fence register?
3269 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003270 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003271 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003272 if (ret)
3273 return ret;
3274 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003275
Chris Wilsond9e86c02010-11-10 16:40:20 +00003276 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003277 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3278 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003279 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003280 list_move_tail(&reg->lru_list,
3281 &dev_priv->mm.fence_list);
3282 return 0;
3283 }
3284 } else if (enable) {
3285 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003286 if (IS_ERR(reg))
3287 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003288
Chris Wilson14415742012-04-17 15:31:33 +01003289 if (reg->obj) {
3290 struct drm_i915_gem_object *old = reg->obj;
3291
Chris Wilsond0a57782012-10-09 19:24:37 +01003292 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003293 if (ret)
3294 return ret;
3295
Chris Wilson14415742012-04-17 15:31:33 +01003296 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003297 }
Chris Wilson14415742012-04-17 15:31:33 +01003298 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003299 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003300
Chris Wilson14415742012-04-17 15:31:33 +01003301 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003302
Chris Wilson9ce079e2012-04-17 15:31:30 +01003303 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003304}
3305
Chris Wilson42d6ab42012-07-26 11:49:32 +01003306static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3307 struct drm_mm_node *gtt_space,
3308 unsigned long cache_level)
3309{
3310 struct drm_mm_node *other;
3311
3312 /* On non-LLC machines we have to be careful when putting differing
3313 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003314 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003315 */
3316 if (HAS_LLC(dev))
3317 return true;
3318
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003319 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003320 return true;
3321
3322 if (list_empty(&gtt_space->node_list))
3323 return true;
3324
3325 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3326 if (other->allocated && !other->hole_follows && other->color != cache_level)
3327 return false;
3328
3329 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3330 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3331 return false;
3332
3333 return true;
3334}
3335
3336static void i915_gem_verify_gtt(struct drm_device *dev)
3337{
3338#if WATCH_GTT
3339 struct drm_i915_private *dev_priv = dev->dev_private;
3340 struct drm_i915_gem_object *obj;
3341 int err = 0;
3342
Ben Widawsky35c20a62013-05-31 11:28:48 -07003343 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003344 if (obj->gtt_space == NULL) {
3345 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3346 err++;
3347 continue;
3348 }
3349
3350 if (obj->cache_level != obj->gtt_space->color) {
3351 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003352 i915_gem_obj_ggtt_offset(obj),
3353 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003354 obj->cache_level,
3355 obj->gtt_space->color);
3356 err++;
3357 continue;
3358 }
3359
3360 if (!i915_gem_valid_gtt_space(dev,
3361 obj->gtt_space,
3362 obj->cache_level)) {
3363 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003364 i915_gem_obj_ggtt_offset(obj),
3365 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003366 obj->cache_level);
3367 err++;
3368 continue;
3369 }
3370 }
3371
3372 WARN_ON(err);
3373#endif
3374}
3375
Jesse Barnesde151cf2008-11-12 10:03:55 -08003376/**
Eric Anholt673a3942008-07-30 12:06:12 -07003377 * Finds free space in the GTT aperture and binds the object there.
3378 */
Daniel Vetter262de142014-02-14 14:01:20 +01003379static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003380i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3381 struct i915_address_space *vm,
3382 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003383 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003384{
Chris Wilson05394f32010-11-08 19:18:58 +00003385 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003386 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003387 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003388 unsigned long start =
3389 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3390 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003391 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003392 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003393 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003394
Chris Wilsone28f8712011-07-18 13:11:49 -07003395 fence_size = i915_gem_get_gtt_size(dev,
3396 obj->base.size,
3397 obj->tiling_mode);
3398 fence_alignment = i915_gem_get_gtt_alignment(dev,
3399 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003400 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003401 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003402 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003403 obj->base.size,
3404 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003405
Eric Anholt673a3942008-07-30 12:06:12 -07003406 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003407 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003408 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003409 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003410 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003411 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003412 }
3413
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003414 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003415
Chris Wilson654fc602010-05-27 13:18:21 +01003416 /* If the object is bigger than the entire aperture, reject it early
3417 * before evicting everything in a vain attempt to find space.
3418 */
Chris Wilsond23db882014-05-23 08:48:08 +02003419 if (obj->base.size > end) {
3420 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003421 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003422 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003423 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003424 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003425 }
3426
Chris Wilson37e680a2012-06-07 15:38:42 +01003427 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003428 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003429 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003430
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003431 i915_gem_object_pin_pages(obj);
3432
Ben Widawskyaccfef22013-08-14 11:38:35 +02003433 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003434 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003435 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003436
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003437search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003438 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003439 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003440 obj->cache_level,
3441 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003442 DRM_MM_SEARCH_DEFAULT,
3443 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003444 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003445 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003446 obj->cache_level,
3447 start, end,
3448 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003449 if (ret == 0)
3450 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003451
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003452 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003453 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003454 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003455 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003456 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003457 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003458 }
3459
Daniel Vetter74163902012-02-15 23:50:21 +01003460 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003461 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003462 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003463
Ben Widawsky35c20a62013-05-31 11:28:48 -07003464 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003465 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003466
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003467 if (i915_is_ggtt(vm)) {
3468 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003469
Daniel Vetter49987092013-08-14 10:21:23 +02003470 fenceable = (vma->node.size == fence_size &&
3471 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003472
Daniel Vetter49987092013-08-14 10:21:23 +02003473 mappable = (vma->node.start + obj->base.size <=
3474 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003475
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003476 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003477 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003478
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003479 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003480
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003481 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003482 vma->bind_vma(vma, obj->cache_level,
3483 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3484
Chris Wilson42d6ab42012-07-26 11:49:32 +01003485 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003486 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003487
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003488err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003489 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003490err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003491 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003492 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003493err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003494 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003495 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003496}
3497
Chris Wilson000433b2013-08-08 14:41:09 +01003498bool
Chris Wilson2c225692013-08-09 12:26:45 +01003499i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3500 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003501{
Eric Anholt673a3942008-07-30 12:06:12 -07003502 /* If we don't have a page list set up, then we're not pinned
3503 * to GPU, and we can ignore the cache flush because it'll happen
3504 * again at bind time.
3505 */
Chris Wilson05394f32010-11-08 19:18:58 +00003506 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003507 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003508
Imre Deak769ce462013-02-13 21:56:05 +02003509 /*
3510 * Stolen memory is always coherent with the GPU as it is explicitly
3511 * marked as wc by the system, or the system is cache-coherent.
3512 */
3513 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003514 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003515
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003516 /* If the GPU is snooping the contents of the CPU cache,
3517 * we do not need to manually clear the CPU cache lines. However,
3518 * the caches are only snooped when the render cache is
3519 * flushed/invalidated. As we always have to emit invalidations
3520 * and flushes when moving into and out of the RENDER domain, correct
3521 * snooping behaviour occurs naturally as the result of our domain
3522 * tracking.
3523 */
Chris Wilson2c225692013-08-09 12:26:45 +01003524 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003525 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003526
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003527 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003528 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003529
3530 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003531}
3532
3533/** Flushes the GTT write domain for the object if it's dirty. */
3534static void
Chris Wilson05394f32010-11-08 19:18:58 +00003535i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003536{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003537 uint32_t old_write_domain;
3538
Chris Wilson05394f32010-11-08 19:18:58 +00003539 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003540 return;
3541
Chris Wilson63256ec2011-01-04 18:42:07 +00003542 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003543 * to it immediately go to main memory as far as we know, so there's
3544 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003545 *
3546 * However, we do have to enforce the order so that all writes through
3547 * the GTT land before any writes to the device, such as updates to
3548 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003549 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003550 wmb();
3551
Chris Wilson05394f32010-11-08 19:18:58 +00003552 old_write_domain = obj->base.write_domain;
3553 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003554
3555 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003556 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003557 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003558}
3559
3560/** Flushes the CPU write domain for the object if it's dirty. */
3561static void
Chris Wilson2c225692013-08-09 12:26:45 +01003562i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3563 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003564{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003565 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003566
Chris Wilson05394f32010-11-08 19:18:58 +00003567 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003568 return;
3569
Chris Wilson000433b2013-08-08 14:41:09 +01003570 if (i915_gem_clflush_object(obj, force))
3571 i915_gem_chipset_flush(obj->base.dev);
3572
Chris Wilson05394f32010-11-08 19:18:58 +00003573 old_write_domain = obj->base.write_domain;
3574 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003575
3576 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003577 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003578 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003579}
3580
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003581/**
3582 * Moves a single object to the GTT read, and possibly write domain.
3583 *
3584 * This function returns when the move is complete, including waiting on
3585 * flushes to occur.
3586 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003587int
Chris Wilson20217462010-11-23 15:26:33 +00003588i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003589{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003590 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003591 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003592 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003593
Eric Anholt02354392008-11-26 13:58:13 -08003594 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003595 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003596 return -EINVAL;
3597
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003598 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3599 return 0;
3600
Chris Wilson0201f1e2012-07-20 12:41:01 +01003601 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003602 if (ret)
3603 return ret;
3604
Chris Wilsonc8725f32014-03-17 12:21:55 +00003605 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003606 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003607
Chris Wilsond0a57782012-10-09 19:24:37 +01003608 /* Serialise direct access to this object with the barriers for
3609 * coherent writes from the GPU, by effectively invalidating the
3610 * GTT domain upon first access.
3611 */
3612 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3613 mb();
3614
Chris Wilson05394f32010-11-08 19:18:58 +00003615 old_write_domain = obj->base.write_domain;
3616 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003617
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003618 /* It should now be out of any other write domains, and we can update
3619 * the domain values for our changes.
3620 */
Chris Wilson05394f32010-11-08 19:18:58 +00003621 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3622 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003623 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003624 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3625 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3626 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003627 }
3628
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003629 trace_i915_gem_object_change_domain(obj,
3630 old_read_domains,
3631 old_write_domain);
3632
Chris Wilson8325a092012-04-24 15:52:35 +01003633 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003634 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003635 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003636 if (vma)
3637 list_move_tail(&vma->mm_list,
3638 &dev_priv->gtt.base.inactive_list);
3639
3640 }
Chris Wilson8325a092012-04-24 15:52:35 +01003641
Eric Anholte47c68e2008-11-14 13:35:19 -08003642 return 0;
3643}
3644
Chris Wilsone4ffd172011-04-04 09:44:39 +01003645int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3646 enum i915_cache_level cache_level)
3647{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003648 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003649 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003650 int ret;
3651
3652 if (obj->cache_level == cache_level)
3653 return 0;
3654
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003655 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003656 DRM_DEBUG("can not change the cache level of pinned objects\n");
3657 return -EBUSY;
3658 }
3659
Chris Wilsondf6f7832014-03-21 07:40:56 +00003660 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003661 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003662 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003663 if (ret)
3664 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003665 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003666 }
3667
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003668 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003669 ret = i915_gem_object_finish_gpu(obj);
3670 if (ret)
3671 return ret;
3672
3673 i915_gem_object_finish_gtt(obj);
3674
3675 /* Before SandyBridge, you could not use tiling or fence
3676 * registers with snooped memory, so relinquish any fences
3677 * currently pointing to our region in the aperture.
3678 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003679 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003680 ret = i915_gem_object_put_fence(obj);
3681 if (ret)
3682 return ret;
3683 }
3684
Ben Widawsky6f65e292013-12-06 14:10:56 -08003685 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003686 if (drm_mm_node_allocated(&vma->node))
3687 vma->bind_vma(vma, cache_level,
3688 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003689 }
3690
Chris Wilson2c225692013-08-09 12:26:45 +01003691 list_for_each_entry(vma, &obj->vma_list, vma_link)
3692 vma->node.color = cache_level;
3693 obj->cache_level = cache_level;
3694
3695 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003696 u32 old_read_domains, old_write_domain;
3697
3698 /* If we're coming from LLC cached, then we haven't
3699 * actually been tracking whether the data is in the
3700 * CPU cache or not, since we only allow one bit set
3701 * in obj->write_domain and have been skipping the clflushes.
3702 * Just set it to the CPU cache for now.
3703 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003704 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003705 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003706
3707 old_read_domains = obj->base.read_domains;
3708 old_write_domain = obj->base.write_domain;
3709
3710 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3711 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3712
3713 trace_i915_gem_object_change_domain(obj,
3714 old_read_domains,
3715 old_write_domain);
3716 }
3717
Chris Wilson42d6ab42012-07-26 11:49:32 +01003718 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003719 return 0;
3720}
3721
Ben Widawsky199adf42012-09-21 17:01:20 -07003722int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3723 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003724{
Ben Widawsky199adf42012-09-21 17:01:20 -07003725 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726 struct drm_i915_gem_object *obj;
3727 int ret;
3728
3729 ret = i915_mutex_lock_interruptible(dev);
3730 if (ret)
3731 return ret;
3732
3733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3734 if (&obj->base == NULL) {
3735 ret = -ENOENT;
3736 goto unlock;
3737 }
3738
Chris Wilson651d7942013-08-08 14:41:10 +01003739 switch (obj->cache_level) {
3740 case I915_CACHE_LLC:
3741 case I915_CACHE_L3_LLC:
3742 args->caching = I915_CACHING_CACHED;
3743 break;
3744
Chris Wilson4257d3b2013-08-08 14:41:11 +01003745 case I915_CACHE_WT:
3746 args->caching = I915_CACHING_DISPLAY;
3747 break;
3748
Chris Wilson651d7942013-08-08 14:41:10 +01003749 default:
3750 args->caching = I915_CACHING_NONE;
3751 break;
3752 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003753
3754 drm_gem_object_unreference(&obj->base);
3755unlock:
3756 mutex_unlock(&dev->struct_mutex);
3757 return ret;
3758}
3759
Ben Widawsky199adf42012-09-21 17:01:20 -07003760int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3761 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003762{
Ben Widawsky199adf42012-09-21 17:01:20 -07003763 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003764 struct drm_i915_gem_object *obj;
3765 enum i915_cache_level level;
3766 int ret;
3767
Ben Widawsky199adf42012-09-21 17:01:20 -07003768 switch (args->caching) {
3769 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003770 level = I915_CACHE_NONE;
3771 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003772 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003773 level = I915_CACHE_LLC;
3774 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003775 case I915_CACHING_DISPLAY:
3776 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3777 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003778 default:
3779 return -EINVAL;
3780 }
3781
Ben Widawsky3bc29132012-09-26 16:15:20 -07003782 ret = i915_mutex_lock_interruptible(dev);
3783 if (ret)
3784 return ret;
3785
Chris Wilsone6994ae2012-07-10 10:27:08 +01003786 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3787 if (&obj->base == NULL) {
3788 ret = -ENOENT;
3789 goto unlock;
3790 }
3791
3792 ret = i915_gem_object_set_cache_level(obj, level);
3793
3794 drm_gem_object_unreference(&obj->base);
3795unlock:
3796 mutex_unlock(&dev->struct_mutex);
3797 return ret;
3798}
3799
Chris Wilsoncc98b412013-08-09 12:25:09 +01003800static bool is_pin_display(struct drm_i915_gem_object *obj)
3801{
Oscar Mateo19656432014-05-16 14:20:43 +01003802 struct i915_vma *vma;
3803
3804 if (list_empty(&obj->vma_list))
3805 return false;
3806
3807 vma = i915_gem_obj_to_ggtt(obj);
3808 if (!vma)
3809 return false;
3810
Chris Wilsoncc98b412013-08-09 12:25:09 +01003811 /* There are 3 sources that pin objects:
3812 * 1. The display engine (scanouts, sprites, cursors);
3813 * 2. Reservations for execbuffer;
3814 * 3. The user.
3815 *
3816 * We can ignore reservations as we hold the struct_mutex and
3817 * are only called outside of the reservation path. The user
3818 * can only increment pin_count once, and so if after
3819 * subtracting the potential reference by the user, any pin_count
3820 * remains, it must be due to another use by the display engine.
3821 */
Oscar Mateo19656432014-05-16 14:20:43 +01003822 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003823}
3824
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003825/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003826 * Prepare buffer for display plane (scanout, cursors, etc).
3827 * Can be called from an uninterruptible phase (modesetting) and allows
3828 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003829 */
3830int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003831i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3832 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003833 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003834{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003835 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003836 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003837 int ret;
3838
Chris Wilson0be73282010-12-06 14:36:27 +00003839 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003840 ret = i915_gem_object_sync(obj, pipelined);
3841 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003842 return ret;
3843 }
3844
Chris Wilsoncc98b412013-08-09 12:25:09 +01003845 /* Mark the pin_display early so that we account for the
3846 * display coherency whilst setting up the cache domains.
3847 */
Oscar Mateo19656432014-05-16 14:20:43 +01003848 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003849 obj->pin_display = true;
3850
Eric Anholta7ef0642011-03-29 16:59:54 -07003851 /* The display engine is not coherent with the LLC cache on gen6. As
3852 * a result, we make sure that the pinning that is about to occur is
3853 * done with uncached PTEs. This is lowest common denominator for all
3854 * chipsets.
3855 *
3856 * However for gen6+, we could do better by using the GFDT bit instead
3857 * of uncaching, which would allow us to flush all the LLC-cached data
3858 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3859 */
Chris Wilson651d7942013-08-08 14:41:10 +01003860 ret = i915_gem_object_set_cache_level(obj,
3861 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003862 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003863 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003864
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003865 /* As the user may map the buffer once pinned in the display plane
3866 * (e.g. libkms for the bootup splash), we have to ensure that we
3867 * always use map_and_fenceable for all scanout buffers.
3868 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003869 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003870 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003871 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003872
Chris Wilson2c225692013-08-09 12:26:45 +01003873 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003874
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003875 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003876 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003877
3878 /* It should now be out of any other write domains, and we can update
3879 * the domain values for our changes.
3880 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003881 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003882 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003883
3884 trace_i915_gem_object_change_domain(obj,
3885 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003886 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003887
3888 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003889
3890err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003891 WARN_ON(was_pin_display != is_pin_display(obj));
3892 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003893 return ret;
3894}
3895
3896void
3897i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3898{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003899 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003900 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003901}
3902
Chris Wilson85345512010-11-13 09:49:11 +00003903int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003904i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003905{
Chris Wilson88241782011-01-07 17:09:48 +00003906 int ret;
3907
Chris Wilsona8198ee2011-04-13 22:04:09 +01003908 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003909 return 0;
3910
Chris Wilson0201f1e2012-07-20 12:41:01 +01003911 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003912 if (ret)
3913 return ret;
3914
Chris Wilsona8198ee2011-04-13 22:04:09 +01003915 /* Ensure that we invalidate the GPU's caches and TLBs. */
3916 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003917 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003918}
3919
Eric Anholte47c68e2008-11-14 13:35:19 -08003920/**
3921 * Moves a single object to the CPU read, and possibly write domain.
3922 *
3923 * This function returns when the move is complete, including waiting on
3924 * flushes to occur.
3925 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003926int
Chris Wilson919926a2010-11-12 13:42:53 +00003927i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003928{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003929 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003930 int ret;
3931
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003932 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3933 return 0;
3934
Chris Wilson0201f1e2012-07-20 12:41:01 +01003935 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003936 if (ret)
3937 return ret;
3938
Chris Wilsonc8725f32014-03-17 12:21:55 +00003939 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003940 i915_gem_object_flush_gtt_write_domain(obj);
3941
Chris Wilson05394f32010-11-08 19:18:58 +00003942 old_write_domain = obj->base.write_domain;
3943 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003944
Eric Anholte47c68e2008-11-14 13:35:19 -08003945 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003946 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003947 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003948
Chris Wilson05394f32010-11-08 19:18:58 +00003949 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003950 }
3951
3952 /* It should now be out of any other write domains, and we can update
3953 * the domain values for our changes.
3954 */
Chris Wilson05394f32010-11-08 19:18:58 +00003955 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003956
3957 /* If we're writing through the CPU, then the GPU read domains will
3958 * need to be invalidated at next use.
3959 */
3960 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003961 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3962 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003963 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003964
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003965 trace_i915_gem_object_change_domain(obj,
3966 old_read_domains,
3967 old_write_domain);
3968
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003969 return 0;
3970}
3971
Eric Anholt673a3942008-07-30 12:06:12 -07003972/* Throttle our rendering by waiting until the ring has completed our requests
3973 * emitted over 20 msec ago.
3974 *
Eric Anholtb9624422009-06-03 07:27:35 +00003975 * Note that if we were to use the current jiffies each time around the loop,
3976 * we wouldn't escape the function with any frames outstanding if the time to
3977 * render a frame was over 20ms.
3978 *
Eric Anholt673a3942008-07-30 12:06:12 -07003979 * This should get us reasonable parallelism between CPU and GPU but also
3980 * relatively low latency when blocking on a particular request to finish.
3981 */
3982static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003983i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003984{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003985 struct drm_i915_private *dev_priv = dev->dev_private;
3986 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003987 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003988 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003989 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003990 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003991 u32 seqno = 0;
3992 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003993
Daniel Vetter308887a2012-11-14 17:14:06 +01003994 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3995 if (ret)
3996 return ret;
3997
3998 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3999 if (ret)
4000 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004001
Chris Wilson1c255952010-09-26 11:03:27 +01004002 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004003 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004004 if (time_after_eq(request->emitted_jiffies, recent_enough))
4005 break;
4006
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004007 ring = request->ring;
4008 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004009 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004010 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004011 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004012
4013 if (seqno == 0)
4014 return 0;
4015
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004016 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004017 if (ret == 0)
4018 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004019
Eric Anholt673a3942008-07-30 12:06:12 -07004020 return ret;
4021}
4022
Chris Wilsond23db882014-05-23 08:48:08 +02004023static bool
4024i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4025{
4026 struct drm_i915_gem_object *obj = vma->obj;
4027
4028 if (alignment &&
4029 vma->node.start & (alignment - 1))
4030 return true;
4031
4032 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4033 return true;
4034
4035 if (flags & PIN_OFFSET_BIAS &&
4036 vma->node.start < (flags & PIN_OFFSET_MASK))
4037 return true;
4038
4039 return false;
4040}
4041
Eric Anholt673a3942008-07-30 12:06:12 -07004042int
Chris Wilson05394f32010-11-08 19:18:58 +00004043i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004044 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004045 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004046 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004047{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004048 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004049 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004050 int ret;
4051
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004052 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4053 return -ENODEV;
4054
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004055 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004056 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004057
4058 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004059 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004060 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4061 return -EBUSY;
4062
Chris Wilsond23db882014-05-23 08:48:08 +02004063 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004064 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004065 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004066 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004067 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004068 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004069 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004070 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004071 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004072 if (ret)
4073 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004074
4075 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004076 }
4077 }
4078
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004079 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004080 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4081 if (IS_ERR(vma))
4082 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004083 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004084
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004085 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4086 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004087
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004088 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004089 if (flags & PIN_MAPPABLE)
4090 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004091
4092 return 0;
4093}
4094
4095void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004096i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004097{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004098 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004099
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004100 BUG_ON(!vma);
4101 BUG_ON(vma->pin_count == 0);
4102 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4103
4104 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004105 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004106}
4107
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004108bool
4109i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4110{
4111 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4112 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4113 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4114
4115 WARN_ON(!ggtt_vma ||
4116 dev_priv->fence_regs[obj->fence_reg].pin_count >
4117 ggtt_vma->pin_count);
4118 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4119 return true;
4120 } else
4121 return false;
4122}
4123
4124void
4125i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4126{
4127 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4128 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4129 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4130 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4131 }
4132}
4133
Eric Anholt673a3942008-07-30 12:06:12 -07004134int
4135i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004136 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004137{
4138 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004139 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004140 int ret;
4141
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004142 if (INTEL_INFO(dev)->gen >= 6)
4143 return -ENODEV;
4144
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004145 ret = i915_mutex_lock_interruptible(dev);
4146 if (ret)
4147 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004148
Chris Wilson05394f32010-11-08 19:18:58 +00004149 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004150 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004151 ret = -ENOENT;
4152 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004153 }
Eric Anholt673a3942008-07-30 12:06:12 -07004154
Chris Wilson05394f32010-11-08 19:18:58 +00004155 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004156 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004157 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004158 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004159 }
4160
Chris Wilson05394f32010-11-08 19:18:58 +00004161 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004162 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004163 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004164 ret = -EINVAL;
4165 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004166 }
4167
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004168 if (obj->user_pin_count == ULONG_MAX) {
4169 ret = -EBUSY;
4170 goto out;
4171 }
4172
Chris Wilson93be8782013-01-02 10:31:22 +00004173 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004174 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004175 if (ret)
4176 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004177 }
4178
Chris Wilson93be8782013-01-02 10:31:22 +00004179 obj->user_pin_count++;
4180 obj->pin_filp = file;
4181
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004182 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004183out:
Chris Wilson05394f32010-11-08 19:18:58 +00004184 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004185unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004186 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004187 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004188}
4189
4190int
4191i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004192 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004193{
4194 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004195 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004196 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004197
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004198 ret = i915_mutex_lock_interruptible(dev);
4199 if (ret)
4200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004201
Chris Wilson05394f32010-11-08 19:18:58 +00004202 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004203 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004204 ret = -ENOENT;
4205 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004206 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004207
Chris Wilson05394f32010-11-08 19:18:58 +00004208 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004209 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004210 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004211 ret = -EINVAL;
4212 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004213 }
Chris Wilson05394f32010-11-08 19:18:58 +00004214 obj->user_pin_count--;
4215 if (obj->user_pin_count == 0) {
4216 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004217 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004218 }
Eric Anholt673a3942008-07-30 12:06:12 -07004219
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004220out:
Chris Wilson05394f32010-11-08 19:18:58 +00004221 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004222unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004223 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004224 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004225}
4226
4227int
4228i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004229 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004230{
4231 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004232 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004233 int ret;
4234
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004235 ret = i915_mutex_lock_interruptible(dev);
4236 if (ret)
4237 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004238
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07004239 intel_edp_psr_exit(dev, true);
4240
Chris Wilson05394f32010-11-08 19:18:58 +00004241 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004242 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004243 ret = -ENOENT;
4244 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004245 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004246
Chris Wilson0be555b2010-08-04 15:36:30 +01004247 /* Count all active objects as busy, even if they are currently not used
4248 * by the gpu. Users of this interface expect objects to eventually
4249 * become non-busy without any further actions, therefore emit any
4250 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004251 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004252 ret = i915_gem_object_flush_active(obj);
4253
Chris Wilson05394f32010-11-08 19:18:58 +00004254 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004255 if (obj->ring) {
4256 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4257 args->busy |= intel_ring_flag(obj->ring) << 16;
4258 }
Eric Anholt673a3942008-07-30 12:06:12 -07004259
Chris Wilson05394f32010-11-08 19:18:58 +00004260 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004261unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004262 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004263 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004264}
4265
4266int
4267i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4268 struct drm_file *file_priv)
4269{
Akshay Joshi0206e352011-08-16 15:34:10 -04004270 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004271}
4272
Chris Wilson3ef94da2009-09-14 16:50:29 +01004273int
4274i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4275 struct drm_file *file_priv)
4276{
4277 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004278 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004279 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004280
4281 switch (args->madv) {
4282 case I915_MADV_DONTNEED:
4283 case I915_MADV_WILLNEED:
4284 break;
4285 default:
4286 return -EINVAL;
4287 }
4288
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004289 ret = i915_mutex_lock_interruptible(dev);
4290 if (ret)
4291 return ret;
4292
Chris Wilson05394f32010-11-08 19:18:58 +00004293 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004294 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004295 ret = -ENOENT;
4296 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004297 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004298
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004299 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004300 ret = -EINVAL;
4301 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004302 }
4303
Chris Wilson05394f32010-11-08 19:18:58 +00004304 if (obj->madv != __I915_MADV_PURGED)
4305 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004306
Chris Wilson6c085a72012-08-20 11:40:46 +02004307 /* if the object is no longer attached, discard its backing storage */
4308 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004309 i915_gem_object_truncate(obj);
4310
Chris Wilson05394f32010-11-08 19:18:58 +00004311 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004312
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313out:
Chris Wilson05394f32010-11-08 19:18:58 +00004314 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004315unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004316 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004317 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004318}
4319
Chris Wilson37e680a2012-06-07 15:38:42 +01004320void i915_gem_object_init(struct drm_i915_gem_object *obj,
4321 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004322{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004323 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004324 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004325 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004326 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004327
Chris Wilson37e680a2012-06-07 15:38:42 +01004328 obj->ops = ops;
4329
Chris Wilson0327d6b2012-08-11 15:41:06 +01004330 obj->fence_reg = I915_FENCE_REG_NONE;
4331 obj->madv = I915_MADV_WILLNEED;
4332 /* Avoid an unnecessary call to unbind on the first bind. */
4333 obj->map_and_fenceable = true;
4334
4335 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4336}
4337
Chris Wilson37e680a2012-06-07 15:38:42 +01004338static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4339 .get_pages = i915_gem_object_get_pages_gtt,
4340 .put_pages = i915_gem_object_put_pages_gtt,
4341};
4342
Chris Wilson05394f32010-11-08 19:18:58 +00004343struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4344 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004345{
Daniel Vetterc397b902010-04-09 19:05:07 +00004346 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004347 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004348 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004349
Chris Wilson42dcedd2012-11-15 11:32:30 +00004350 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004351 if (obj == NULL)
4352 return NULL;
4353
4354 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004355 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004356 return NULL;
4357 }
4358
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004359 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4360 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4361 /* 965gm cannot relocate objects above 4GiB. */
4362 mask &= ~__GFP_HIGHMEM;
4363 mask |= __GFP_DMA32;
4364 }
4365
Al Viro496ad9a2013-01-23 17:07:38 -05004366 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004367 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004368
Chris Wilson37e680a2012-06-07 15:38:42 +01004369 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004370
Daniel Vetterc397b902010-04-09 19:05:07 +00004371 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4372 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4373
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004374 if (HAS_LLC(dev)) {
4375 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004376 * cache) for about a 10% performance improvement
4377 * compared to uncached. Graphics requests other than
4378 * display scanout are coherent with the CPU in
4379 * accessing this cache. This means in this mode we
4380 * don't need to clflush on the CPU side, and on the
4381 * GPU side we only need to flush internal caches to
4382 * get data visible to the CPU.
4383 *
4384 * However, we maintain the display planes as UC, and so
4385 * need to rebind when first used as such.
4386 */
4387 obj->cache_level = I915_CACHE_LLC;
4388 } else
4389 obj->cache_level = I915_CACHE_NONE;
4390
Daniel Vetterd861e332013-07-24 23:25:03 +02004391 trace_i915_gem_object_create(obj);
4392
Chris Wilson05394f32010-11-08 19:18:58 +00004393 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004394}
4395
Chris Wilson340fbd82014-05-22 09:16:52 +01004396static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4397{
4398 /* If we are the last user of the backing storage (be it shmemfs
4399 * pages or stolen etc), we know that the pages are going to be
4400 * immediately released. In this case, we can then skip copying
4401 * back the contents from the GPU.
4402 */
4403
4404 if (obj->madv != I915_MADV_WILLNEED)
4405 return false;
4406
4407 if (obj->base.filp == NULL)
4408 return true;
4409
4410 /* At first glance, this looks racy, but then again so would be
4411 * userspace racing mmap against close. However, the first external
4412 * reference to the filp can only be obtained through the
4413 * i915_gem_mmap_ioctl() which safeguards us against the user
4414 * acquiring such a reference whilst we are in the middle of
4415 * freeing the object.
4416 */
4417 return atomic_long_read(&obj->base.filp->f_count) == 1;
4418}
4419
Chris Wilson1488fc02012-04-24 15:47:31 +01004420void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004421{
Chris Wilson1488fc02012-04-24 15:47:31 +01004422 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004423 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004424 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004425 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004426
Paulo Zanonif65c9162013-11-27 18:20:34 -02004427 intel_runtime_pm_get(dev_priv);
4428
Chris Wilson26e12f82011-03-20 11:20:19 +00004429 trace_i915_gem_object_destroy(obj);
4430
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004431 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004432 int ret;
4433
4434 vma->pin_count = 0;
4435 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004436 if (WARN_ON(ret == -ERESTARTSYS)) {
4437 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004438
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004439 was_interruptible = dev_priv->mm.interruptible;
4440 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004441
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004442 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004443
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004444 dev_priv->mm.interruptible = was_interruptible;
4445 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004446 }
4447
Chris Wilson00731152014-05-21 12:42:56 +01004448 i915_gem_object_detach_phys(obj);
4449
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004450 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4451 * before progressing. */
4452 if (obj->stolen)
4453 i915_gem_object_unpin_pages(obj);
4454
Ben Widawsky401c29f2013-05-31 11:28:47 -07004455 if (WARN_ON(obj->pages_pin_count))
4456 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004457 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004458 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004459 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004460 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004461
Chris Wilson9da3da62012-06-01 15:20:22 +01004462 BUG_ON(obj->pages);
4463
Chris Wilson2f745ad2012-09-04 21:02:58 +01004464 if (obj->base.import_attach)
4465 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004466
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004467 if (obj->ops->release)
4468 obj->ops->release(obj);
4469
Chris Wilson05394f32010-11-08 19:18:58 +00004470 drm_gem_object_release(&obj->base);
4471 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004472
Chris Wilson05394f32010-11-08 19:18:58 +00004473 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004474 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004475
4476 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004477}
4478
Daniel Vettere656a6c2013-08-14 14:14:04 +02004479struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004480 struct i915_address_space *vm)
4481{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004482 struct i915_vma *vma;
4483 list_for_each_entry(vma, &obj->vma_list, vma_link)
4484 if (vma->vm == vm)
4485 return vma;
4486
4487 return NULL;
4488}
4489
Ben Widawsky2f633152013-07-17 12:19:03 -07004490void i915_gem_vma_destroy(struct i915_vma *vma)
4491{
4492 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004493
4494 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4495 if (!list_empty(&vma->exec_list))
4496 return;
4497
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004498 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004499
Ben Widawsky2f633152013-07-17 12:19:03 -07004500 kfree(vma);
4501}
4502
Chris Wilsone3efda42014-04-09 09:19:41 +01004503static void
4504i915_gem_stop_ringbuffers(struct drm_device *dev)
4505{
4506 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004507 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004508 int i;
4509
4510 for_each_ring(ring, dev_priv, i)
4511 intel_stop_ring_buffer(ring);
4512}
4513
Jesse Barnes5669fca2009-02-17 15:13:31 -08004514int
Chris Wilson45c5f202013-10-16 11:50:01 +01004515i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004516{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004518 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004519
Chris Wilson45c5f202013-10-16 11:50:01 +01004520 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004521 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004522 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004523
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004524 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004525 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004526 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004527
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004528 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004529
Chris Wilson29105cc2010-01-07 10:39:13 +00004530 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004531 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004532 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004535 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004536
Chris Wilson45c5f202013-10-16 11:50:01 +01004537 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4538 * We need to replace this with a semaphore, or something.
4539 * And not confound ums.mm_suspended!
4540 */
4541 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4542 DRIVER_MODESET);
4543 mutex_unlock(&dev->struct_mutex);
4544
4545 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004546 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004547 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004548
Eric Anholt673a3942008-07-30 12:06:12 -07004549 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004550
4551err:
4552 mutex_unlock(&dev->struct_mutex);
4553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004554}
4555
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004556int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004557{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004558 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004560 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4561 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004562 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004563
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004564 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004565 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004566
Ben Widawskyc3787e22013-09-17 21:12:44 -07004567 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4568 if (ret)
4569 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004570
Ben Widawskyc3787e22013-09-17 21:12:44 -07004571 /*
4572 * Note: We do not worry about the concurrent register cacheline hang
4573 * here because no other code should access these registers other than
4574 * at initialization time.
4575 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004576 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004577 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4578 intel_ring_emit(ring, reg_base + i);
4579 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004580 }
4581
Ben Widawskyc3787e22013-09-17 21:12:44 -07004582 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004583
Ben Widawskyc3787e22013-09-17 21:12:44 -07004584 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004585}
4586
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004587void i915_gem_init_swizzling(struct drm_device *dev)
4588{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004590
Daniel Vetter11782b02012-01-31 16:47:55 +01004591 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004592 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4593 return;
4594
4595 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4596 DISP_TILE_SURFACE_SWIZZLING);
4597
Daniel Vetter11782b02012-01-31 16:47:55 +01004598 if (IS_GEN5(dev))
4599 return;
4600
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004601 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4602 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004603 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004604 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004605 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004606 else if (IS_GEN8(dev))
4607 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004608 else
4609 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004610}
Daniel Vettere21af882012-02-09 20:53:27 +01004611
Chris Wilson67b1b572012-07-05 23:49:40 +01004612static bool
4613intel_enable_blt(struct drm_device *dev)
4614{
4615 if (!HAS_BLT(dev))
4616 return false;
4617
4618 /* The blitter was dysfunctional on early prototypes */
4619 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4620 DRM_INFO("BLT not supported on this pre-production hardware;"
4621 " graphics performance will be degraded.\n");
4622 return false;
4623 }
4624
4625 return true;
4626}
4627
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004628static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004629{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004630 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004631 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004632
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004633 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004634 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004635 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004636
4637 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004638 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004639 if (ret)
4640 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004641 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004642
Chris Wilson67b1b572012-07-05 23:49:40 +01004643 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004644 ret = intel_init_blt_ring_buffer(dev);
4645 if (ret)
4646 goto cleanup_bsd_ring;
4647 }
4648
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004649 if (HAS_VEBOX(dev)) {
4650 ret = intel_init_vebox_ring_buffer(dev);
4651 if (ret)
4652 goto cleanup_blt_ring;
4653 }
4654
Zhao Yakui845f74a2014-04-17 10:37:37 +08004655 if (HAS_BSD2(dev)) {
4656 ret = intel_init_bsd2_ring_buffer(dev);
4657 if (ret)
4658 goto cleanup_vebox_ring;
4659 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004660
Mika Kuoppala99433932013-01-22 14:12:17 +02004661 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4662 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004663 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004664
4665 return 0;
4666
Zhao Yakui845f74a2014-04-17 10:37:37 +08004667cleanup_bsd2_ring:
4668 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004669cleanup_vebox_ring:
4670 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004671cleanup_blt_ring:
4672 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4673cleanup_bsd_ring:
4674 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4675cleanup_render_ring:
4676 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4677
4678 return ret;
4679}
4680
4681int
4682i915_gem_init_hw(struct drm_device *dev)
4683{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004684 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004685 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004686
4687 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4688 return -EIO;
4689
Ben Widawsky59124502013-07-04 11:02:05 -07004690 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004691 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004692
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004693 if (IS_HASWELL(dev))
4694 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4695 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004696
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004697 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004698 if (IS_IVYBRIDGE(dev)) {
4699 u32 temp = I915_READ(GEN7_MSG_CTL);
4700 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4701 I915_WRITE(GEN7_MSG_CTL, temp);
4702 } else if (INTEL_INFO(dev)->gen >= 7) {
4703 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4704 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4705 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4706 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004707 }
4708
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004709 i915_gem_init_swizzling(dev);
4710
4711 ret = i915_gem_init_rings(dev);
4712 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004713 return ret;
4714
Ben Widawskyc3787e22013-09-17 21:12:44 -07004715 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4716 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4717
Ben Widawsky254f9652012-06-04 14:42:42 -07004718 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004719 * XXX: Contexts should only be initialized once. Doing a switch to the
4720 * default context switch however is something we'd like to do after
4721 * reset or thaw (the latter may not actually be necessary for HW, but
4722 * goes with our code better). Context switching requires rings (for
4723 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004724 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004725 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004726 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004727 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004728 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004729 }
Daniel Vettere21af882012-02-09 20:53:27 +01004730
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004731 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004732}
4733
Chris Wilson1070a422012-04-24 15:47:41 +01004734int i915_gem_init(struct drm_device *dev)
4735{
4736 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004737 int ret;
4738
Chris Wilson1070a422012-04-24 15:47:41 +01004739 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004740
4741 if (IS_VALLEYVIEW(dev)) {
4742 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004743 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4744 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4745 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004746 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4747 }
4748
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004749 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004750 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004751
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004752 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004753 if (ret) {
4754 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004755 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004756 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004757
Chris Wilson1070a422012-04-24 15:47:41 +01004758 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004759 if (ret == -EIO) {
4760 /* Allow ring initialisation to fail by marking the GPU as
4761 * wedged. But we only want to do this where the GPU is angry,
4762 * for all other failure, such as an allocation failure, bail.
4763 */
4764 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4765 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4766 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004767 }
Chris Wilson60990322014-04-09 09:19:42 +01004768 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004769
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004770 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4771 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4772 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004773 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004774}
4775
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004776void
4777i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4778{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004779 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004780 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004781 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004782
Chris Wilsonb4519512012-05-11 14:29:30 +01004783 for_each_ring(ring, dev_priv, i)
4784 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004785}
4786
4787int
Eric Anholt673a3942008-07-30 12:06:12 -07004788i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4789 struct drm_file *file_priv)
4790{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004791 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004792 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004793
Jesse Barnes79e53942008-11-07 14:24:08 -08004794 if (drm_core_check_feature(dev, DRIVER_MODESET))
4795 return 0;
4796
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004797 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004798 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004799 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004800 }
4801
Eric Anholt673a3942008-07-30 12:06:12 -07004802 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004803 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004804
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004805 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004806 if (ret != 0) {
4807 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004808 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004809 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004810
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004811 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004812
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004813 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004814 if (ret)
4815 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004816 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004817
Eric Anholt673a3942008-07-30 12:06:12 -07004818 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004819
4820cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004821 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004822 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004823 mutex_unlock(&dev->struct_mutex);
4824
4825 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004826}
4827
4828int
4829i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4830 struct drm_file *file_priv)
4831{
Jesse Barnes79e53942008-11-07 14:24:08 -08004832 if (drm_core_check_feature(dev, DRIVER_MODESET))
4833 return 0;
4834
Daniel Vettere090c532013-11-03 20:27:05 +01004835 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004836 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004837 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004838
Chris Wilson45c5f202013-10-16 11:50:01 +01004839 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004840}
4841
4842void
4843i915_gem_lastclose(struct drm_device *dev)
4844{
4845 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004846
Eric Anholte806b492009-01-22 09:56:58 -08004847 if (drm_core_check_feature(dev, DRIVER_MODESET))
4848 return;
4849
Chris Wilson45c5f202013-10-16 11:50:01 +01004850 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004851 if (ret)
4852 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004853}
4854
Chris Wilson64193402010-10-24 12:38:05 +01004855static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004856init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004857{
4858 INIT_LIST_HEAD(&ring->active_list);
4859 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004860}
4861
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004862void i915_init_vm(struct drm_i915_private *dev_priv,
4863 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004864{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004865 if (!i915_is_ggtt(vm))
4866 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004867 vm->dev = dev_priv->dev;
4868 INIT_LIST_HEAD(&vm->active_list);
4869 INIT_LIST_HEAD(&vm->inactive_list);
4870 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004871 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004872}
4873
Eric Anholt673a3942008-07-30 12:06:12 -07004874void
4875i915_gem_load(struct drm_device *dev)
4876{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004877 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004878 int i;
4879
4880 dev_priv->slab =
4881 kmem_cache_create("i915_gem_object",
4882 sizeof(struct drm_i915_gem_object), 0,
4883 SLAB_HWCACHE_ALIGN,
4884 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004885
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004886 INIT_LIST_HEAD(&dev_priv->vm_list);
4887 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4888
Ben Widawskya33afea2013-09-17 21:12:45 -07004889 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004890 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4891 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004892 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004893 for (i = 0; i < I915_NUM_RINGS; i++)
4894 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004895 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004896 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004897 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4898 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004899 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4900 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004901 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004902
Dave Airlie94400122010-07-20 13:15:31 +10004903 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004904 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004905 I915_WRITE(MI_ARB_STATE,
4906 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004907 }
4908
Chris Wilson72bfa192010-12-19 11:42:05 +00004909 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4910
Jesse Barnesde151cf2008-11-12 10:03:55 -08004911 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004912 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4913 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004914
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004915 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4916 dev_priv->num_fence_regs = 32;
4917 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004918 dev_priv->num_fence_regs = 16;
4919 else
4920 dev_priv->num_fence_regs = 8;
4921
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004922 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004923 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4924 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004925
Eric Anholt673a3942008-07-30 12:06:12 -07004926 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004927 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004928
Chris Wilsonce453d82011-02-21 14:43:56 +00004929 dev_priv->mm.interruptible = true;
4930
Chris Wilsonceabbba52014-03-25 13:23:04 +00004931 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4932 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4933 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4934 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004935
4936 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4937 register_oom_notifier(&dev_priv->mm.oom_notifier);
Eric Anholt673a3942008-07-30 12:06:12 -07004938}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004939
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004940void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004941{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004942 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004943
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004944 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4945
Eric Anholtb9624422009-06-03 07:27:35 +00004946 /* Clean up our request list when the client is going away, so that
4947 * later retire_requests won't dereference our soon-to-be-gone
4948 * file_priv.
4949 */
Chris Wilson1c255952010-09-26 11:03:27 +01004950 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004951 while (!list_empty(&file_priv->mm.request_list)) {
4952 struct drm_i915_gem_request *request;
4953
4954 request = list_first_entry(&file_priv->mm.request_list,
4955 struct drm_i915_gem_request,
4956 client_list);
4957 list_del(&request->client_list);
4958 request->file_priv = NULL;
4959 }
Chris Wilson1c255952010-09-26 11:03:27 +01004960 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004961}
Chris Wilson31169712009-09-14 16:50:28 +01004962
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004963static void
4964i915_gem_file_idle_work_handler(struct work_struct *work)
4965{
4966 struct drm_i915_file_private *file_priv =
4967 container_of(work, typeof(*file_priv), mm.idle_work.work);
4968
4969 atomic_set(&file_priv->rps_wait_boost, false);
4970}
4971
4972int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4973{
4974 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004975 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004976
4977 DRM_DEBUG_DRIVER("\n");
4978
4979 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4980 if (!file_priv)
4981 return -ENOMEM;
4982
4983 file->driver_priv = file_priv;
4984 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004985 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004986
4987 spin_lock_init(&file_priv->mm.lock);
4988 INIT_LIST_HEAD(&file_priv->mm.request_list);
4989 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4990 i915_gem_file_idle_work_handler);
4991
Ben Widawskye422b882013-12-06 14:10:58 -08004992 ret = i915_gem_context_open(dev, file);
4993 if (ret)
4994 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004995
Ben Widawskye422b882013-12-06 14:10:58 -08004996 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004997}
4998
Chris Wilson57745062012-11-21 13:04:04 +00004999static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5000{
5001 if (!mutex_is_locked(mutex))
5002 return false;
5003
5004#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5005 return mutex->owner == task;
5006#else
5007 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5008 return false;
5009#endif
5010}
5011
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005012static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5013{
5014 if (!mutex_trylock(&dev->struct_mutex)) {
5015 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5016 return false;
5017
5018 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5019 return false;
5020
5021 *unlock = false;
5022 } else
5023 *unlock = true;
5024
5025 return true;
5026}
5027
Chris Wilsonceabbba52014-03-25 13:23:04 +00005028static int num_vma_bound(struct drm_i915_gem_object *obj)
5029{
5030 struct i915_vma *vma;
5031 int count = 0;
5032
5033 list_for_each_entry(vma, &obj->vma_list, vma_link)
5034 if (drm_mm_node_allocated(&vma->node))
5035 count++;
5036
5037 return count;
5038}
5039
Dave Chinner7dc19d52013-08-28 10:18:11 +10005040static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005041i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005042{
Chris Wilson17250b72010-10-28 12:51:39 +01005043 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005044 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005045 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005046 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005047 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005048 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005049
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005050 if (!i915_gem_shrinker_lock(dev, &unlock))
5051 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005052
Dave Chinner7dc19d52013-08-28 10:18:11 +10005053 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005054 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005055 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005056 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005057
5058 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005059 if (!i915_gem_obj_is_pinned(obj) &&
5060 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005061 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005062 }
Chris Wilson31169712009-09-14 16:50:28 +01005063
Chris Wilson57745062012-11-21 13:04:04 +00005064 if (unlock)
5065 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005066
Dave Chinner7dc19d52013-08-28 10:18:11 +10005067 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005068}
Ben Widawskya70a3142013-07-31 16:59:56 -07005069
5070/* All the new VM stuff */
5071unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5072 struct i915_address_space *vm)
5073{
5074 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5075 struct i915_vma *vma;
5076
Ben Widawsky6f425322013-12-06 14:10:48 -08005077 if (!dev_priv->mm.aliasing_ppgtt ||
5078 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005079 vm = &dev_priv->gtt.base;
5080
Ben Widawskya70a3142013-07-31 16:59:56 -07005081 list_for_each_entry(vma, &o->vma_list, vma_link) {
5082 if (vma->vm == vm)
5083 return vma->node.start;
5084
5085 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005086 WARN(1, "%s vma for this object not found.\n",
5087 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005088 return -1;
5089}
5090
5091bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5092 struct i915_address_space *vm)
5093{
5094 struct i915_vma *vma;
5095
5096 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005097 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005098 return true;
5099
5100 return false;
5101}
5102
5103bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5104{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005105 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005106
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005107 list_for_each_entry(vma, &o->vma_list, vma_link)
5108 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005109 return true;
5110
5111 return false;
5112}
5113
5114unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5115 struct i915_address_space *vm)
5116{
5117 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5118 struct i915_vma *vma;
5119
Ben Widawsky6f425322013-12-06 14:10:48 -08005120 if (!dev_priv->mm.aliasing_ppgtt ||
5121 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005122 vm = &dev_priv->gtt.base;
5123
5124 BUG_ON(list_empty(&o->vma_list));
5125
5126 list_for_each_entry(vma, &o->vma_list, vma_link)
5127 if (vma->vm == vm)
5128 return vma->node.size;
5129
5130 return 0;
5131}
5132
Dave Chinner7dc19d52013-08-28 10:18:11 +10005133static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005134i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005135{
5136 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005137 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005138 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005139 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005140 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005141
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005142 if (!i915_gem_shrinker_lock(dev, &unlock))
5143 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005144
Chris Wilsond9973b42013-10-04 10:33:00 +01005145 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5146 if (freed < sc->nr_to_scan)
5147 freed += __i915_gem_shrink(dev_priv,
5148 sc->nr_to_scan - freed,
5149 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005150 if (unlock)
5151 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005152
Dave Chinner7dc19d52013-08-28 10:18:11 +10005153 return freed;
5154}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005155
Chris Wilson2cfcd322014-05-20 08:28:43 +01005156static int
5157i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5158{
5159 struct drm_i915_private *dev_priv =
5160 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5161 struct drm_device *dev = dev_priv->dev;
5162 struct drm_i915_gem_object *obj;
5163 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5164 unsigned long pinned, bound, unbound, freed;
5165 bool was_interruptible;
5166 bool unlock;
5167
5168 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout)
5169 schedule_timeout_killable(1);
5170 if (timeout == 0) {
5171 pr_err("Unable to purge GPU memory due lock contention.\n");
5172 return NOTIFY_DONE;
5173 }
5174
5175 was_interruptible = dev_priv->mm.interruptible;
5176 dev_priv->mm.interruptible = false;
5177
5178 freed = i915_gem_shrink_all(dev_priv);
5179
5180 dev_priv->mm.interruptible = was_interruptible;
5181
5182 /* Because we may be allocating inside our own driver, we cannot
5183 * assert that there are no objects with pinned pages that are not
5184 * being pointed to by hardware.
5185 */
5186 unbound = bound = pinned = 0;
5187 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5188 if (!obj->base.filp) /* not backed by a freeable object */
5189 continue;
5190
5191 if (obj->pages_pin_count)
5192 pinned += obj->base.size;
5193 else
5194 unbound += obj->base.size;
5195 }
5196 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5197 if (!obj->base.filp)
5198 continue;
5199
5200 if (obj->pages_pin_count)
5201 pinned += obj->base.size;
5202 else
5203 bound += obj->base.size;
5204 }
5205
5206 if (unlock)
5207 mutex_unlock(&dev->struct_mutex);
5208
5209 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5210 freed, pinned);
5211 if (unbound || bound)
5212 pr_err("%lu and %lu bytes still available in the "
5213 "bound and unbound GPU page lists.\n",
5214 bound, unbound);
5215
5216 *(unsigned long *)ptr += freed;
5217 return NOTIFY_DONE;
5218}
5219
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005220struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5221{
5222 struct i915_vma *vma;
5223
Oscar Mateo19656432014-05-16 14:20:43 +01005224 /* This WARN has probably outlived its usefulness (callers already
5225 * WARN if they don't find the GGTT vma they expect). When removing,
5226 * remember to remove the pre-check in is_pin_display() as well */
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005227 if (WARN_ON(list_empty(&obj->vma_list)))
5228 return NULL;
5229
5230 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005231 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005232 return NULL;
5233
5234 return vma;
5235}