blob: 92b0b4164b1daf69ce43ba075a9cdb52a13f3e8d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Damien Lespiaucb216aa2014-03-03 17:42:36 +000064static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson42dcedd2012-11-15 11:32:30 +0000212void *i915_gem_object_alloc(struct drm_device *dev)
213{
214 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700215 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000216}
217
218void i915_gem_object_free(struct drm_i915_gem_object *obj)
219{
220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
221 kmem_cache_free(dev_priv->slab, obj);
222}
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224static int
225i915_gem_create(struct drm_file *file,
226 struct drm_device *dev,
227 uint64_t size,
228 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700229{
Chris Wilson05394f32010-11-08 19:18:58 +0000230 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300231 int ret;
232 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700233
Dave Airlieff72145b2011-02-07 12:16:14 +1000234 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200235 if (size == 0)
236 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700237
238 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700240 if (obj == NULL)
241 return -ENOMEM;
242
Chris Wilson05394f32010-11-08 19:18:58 +0000243 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100244 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200245 drm_gem_object_unreference_unlocked(&obj->base);
246 if (ret)
247 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700250 return 0;
251}
252
Dave Airlieff72145b2011-02-07 12:16:14 +1000253int
254i915_gem_dumb_create(struct drm_file *file,
255 struct drm_device *dev,
256 struct drm_mode_create_dumb *args)
257{
258 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300259 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000260 args->size = args->pitch * args->height;
261 return i915_gem_create(file, dev,
262 args->size, &args->handle);
263}
264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265/**
266 * Creates a new mm object and returns a handle to it.
267 */
268int
269i915_gem_create_ioctl(struct drm_device *dev, void *data,
270 struct drm_file *file)
271{
272 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200273
Dave Airlieff72145b2011-02-07 12:16:14 +1000274 return i915_gem_create(file, dev,
275 args->size, &args->handle);
276}
277
Daniel Vetter8c599672011-12-14 13:57:31 +0100278static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100279__copy_to_user_swizzled(char __user *cpu_vaddr,
280 const char *gpu_vaddr, int gpu_offset,
281 int length)
282{
283 int ret, cpu_offset = 0;
284
285 while (length > 0) {
286 int cacheline_end = ALIGN(gpu_offset + 1, 64);
287 int this_length = min(cacheline_end - gpu_offset, length);
288 int swizzled_gpu_offset = gpu_offset ^ 64;
289
290 ret = __copy_to_user(cpu_vaddr + cpu_offset,
291 gpu_vaddr + swizzled_gpu_offset,
292 this_length);
293 if (ret)
294 return ret + length;
295
296 cpu_offset += this_length;
297 gpu_offset += this_length;
298 length -= this_length;
299 }
300
301 return 0;
302}
303
304static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700305__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
306 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100307 int length)
308{
309 int ret, cpu_offset = 0;
310
311 while (length > 0) {
312 int cacheline_end = ALIGN(gpu_offset + 1, 64);
313 int this_length = min(cacheline_end - gpu_offset, length);
314 int swizzled_gpu_offset = gpu_offset ^ 64;
315
316 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
317 cpu_vaddr + cpu_offset,
318 this_length);
319 if (ret)
320 return ret + length;
321
322 cpu_offset += this_length;
323 gpu_offset += this_length;
324 length -= this_length;
325 }
326
327 return 0;
328}
329
Brad Volkin4c914c02014-02-18 10:15:45 -0800330/*
331 * Pins the specified object's pages and synchronizes the object with
332 * GPU accesses. Sets needs_clflush to non-zero if the caller should
333 * flush the object from the CPU cache.
334 */
335int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
336 int *needs_clflush)
337{
338 int ret;
339
340 *needs_clflush = 0;
341
342 if (!obj->base.filp)
343 return -EINVAL;
344
345 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
346 /* If we're not in the cpu read domain, set ourself into the gtt
347 * read domain and manually flush cachelines (if required). This
348 * optimizes for the case when the gpu will dirty the data
349 * anyway again before the next pread happens. */
350 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
351 obj->cache_level);
352 ret = i915_gem_object_wait_rendering(obj, true);
353 if (ret)
354 return ret;
355 }
356
357 ret = i915_gem_object_get_pages(obj);
358 if (ret)
359 return ret;
360
361 i915_gem_object_pin_pages(obj);
362
363 return ret;
364}
365
Daniel Vetterd174bd62012-03-25 19:47:40 +0200366/* Per-page copy function for the shmem pread fastpath.
367 * Flushes invalid cachelines before reading the target if
368 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700369static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
371 char __user *user_data,
372 bool page_do_bit17_swizzling, bool needs_clflush)
373{
374 char *vaddr;
375 int ret;
376
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200377 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200378 return -EINVAL;
379
380 vaddr = kmap_atomic(page);
381 if (needs_clflush)
382 drm_clflush_virt_range(vaddr + shmem_page_offset,
383 page_length);
384 ret = __copy_to_user_inatomic(user_data,
385 vaddr + shmem_page_offset,
386 page_length);
387 kunmap_atomic(vaddr);
388
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100389 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200390}
391
Daniel Vetter23c18c72012-03-25 19:47:42 +0200392static void
393shmem_clflush_swizzled_range(char *addr, unsigned long length,
394 bool swizzled)
395{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200396 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200397 unsigned long start = (unsigned long) addr;
398 unsigned long end = (unsigned long) addr + length;
399
400 /* For swizzling simply ensure that we always flush both
401 * channels. Lame, but simple and it works. Swizzled
402 * pwrite/pread is far from a hotpath - current userspace
403 * doesn't use it at all. */
404 start = round_down(start, 128);
405 end = round_up(end, 128);
406
407 drm_clflush_virt_range((void *)start, end - start);
408 } else {
409 drm_clflush_virt_range(addr, length);
410 }
411
412}
413
Daniel Vetterd174bd62012-03-25 19:47:40 +0200414/* Only difference to the fast-path function is that this can handle bit17
415 * and uses non-atomic copy and kmap functions. */
416static int
417shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
418 char __user *user_data,
419 bool page_do_bit17_swizzling, bool needs_clflush)
420{
421 char *vaddr;
422 int ret;
423
424 vaddr = kmap(page);
425 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200426 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
427 page_length,
428 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200429
430 if (page_do_bit17_swizzling)
431 ret = __copy_to_user_swizzled(user_data,
432 vaddr, shmem_page_offset,
433 page_length);
434 else
435 ret = __copy_to_user(user_data,
436 vaddr + shmem_page_offset,
437 page_length);
438 kunmap(page);
439
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100440 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200441}
442
Eric Anholteb014592009-03-10 11:44:52 -0700443static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200444i915_gem_shmem_pread(struct drm_device *dev,
445 struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pread *args,
447 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700448{
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700450 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100451 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100452 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100453 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200454 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200455 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200456 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200458 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459 remain = args->size;
460
Daniel Vetter8461d222011-12-14 13:57:32 +0100461 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700462
Brad Volkin4c914c02014-02-18 10:15:45 -0800463 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100464 if (ret)
465 return ret;
466
Eric Anholteb014592009-03-10 11:44:52 -0700467 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100468
Imre Deak67d5a502013-02-18 19:28:02 +0200469 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
470 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200471 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100472
473 if (remain <= 0)
474 break;
475
Eric Anholteb014592009-03-10 11:44:52 -0700476 /* Operation in this page
477 *
Eric Anholteb014592009-03-10 11:44:52 -0700478 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700479 * page_length = bytes to copy for this page
480 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100481 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700482 page_length = remain;
483 if ((shmem_page_offset + page_length) > PAGE_SIZE)
484 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetter8461d222011-12-14 13:57:32 +0100486 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
487 (page_to_phys(page) & (1 << 17)) != 0;
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
492 if (ret == 0)
493 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 mutex_unlock(&dev->struct_mutex);
496
Jani Nikulad330a952014-01-21 11:24:25 +0200497 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200498 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200499 /* Userspace is tricking us, but we've already clobbered
500 * its pages with the prefault and promised to write the
501 * data up to the first fault. Hence ignore any errors
502 * and just continue. */
503 (void)ret;
504 prefaulted = 1;
505 }
506
Daniel Vetterd174bd62012-03-25 19:47:40 +0200507 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
508 user_data, page_do_bit17_swizzling,
509 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700510
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200511 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100514 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100515
Chris Wilson17793c92014-03-07 08:30:36 +0000516next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700517 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100518 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700519 offset += page_length;
520 }
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100523 i915_gem_object_unpin_pages(obj);
524
Eric Anholteb014592009-03-10 11:44:52 -0700525 return ret;
526}
527
Eric Anholt673a3942008-07-30 12:06:12 -0700528/**
529 * Reads data from the object referenced by handle.
530 *
531 * On error, the contents of *data are undefined.
532 */
533int
534i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000535 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700536{
537 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000538 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson51311d02010-11-17 09:10:42 +0000541 if (args->size == 0)
542 return 0;
543
544 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200545 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000546 args->size))
547 return -EFAULT;
548
Chris Wilson4f27b752010-10-14 15:26:45 +0100549 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100550 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100551 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700552
Chris Wilson05394f32010-11-08 19:18:58 +0000553 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000554 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100555 ret = -ENOENT;
556 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 }
Eric Anholt673a3942008-07-30 12:06:12 -0700558
Chris Wilson7dcd2492010-09-26 20:21:44 +0100559 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000560 if (args->offset > obj->base.size ||
561 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100562 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100563 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100564 }
565
Daniel Vetter1286ff72012-05-10 15:25:09 +0200566 /* prime objects have no backing filp to GEM pread/pwrite
567 * pages from.
568 */
569 if (!obj->base.filp) {
570 ret = -EINVAL;
571 goto out;
572 }
573
Chris Wilsondb53a302011-02-03 11:57:46 +0000574 trace_i915_gem_object_pread(obj, args->offset, args->size);
575
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200576 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700577
Chris Wilson35b62a82010-09-26 20:23:38 +0100578out:
Chris Wilson05394f32010-11-08 19:18:58 +0000579 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100580unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100581 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583}
584
Keith Packard0839ccb2008-10-30 19:38:48 -0700585/* This is the fast write path which cannot handle
586 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700587 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700588
Keith Packard0839ccb2008-10-30 19:38:48 -0700589static inline int
590fast_user_write(struct io_mapping *mapping,
591 loff_t page_base, int page_offset,
592 char __user *user_data,
593 int length)
594{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700595 void __iomem *vaddr_atomic;
596 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 unsigned long unwritten;
598
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700599 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700600 /* We can use the cpu mem copy function because this is X86. */
601 vaddr = (void __force*)vaddr_atomic + page_offset;
602 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700604 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606}
607
Eric Anholt3de09aa2009-03-09 09:42:23 -0700608/**
609 * This is the fast pwrite path, where we copy the data directly from the
610 * user into the GTT, uncached.
611 */
Eric Anholt673a3942008-07-30 12:06:12 -0700612static int
Chris Wilson05394f32010-11-08 19:18:58 +0000613i915_gem_gtt_pwrite_fast(struct drm_device *dev,
614 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700615 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700617{
Keith Packard0839ccb2008-10-30 19:38:48 -0700618 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700619 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700621 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200622 int page_offset, page_length, ret;
623
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100624 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200625 if (ret)
626 goto out;
627
628 ret = i915_gem_object_set_to_gtt_domain(obj, true);
629 if (ret)
630 goto out_unpin;
631
632 ret = i915_gem_object_put_fence(obj);
633 if (ret)
634 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200636 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700637 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700639 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
641 while (remain > 0) {
642 /* Operation in this page
643 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 * page_base = page offset within aperture
645 * page_offset = offset within page
646 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700647 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100648 page_base = offset & PAGE_MASK;
649 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 page_length = remain;
651 if ((page_offset + remain) > PAGE_SIZE)
652 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Keith Packard0839ccb2008-10-30 19:38:48 -0700654 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 * source page isn't available. Return the error and we'll
656 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700657 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800658 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200659 page_offset, user_data, page_length)) {
660 ret = -EFAULT;
661 goto out_unpin;
662 }
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Keith Packard0839ccb2008-10-30 19:38:48 -0700664 remain -= page_length;
665 user_data += page_length;
666 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700667 }
Eric Anholt673a3942008-07-30 12:06:12 -0700668
Daniel Vetter935aaa62012-03-25 19:47:35 +0200669out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200671out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700673}
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675/* Per-page copy function for the shmem pwrite fastpath.
676 * Flushes invalid cachelines before writing to the target if
677 * needs_clflush_before is set and flushes out any written cachelines after
678 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700679static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
681 char __user *user_data,
682 bool page_do_bit17_swizzling,
683 bool needs_clflush_before,
684 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700685{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200689 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap_atomic(page);
693 if (needs_clflush_before)
694 drm_clflush_virt_range(vaddr + shmem_page_offset,
695 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000696 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
697 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200698 if (needs_clflush_after)
699 drm_clflush_virt_range(vaddr + shmem_page_offset,
700 page_length);
701 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700702
Chris Wilson755d2212012-09-04 21:02:55 +0100703 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700704}
705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706/* Only difference to the fast-path function is that this can handle bit17
707 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700708static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
710 char __user *user_data,
711 bool page_do_bit17_swizzling,
712 bool needs_clflush_before,
713 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700714{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 char *vaddr;
716 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700717
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200719 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 if (page_do_bit17_swizzling)
724 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100725 user_data,
726 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 else
728 ret = __copy_from_user(vaddr + shmem_page_offset,
729 user_data,
730 page_length);
731 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200732 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
733 page_length,
734 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200735 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100736
Chris Wilson755d2212012-09-04 21:02:55 +0100737 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740static int
Daniel Vettere244a442012-03-25 19:47:28 +0200741i915_gem_shmem_pwrite(struct drm_device *dev,
742 struct drm_i915_gem_object *obj,
743 struct drm_i915_gem_pwrite *args,
744 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700745{
Eric Anholt40123c12009-03-09 13:42:30 -0700746 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 loff_t offset;
748 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100749 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200751 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200752 int needs_clflush_after = 0;
753 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200754 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200756 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700757 remain = args->size;
758
Daniel Vetter8c599672011-12-14 13:57:31 +0100759 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700760
Daniel Vetter58642882012-03-25 19:47:37 +0200761 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
762 /* If we're not in the cpu write domain, set ourself into the gtt
763 * write domain and manually flush cachelines (if required). This
764 * optimizes for the case when the gpu will use the data
765 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100766 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700767 ret = i915_gem_object_wait_rendering(obj, false);
768 if (ret)
769 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200770 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100771 /* Same trick applies to invalidate partially written cachelines read
772 * before writing. */
773 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
774 needs_clflush_before =
775 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200776
Chris Wilson755d2212012-09-04 21:02:55 +0100777 ret = i915_gem_object_get_pages(obj);
778 if (ret)
779 return ret;
780
781 i915_gem_object_pin_pages(obj);
782
Eric Anholt40123c12009-03-09 13:42:30 -0700783 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000784 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700785
Imre Deak67d5a502013-02-18 19:28:02 +0200786 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
787 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200788 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200789 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100790
Chris Wilson9da3da62012-06-01 15:20:22 +0100791 if (remain <= 0)
792 break;
793
Eric Anholt40123c12009-03-09 13:42:30 -0700794 /* Operation in this page
795 *
Eric Anholt40123c12009-03-09 13:42:30 -0700796 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700797 * page_length = bytes to copy for this page
798 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100799 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700800
801 page_length = remain;
802 if ((shmem_page_offset + page_length) > PAGE_SIZE)
803 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Daniel Vetter58642882012-03-25 19:47:37 +0200805 /* If we don't overwrite a cacheline completely we need to be
806 * careful to have up-to-date data by first clflushing. Don't
807 * overcomplicate things and flush the entire patch. */
808 partial_cacheline_write = needs_clflush_before &&
809 ((shmem_page_offset | page_length)
810 & (boot_cpu_data.x86_clflush_size - 1));
811
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
813 (page_to_phys(page) & (1 << 17)) != 0;
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 partial_cacheline_write,
818 needs_clflush_after);
819 if (ret == 0)
820 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700821
Daniel Vettere244a442012-03-25 19:47:28 +0200822 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200824 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
825 user_data, page_do_bit17_swizzling,
826 partial_cacheline_write,
827 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700828
Daniel Vettere244a442012-03-25 19:47:28 +0200829 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100830
Chris Wilson755d2212012-09-04 21:02:55 +0100831 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100832 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833
Chris Wilson17793c92014-03-07 08:30:36 +0000834next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700835 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100836 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700837 offset += page_length;
838 }
839
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100840out:
Chris Wilson755d2212012-09-04 21:02:55 +0100841 i915_gem_object_unpin_pages(obj);
842
Daniel Vettere244a442012-03-25 19:47:28 +0200843 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100844 /*
845 * Fixup: Flush cpu caches in case we didn't flush the dirty
846 * cachelines in-line while writing and the object moved
847 * out of the cpu write domain while we've dropped the lock.
848 */
849 if (!needs_clflush_after &&
850 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100851 if (i915_gem_clflush_object(obj, obj->pin_display))
852 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200853 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100854 }
Eric Anholt40123c12009-03-09 13:42:30 -0700855
Daniel Vetter58642882012-03-25 19:47:37 +0200856 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800857 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200858
Eric Anholt40123c12009-03-09 13:42:30 -0700859 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700860}
861
862/**
863 * Writes data to the object referenced by handle.
864 *
865 * On error, the contents of the buffer that were to be modified are undefined.
866 */
867int
868i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100869 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700870{
871 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000872 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000873 int ret;
874
875 if (args->size == 0)
876 return 0;
877
878 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200879 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000880 args->size))
881 return -EFAULT;
882
Jani Nikulad330a952014-01-21 11:24:25 +0200883 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800884 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
885 args->size);
886 if (ret)
887 return -EFAULT;
888 }
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = i915_mutex_lock_interruptible(dev);
891 if (ret)
892 return ret;
893
Chris Wilson05394f32010-11-08 19:18:58 +0000894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = -ENOENT;
897 goto unlock;
898 }
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson7dcd2492010-09-26 20:21:44 +0100900 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000901 if (args->offset > obj->base.size ||
902 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100903 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100904 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100905 }
906
Daniel Vetter1286ff72012-05-10 15:25:09 +0200907 /* prime objects have no backing filp to GEM pread/pwrite
908 * pages from.
909 */
910 if (!obj->base.filp) {
911 ret = -EINVAL;
912 goto out;
913 }
914
Chris Wilsondb53a302011-02-03 11:57:46 +0000915 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
916
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 /* We can only do the GTT pwrite on untiled buffers, as otherwise
919 * it would end up going through the fenced access, and we'll get
920 * different detiling behavior between reading and writing.
921 * pread/pwrite currently are reading and writing from the CPU
922 * perspective, requiring manual detiling by the client.
923 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 goto out;
927 }
928
Chris Wilson2c225692013-08-09 12:26:45 +0100929 if (obj->tiling_mode == I915_TILING_NONE &&
930 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
931 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 /* Note that the gtt paths might fail with non-page-backed user
934 * pointers (e.g. gtt mappings when moving data between
935 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700936 }
Eric Anholt673a3942008-07-30 12:06:12 -0700937
Chris Wilson86a1ee22012-08-11 15:41:04 +0100938 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100940
Chris Wilson35b62a82010-09-26 20:23:38 +0100941out:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100943unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100944 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700945 return ret;
946}
947
Chris Wilsonb3612372012-08-24 09:35:08 +0100948int
Daniel Vetter33196de2012-11-14 17:14:05 +0100949i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100950 bool interruptible)
951{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100952 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100953 /* Non-interruptible callers can't handle -EAGAIN, hence return
954 * -EIO unconditionally for these. */
955 if (!interruptible)
956 return -EIO;
957
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100958 /* Recovery complete, but the reset failed ... */
959 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100960 return -EIO;
961
962 return -EAGAIN;
963 }
964
965 return 0;
966}
967
968/*
969 * Compare seqno against outstanding lazy request. Emit a request if they are
970 * equal.
971 */
972static int
973i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
974{
975 int ret;
976
977 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
978
979 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100980 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300981 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100982
983 return ret;
984}
985
Chris Wilson094f9a52013-09-25 17:34:55 +0100986static void fake_irq(unsigned long data)
987{
988 wake_up_process((struct task_struct *)data);
989}
990
991static bool missed_irq(struct drm_i915_private *dev_priv,
992 struct intel_ring_buffer *ring)
993{
994 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
995}
996
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100997static bool can_wait_boost(struct drm_i915_file_private *file_priv)
998{
999 if (file_priv == NULL)
1000 return true;
1001
1002 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1003}
1004
Chris Wilsonb3612372012-08-24 09:35:08 +01001005/**
1006 * __wait_seqno - wait until execution of seqno has finished
1007 * @ring: the ring expected to report seqno
1008 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001009 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001010 * @interruptible: do an interruptible wait (normally yes)
1011 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1012 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 * Note: It is of utmost importance that the passed in seqno and reset_counter
1014 * values have been read by the caller in an smp safe manner. Where read-side
1015 * locks are involved, it is sufficient to read the reset_counter before
1016 * unlocking the lock that protects the seqno. For lockless tricks, the
1017 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1018 * inserted.
1019 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001020 * Returns 0 if the seqno was found within the alloted time. Else returns the
1021 * errno with remaining time filled in timeout argument.
1022 */
1023static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001025 bool interruptible,
1026 struct timespec *timeout,
1027 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001028{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001029 struct drm_device *dev = ring->dev;
1030 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001031 const bool irq_test_in_progress =
1032 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001033 struct timespec before, now;
1034 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001035 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001036 int ret;
1037
Paulo Zanonic67a4702013-08-19 13:18:09 -03001038 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1039
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1041 return 0;
1042
Mika Kuoppala47e97662013-12-10 17:02:43 +02001043 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001044
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001045 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001046 gen6_rps_boost(dev_priv);
1047 if (file_priv)
1048 mod_delayed_work(dev_priv->wq,
1049 &file_priv->mm.idle_work,
1050 msecs_to_jiffies(100));
1051 }
1052
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001053 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001054 return -ENODEV;
1055
Chris Wilson094f9a52013-09-25 17:34:55 +01001056 /* Record current time in case interrupted by signal, or wedged */
1057 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001058 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001059 for (;;) {
1060 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001061
Chris Wilson094f9a52013-09-25 17:34:55 +01001062 prepare_to_wait(&ring->irq_queue, &wait,
1063 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001064
Daniel Vetterf69061b2012-12-06 09:01:42 +01001065 /* We need to check whether any gpu reset happened in between
1066 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001067 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1068 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1069 * is truely gone. */
1070 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1071 if (ret == 0)
1072 ret = -EAGAIN;
1073 break;
1074 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001075
Chris Wilson094f9a52013-09-25 17:34:55 +01001076 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1077 ret = 0;
1078 break;
1079 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001080
Chris Wilson094f9a52013-09-25 17:34:55 +01001081 if (interruptible && signal_pending(current)) {
1082 ret = -ERESTARTSYS;
1083 break;
1084 }
1085
Mika Kuoppala47e97662013-12-10 17:02:43 +02001086 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001087 ret = -ETIME;
1088 break;
1089 }
1090
1091 timer.function = NULL;
1092 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001093 unsigned long expire;
1094
Chris Wilson094f9a52013-09-25 17:34:55 +01001095 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001096 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001097 mod_timer(&timer, expire);
1098 }
1099
Chris Wilson5035c272013-10-04 09:58:46 +01001100 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001101
Chris Wilson094f9a52013-09-25 17:34:55 +01001102 if (timer.function) {
1103 del_singleshot_timer_sync(&timer);
1104 destroy_timer_on_stack(&timer);
1105 }
1106 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001108 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001109
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001110 if (!irq_test_in_progress)
1111 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001112
1113 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001114
1115 if (timeout) {
1116 struct timespec sleep_time = timespec_sub(now, before);
1117 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001118 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1119 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001120 }
1121
Chris Wilson094f9a52013-09-25 17:34:55 +01001122 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001123}
1124
1125/**
1126 * Waits for a sequence number to be signaled, and cleans up the
1127 * request and object lists appropriately for that event.
1128 */
1129int
1130i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1131{
1132 struct drm_device *dev = ring->dev;
1133 struct drm_i915_private *dev_priv = dev->dev_private;
1134 bool interruptible = dev_priv->mm.interruptible;
1135 int ret;
1136
1137 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1138 BUG_ON(seqno == 0);
1139
Daniel Vetter33196de2012-11-14 17:14:05 +01001140 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 if (ret)
1142 return ret;
1143
1144 ret = i915_gem_check_olr(ring, seqno);
1145 if (ret)
1146 return ret;
1147
Daniel Vetterf69061b2012-12-06 09:01:42 +01001148 return __wait_seqno(ring, seqno,
1149 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001151}
1152
Chris Wilsond26e3af2013-06-29 22:05:26 +01001153static int
1154i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1155 struct intel_ring_buffer *ring)
1156{
1157 i915_gem_retire_requests_ring(ring);
1158
1159 /* Manually manage the write flush as we may have not yet
1160 * retired the buffer.
1161 *
1162 * Note that the last_write_seqno is always the earlier of
1163 * the two (read/write) seqno, so if we haved successfully waited,
1164 * we know we have passed the last write.
1165 */
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168
1169 return 0;
1170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
1173 * Ensures that all rendering to the object has completed and the object is
1174 * safe to unbind from the GTT or access from the CPU.
1175 */
1176static __must_check int
1177i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1178 bool readonly)
1179{
1180 struct intel_ring_buffer *ring = obj->ring;
1181 u32 seqno;
1182 int ret;
1183
1184 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1185 if (seqno == 0)
1186 return 0;
1187
1188 ret = i915_wait_seqno(ring, seqno);
1189 if (ret)
1190 return ret;
1191
Chris Wilsond26e3af2013-06-29 22:05:26 +01001192 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001193}
1194
Chris Wilson3236f572012-08-24 09:35:09 +01001195/* A nonblocking variant of the above wait. This is a highly dangerous routine
1196 * as the object state may change during this call.
1197 */
1198static __must_check int
1199i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001200 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001201 bool readonly)
1202{
1203 struct drm_device *dev = obj->base.dev;
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001207 u32 seqno;
1208 int ret;
1209
1210 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1211 BUG_ON(!dev_priv->mm.interruptible);
1212
1213 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1214 if (seqno == 0)
1215 return 0;
1216
Daniel Vetter33196de2012-11-14 17:14:05 +01001217 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001218 if (ret)
1219 return ret;
1220
1221 ret = i915_gem_check_olr(ring, seqno);
1222 if (ret)
1223 return ret;
1224
Daniel Vetterf69061b2012-12-06 09:01:42 +01001225 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001226 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001227 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001228 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001229 if (ret)
1230 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001231
Chris Wilsond26e3af2013-06-29 22:05:26 +01001232 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001233}
1234
Eric Anholt673a3942008-07-30 12:06:12 -07001235/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 * Called when user space prepares to use an object with the CPU, either
1237 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001238 */
1239int
1240i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001245 uint32_t read_domains = args->read_domains;
1246 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret;
1248
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001249 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001250 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001251 return -EINVAL;
1252
Chris Wilson21d509e2009-06-06 09:46:02 +01001253 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001254 return -EINVAL;
1255
1256 /* Having something in the write domain implies it's in the read
1257 * domain, and only that read domain. Enforce that in the request.
1258 */
1259 if (write_domain != 0 && read_domains != write_domain)
1260 return -EINVAL;
1261
Chris Wilson76c1dec2010-09-25 11:22:51 +01001262 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001263 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001264 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001267 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268 ret = -ENOENT;
1269 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001271
Chris Wilson3236f572012-08-24 09:35:09 +01001272 /* Try to flush the object off the GPU without holding the lock.
1273 * We will repeat the flush holding the lock in the normal manner
1274 * to catch cases where we are gazumped.
1275 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001276 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1277 file->driver_priv,
1278 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001279 if (ret)
1280 goto unref;
1281
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001282 if (read_domains & I915_GEM_DOMAIN_GTT) {
1283 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001284
1285 /* Silently promote "you're not bound, there was nothing to do"
1286 * to success, since the client was just asking us to
1287 * make sure everything was done.
1288 */
1289 if (ret == -EINVAL)
1290 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001291 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001292 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001293 }
1294
Chris Wilson3236f572012-08-24 09:35:09 +01001295unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001296 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001297unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001298 mutex_unlock(&dev->struct_mutex);
1299 return ret;
1300}
1301
1302/**
1303 * Called when user space has done writes to this buffer
1304 */
1305int
1306i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001307 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001308{
1309 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001310 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001311 int ret = 0;
1312
Chris Wilson76c1dec2010-09-25 11:22:51 +01001313 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001314 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001315 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001316
Chris Wilson05394f32010-11-08 19:18:58 +00001317 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001318 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001319 ret = -ENOENT;
1320 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001321 }
1322
Eric Anholt673a3942008-07-30 12:06:12 -07001323 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001324 if (obj->pin_display)
1325 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001326
Chris Wilson05394f32010-11-08 19:18:58 +00001327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001328unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001329 mutex_unlock(&dev->struct_mutex);
1330 return ret;
1331}
1332
1333/**
1334 * Maps the contents of an object, returning the address it is mapped
1335 * into.
1336 *
1337 * While the mapping holds a reference on the contents of the object, it doesn't
1338 * imply a ref on the object itself.
1339 */
1340int
1341i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001342 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001343{
1344 struct drm_i915_gem_mmap *args = data;
1345 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001346 unsigned long addr;
1347
Chris Wilson05394f32010-11-08 19:18:58 +00001348 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001350 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001351
Daniel Vetter1286ff72012-05-10 15:25:09 +02001352 /* prime objects have no backing filp to GEM mmap
1353 * pages from.
1354 */
1355 if (!obj->filp) {
1356 drm_gem_object_unreference_unlocked(obj);
1357 return -EINVAL;
1358 }
1359
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001360 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001361 PROT_READ | PROT_WRITE, MAP_SHARED,
1362 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001363 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001364 if (IS_ERR((void *)addr))
1365 return addr;
1366
1367 args->addr_ptr = (uint64_t) addr;
1368
1369 return 0;
1370}
1371
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372/**
1373 * i915_gem_fault - fault a page into the GTT
1374 * vma: VMA in question
1375 * vmf: fault info
1376 *
1377 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1378 * from userspace. The fault handler takes care of binding the object to
1379 * the GTT (if needed), allocating and programming a fence register (again,
1380 * only if needed based on whether the old reg is still valid or the object
1381 * is tiled) and inserting a new PTE into the faulting process.
1382 *
1383 * Note that the faulting process may involve evicting existing objects
1384 * from the GTT and/or fence registers to make room. So performance may
1385 * suffer if the GTT working set is large or there are few fence registers
1386 * left.
1387 */
1388int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1389{
Chris Wilson05394f32010-11-08 19:18:58 +00001390 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1391 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001392 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001393 pgoff_t page_offset;
1394 unsigned long pfn;
1395 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001396 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397
Paulo Zanonif65c9162013-11-27 18:20:34 -02001398 intel_runtime_pm_get(dev_priv);
1399
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 /* We don't use vmf->pgoff since that has the fake offset */
1401 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1402 PAGE_SHIFT;
1403
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001404 ret = i915_mutex_lock_interruptible(dev);
1405 if (ret)
1406 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001407
Chris Wilsondb53a302011-02-03 11:57:46 +00001408 trace_i915_gem_object_fault(obj, page_offset, true, write);
1409
Chris Wilson6e4930f2014-02-07 18:37:06 -02001410 /* Try to flush the object off the GPU first without holding the lock.
1411 * Upon reacquiring the lock, we will perform our sanity checks and then
1412 * repeat the flush holding the lock in the normal manner to catch cases
1413 * where we are gazumped.
1414 */
1415 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1416 if (ret)
1417 goto unlock;
1418
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001419 /* Access to snoopable pages through the GTT is incoherent. */
1420 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1421 ret = -EINVAL;
1422 goto unlock;
1423 }
1424
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001425 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001426 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001427 if (ret)
1428 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001429
Chris Wilsonc9839302012-11-20 10:45:17 +00001430 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1431 if (ret)
1432 goto unpin;
1433
1434 ret = i915_gem_object_get_fence(obj);
1435 if (ret)
1436 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001437
Chris Wilson6299f992010-11-24 12:23:44 +00001438 obj->fault_mappable = true;
1439
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001440 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1441 pfn >>= PAGE_SHIFT;
1442 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001443
1444 /* Finally, remap it using the new GTT offset */
1445 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001446unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001447 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001448unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001449 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001450out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001451 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001452 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001453 /* If this -EIO is due to a gpu hang, give the reset code a
1454 * chance to clean up the mess. Otherwise return the proper
1455 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1457 ret = VM_FAULT_SIGBUS;
1458 break;
1459 }
Chris Wilson045e7692010-11-07 09:18:22 +00001460 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001461 /*
1462 * EAGAIN means the gpu is hung and we'll wait for the error
1463 * handler to reset everything when re-faulting in
1464 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001465 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001466 case 0:
1467 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001468 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001469 case -EBUSY:
1470 /*
1471 * EBUSY is ok: this just means that another thread
1472 * already did the job.
1473 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001474 ret = VM_FAULT_NOPAGE;
1475 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001477 ret = VM_FAULT_OOM;
1478 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001479 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001480 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001481 ret = VM_FAULT_SIGBUS;
1482 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001484 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001485 ret = VM_FAULT_SIGBUS;
1486 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001487 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001488
1489 intel_runtime_pm_put(dev_priv);
1490 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491}
1492
Paulo Zanoni48018a52013-12-13 15:22:31 -02001493void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1494{
1495 struct i915_vma *vma;
1496
1497 /*
1498 * Only the global gtt is relevant for gtt memory mappings, so restrict
1499 * list traversal to objects bound into the global address space. Note
1500 * that the active list should be empty, but better safe than sorry.
1501 */
1502 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1503 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1504 i915_gem_release_mmap(vma->obj);
1505 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1506 i915_gem_release_mmap(vma->obj);
1507}
1508
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509/**
Chris Wilson901782b2009-07-10 08:18:50 +01001510 * i915_gem_release_mmap - remove physical page mappings
1511 * @obj: obj in question
1512 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001513 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001514 * relinquish ownership of the pages back to the system.
1515 *
1516 * It is vital that we remove the page mapping if we have mapped a tiled
1517 * object through the GTT and then lose the fence register due to
1518 * resource pressure. Similarly if the object has been moved out of the
1519 * aperture, than pages mapped into userspace must be revoked. Removing the
1520 * mapping will then trigger a page fault on the next user access, allowing
1521 * fixup by i915_gem_fault().
1522 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001523void
Chris Wilson05394f32010-11-08 19:18:58 +00001524i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001525{
Chris Wilson6299f992010-11-24 12:23:44 +00001526 if (!obj->fault_mappable)
1527 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001528
David Herrmann51335df2013-07-24 21:10:03 +02001529 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001530 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001531}
1532
Imre Deak0fa87792013-01-07 21:47:35 +02001533uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001534i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001535{
Chris Wilsone28f8712011-07-18 13:11:49 -07001536 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001537
1538 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001539 tiling_mode == I915_TILING_NONE)
1540 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001541
1542 /* Previous chips need a power-of-two fence region when tiling */
1543 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001544 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001545 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001546 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001547
Chris Wilsone28f8712011-07-18 13:11:49 -07001548 while (gtt_size < size)
1549 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001550
Chris Wilsone28f8712011-07-18 13:11:49 -07001551 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001552}
1553
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554/**
1555 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1556 * @obj: object to check
1557 *
1558 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001559 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560 */
Imre Deakd865110c2013-01-07 21:47:33 +02001561uint32_t
1562i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1563 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 /*
1566 * Minimum alignment is 4k (GTT page size), but might be greater
1567 * if a fence register is needed for the object.
1568 */
Imre Deakd865110c2013-01-07 21:47:33 +02001569 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001570 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571 return 4096;
1572
1573 /*
1574 * Previous chips need to be aligned to the size of the smallest
1575 * fence register that can contain the object.
1576 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001577 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001578}
1579
Chris Wilsond8cb5082012-08-11 15:41:03 +01001580static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1581{
1582 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1583 int ret;
1584
David Herrmann0de23972013-07-24 21:07:52 +02001585 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001586 return 0;
1587
Daniel Vetterda494d72012-12-20 15:11:16 +01001588 dev_priv->mm.shrinker_no_lock_stealing = true;
1589
Chris Wilsond8cb5082012-08-11 15:41:03 +01001590 ret = drm_gem_create_mmap_offset(&obj->base);
1591 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001592 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001593
1594 /* Badly fragmented mmap space? The only way we can recover
1595 * space is by destroying unwanted objects. We can't randomly release
1596 * mmap_offsets as userspace expects them to be persistent for the
1597 * lifetime of the objects. The closest we can is to release the
1598 * offsets on purgeable objects by truncating it and marking it purged,
1599 * which prevents userspace from ever using that object again.
1600 */
1601 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1602 ret = drm_gem_create_mmap_offset(&obj->base);
1603 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001604 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001605
1606 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001607 ret = drm_gem_create_mmap_offset(&obj->base);
1608out:
1609 dev_priv->mm.shrinker_no_lock_stealing = false;
1610
1611 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001612}
1613
1614static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1615{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001616 drm_gem_free_mmap_offset(&obj->base);
1617}
1618
Jesse Barnesde151cf2008-11-12 10:03:55 -08001619int
Dave Airlieff72145b2011-02-07 12:16:14 +10001620i915_gem_mmap_gtt(struct drm_file *file,
1621 struct drm_device *dev,
1622 uint32_t handle,
1623 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624{
Chris Wilsonda761a62010-10-27 17:37:08 +01001625 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001626 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001627 int ret;
1628
Chris Wilson76c1dec2010-09-25 11:22:51 +01001629 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001630 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001631 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632
Dave Airlieff72145b2011-02-07 12:16:14 +10001633 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001634 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 ret = -ENOENT;
1636 goto unlock;
1637 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001639 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001640 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001641 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001642 }
1643
Chris Wilson05394f32010-11-08 19:18:58 +00001644 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001645 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001646 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001647 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001648 }
1649
Chris Wilsond8cb5082012-08-11 15:41:03 +01001650 ret = i915_gem_object_create_mmap_offset(obj);
1651 if (ret)
1652 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001653
David Herrmann0de23972013-07-24 21:07:52 +02001654 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001655
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001656out:
Chris Wilson05394f32010-11-08 19:18:58 +00001657 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001658unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001659 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001660 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001661}
1662
Dave Airlieff72145b2011-02-07 12:16:14 +10001663/**
1664 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1665 * @dev: DRM device
1666 * @data: GTT mapping ioctl data
1667 * @file: GEM object info
1668 *
1669 * Simply returns the fake offset to userspace so it can mmap it.
1670 * The mmap call will end up in drm_gem_mmap(), which will set things
1671 * up so we can get faults in the handler above.
1672 *
1673 * The fault handler will take care of binding the object into the GTT
1674 * (since it may have been evicted to make room for something), allocating
1675 * a fence register, and mapping the appropriate aperture address into
1676 * userspace.
1677 */
1678int
1679i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1680 struct drm_file *file)
1681{
1682 struct drm_i915_gem_mmap_gtt *args = data;
1683
Dave Airlieff72145b2011-02-07 12:16:14 +10001684 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1685}
1686
Daniel Vetter225067e2012-08-20 10:23:20 +02001687/* Immediately discard the backing storage */
1688static void
1689i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001690{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001691 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001692
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001693 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001694
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001695 if (obj->base.filp == NULL)
1696 return;
1697
Daniel Vetter225067e2012-08-20 10:23:20 +02001698 /* Our goal here is to return as much of the memory as
1699 * is possible back to the system as we are called from OOM.
1700 * To do this we must instruct the shmfs to drop all of its
1701 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001702 */
Al Viro496ad9a2013-01-23 17:07:38 -05001703 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001704 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001705
Daniel Vetter225067e2012-08-20 10:23:20 +02001706 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001707}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001708
Daniel Vetter225067e2012-08-20 10:23:20 +02001709static inline int
1710i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1711{
1712 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001713}
1714
Chris Wilson5cdf5882010-09-27 15:51:07 +01001715static void
Chris Wilson05394f32010-11-08 19:18:58 +00001716i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001717{
Imre Deak90797e62013-02-18 19:28:03 +02001718 struct sg_page_iter sg_iter;
1719 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001720
Chris Wilson05394f32010-11-08 19:18:58 +00001721 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001722
Chris Wilson6c085a72012-08-20 11:40:46 +02001723 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1724 if (ret) {
1725 /* In the event of a disaster, abandon all caches and
1726 * hope for the best.
1727 */
1728 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001729 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001730 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1731 }
1732
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001733 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001734 i915_gem_object_save_bit_17_swizzle(obj);
1735
Chris Wilson05394f32010-11-08 19:18:58 +00001736 if (obj->madv == I915_MADV_DONTNEED)
1737 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001738
Imre Deak90797e62013-02-18 19:28:03 +02001739 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001740 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001741
Chris Wilson05394f32010-11-08 19:18:58 +00001742 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001743 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001744
Chris Wilson05394f32010-11-08 19:18:58 +00001745 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001747
Chris Wilson9da3da62012-06-01 15:20:22 +01001748 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001749 }
Chris Wilson05394f32010-11-08 19:18:58 +00001750 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001751
Chris Wilson9da3da62012-06-01 15:20:22 +01001752 sg_free_table(obj->pages);
1753 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001754}
1755
Chris Wilsondd624af2013-01-15 12:39:35 +00001756int
Chris Wilson37e680a2012-06-07 15:38:42 +01001757i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1758{
1759 const struct drm_i915_gem_object_ops *ops = obj->ops;
1760
Chris Wilson2f745ad2012-09-04 21:02:58 +01001761 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001762 return 0;
1763
Chris Wilsona5570172012-09-04 21:02:54 +01001764 if (obj->pages_pin_count)
1765 return -EBUSY;
1766
Ben Widawsky98438772013-07-31 17:00:12 -07001767 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001768
Chris Wilsona2165e32012-12-03 11:49:00 +00001769 /* ->put_pages might need to allocate memory for the bit17 swizzle
1770 * array, hence protect them from being reaped by removing them from gtt
1771 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001772 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001773
Chris Wilson37e680a2012-06-07 15:38:42 +01001774 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001775 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001776
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 if (i915_gem_object_is_purgeable(obj))
1778 i915_gem_object_truncate(obj);
1779
1780 return 0;
1781}
1782
Chris Wilsond9973b42013-10-04 10:33:00 +01001783static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001784__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1785 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001786{
Chris Wilson57094f82013-09-04 10:45:50 +01001787 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001788 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001789 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001790
1791 list_for_each_entry_safe(obj, next,
1792 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001793 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001794 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001795 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001796 count += obj->base.size >> PAGE_SHIFT;
1797 if (count >= target)
1798 return count;
1799 }
1800 }
1801
Chris Wilson57094f82013-09-04 10:45:50 +01001802 /*
1803 * As we may completely rewrite the bound list whilst unbinding
1804 * (due to retiring requests) we have to strictly process only
1805 * one element of the list at the time, and recheck the list
1806 * on every iteration.
1807 */
1808 INIT_LIST_HEAD(&still_bound_list);
1809 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001810 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001811
Chris Wilson57094f82013-09-04 10:45:50 +01001812 obj = list_first_entry(&dev_priv->mm.bound_list,
1813 typeof(*obj), global_list);
1814 list_move_tail(&obj->global_list, &still_bound_list);
1815
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001816 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1817 continue;
1818
Chris Wilson57094f82013-09-04 10:45:50 +01001819 /*
1820 * Hold a reference whilst we unbind this object, as we may
1821 * end up waiting for and retiring requests. This might
1822 * release the final reference (held by the active list)
1823 * and result in the object being freed from under us.
1824 * in this object being freed.
1825 *
1826 * Note 1: Shrinking the bound list is special since only active
1827 * (and hence bound objects) can contain such limbo objects, so
1828 * we don't need special tricks for shrinking the unbound list.
1829 * The only other place where we have to be careful with active
1830 * objects suddenly disappearing due to retiring requests is the
1831 * eviction code.
1832 *
1833 * Note 2: Even though the bound list doesn't hold a reference
1834 * to the object we can safely grab one here: The final object
1835 * unreferencing and the bound_list are both protected by the
1836 * dev->struct_mutex and so we won't ever be able to observe an
1837 * object on the bound_list with a reference count equals 0.
1838 */
1839 drm_gem_object_reference(&obj->base);
1840
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001841 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1842 if (i915_vma_unbind(vma))
1843 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001844
Chris Wilson57094f82013-09-04 10:45:50 +01001845 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001846 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001847
1848 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001849 }
Chris Wilson57094f82013-09-04 10:45:50 +01001850 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001851
1852 return count;
1853}
1854
Chris Wilsond9973b42013-10-04 10:33:00 +01001855static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001856i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1857{
1858 return __i915_gem_shrink(dev_priv, target, true);
1859}
1860
Chris Wilsond9973b42013-10-04 10:33:00 +01001861static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001862i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1863{
1864 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001865 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001866
1867 i915_gem_evict_everything(dev_priv->dev);
1868
Ben Widawsky35c20a62013-05-31 11:28:48 -07001869 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001870 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001871 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001872 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001873 }
1874 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001875}
1876
Chris Wilson37e680a2012-06-07 15:38:42 +01001877static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001878i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001879{
Chris Wilson6c085a72012-08-20 11:40:46 +02001880 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001881 int page_count, i;
1882 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001883 struct sg_table *st;
1884 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001885 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001886 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001887 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001888 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001889
Chris Wilson6c085a72012-08-20 11:40:46 +02001890 /* Assert that the object is not currently in any GPU domain. As it
1891 * wasn't in the GTT, there shouldn't be any way it could have been in
1892 * a GPU cache
1893 */
1894 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1895 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1896
Chris Wilson9da3da62012-06-01 15:20:22 +01001897 st = kmalloc(sizeof(*st), GFP_KERNEL);
1898 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001899 return -ENOMEM;
1900
Chris Wilson9da3da62012-06-01 15:20:22 +01001901 page_count = obj->base.size / PAGE_SIZE;
1902 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 kfree(st);
1904 return -ENOMEM;
1905 }
1906
1907 /* Get the list of pages out of our struct file. They'll be pinned
1908 * at this point until we release them.
1909 *
1910 * Fail silently without starting the shrinker
1911 */
Al Viro496ad9a2013-01-23 17:07:38 -05001912 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001913 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001914 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001915 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001916 sg = st->sgl;
1917 st->nents = 0;
1918 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001919 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1920 if (IS_ERR(page)) {
1921 i915_gem_purge(dev_priv, page_count);
1922 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1923 }
1924 if (IS_ERR(page)) {
1925 /* We've tried hard to allocate the memory by reaping
1926 * our own buffer, now let the real VM do its job and
1927 * go down in flames if truly OOM.
1928 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001929 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001930 gfp |= __GFP_IO | __GFP_WAIT;
1931
1932 i915_gem_shrink_all(dev_priv);
1933 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1934 if (IS_ERR(page))
1935 goto err_pages;
1936
Linus Torvaldscaf49192012-12-10 10:51:16 -08001937 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001938 gfp &= ~(__GFP_IO | __GFP_WAIT);
1939 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001940#ifdef CONFIG_SWIOTLB
1941 if (swiotlb_nr_tbl()) {
1942 st->nents++;
1943 sg_set_page(sg, page, PAGE_SIZE, 0);
1944 sg = sg_next(sg);
1945 continue;
1946 }
1947#endif
Imre Deak90797e62013-02-18 19:28:03 +02001948 if (!i || page_to_pfn(page) != last_pfn + 1) {
1949 if (i)
1950 sg = sg_next(sg);
1951 st->nents++;
1952 sg_set_page(sg, page, PAGE_SIZE, 0);
1953 } else {
1954 sg->length += PAGE_SIZE;
1955 }
1956 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001957
1958 /* Check that the i965g/gm workaround works. */
1959 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001960 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001961#ifdef CONFIG_SWIOTLB
1962 if (!swiotlb_nr_tbl())
1963#endif
1964 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001965 obj->pages = st;
1966
Eric Anholt673a3942008-07-30 12:06:12 -07001967 if (i915_gem_object_needs_bit17_swizzle(obj))
1968 i915_gem_object_do_bit_17_swizzle(obj);
1969
1970 return 0;
1971
1972err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001973 sg_mark_end(sg);
1974 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001975 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001976 sg_free_table(st);
1977 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001978 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001979}
1980
Chris Wilson37e680a2012-06-07 15:38:42 +01001981/* Ensure that the associated pages are gathered from the backing storage
1982 * and pinned into our object. i915_gem_object_get_pages() may be called
1983 * multiple times before they are released by a single call to
1984 * i915_gem_object_put_pages() - once the pages are no longer referenced
1985 * either as a result of memory pressure (reaping pages under the shrinker)
1986 * or as the object is itself released.
1987 */
1988int
1989i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1990{
1991 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1992 const struct drm_i915_gem_object_ops *ops = obj->ops;
1993 int ret;
1994
Chris Wilson2f745ad2012-09-04 21:02:58 +01001995 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001996 return 0;
1997
Chris Wilson43e28f02013-01-08 10:53:09 +00001998 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001999 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002000 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002001 }
2002
Chris Wilsona5570172012-09-04 21:02:54 +01002003 BUG_ON(obj->pages_pin_count);
2004
Chris Wilson37e680a2012-06-07 15:38:42 +01002005 ret = ops->get_pages(obj);
2006 if (ret)
2007 return ret;
2008
Ben Widawsky35c20a62013-05-31 11:28:48 -07002009 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002010 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002011}
2012
Ben Widawskye2d05a82013-09-24 09:57:58 -07002013static void
Chris Wilson05394f32010-11-08 19:18:58 +00002014i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00002015 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002016{
Chris Wilson05394f32010-11-08 19:18:58 +00002017 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002018 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002019 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002020
Zou Nan hai852835f2010-05-21 09:08:56 +08002021 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002022 if (obj->ring != ring && obj->last_write_seqno) {
2023 /* Keep the seqno relative to the current ring */
2024 obj->last_write_seqno = seqno;
2025 }
Chris Wilson05394f32010-11-08 19:18:58 +00002026 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002027
2028 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002029 if (!obj->active) {
2030 drm_gem_object_reference(&obj->base);
2031 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002032 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002033
Chris Wilson05394f32010-11-08 19:18:58 +00002034 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002035
Chris Wilson0201f1e2012-07-20 12:41:01 +01002036 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002037
Chris Wilsoncaea7472010-11-12 13:53:37 +00002038 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002039 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002040
Chris Wilson7dd49062012-03-21 10:48:18 +00002041 /* Bump MRU to take account of the delayed flush */
2042 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2043 struct drm_i915_fence_reg *reg;
2044
2045 reg = &dev_priv->fence_regs[obj->fence_reg];
2046 list_move_tail(&reg->lru_list,
2047 &dev_priv->mm.fence_list);
2048 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002049 }
2050}
2051
Ben Widawskye2d05a82013-09-24 09:57:58 -07002052void i915_vma_move_to_active(struct i915_vma *vma,
2053 struct intel_ring_buffer *ring)
2054{
2055 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2056 return i915_gem_object_move_to_active(vma->obj, ring);
2057}
2058
Chris Wilsoncaea7472010-11-12 13:53:37 +00002059static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002060i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2061{
Ben Widawskyca191b12013-07-31 17:00:14 -07002062 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002063 struct i915_address_space *vm;
2064 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002065
Chris Wilson65ce3022012-07-20 12:41:02 +01002066 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002067 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002068
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002069 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2070 vma = i915_gem_obj_to_vma(obj, vm);
2071 if (vma && !list_empty(&vma->mm_list))
2072 list_move_tail(&vma->mm_list, &vm->inactive_list);
2073 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002074
Chris Wilson65ce3022012-07-20 12:41:02 +01002075 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002076 obj->ring = NULL;
2077
Chris Wilson65ce3022012-07-20 12:41:02 +01002078 obj->last_read_seqno = 0;
2079 obj->last_write_seqno = 0;
2080 obj->base.write_domain = 0;
2081
2082 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002083 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002084
2085 obj->active = 0;
2086 drm_gem_object_unreference(&obj->base);
2087
2088 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002089}
Eric Anholt673a3942008-07-30 12:06:12 -07002090
Chris Wilson9d7730912012-11-27 16:22:52 +00002091static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002092i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002093{
Chris Wilson9d7730912012-11-27 16:22:52 +00002094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 struct intel_ring_buffer *ring;
2096 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002097
Chris Wilson107f27a52012-12-10 13:56:17 +02002098 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002099 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002100 ret = intel_ring_idle(ring);
2101 if (ret)
2102 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002103 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002104 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002105
2106 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002107 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002108 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002109
Chris Wilson9d7730912012-11-27 16:22:52 +00002110 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2111 ring->sync_seqno[j] = 0;
2112 }
2113
2114 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002115}
2116
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002117int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 int ret;
2121
2122 if (seqno == 0)
2123 return -EINVAL;
2124
2125 /* HWS page needs to be set less than what we
2126 * will inject to ring
2127 */
2128 ret = i915_gem_init_seqno(dev, seqno - 1);
2129 if (ret)
2130 return ret;
2131
2132 /* Carefully set the last_seqno value so that wrap
2133 * detection still works
2134 */
2135 dev_priv->next_seqno = seqno;
2136 dev_priv->last_seqno = seqno - 1;
2137 if (dev_priv->last_seqno == 0)
2138 dev_priv->last_seqno--;
2139
2140 return 0;
2141}
2142
Chris Wilson9d7730912012-11-27 16:22:52 +00002143int
2144i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002145{
Chris Wilson9d7730912012-11-27 16:22:52 +00002146 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002147
Chris Wilson9d7730912012-11-27 16:22:52 +00002148 /* reserve 0 for non-seqno */
2149 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002150 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002151 if (ret)
2152 return ret;
2153
2154 dev_priv->next_seqno = 1;
2155 }
2156
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002157 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002158 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002159}
2160
Mika Kuoppala0025c072013-06-12 12:35:30 +03002161int __i915_add_request(struct intel_ring_buffer *ring,
2162 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002163 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002164 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002165{
Chris Wilsondb53a302011-02-03 11:57:46 +00002166 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002167 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002168 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002169 int ret;
2170
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002171 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002172 /*
2173 * Emit any outstanding flushes - execbuf can fail to emit the flush
2174 * after having emitted the batchbuffer command. Hence we need to fix
2175 * things up similar to emitting the lazy request. The difference here
2176 * is that the flush _must_ happen before the next request, no matter
2177 * what.
2178 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002179 ret = intel_ring_flush_all_caches(ring);
2180 if (ret)
2181 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002182
Chris Wilson3c0e2342013-09-04 10:45:52 +01002183 request = ring->preallocated_lazy_request;
2184 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002185 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002186
Chris Wilsona71d8d92012-02-15 11:25:36 +00002187 /* Record the position of the start of the request so that
2188 * should we detect the updated seqno part-way through the
2189 * GPU processing the request, we never over-estimate the
2190 * position of the head.
2191 */
2192 request_ring_position = intel_ring_get_tail(ring);
2193
Chris Wilson9d7730912012-11-27 16:22:52 +00002194 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002195 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002196 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Chris Wilson9d7730912012-11-27 16:22:52 +00002198 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002199 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002200 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002201 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002202
2203 /* Whilst this request exists, batch_obj will be on the
2204 * active_list, and so will hold the active reference. Only when this
2205 * request is retired will the the batch_obj be moved onto the
2206 * inactive_list and lose its active reference. Hence we do not need
2207 * to explicitly hold another reference here.
2208 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002209 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002210
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002211 /* Hold a reference to the current context so that we can inspect
2212 * it later in case a hangcheck error event fires.
2213 */
2214 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002215 if (request->ctx)
2216 i915_gem_context_reference(request->ctx);
2217
Eric Anholt673a3942008-07-30 12:06:12 -07002218 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002219 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002220 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002221
Chris Wilsondb53a302011-02-03 11:57:46 +00002222 if (file) {
2223 struct drm_i915_file_private *file_priv = file->driver_priv;
2224
Chris Wilson1c255952010-09-26 11:03:27 +01002225 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002226 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002227 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002228 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002229 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002230 }
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Chris Wilson9d7730912012-11-27 16:22:52 +00002232 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002233 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002234 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002235
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002236 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002237 i915_queue_hangcheck(ring->dev);
2238
Chris Wilsonf62a0072014-02-21 17:55:39 +00002239 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2240 queue_delayed_work(dev_priv->wq,
2241 &dev_priv->mm.retire_work,
2242 round_jiffies_up_relative(HZ));
2243 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002244 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002245
Chris Wilsonacb868d2012-09-26 13:47:30 +01002246 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002247 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002248 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002249}
2250
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002251static inline void
2252i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002253{
Chris Wilson1c255952010-09-26 11:03:27 +01002254 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002255
Chris Wilson1c255952010-09-26 11:03:27 +01002256 if (!file_priv)
2257 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002258
Chris Wilson1c255952010-09-26 11:03:27 +01002259 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002260 list_del(&request->client_list);
2261 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002262 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002263}
2264
Mika Kuoppala939fd762014-01-30 19:04:44 +02002265static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002266 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002267{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002268 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002269
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002270 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2271
2272 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002273 return true;
2274
2275 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002276 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002277 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002278 return true;
2279 } else if (dev_priv->gpu_error.stop_rings == 0) {
2280 DRM_ERROR("gpu hanging too fast, banning!\n");
2281 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002282 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002283 }
2284
2285 return false;
2286}
2287
Mika Kuoppala939fd762014-01-30 19:04:44 +02002288static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2289 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002290 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002291{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002292 struct i915_ctx_hang_stats *hs;
2293
2294 if (WARN_ON(!ctx))
2295 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002296
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002297 hs = &ctx->hang_stats;
2298
2299 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002300 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002301 hs->batch_active++;
2302 hs->guilty_ts = get_seconds();
2303 } else {
2304 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002305 }
2306}
2307
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002308static void i915_gem_free_request(struct drm_i915_gem_request *request)
2309{
2310 list_del(&request->list);
2311 i915_gem_request_remove_from_client(request);
2312
2313 if (request->ctx)
2314 i915_gem_context_unreference(request->ctx);
2315
2316 kfree(request);
2317}
2318
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002319struct drm_i915_gem_request *
2320i915_gem_find_active_request(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002321{
Chris Wilson4db080f2013-12-04 11:37:09 +00002322 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002323 u32 completed_seqno;
2324
2325 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002326
Chris Wilson4db080f2013-12-04 11:37:09 +00002327 list_for_each_entry(request, &ring->request_list, list) {
2328 if (i915_seqno_passed(completed_seqno, request->seqno))
2329 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002330
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002331 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002332 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002333
2334 return NULL;
2335}
2336
2337static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2338 struct intel_ring_buffer *ring)
2339{
2340 struct drm_i915_gem_request *request;
2341 bool ring_hung;
2342
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002343 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002344
2345 if (request == NULL)
2346 return;
2347
2348 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2349
Mika Kuoppala939fd762014-01-30 19:04:44 +02002350 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002351
2352 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002353 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002354}
2355
2356static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2357 struct intel_ring_buffer *ring)
2358{
Chris Wilsondfaae392010-09-22 10:31:52 +01002359 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002360 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002361
Chris Wilson05394f32010-11-08 19:18:58 +00002362 obj = list_first_entry(&ring->active_list,
2363 struct drm_i915_gem_object,
2364 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002365
Chris Wilson05394f32010-11-08 19:18:58 +00002366 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002367 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002368
2369 /*
2370 * We must free the requests after all the corresponding objects have
2371 * been moved off active lists. Which is the same order as the normal
2372 * retire_requests function does. This is important if object hold
2373 * implicit references on things like e.g. ppgtt address spaces through
2374 * the request.
2375 */
2376 while (!list_empty(&ring->request_list)) {
2377 struct drm_i915_gem_request *request;
2378
2379 request = list_first_entry(&ring->request_list,
2380 struct drm_i915_gem_request,
2381 list);
2382
2383 i915_gem_free_request(request);
2384 }
Eric Anholt673a3942008-07-30 12:06:12 -07002385}
2386
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002387void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002388{
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 int i;
2391
Daniel Vetter4b9de732011-10-09 21:52:02 +02002392 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002393 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002394
Daniel Vetter94a335d2013-07-17 14:51:28 +02002395 /*
2396 * Commit delayed tiling changes if we have an object still
2397 * attached to the fence, otherwise just clear the fence.
2398 */
2399 if (reg->obj) {
2400 i915_gem_object_update_fence(reg->obj, reg,
2401 reg->obj->tiling_mode);
2402 } else {
2403 i915_gem_write_fence(dev, i, NULL);
2404 }
Chris Wilson312817a2010-11-22 11:50:11 +00002405 }
2406}
2407
Chris Wilson069efc12010-09-30 16:53:18 +01002408void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002409{
Chris Wilsondfaae392010-09-22 10:31:52 +01002410 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002411 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002412 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002413
Chris Wilson4db080f2013-12-04 11:37:09 +00002414 /*
2415 * Before we free the objects from the requests, we need to inspect
2416 * them for finding the guilty party. As the requests only borrow
2417 * their reference to the objects, the inspection must be done first.
2418 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002419 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002420 i915_gem_reset_ring_status(dev_priv, ring);
2421
2422 for_each_ring(ring, dev_priv, i)
2423 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002424
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002425 i915_gem_cleanup_ringbuffer(dev);
2426
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002427 i915_gem_context_reset(dev);
2428
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002429 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002430}
2431
2432/**
2433 * This function clears the request list as sequence numbers are passed.
2434 */
Damien Lespiaucb216aa2014-03-03 17:42:36 +00002435static void
Chris Wilsondb53a302011-02-03 11:57:46 +00002436i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002437{
Eric Anholt673a3942008-07-30 12:06:12 -07002438 uint32_t seqno;
2439
Chris Wilsondb53a302011-02-03 11:57:46 +00002440 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002441 return;
2442
Chris Wilsondb53a302011-02-03 11:57:46 +00002443 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002444
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002445 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002446
Chris Wilsone9103032014-01-07 11:45:14 +00002447 /* Move any buffers on the active list that are no longer referenced
2448 * by the ringbuffer to the flushing/inactive lists as appropriate,
2449 * before we free the context associated with the requests.
2450 */
2451 while (!list_empty(&ring->active_list)) {
2452 struct drm_i915_gem_object *obj;
2453
2454 obj = list_first_entry(&ring->active_list,
2455 struct drm_i915_gem_object,
2456 ring_list);
2457
2458 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2459 break;
2460
2461 i915_gem_object_move_to_inactive(obj);
2462 }
2463
2464
Zou Nan hai852835f2010-05-21 09:08:56 +08002465 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002466 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002467
Zou Nan hai852835f2010-05-21 09:08:56 +08002468 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002469 struct drm_i915_gem_request,
2470 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002471
Chris Wilsondfaae392010-09-22 10:31:52 +01002472 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002473 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002474
Chris Wilsondb53a302011-02-03 11:57:46 +00002475 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002476 /* We know the GPU must have read the request to have
2477 * sent us the seqno + interrupt, so use the position
2478 * of tail of the request to update the last known position
2479 * of the GPU head.
2480 */
2481 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002482
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002483 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002484 }
2485
Chris Wilsondb53a302011-02-03 11:57:46 +00002486 if (unlikely(ring->trace_irq_seqno &&
2487 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002488 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002489 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002490 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002491
Chris Wilsondb53a302011-02-03 11:57:46 +00002492 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002493}
2494
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002495bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002496i915_gem_retire_requests(struct drm_device *dev)
2497{
2498 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002499 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002500 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002501 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002502
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002503 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002504 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002505 idle &= list_empty(&ring->request_list);
2506 }
2507
2508 if (idle)
2509 mod_delayed_work(dev_priv->wq,
2510 &dev_priv->mm.idle_work,
2511 msecs_to_jiffies(100));
2512
2513 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002514}
2515
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002516static void
Eric Anholt673a3942008-07-30 12:06:12 -07002517i915_gem_retire_work_handler(struct work_struct *work)
2518{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002519 struct drm_i915_private *dev_priv =
2520 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2521 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002522 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002523
Chris Wilson891b48c2010-09-29 12:26:37 +01002524 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002525 idle = false;
2526 if (mutex_trylock(&dev->struct_mutex)) {
2527 idle = i915_gem_retire_requests(dev);
2528 mutex_unlock(&dev->struct_mutex);
2529 }
2530 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002531 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2532 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002533}
Chris Wilson891b48c2010-09-29 12:26:37 +01002534
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002535static void
2536i915_gem_idle_work_handler(struct work_struct *work)
2537{
2538 struct drm_i915_private *dev_priv =
2539 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002540
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002541 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002542}
2543
Ben Widawsky5816d642012-04-11 11:18:19 -07002544/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002545 * Ensures that an object will eventually get non-busy by flushing any required
2546 * write domains, emitting any outstanding lazy request and retiring and
2547 * completed requests.
2548 */
2549static int
2550i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2551{
2552 int ret;
2553
2554 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002555 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002556 if (ret)
2557 return ret;
2558
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002559 i915_gem_retire_requests_ring(obj->ring);
2560 }
2561
2562 return 0;
2563}
2564
2565/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002566 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2567 * @DRM_IOCTL_ARGS: standard ioctl arguments
2568 *
2569 * Returns 0 if successful, else an error is returned with the remaining time in
2570 * the timeout parameter.
2571 * -ETIME: object is still busy after timeout
2572 * -ERESTARTSYS: signal interrupted the wait
2573 * -ENONENT: object doesn't exist
2574 * Also possible, but rare:
2575 * -EAGAIN: GPU wedged
2576 * -ENOMEM: damn
2577 * -ENODEV: Internal IRQ fail
2578 * -E?: The add request failed
2579 *
2580 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2581 * non-zero timeout parameter the wait ioctl will wait for the given number of
2582 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2583 * without holding struct_mutex the object may become re-busied before this
2584 * function completes. A similar but shorter * race condition exists in the busy
2585 * ioctl
2586 */
2587int
2588i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2589{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002590 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002591 struct drm_i915_gem_wait *args = data;
2592 struct drm_i915_gem_object *obj;
2593 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002594 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002595 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002596 u32 seqno = 0;
2597 int ret = 0;
2598
Ben Widawskyeac1f142012-06-05 15:24:24 -07002599 if (args->timeout_ns >= 0) {
2600 timeout_stack = ns_to_timespec(args->timeout_ns);
2601 timeout = &timeout_stack;
2602 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002603
2604 ret = i915_mutex_lock_interruptible(dev);
2605 if (ret)
2606 return ret;
2607
2608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2609 if (&obj->base == NULL) {
2610 mutex_unlock(&dev->struct_mutex);
2611 return -ENOENT;
2612 }
2613
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002614 /* Need to make sure the object gets inactive eventually. */
2615 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002616 if (ret)
2617 goto out;
2618
2619 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002620 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002621 ring = obj->ring;
2622 }
2623
2624 if (seqno == 0)
2625 goto out;
2626
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002627 /* Do this after OLR check to make sure we make forward progress polling
2628 * on this IOCTL with a 0 timeout (like busy ioctl)
2629 */
2630 if (!args->timeout_ns) {
2631 ret = -ETIME;
2632 goto out;
2633 }
2634
2635 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002636 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002637 mutex_unlock(&dev->struct_mutex);
2638
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002639 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002640 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002641 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002642 return ret;
2643
2644out:
2645 drm_gem_object_unreference(&obj->base);
2646 mutex_unlock(&dev->struct_mutex);
2647 return ret;
2648}
2649
2650/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002651 * i915_gem_object_sync - sync an object to a ring.
2652 *
2653 * @obj: object which may be in use on another ring.
2654 * @to: ring we wish to use the object on. May be NULL.
2655 *
2656 * This code is meant to abstract object synchronization with the GPU.
2657 * Calling with NULL implies synchronizing the object with the CPU
2658 * rather than a particular GPU ring.
2659 *
2660 * Returns 0 if successful, else propagates up the lower layer error.
2661 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002662int
2663i915_gem_object_sync(struct drm_i915_gem_object *obj,
2664 struct intel_ring_buffer *to)
2665{
2666 struct intel_ring_buffer *from = obj->ring;
2667 u32 seqno;
2668 int ret, idx;
2669
2670 if (from == NULL || to == from)
2671 return 0;
2672
Ben Widawsky5816d642012-04-11 11:18:19 -07002673 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002674 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002675
2676 idx = intel_ring_sync_index(from, to);
2677
Chris Wilson0201f1e2012-07-20 12:41:01 +01002678 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002679 if (seqno <= from->sync_seqno[idx])
2680 return 0;
2681
Ben Widawskyb4aca012012-04-25 20:50:12 -07002682 ret = i915_gem_check_olr(obj->ring, seqno);
2683 if (ret)
2684 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002685
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002686 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002687 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002688 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002689 /* We use last_read_seqno because sync_to()
2690 * might have just caused seqno wrap under
2691 * the radar.
2692 */
2693 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002694
Ben Widawskye3a5a222012-04-11 11:18:20 -07002695 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002696}
2697
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002698static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2699{
2700 u32 old_write_domain, old_read_domains;
2701
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002702 /* Force a pagefault for domain tracking on next user access */
2703 i915_gem_release_mmap(obj);
2704
Keith Packardb97c3d92011-06-24 21:02:59 -07002705 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2706 return;
2707
Chris Wilson97c809fd2012-10-09 19:24:38 +01002708 /* Wait for any direct GTT access to complete */
2709 mb();
2710
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002711 old_read_domains = obj->base.read_domains;
2712 old_write_domain = obj->base.write_domain;
2713
2714 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2715 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2716
2717 trace_i915_gem_object_change_domain(obj,
2718 old_read_domains,
2719 old_write_domain);
2720}
2721
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002722int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002723{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002724 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002725 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002726 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002727
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002728 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002729 return 0;
2730
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002731 if (!drm_mm_node_allocated(&vma->node)) {
2732 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002733 return 0;
2734 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002735
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002736 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002737 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002738
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002739 BUG_ON(obj->pages == NULL);
2740
Chris Wilsona8198ee2011-04-13 22:04:09 +01002741 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002742 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002743 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002744 /* Continue on if we fail due to EIO, the GPU is hung so we
2745 * should be safe and we need to cleanup or else we might
2746 * cause memory corruption through use-after-free.
2747 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002748
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002749 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002750
Daniel Vetter96b47b62009-12-15 17:50:00 +01002751 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002752 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002753 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002754 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002755
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002756 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002757
Ben Widawsky6f65e292013-12-06 14:10:56 -08002758 vma->unbind_vma(vma);
2759
Daniel Vetter74163902012-02-15 23:50:21 +01002760 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002761
Chris Wilson64bf9302014-02-25 14:23:28 +00002762 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002763 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002764 if (i915_is_ggtt(vma->vm))
2765 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002766
Ben Widawsky2f633152013-07-17 12:19:03 -07002767 drm_mm_remove_node(&vma->node);
2768 i915_gem_vma_destroy(vma);
2769
2770 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002771 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002772 if (list_empty(&obj->vma_list))
2773 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002774
Chris Wilson70903c32013-12-04 09:59:09 +00002775 /* And finally now the object is completely decoupled from this vma,
2776 * we can drop its hold on the backing storage and allow it to be
2777 * reaped by the shrinker.
2778 */
2779 i915_gem_object_unpin_pages(obj);
2780
Chris Wilson88241782011-01-07 17:09:48 +00002781 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002782}
2783
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002784int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002785{
2786 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002787 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002788 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002789
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002790 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002791 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002792 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002793 if (ret)
2794 return ret;
2795
Chris Wilson3e960502012-11-27 16:22:54 +00002796 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002797 if (ret)
2798 return ret;
2799 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002800
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002801 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002802}
2803
Chris Wilson9ce079e2012-04-17 15:31:30 +01002804static void i965_write_fence_reg(struct drm_device *dev, int reg,
2805 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002807 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002808 int fence_reg;
2809 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002810
Imre Deak56c844e2013-01-07 21:47:34 +02002811 if (INTEL_INFO(dev)->gen >= 6) {
2812 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2813 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2814 } else {
2815 fence_reg = FENCE_REG_965_0;
2816 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2817 }
2818
Chris Wilsond18b9612013-07-10 13:36:23 +01002819 fence_reg += reg * 8;
2820
2821 /* To w/a incoherency with non-atomic 64-bit register updates,
2822 * we split the 64-bit update into two 32-bit writes. In order
2823 * for a partial fence not to be evaluated between writes, we
2824 * precede the update with write to turn off the fence register,
2825 * and only enable the fence as the last step.
2826 *
2827 * For extra levels of paranoia, we make sure each step lands
2828 * before applying the next step.
2829 */
2830 I915_WRITE(fence_reg, 0);
2831 POSTING_READ(fence_reg);
2832
Chris Wilson9ce079e2012-04-17 15:31:30 +01002833 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002834 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002835 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002836
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002837 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002839 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002840 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002841 if (obj->tiling_mode == I915_TILING_Y)
2842 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2843 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002844
Chris Wilsond18b9612013-07-10 13:36:23 +01002845 I915_WRITE(fence_reg + 4, val >> 32);
2846 POSTING_READ(fence_reg + 4);
2847
2848 I915_WRITE(fence_reg + 0, val);
2849 POSTING_READ(fence_reg);
2850 } else {
2851 I915_WRITE(fence_reg + 4, 0);
2852 POSTING_READ(fence_reg + 4);
2853 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002854}
2855
Chris Wilson9ce079e2012-04-17 15:31:30 +01002856static void i915_write_fence_reg(struct drm_device *dev, int reg,
2857 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002858{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002860 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002861
Chris Wilson9ce079e2012-04-17 15:31:30 +01002862 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002863 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002864 int pitch_val;
2865 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002866
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002867 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002869 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2870 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2871 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002872
2873 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2874 tile_width = 128;
2875 else
2876 tile_width = 512;
2877
2878 /* Note: pitch better be a power of two tile widths */
2879 pitch_val = obj->stride / tile_width;
2880 pitch_val = ffs(pitch_val) - 1;
2881
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002882 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002883 if (obj->tiling_mode == I915_TILING_Y)
2884 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2885 val |= I915_FENCE_SIZE_BITS(size);
2886 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2887 val |= I830_FENCE_REG_VALID;
2888 } else
2889 val = 0;
2890
2891 if (reg < 8)
2892 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002893 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002895
Chris Wilson9ce079e2012-04-17 15:31:30 +01002896 I915_WRITE(reg, val);
2897 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002898}
2899
Chris Wilson9ce079e2012-04-17 15:31:30 +01002900static void i830_write_fence_reg(struct drm_device *dev, int reg,
2901 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002902{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002905
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002907 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002908 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002910 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002911 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002912 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2913 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2914 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002915
Chris Wilson9ce079e2012-04-17 15:31:30 +01002916 pitch_val = obj->stride / 128;
2917 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002918
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002919 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002920 if (obj->tiling_mode == I915_TILING_Y)
2921 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2922 val |= I830_FENCE_SIZE_BITS(size);
2923 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2924 val |= I830_FENCE_REG_VALID;
2925 } else
2926 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002927
Chris Wilson9ce079e2012-04-17 15:31:30 +01002928 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2929 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2930}
2931
Chris Wilsond0a57782012-10-09 19:24:37 +01002932inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2933{
2934 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2935}
2936
Chris Wilson9ce079e2012-04-17 15:31:30 +01002937static void i915_gem_write_fence(struct drm_device *dev, int reg,
2938 struct drm_i915_gem_object *obj)
2939{
Chris Wilsond0a57782012-10-09 19:24:37 +01002940 struct drm_i915_private *dev_priv = dev->dev_private;
2941
2942 /* Ensure that all CPU reads are completed before installing a fence
2943 * and all writes before removing the fence.
2944 */
2945 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2946 mb();
2947
Daniel Vetter94a335d2013-07-17 14:51:28 +02002948 WARN(obj && (!obj->stride || !obj->tiling_mode),
2949 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2950 obj->stride, obj->tiling_mode);
2951
Chris Wilson9ce079e2012-04-17 15:31:30 +01002952 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002953 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002954 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002955 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002956 case 5:
2957 case 4: i965_write_fence_reg(dev, reg, obj); break;
2958 case 3: i915_write_fence_reg(dev, reg, obj); break;
2959 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002960 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002961 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002962
2963 /* And similarly be paranoid that no direct access to this region
2964 * is reordered to before the fence is installed.
2965 */
2966 if (i915_gem_object_needs_mb(obj))
2967 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002968}
2969
Chris Wilson61050802012-04-17 15:31:31 +01002970static inline int fence_number(struct drm_i915_private *dev_priv,
2971 struct drm_i915_fence_reg *fence)
2972{
2973 return fence - dev_priv->fence_regs;
2974}
2975
2976static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2977 struct drm_i915_fence_reg *fence,
2978 bool enable)
2979{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002981 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002982
Chris Wilson46a0b632013-07-10 13:36:24 +01002983 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002984
2985 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002986 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002987 fence->obj = obj;
2988 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2989 } else {
2990 obj->fence_reg = I915_FENCE_REG_NONE;
2991 fence->obj = NULL;
2992 list_del_init(&fence->lru_list);
2993 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002994 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002995}
2996
Chris Wilsond9e86c02010-11-10 16:40:20 +00002997static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002998i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002999{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003000 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003001 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003002 if (ret)
3003 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003004
3005 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003006 }
3007
Chris Wilson86d5bc32012-07-20 12:41:04 +01003008 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003009 return 0;
3010}
3011
3012int
3013i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3014{
Chris Wilson61050802012-04-17 15:31:31 +01003015 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003016 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003017 int ret;
3018
Chris Wilsond0a57782012-10-09 19:24:37 +01003019 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003020 if (ret)
3021 return ret;
3022
Chris Wilson61050802012-04-17 15:31:31 +01003023 if (obj->fence_reg == I915_FENCE_REG_NONE)
3024 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003025
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003026 fence = &dev_priv->fence_regs[obj->fence_reg];
3027
Chris Wilson61050802012-04-17 15:31:31 +01003028 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003029 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003030
3031 return 0;
3032}
3033
3034static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003035i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003036{
Daniel Vetterae3db242010-02-19 11:51:58 +01003037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003038 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003039 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003040
3041 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003042 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003043 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3044 reg = &dev_priv->fence_regs[i];
3045 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003046 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003047
Chris Wilson1690e1e2011-12-14 13:57:08 +01003048 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003049 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003050 }
3051
Chris Wilsond9e86c02010-11-10 16:40:20 +00003052 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003053 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003054
3055 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003056 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003057 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003058 continue;
3059
Chris Wilson8fe301a2012-04-17 15:31:28 +01003060 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003061 }
3062
Chris Wilson5dce5b932014-01-20 10:17:36 +00003063deadlock:
3064 /* Wait for completion of pending flips which consume fences */
3065 if (intel_has_pending_fb_unpin(dev))
3066 return ERR_PTR(-EAGAIN);
3067
3068 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003069}
3070
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003072 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073 * @obj: object to map through a fence reg
3074 *
3075 * When mapping objects through the GTT, userspace wants to be able to write
3076 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003077 * This function walks the fence regs looking for a free one for @obj,
3078 * stealing one if it can't find any.
3079 *
3080 * It then sets up the reg based on the object's properties: address, pitch
3081 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003082 *
3083 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003084 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003085int
Chris Wilson06d98132012-04-17 15:31:24 +01003086i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003087{
Chris Wilson05394f32010-11-08 19:18:58 +00003088 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003089 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003090 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003091 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003092 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003093
Chris Wilson14415742012-04-17 15:31:33 +01003094 /* Have we updated the tiling parameters upon the object and so
3095 * will need to serialise the write to the associated fence register?
3096 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003097 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003098 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003099 if (ret)
3100 return ret;
3101 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003102
Chris Wilsond9e86c02010-11-10 16:40:20 +00003103 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003104 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3105 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003106 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003107 list_move_tail(&reg->lru_list,
3108 &dev_priv->mm.fence_list);
3109 return 0;
3110 }
3111 } else if (enable) {
3112 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003113 if (IS_ERR(reg))
3114 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003115
Chris Wilson14415742012-04-17 15:31:33 +01003116 if (reg->obj) {
3117 struct drm_i915_gem_object *old = reg->obj;
3118
Chris Wilsond0a57782012-10-09 19:24:37 +01003119 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003120 if (ret)
3121 return ret;
3122
Chris Wilson14415742012-04-17 15:31:33 +01003123 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003124 }
Chris Wilson14415742012-04-17 15:31:33 +01003125 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003126 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003127
Chris Wilson14415742012-04-17 15:31:33 +01003128 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003129
Chris Wilson9ce079e2012-04-17 15:31:30 +01003130 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003131}
3132
Chris Wilson42d6ab42012-07-26 11:49:32 +01003133static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3134 struct drm_mm_node *gtt_space,
3135 unsigned long cache_level)
3136{
3137 struct drm_mm_node *other;
3138
3139 /* On non-LLC machines we have to be careful when putting differing
3140 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003141 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003142 */
3143 if (HAS_LLC(dev))
3144 return true;
3145
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003146 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003147 return true;
3148
3149 if (list_empty(&gtt_space->node_list))
3150 return true;
3151
3152 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3153 if (other->allocated && !other->hole_follows && other->color != cache_level)
3154 return false;
3155
3156 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3157 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3158 return false;
3159
3160 return true;
3161}
3162
3163static void i915_gem_verify_gtt(struct drm_device *dev)
3164{
3165#if WATCH_GTT
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct drm_i915_gem_object *obj;
3168 int err = 0;
3169
Ben Widawsky35c20a62013-05-31 11:28:48 -07003170 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003171 if (obj->gtt_space == NULL) {
3172 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3173 err++;
3174 continue;
3175 }
3176
3177 if (obj->cache_level != obj->gtt_space->color) {
3178 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003179 i915_gem_obj_ggtt_offset(obj),
3180 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003181 obj->cache_level,
3182 obj->gtt_space->color);
3183 err++;
3184 continue;
3185 }
3186
3187 if (!i915_gem_valid_gtt_space(dev,
3188 obj->gtt_space,
3189 obj->cache_level)) {
3190 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003191 i915_gem_obj_ggtt_offset(obj),
3192 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003193 obj->cache_level);
3194 err++;
3195 continue;
3196 }
3197 }
3198
3199 WARN_ON(err);
3200#endif
3201}
3202
Jesse Barnesde151cf2008-11-12 10:03:55 -08003203/**
Eric Anholt673a3942008-07-30 12:06:12 -07003204 * Finds free space in the GTT aperture and binds the object there.
3205 */
Daniel Vetter262de142014-02-14 14:01:20 +01003206static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003207i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3208 struct i915_address_space *vm,
3209 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003210 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003211{
Chris Wilson05394f32010-11-08 19:18:58 +00003212 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003213 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003214 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003215 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003216 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003217 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003218 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003219
Chris Wilsone28f8712011-07-18 13:11:49 -07003220 fence_size = i915_gem_get_gtt_size(dev,
3221 obj->base.size,
3222 obj->tiling_mode);
3223 fence_alignment = i915_gem_get_gtt_alignment(dev,
3224 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003225 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003226 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003227 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003228 obj->base.size,
3229 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003230
Eric Anholt673a3942008-07-30 12:06:12 -07003231 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003232 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003233 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003234 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003235 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003236 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003237 }
3238
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003239 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003240
Chris Wilson654fc602010-05-27 13:18:21 +01003241 /* If the object is bigger than the entire aperture, reject it early
3242 * before evicting everything in a vain attempt to find space.
3243 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003244 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003245 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003246 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003247 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003248 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003249 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003250 }
3251
Chris Wilson37e680a2012-06-07 15:38:42 +01003252 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003253 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003254 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003255
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003256 i915_gem_object_pin_pages(obj);
3257
Ben Widawskyaccfef22013-08-14 11:38:35 +02003258 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003259 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003260 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003261
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003262search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003263 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003264 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003265 obj->cache_level, 0, gtt_max,
3266 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003267 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003268 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003269 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003270 if (ret == 0)
3271 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003272
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003273 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003274 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003275 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003276 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003277 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003278 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003279 }
3280
Daniel Vetter74163902012-02-15 23:50:21 +01003281 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003282 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003283 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003284
Ben Widawsky35c20a62013-05-31 11:28:48 -07003285 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003286 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003287
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003288 if (i915_is_ggtt(vm)) {
3289 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003290
Daniel Vetter49987092013-08-14 10:21:23 +02003291 fenceable = (vma->node.size == fence_size &&
3292 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003293
Daniel Vetter49987092013-08-14 10:21:23 +02003294 mappable = (vma->node.start + obj->base.size <=
3295 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003296
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003297 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003298 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003299
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003300 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003301
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003302 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003303 vma->bind_vma(vma, obj->cache_level,
3304 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3305
Chris Wilson42d6ab42012-07-26 11:49:32 +01003306 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003307 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003308
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003309err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003310 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003311err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003312 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003313 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003314err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003315 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003316 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003317}
3318
Chris Wilson000433b2013-08-08 14:41:09 +01003319bool
Chris Wilson2c225692013-08-09 12:26:45 +01003320i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3321 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003322{
Eric Anholt673a3942008-07-30 12:06:12 -07003323 /* If we don't have a page list set up, then we're not pinned
3324 * to GPU, and we can ignore the cache flush because it'll happen
3325 * again at bind time.
3326 */
Chris Wilson05394f32010-11-08 19:18:58 +00003327 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003328 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003329
Imre Deak769ce462013-02-13 21:56:05 +02003330 /*
3331 * Stolen memory is always coherent with the GPU as it is explicitly
3332 * marked as wc by the system, or the system is cache-coherent.
3333 */
3334 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003335 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003336
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003337 /* If the GPU is snooping the contents of the CPU cache,
3338 * we do not need to manually clear the CPU cache lines. However,
3339 * the caches are only snooped when the render cache is
3340 * flushed/invalidated. As we always have to emit invalidations
3341 * and flushes when moving into and out of the RENDER domain, correct
3342 * snooping behaviour occurs naturally as the result of our domain
3343 * tracking.
3344 */
Chris Wilson2c225692013-08-09 12:26:45 +01003345 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003346 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003347
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003348 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003349 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003350
3351 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003352}
3353
3354/** Flushes the GTT write domain for the object if it's dirty. */
3355static void
Chris Wilson05394f32010-11-08 19:18:58 +00003356i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003357{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003358 uint32_t old_write_domain;
3359
Chris Wilson05394f32010-11-08 19:18:58 +00003360 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 return;
3362
Chris Wilson63256ec2011-01-04 18:42:07 +00003363 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003364 * to it immediately go to main memory as far as we know, so there's
3365 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003366 *
3367 * However, we do have to enforce the order so that all writes through
3368 * the GTT land before any writes to the device, such as updates to
3369 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003370 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003371 wmb();
3372
Chris Wilson05394f32010-11-08 19:18:58 +00003373 old_write_domain = obj->base.write_domain;
3374 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003375
3376 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003377 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003378 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003379}
3380
3381/** Flushes the CPU write domain for the object if it's dirty. */
3382static void
Chris Wilson2c225692013-08-09 12:26:45 +01003383i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3384 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003385{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003386 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003387
Chris Wilson05394f32010-11-08 19:18:58 +00003388 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 return;
3390
Chris Wilson000433b2013-08-08 14:41:09 +01003391 if (i915_gem_clflush_object(obj, force))
3392 i915_gem_chipset_flush(obj->base.dev);
3393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 old_write_domain = obj->base.write_domain;
3395 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003396
3397 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003398 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003399 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003400}
3401
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003402/**
3403 * Moves a single object to the GTT read, and possibly write domain.
3404 *
3405 * This function returns when the move is complete, including waiting on
3406 * flushes to occur.
3407 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003408int
Chris Wilson20217462010-11-23 15:26:33 +00003409i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003410{
Chris Wilson8325a092012-04-24 15:52:35 +01003411 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003412 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003413 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003414
Eric Anholt02354392008-11-26 13:58:13 -08003415 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003416 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003417 return -EINVAL;
3418
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003419 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3420 return 0;
3421
Chris Wilson0201f1e2012-07-20 12:41:01 +01003422 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003423 if (ret)
3424 return ret;
3425
Chris Wilson2c225692013-08-09 12:26:45 +01003426 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003427
Chris Wilsond0a57782012-10-09 19:24:37 +01003428 /* Serialise direct access to this object with the barriers for
3429 * coherent writes from the GPU, by effectively invalidating the
3430 * GTT domain upon first access.
3431 */
3432 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3433 mb();
3434
Chris Wilson05394f32010-11-08 19:18:58 +00003435 old_write_domain = obj->base.write_domain;
3436 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003437
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003438 /* It should now be out of any other write domains, and we can update
3439 * the domain values for our changes.
3440 */
Chris Wilson05394f32010-11-08 19:18:58 +00003441 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3442 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003443 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003444 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3445 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3446 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003447 }
3448
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003449 trace_i915_gem_object_change_domain(obj,
3450 old_read_domains,
3451 old_write_domain);
3452
Chris Wilson8325a092012-04-24 15:52:35 +01003453 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003454 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003455 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003456 if (vma)
3457 list_move_tail(&vma->mm_list,
3458 &dev_priv->gtt.base.inactive_list);
3459
3460 }
Chris Wilson8325a092012-04-24 15:52:35 +01003461
Eric Anholte47c68e2008-11-14 13:35:19 -08003462 return 0;
3463}
3464
Chris Wilsone4ffd172011-04-04 09:44:39 +01003465int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3466 enum i915_cache_level cache_level)
3467{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003468 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003469 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003470 int ret;
3471
3472 if (obj->cache_level == cache_level)
3473 return 0;
3474
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003475 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003476 DRM_DEBUG("can not change the cache level of pinned objects\n");
3477 return -EBUSY;
3478 }
3479
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003480 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3481 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003482 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003483 if (ret)
3484 return ret;
3485
3486 break;
3487 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003488 }
3489
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003490 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003491 ret = i915_gem_object_finish_gpu(obj);
3492 if (ret)
3493 return ret;
3494
3495 i915_gem_object_finish_gtt(obj);
3496
3497 /* Before SandyBridge, you could not use tiling or fence
3498 * registers with snooped memory, so relinquish any fences
3499 * currently pointing to our region in the aperture.
3500 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003501 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003502 ret = i915_gem_object_put_fence(obj);
3503 if (ret)
3504 return ret;
3505 }
3506
Ben Widawsky6f65e292013-12-06 14:10:56 -08003507 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003508 if (drm_mm_node_allocated(&vma->node))
3509 vma->bind_vma(vma, cache_level,
3510 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003511 }
3512
Chris Wilson2c225692013-08-09 12:26:45 +01003513 list_for_each_entry(vma, &obj->vma_list, vma_link)
3514 vma->node.color = cache_level;
3515 obj->cache_level = cache_level;
3516
3517 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003518 u32 old_read_domains, old_write_domain;
3519
3520 /* If we're coming from LLC cached, then we haven't
3521 * actually been tracking whether the data is in the
3522 * CPU cache or not, since we only allow one bit set
3523 * in obj->write_domain and have been skipping the clflushes.
3524 * Just set it to the CPU cache for now.
3525 */
3526 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003527
3528 old_read_domains = obj->base.read_domains;
3529 old_write_domain = obj->base.write_domain;
3530
3531 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3532 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3533
3534 trace_i915_gem_object_change_domain(obj,
3535 old_read_domains,
3536 old_write_domain);
3537 }
3538
Chris Wilson42d6ab42012-07-26 11:49:32 +01003539 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003540 return 0;
3541}
3542
Ben Widawsky199adf42012-09-21 17:01:20 -07003543int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3544 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003545{
Ben Widawsky199adf42012-09-21 17:01:20 -07003546 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003547 struct drm_i915_gem_object *obj;
3548 int ret;
3549
3550 ret = i915_mutex_lock_interruptible(dev);
3551 if (ret)
3552 return ret;
3553
3554 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3555 if (&obj->base == NULL) {
3556 ret = -ENOENT;
3557 goto unlock;
3558 }
3559
Chris Wilson651d7942013-08-08 14:41:10 +01003560 switch (obj->cache_level) {
3561 case I915_CACHE_LLC:
3562 case I915_CACHE_L3_LLC:
3563 args->caching = I915_CACHING_CACHED;
3564 break;
3565
Chris Wilson4257d3b2013-08-08 14:41:11 +01003566 case I915_CACHE_WT:
3567 args->caching = I915_CACHING_DISPLAY;
3568 break;
3569
Chris Wilson651d7942013-08-08 14:41:10 +01003570 default:
3571 args->caching = I915_CACHING_NONE;
3572 break;
3573 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003574
3575 drm_gem_object_unreference(&obj->base);
3576unlock:
3577 mutex_unlock(&dev->struct_mutex);
3578 return ret;
3579}
3580
Ben Widawsky199adf42012-09-21 17:01:20 -07003581int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3582 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003583{
Ben Widawsky199adf42012-09-21 17:01:20 -07003584 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585 struct drm_i915_gem_object *obj;
3586 enum i915_cache_level level;
3587 int ret;
3588
Ben Widawsky199adf42012-09-21 17:01:20 -07003589 switch (args->caching) {
3590 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003591 level = I915_CACHE_NONE;
3592 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003593 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003594 level = I915_CACHE_LLC;
3595 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003596 case I915_CACHING_DISPLAY:
3597 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3598 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003599 default:
3600 return -EINVAL;
3601 }
3602
Ben Widawsky3bc29132012-09-26 16:15:20 -07003603 ret = i915_mutex_lock_interruptible(dev);
3604 if (ret)
3605 return ret;
3606
Chris Wilsone6994ae2012-07-10 10:27:08 +01003607 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3608 if (&obj->base == NULL) {
3609 ret = -ENOENT;
3610 goto unlock;
3611 }
3612
3613 ret = i915_gem_object_set_cache_level(obj, level);
3614
3615 drm_gem_object_unreference(&obj->base);
3616unlock:
3617 mutex_unlock(&dev->struct_mutex);
3618 return ret;
3619}
3620
Chris Wilsoncc98b412013-08-09 12:25:09 +01003621static bool is_pin_display(struct drm_i915_gem_object *obj)
3622{
3623 /* There are 3 sources that pin objects:
3624 * 1. The display engine (scanouts, sprites, cursors);
3625 * 2. Reservations for execbuffer;
3626 * 3. The user.
3627 *
3628 * We can ignore reservations as we hold the struct_mutex and
3629 * are only called outside of the reservation path. The user
3630 * can only increment pin_count once, and so if after
3631 * subtracting the potential reference by the user, any pin_count
3632 * remains, it must be due to another use by the display engine.
3633 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003634 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003635}
3636
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003637/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003638 * Prepare buffer for display plane (scanout, cursors, etc).
3639 * Can be called from an uninterruptible phase (modesetting) and allows
3640 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003641 */
3642int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003643i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3644 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003645 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003646{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003647 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003648 int ret;
3649
Chris Wilson0be73282010-12-06 14:36:27 +00003650 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003651 ret = i915_gem_object_sync(obj, pipelined);
3652 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003653 return ret;
3654 }
3655
Chris Wilsoncc98b412013-08-09 12:25:09 +01003656 /* Mark the pin_display early so that we account for the
3657 * display coherency whilst setting up the cache domains.
3658 */
3659 obj->pin_display = true;
3660
Eric Anholta7ef0642011-03-29 16:59:54 -07003661 /* The display engine is not coherent with the LLC cache on gen6. As
3662 * a result, we make sure that the pinning that is about to occur is
3663 * done with uncached PTEs. This is lowest common denominator for all
3664 * chipsets.
3665 *
3666 * However for gen6+, we could do better by using the GFDT bit instead
3667 * of uncaching, which would allow us to flush all the LLC-cached data
3668 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3669 */
Chris Wilson651d7942013-08-08 14:41:10 +01003670 ret = i915_gem_object_set_cache_level(obj,
3671 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003672 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003673 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003674
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003675 /* As the user may map the buffer once pinned in the display plane
3676 * (e.g. libkms for the bootup splash), we have to ensure that we
3677 * always use map_and_fenceable for all scanout buffers.
3678 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003679 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003680 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003681 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003682
Chris Wilson2c225692013-08-09 12:26:45 +01003683 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003684
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003685 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003686 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003687
3688 /* It should now be out of any other write domains, and we can update
3689 * the domain values for our changes.
3690 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003691 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003692 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003693
3694 trace_i915_gem_object_change_domain(obj,
3695 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003696 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003697
3698 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003699
3700err_unpin_display:
3701 obj->pin_display = is_pin_display(obj);
3702 return ret;
3703}
3704
3705void
3706i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3707{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003708 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003709 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003710}
3711
Chris Wilson85345512010-11-13 09:49:11 +00003712int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003713i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003714{
Chris Wilson88241782011-01-07 17:09:48 +00003715 int ret;
3716
Chris Wilsona8198ee2011-04-13 22:04:09 +01003717 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003718 return 0;
3719
Chris Wilson0201f1e2012-07-20 12:41:01 +01003720 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003721 if (ret)
3722 return ret;
3723
Chris Wilsona8198ee2011-04-13 22:04:09 +01003724 /* Ensure that we invalidate the GPU's caches and TLBs. */
3725 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003726 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003727}
3728
Eric Anholte47c68e2008-11-14 13:35:19 -08003729/**
3730 * Moves a single object to the CPU read, and possibly write domain.
3731 *
3732 * This function returns when the move is complete, including waiting on
3733 * flushes to occur.
3734 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003735int
Chris Wilson919926a2010-11-12 13:42:53 +00003736i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003737{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003738 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003739 int ret;
3740
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003741 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3742 return 0;
3743
Chris Wilson0201f1e2012-07-20 12:41:01 +01003744 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003745 if (ret)
3746 return ret;
3747
Eric Anholte47c68e2008-11-14 13:35:19 -08003748 i915_gem_object_flush_gtt_write_domain(obj);
3749
Chris Wilson05394f32010-11-08 19:18:58 +00003750 old_write_domain = obj->base.write_domain;
3751 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003752
Eric Anholte47c68e2008-11-14 13:35:19 -08003753 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003754 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003755 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003756
Chris Wilson05394f32010-11-08 19:18:58 +00003757 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003758 }
3759
3760 /* It should now be out of any other write domains, and we can update
3761 * the domain values for our changes.
3762 */
Chris Wilson05394f32010-11-08 19:18:58 +00003763 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003764
3765 /* If we're writing through the CPU, then the GPU read domains will
3766 * need to be invalidated at next use.
3767 */
3768 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003769 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3770 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003771 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003772
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003773 trace_i915_gem_object_change_domain(obj,
3774 old_read_domains,
3775 old_write_domain);
3776
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003777 return 0;
3778}
3779
Eric Anholt673a3942008-07-30 12:06:12 -07003780/* Throttle our rendering by waiting until the ring has completed our requests
3781 * emitted over 20 msec ago.
3782 *
Eric Anholtb9624422009-06-03 07:27:35 +00003783 * Note that if we were to use the current jiffies each time around the loop,
3784 * we wouldn't escape the function with any frames outstanding if the time to
3785 * render a frame was over 20ms.
3786 *
Eric Anholt673a3942008-07-30 12:06:12 -07003787 * This should get us reasonable parallelism between CPU and GPU but also
3788 * relatively low latency when blocking on a particular request to finish.
3789 */
3790static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003791i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003792{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003795 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003796 struct drm_i915_gem_request *request;
3797 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003798 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003799 u32 seqno = 0;
3800 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003801
Daniel Vetter308887a2012-11-14 17:14:06 +01003802 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3803 if (ret)
3804 return ret;
3805
3806 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3807 if (ret)
3808 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003809
Chris Wilson1c255952010-09-26 11:03:27 +01003810 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003811 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003812 if (time_after_eq(request->emitted_jiffies, recent_enough))
3813 break;
3814
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003815 ring = request->ring;
3816 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003817 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003818 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003819 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003820
3821 if (seqno == 0)
3822 return 0;
3823
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003824 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003825 if (ret == 0)
3826 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003827
Eric Anholt673a3942008-07-30 12:06:12 -07003828 return ret;
3829}
3830
Eric Anholt673a3942008-07-30 12:06:12 -07003831int
Chris Wilson05394f32010-11-08 19:18:58 +00003832i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003833 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003834 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003835 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003836{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003837 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003838 int ret;
3839
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003840 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003841 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003842
3843 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003844 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003845 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3846 return -EBUSY;
3847
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003848 if ((alignment &&
3849 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003850 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003851 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003852 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003853 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003854 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003855 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003856 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003857 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003858 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003859 if (ret)
3860 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003861
3862 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003863 }
3864 }
3865
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003866 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003867 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3868 if (IS_ERR(vma))
3869 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003870 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003871
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003872 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3873 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003874
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003875 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003876 if (flags & PIN_MAPPABLE)
3877 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003878
3879 return 0;
3880}
3881
3882void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003883i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003884{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003885 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003886
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003887 BUG_ON(!vma);
3888 BUG_ON(vma->pin_count == 0);
3889 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3890
3891 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003892 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003893}
3894
3895int
3896i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003897 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003898{
3899 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003900 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003901 int ret;
3902
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003903 if (INTEL_INFO(dev)->gen >= 6)
3904 return -ENODEV;
3905
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003906 ret = i915_mutex_lock_interruptible(dev);
3907 if (ret)
3908 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003909
Chris Wilson05394f32010-11-08 19:18:58 +00003910 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003911 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = -ENOENT;
3913 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003914 }
Eric Anholt673a3942008-07-30 12:06:12 -07003915
Chris Wilson05394f32010-11-08 19:18:58 +00003916 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003917 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003918 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003919 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920 }
3921
Chris Wilson05394f32010-11-08 19:18:58 +00003922 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003923 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003924 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003925 ret = -EINVAL;
3926 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003927 }
3928
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003929 if (obj->user_pin_count == ULONG_MAX) {
3930 ret = -EBUSY;
3931 goto out;
3932 }
3933
Chris Wilson93be8782013-01-02 10:31:22 +00003934 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003935 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003936 if (ret)
3937 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003938 }
3939
Chris Wilson93be8782013-01-02 10:31:22 +00003940 obj->user_pin_count++;
3941 obj->pin_filp = file;
3942
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003943 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003944out:
Chris Wilson05394f32010-11-08 19:18:58 +00003945 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003946unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003947 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003948 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003949}
3950
3951int
3952i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003953 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003954{
3955 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003956 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003957 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003958
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003959 ret = i915_mutex_lock_interruptible(dev);
3960 if (ret)
3961 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003962
Chris Wilson05394f32010-11-08 19:18:58 +00003963 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003964 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003965 ret = -ENOENT;
3966 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003967 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003968
Chris Wilson05394f32010-11-08 19:18:58 +00003969 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003970 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003971 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003972 ret = -EINVAL;
3973 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003974 }
Chris Wilson05394f32010-11-08 19:18:58 +00003975 obj->user_pin_count--;
3976 if (obj->user_pin_count == 0) {
3977 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003978 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08003979 }
Eric Anholt673a3942008-07-30 12:06:12 -07003980
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003981out:
Chris Wilson05394f32010-11-08 19:18:58 +00003982 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003983unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003984 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003986}
3987
3988int
3989i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003990 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003991{
3992 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003993 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003994 int ret;
3995
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003996 ret = i915_mutex_lock_interruptible(dev);
3997 if (ret)
3998 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003999
Chris Wilson05394f32010-11-08 19:18:58 +00004000 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004001 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004002 ret = -ENOENT;
4003 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004004 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004005
Chris Wilson0be555b2010-08-04 15:36:30 +01004006 /* Count all active objects as busy, even if they are currently not used
4007 * by the gpu. Users of this interface expect objects to eventually
4008 * become non-busy without any further actions, therefore emit any
4009 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004010 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004011 ret = i915_gem_object_flush_active(obj);
4012
Chris Wilson05394f32010-11-08 19:18:58 +00004013 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004014 if (obj->ring) {
4015 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4016 args->busy |= intel_ring_flag(obj->ring) << 16;
4017 }
Eric Anholt673a3942008-07-30 12:06:12 -07004018
Chris Wilson05394f32010-11-08 19:18:58 +00004019 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004020unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004021 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004022 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004023}
4024
4025int
4026i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4027 struct drm_file *file_priv)
4028{
Akshay Joshi0206e352011-08-16 15:34:10 -04004029 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004030}
4031
Chris Wilson3ef94da2009-09-14 16:50:29 +01004032int
4033i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4034 struct drm_file *file_priv)
4035{
4036 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004037 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004038 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004039
4040 switch (args->madv) {
4041 case I915_MADV_DONTNEED:
4042 case I915_MADV_WILLNEED:
4043 break;
4044 default:
4045 return -EINVAL;
4046 }
4047
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004048 ret = i915_mutex_lock_interruptible(dev);
4049 if (ret)
4050 return ret;
4051
Chris Wilson05394f32010-11-08 19:18:58 +00004052 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054 ret = -ENOENT;
4055 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004056 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004058 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004059 ret = -EINVAL;
4060 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061 }
4062
Chris Wilson05394f32010-11-08 19:18:58 +00004063 if (obj->madv != __I915_MADV_PURGED)
4064 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004065
Chris Wilson6c085a72012-08-20 11:40:46 +02004066 /* if the object is no longer attached, discard its backing storage */
4067 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004068 i915_gem_object_truncate(obj);
4069
Chris Wilson05394f32010-11-08 19:18:58 +00004070 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004072out:
Chris Wilson05394f32010-11-08 19:18:58 +00004073 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004074unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004075 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004076 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004077}
4078
Chris Wilson37e680a2012-06-07 15:38:42 +01004079void i915_gem_object_init(struct drm_i915_gem_object *obj,
4080 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004081{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004082 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004083 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004084 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004085 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004086
Chris Wilson37e680a2012-06-07 15:38:42 +01004087 obj->ops = ops;
4088
Chris Wilson0327d6b2012-08-11 15:41:06 +01004089 obj->fence_reg = I915_FENCE_REG_NONE;
4090 obj->madv = I915_MADV_WILLNEED;
4091 /* Avoid an unnecessary call to unbind on the first bind. */
4092 obj->map_and_fenceable = true;
4093
4094 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4095}
4096
Chris Wilson37e680a2012-06-07 15:38:42 +01004097static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4098 .get_pages = i915_gem_object_get_pages_gtt,
4099 .put_pages = i915_gem_object_put_pages_gtt,
4100};
4101
Chris Wilson05394f32010-11-08 19:18:58 +00004102struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4103 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004104{
Daniel Vetterc397b902010-04-09 19:05:07 +00004105 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004106 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004107 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004108
Chris Wilson42dcedd2012-11-15 11:32:30 +00004109 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004110 if (obj == NULL)
4111 return NULL;
4112
4113 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004114 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004115 return NULL;
4116 }
4117
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004118 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4119 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4120 /* 965gm cannot relocate objects above 4GiB. */
4121 mask &= ~__GFP_HIGHMEM;
4122 mask |= __GFP_DMA32;
4123 }
4124
Al Viro496ad9a2013-01-23 17:07:38 -05004125 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004126 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004127
Chris Wilson37e680a2012-06-07 15:38:42 +01004128 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004129
Daniel Vetterc397b902010-04-09 19:05:07 +00004130 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4131 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4132
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004133 if (HAS_LLC(dev)) {
4134 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004135 * cache) for about a 10% performance improvement
4136 * compared to uncached. Graphics requests other than
4137 * display scanout are coherent with the CPU in
4138 * accessing this cache. This means in this mode we
4139 * don't need to clflush on the CPU side, and on the
4140 * GPU side we only need to flush internal caches to
4141 * get data visible to the CPU.
4142 *
4143 * However, we maintain the display planes as UC, and so
4144 * need to rebind when first used as such.
4145 */
4146 obj->cache_level = I915_CACHE_LLC;
4147 } else
4148 obj->cache_level = I915_CACHE_NONE;
4149
Daniel Vetterd861e332013-07-24 23:25:03 +02004150 trace_i915_gem_object_create(obj);
4151
Chris Wilson05394f32010-11-08 19:18:58 +00004152 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004153}
4154
Chris Wilson1488fc02012-04-24 15:47:31 +01004155void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004156{
Chris Wilson1488fc02012-04-24 15:47:31 +01004157 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004158 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004159 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004160 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004161
Paulo Zanonif65c9162013-11-27 18:20:34 -02004162 intel_runtime_pm_get(dev_priv);
4163
Chris Wilson26e12f82011-03-20 11:20:19 +00004164 trace_i915_gem_object_destroy(obj);
4165
Chris Wilson1488fc02012-04-24 15:47:31 +01004166 if (obj->phys_obj)
4167 i915_gem_detach_phys_object(dev, obj);
4168
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004169 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004170 int ret;
4171
4172 vma->pin_count = 0;
4173 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004174 if (WARN_ON(ret == -ERESTARTSYS)) {
4175 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004176
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004177 was_interruptible = dev_priv->mm.interruptible;
4178 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004179
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004180 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004181
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004182 dev_priv->mm.interruptible = was_interruptible;
4183 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004184 }
4185
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004186 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4187 * before progressing. */
4188 if (obj->stolen)
4189 i915_gem_object_unpin_pages(obj);
4190
Ben Widawsky401c29f2013-05-31 11:28:47 -07004191 if (WARN_ON(obj->pages_pin_count))
4192 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004193 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004194 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004195 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004196
Chris Wilson9da3da62012-06-01 15:20:22 +01004197 BUG_ON(obj->pages);
4198
Chris Wilson2f745ad2012-09-04 21:02:58 +01004199 if (obj->base.import_attach)
4200 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004201
Chris Wilson05394f32010-11-08 19:18:58 +00004202 drm_gem_object_release(&obj->base);
4203 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004204
Chris Wilson05394f32010-11-08 19:18:58 +00004205 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004206 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004207
4208 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004209}
4210
Daniel Vettere656a6c2013-08-14 14:14:04 +02004211struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004212 struct i915_address_space *vm)
4213{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004214 struct i915_vma *vma;
4215 list_for_each_entry(vma, &obj->vma_list, vma_link)
4216 if (vma->vm == vm)
4217 return vma;
4218
4219 return NULL;
4220}
4221
Ben Widawsky2f633152013-07-17 12:19:03 -07004222void i915_gem_vma_destroy(struct i915_vma *vma)
4223{
4224 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004225
4226 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4227 if (!list_empty(&vma->exec_list))
4228 return;
4229
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004230 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004231
Ben Widawsky2f633152013-07-17 12:19:03 -07004232 kfree(vma);
4233}
4234
Jesse Barnes5669fca2009-02-17 15:13:31 -08004235int
Chris Wilson45c5f202013-10-16 11:50:01 +01004236i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004237{
4238 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004239 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004240
Chris Wilson45c5f202013-10-16 11:50:01 +01004241 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004242 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004243 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004245 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004246 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004247 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004248
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004249 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004250
Chris Wilson29105cc2010-01-07 10:39:13 +00004251 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004252 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004253 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004254
Chris Wilson29105cc2010-01-07 10:39:13 +00004255 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004256 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004257
Chris Wilson45c5f202013-10-16 11:50:01 +01004258 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4259 * We need to replace this with a semaphore, or something.
4260 * And not confound ums.mm_suspended!
4261 */
4262 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4263 DRIVER_MODESET);
4264 mutex_unlock(&dev->struct_mutex);
4265
4266 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004267 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004268 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004269
Eric Anholt673a3942008-07-30 12:06:12 -07004270 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004271
4272err:
4273 mutex_unlock(&dev->struct_mutex);
4274 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004275}
4276
Ben Widawskyc3787e22013-09-17 21:12:44 -07004277int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004278{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004279 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004280 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004281 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4282 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004283 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004284
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004285 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004286 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004287
Ben Widawskyc3787e22013-09-17 21:12:44 -07004288 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4289 if (ret)
4290 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004291
Ben Widawskyc3787e22013-09-17 21:12:44 -07004292 /*
4293 * Note: We do not worry about the concurrent register cacheline hang
4294 * here because no other code should access these registers other than
4295 * at initialization time.
4296 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004297 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004298 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4299 intel_ring_emit(ring, reg_base + i);
4300 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004301 }
4302
Ben Widawskyc3787e22013-09-17 21:12:44 -07004303 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004304
Ben Widawskyc3787e22013-09-17 21:12:44 -07004305 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004306}
4307
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004308void i915_gem_init_swizzling(struct drm_device *dev)
4309{
4310 drm_i915_private_t *dev_priv = dev->dev_private;
4311
Daniel Vetter11782b02012-01-31 16:47:55 +01004312 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004313 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4314 return;
4315
4316 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4317 DISP_TILE_SURFACE_SWIZZLING);
4318
Daniel Vetter11782b02012-01-31 16:47:55 +01004319 if (IS_GEN5(dev))
4320 return;
4321
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004322 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4323 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004324 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004325 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004326 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004327 else if (IS_GEN8(dev))
4328 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004329 else
4330 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004331}
Daniel Vettere21af882012-02-09 20:53:27 +01004332
Chris Wilson67b1b572012-07-05 23:49:40 +01004333static bool
4334intel_enable_blt(struct drm_device *dev)
4335{
4336 if (!HAS_BLT(dev))
4337 return false;
4338
4339 /* The blitter was dysfunctional on early prototypes */
4340 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4341 DRM_INFO("BLT not supported on this pre-production hardware;"
4342 " graphics performance will be degraded.\n");
4343 return false;
4344 }
4345
4346 return true;
4347}
4348
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004349static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004350{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004351 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004352 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004353
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004354 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004355 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004356 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004357
4358 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004359 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004360 if (ret)
4361 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004362 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004363
Chris Wilson67b1b572012-07-05 23:49:40 +01004364 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004365 ret = intel_init_blt_ring_buffer(dev);
4366 if (ret)
4367 goto cleanup_bsd_ring;
4368 }
4369
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004370 if (HAS_VEBOX(dev)) {
4371 ret = intel_init_vebox_ring_buffer(dev);
4372 if (ret)
4373 goto cleanup_blt_ring;
4374 }
4375
4376
Mika Kuoppala99433932013-01-22 14:12:17 +02004377 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4378 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004379 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004380
4381 return 0;
4382
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004383cleanup_vebox_ring:
4384 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004385cleanup_blt_ring:
4386 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4387cleanup_bsd_ring:
4388 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4389cleanup_render_ring:
4390 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4391
4392 return ret;
4393}
4394
4395int
4396i915_gem_init_hw(struct drm_device *dev)
4397{
4398 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004399 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004400
4401 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4402 return -EIO;
4403
Ben Widawsky59124502013-07-04 11:02:05 -07004404 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004405 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004406
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004407 if (IS_HASWELL(dev))
4408 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4409 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004410
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004411 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004412 if (IS_IVYBRIDGE(dev)) {
4413 u32 temp = I915_READ(GEN7_MSG_CTL);
4414 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4415 I915_WRITE(GEN7_MSG_CTL, temp);
4416 } else if (INTEL_INFO(dev)->gen >= 7) {
4417 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4418 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4419 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4420 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004421 }
4422
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004423 i915_gem_init_swizzling(dev);
4424
4425 ret = i915_gem_init_rings(dev);
4426 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004427 return ret;
4428
Ben Widawskyc3787e22013-09-17 21:12:44 -07004429 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4430 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4431
Ben Widawsky254f9652012-06-04 14:42:42 -07004432 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004433 * XXX: Contexts should only be initialized once. Doing a switch to the
4434 * default context switch however is something we'd like to do after
4435 * reset or thaw (the latter may not actually be necessary for HW, but
4436 * goes with our code better). Context switching requires rings (for
4437 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004438 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004439 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004440 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004441 DRM_ERROR("Context enable failed %d\n", ret);
4442 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004443 }
Daniel Vettere21af882012-02-09 20:53:27 +01004444
Chris Wilson68f95ba2010-05-27 13:18:22 +01004445 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004446
4447err_out:
4448 i915_gem_cleanup_ringbuffer(dev);
4449 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004450}
4451
Chris Wilson1070a422012-04-24 15:47:41 +01004452int i915_gem_init(struct drm_device *dev)
4453{
4454 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004455 int ret;
4456
Chris Wilson1070a422012-04-24 15:47:41 +01004457 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004458
4459 if (IS_VALLEYVIEW(dev)) {
4460 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4461 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4462 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4463 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4464 }
4465
Ben Widawskyd7e50082012-12-18 10:31:25 -08004466 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004467
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004468 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004469 if (ret) {
4470 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004471 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004472 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004473
Chris Wilson1070a422012-04-24 15:47:41 +01004474 ret = i915_gem_init_hw(dev);
4475 mutex_unlock(&dev->struct_mutex);
4476 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004477 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004478 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004479 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004480 return ret;
4481 }
4482
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004483 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4484 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4485 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004486 return 0;
4487}
4488
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004489void
4490i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4491{
4492 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004493 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004494 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495
Chris Wilsonb4519512012-05-11 14:29:30 +01004496 for_each_ring(ring, dev_priv, i)
4497 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004498}
4499
4500int
Eric Anholt673a3942008-07-30 12:06:12 -07004501i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4502 struct drm_file *file_priv)
4503{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004504 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004505 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004506
Jesse Barnes79e53942008-11-07 14:24:08 -08004507 if (drm_core_check_feature(dev, DRIVER_MODESET))
4508 return 0;
4509
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004510 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004511 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004512 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004513 }
4514
Eric Anholt673a3942008-07-30 12:06:12 -07004515 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004516 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004517
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004518 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004519 if (ret != 0) {
4520 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004521 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004522 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004523
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004524 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004525 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004526
Chris Wilson5f353082010-06-07 14:03:03 +01004527 ret = drm_irq_install(dev);
4528 if (ret)
4529 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004530
Eric Anholt673a3942008-07-30 12:06:12 -07004531 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004532
4533cleanup_ringbuffer:
4534 mutex_lock(&dev->struct_mutex);
4535 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004536 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004537 mutex_unlock(&dev->struct_mutex);
4538
4539 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004540}
4541
4542int
4543i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4544 struct drm_file *file_priv)
4545{
Jesse Barnes79e53942008-11-07 14:24:08 -08004546 if (drm_core_check_feature(dev, DRIVER_MODESET))
4547 return 0;
4548
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004549 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004550
Chris Wilson45c5f202013-10-16 11:50:01 +01004551 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004552}
4553
4554void
4555i915_gem_lastclose(struct drm_device *dev)
4556{
4557 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004558
Eric Anholte806b492009-01-22 09:56:58 -08004559 if (drm_core_check_feature(dev, DRIVER_MODESET))
4560 return;
4561
Chris Wilson45c5f202013-10-16 11:50:01 +01004562 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004563 if (ret)
4564 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004565}
4566
Chris Wilson64193402010-10-24 12:38:05 +01004567static void
4568init_ring_lists(struct intel_ring_buffer *ring)
4569{
4570 INIT_LIST_HEAD(&ring->active_list);
4571 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004572}
4573
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004574void i915_init_vm(struct drm_i915_private *dev_priv,
4575 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004576{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004577 if (!i915_is_ggtt(vm))
4578 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004579 vm->dev = dev_priv->dev;
4580 INIT_LIST_HEAD(&vm->active_list);
4581 INIT_LIST_HEAD(&vm->inactive_list);
4582 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004583 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004584}
4585
Eric Anholt673a3942008-07-30 12:06:12 -07004586void
4587i915_gem_load(struct drm_device *dev)
4588{
4589 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004590 int i;
4591
4592 dev_priv->slab =
4593 kmem_cache_create("i915_gem_object",
4594 sizeof(struct drm_i915_gem_object), 0,
4595 SLAB_HWCACHE_ALIGN,
4596 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004597
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004598 INIT_LIST_HEAD(&dev_priv->vm_list);
4599 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4600
Ben Widawskya33afea2013-09-17 21:12:45 -07004601 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004602 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4603 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004604 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004605 for (i = 0; i < I915_NUM_RINGS; i++)
4606 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004607 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004608 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004609 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4610 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004611 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4612 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004613 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004614
Dave Airlie94400122010-07-20 13:15:31 +10004615 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4616 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004617 I915_WRITE(MI_ARB_STATE,
4618 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004619 }
4620
Chris Wilson72bfa192010-12-19 11:42:05 +00004621 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4622
Jesse Barnesde151cf2008-11-12 10:03:55 -08004623 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004624 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4625 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004626
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004627 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4628 dev_priv->num_fence_regs = 32;
4629 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004630 dev_priv->num_fence_regs = 16;
4631 else
4632 dev_priv->num_fence_regs = 8;
4633
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004634 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004635 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4636 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004637
Eric Anholt673a3942008-07-30 12:06:12 -07004638 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004639 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004640
Chris Wilsonce453d82011-02-21 14:43:56 +00004641 dev_priv->mm.interruptible = true;
4642
Dave Chinner7dc19d52013-08-28 10:18:11 +10004643 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4644 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004645 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4646 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004647}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004648
4649/*
4650 * Create a physically contiguous memory object for this object
4651 * e.g. for cursor + overlay regs
4652 */
Chris Wilson995b67622010-08-20 13:23:26 +01004653static int i915_gem_init_phys_object(struct drm_device *dev,
4654 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004655{
4656 drm_i915_private_t *dev_priv = dev->dev_private;
4657 struct drm_i915_gem_phys_object *phys_obj;
4658 int ret;
4659
4660 if (dev_priv->mm.phys_objs[id - 1] || !size)
4661 return 0;
4662
Daniel Vetterb14c5672013-09-19 12:18:32 +02004663 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004664 if (!phys_obj)
4665 return -ENOMEM;
4666
4667 phys_obj->id = id;
4668
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004669 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004670 if (!phys_obj->handle) {
4671 ret = -ENOMEM;
4672 goto kfree_obj;
4673 }
4674#ifdef CONFIG_X86
4675 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4676#endif
4677
4678 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4679
4680 return 0;
4681kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004682 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004683 return ret;
4684}
4685
Chris Wilson995b67622010-08-20 13:23:26 +01004686static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004687{
4688 drm_i915_private_t *dev_priv = dev->dev_private;
4689 struct drm_i915_gem_phys_object *phys_obj;
4690
4691 if (!dev_priv->mm.phys_objs[id - 1])
4692 return;
4693
4694 phys_obj = dev_priv->mm.phys_objs[id - 1];
4695 if (phys_obj->cur_obj) {
4696 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4697 }
4698
4699#ifdef CONFIG_X86
4700 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4701#endif
4702 drm_pci_free(dev, phys_obj->handle);
4703 kfree(phys_obj);
4704 dev_priv->mm.phys_objs[id - 1] = NULL;
4705}
4706
4707void i915_gem_free_all_phys_object(struct drm_device *dev)
4708{
4709 int i;
4710
Dave Airlie260883c2009-01-22 17:58:49 +10004711 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004712 i915_gem_free_phys_object(dev, i);
4713}
4714
4715void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004716 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004717{
Al Viro496ad9a2013-01-23 17:07:38 -05004718 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004719 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004720 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004721 int page_count;
4722
Chris Wilson05394f32010-11-08 19:18:58 +00004723 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004724 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004725 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726
Chris Wilson05394f32010-11-08 19:18:58 +00004727 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004729 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004730 if (!IS_ERR(page)) {
4731 char *dst = kmap_atomic(page);
4732 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4733 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734
Chris Wilsone5281cc2010-10-28 13:45:36 +01004735 drm_clflush_pages(&page, 1);
4736
4737 set_page_dirty(page);
4738 mark_page_accessed(page);
4739 page_cache_release(page);
4740 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004741 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004742 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004743
Chris Wilson05394f32010-11-08 19:18:58 +00004744 obj->phys_obj->cur_obj = NULL;
4745 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004746}
4747
4748int
4749i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004750 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004751 int id,
4752 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004753{
Al Viro496ad9a2013-01-23 17:07:38 -05004754 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004756 int ret = 0;
4757 int page_count;
4758 int i;
4759
4760 if (id > I915_MAX_PHYS_OBJECT)
4761 return -EINVAL;
4762
Chris Wilson05394f32010-11-08 19:18:58 +00004763 if (obj->phys_obj) {
4764 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004765 return 0;
4766 i915_gem_detach_phys_object(dev, obj);
4767 }
4768
Dave Airlie71acb5e2008-12-30 20:31:46 +10004769 /* create a new object */
4770 if (!dev_priv->mm.phys_objs[id - 1]) {
4771 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004772 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004773 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004774 DRM_ERROR("failed to init phys object %d size: %zu\n",
4775 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004776 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777 }
4778 }
4779
4780 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004781 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4782 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004783
Chris Wilson05394f32010-11-08 19:18:58 +00004784 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785
4786 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004787 struct page *page;
4788 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004789
Hugh Dickins5949eac2011-06-27 16:18:18 -07004790 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004791 if (IS_ERR(page))
4792 return PTR_ERR(page);
4793
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004794 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004795 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004797 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004798
4799 mark_page_accessed(page);
4800 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004801 }
4802
4803 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004804}
4805
4806static int
Chris Wilson05394f32010-11-08 19:18:58 +00004807i915_gem_phys_pwrite(struct drm_device *dev,
4808 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004809 struct drm_i915_gem_pwrite *args,
4810 struct drm_file *file_priv)
4811{
Chris Wilson05394f32010-11-08 19:18:58 +00004812 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004813 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004815 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4816 unsigned long unwritten;
4817
4818 /* The physical object once assigned is fixed for the lifetime
4819 * of the obj, so we can safely drop the lock and continue
4820 * to access vaddr.
4821 */
4822 mutex_unlock(&dev->struct_mutex);
4823 unwritten = copy_from_user(vaddr, user_data, args->size);
4824 mutex_lock(&dev->struct_mutex);
4825 if (unwritten)
4826 return -EFAULT;
4827 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004828
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004829 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830 return 0;
4831}
Eric Anholtb9624422009-06-03 07:27:35 +00004832
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004833void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004834{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004835 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004836
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004837 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4838
Eric Anholtb9624422009-06-03 07:27:35 +00004839 /* Clean up our request list when the client is going away, so that
4840 * later retire_requests won't dereference our soon-to-be-gone
4841 * file_priv.
4842 */
Chris Wilson1c255952010-09-26 11:03:27 +01004843 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004844 while (!list_empty(&file_priv->mm.request_list)) {
4845 struct drm_i915_gem_request *request;
4846
4847 request = list_first_entry(&file_priv->mm.request_list,
4848 struct drm_i915_gem_request,
4849 client_list);
4850 list_del(&request->client_list);
4851 request->file_priv = NULL;
4852 }
Chris Wilson1c255952010-09-26 11:03:27 +01004853 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004854}
Chris Wilson31169712009-09-14 16:50:28 +01004855
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004856static void
4857i915_gem_file_idle_work_handler(struct work_struct *work)
4858{
4859 struct drm_i915_file_private *file_priv =
4860 container_of(work, typeof(*file_priv), mm.idle_work.work);
4861
4862 atomic_set(&file_priv->rps_wait_boost, false);
4863}
4864
4865int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4866{
4867 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004868 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004869
4870 DRM_DEBUG_DRIVER("\n");
4871
4872 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4873 if (!file_priv)
4874 return -ENOMEM;
4875
4876 file->driver_priv = file_priv;
4877 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004878 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004879
4880 spin_lock_init(&file_priv->mm.lock);
4881 INIT_LIST_HEAD(&file_priv->mm.request_list);
4882 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4883 i915_gem_file_idle_work_handler);
4884
Ben Widawskye422b882013-12-06 14:10:58 -08004885 ret = i915_gem_context_open(dev, file);
4886 if (ret)
4887 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004888
Ben Widawskye422b882013-12-06 14:10:58 -08004889 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004890}
4891
Chris Wilson57745062012-11-21 13:04:04 +00004892static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4893{
4894 if (!mutex_is_locked(mutex))
4895 return false;
4896
4897#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4898 return mutex->owner == task;
4899#else
4900 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4901 return false;
4902#endif
4903}
4904
Dave Chinner7dc19d52013-08-28 10:18:11 +10004905static unsigned long
4906i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004907{
Chris Wilson17250b72010-10-28 12:51:39 +01004908 struct drm_i915_private *dev_priv =
4909 container_of(shrinker,
4910 struct drm_i915_private,
4911 mm.inactive_shrinker);
4912 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004913 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004914 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004915 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004916
Chris Wilson57745062012-11-21 13:04:04 +00004917 if (!mutex_trylock(&dev->struct_mutex)) {
4918 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004919 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004920
Daniel Vetter677feac2012-12-19 14:33:45 +01004921 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004922 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004923
Chris Wilson57745062012-11-21 13:04:04 +00004924 unlock = false;
4925 }
Chris Wilson31169712009-09-14 16:50:28 +01004926
Dave Chinner7dc19d52013-08-28 10:18:11 +10004927 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004928 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004929 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004930 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004931
4932 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4933 if (obj->active)
4934 continue;
4935
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004936 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004937 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004938 }
Chris Wilson31169712009-09-14 16:50:28 +01004939
Chris Wilson57745062012-11-21 13:04:04 +00004940 if (unlock)
4941 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004942
Dave Chinner7dc19d52013-08-28 10:18:11 +10004943 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004944}
Ben Widawskya70a3142013-07-31 16:59:56 -07004945
4946/* All the new VM stuff */
4947unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4948 struct i915_address_space *vm)
4949{
4950 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4951 struct i915_vma *vma;
4952
Ben Widawsky6f425322013-12-06 14:10:48 -08004953 if (!dev_priv->mm.aliasing_ppgtt ||
4954 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004955 vm = &dev_priv->gtt.base;
4956
4957 BUG_ON(list_empty(&o->vma_list));
4958 list_for_each_entry(vma, &o->vma_list, vma_link) {
4959 if (vma->vm == vm)
4960 return vma->node.start;
4961
4962 }
4963 return -1;
4964}
4965
4966bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4967 struct i915_address_space *vm)
4968{
4969 struct i915_vma *vma;
4970
4971 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004972 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004973 return true;
4974
4975 return false;
4976}
4977
4978bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4979{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004980 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004981
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004982 list_for_each_entry(vma, &o->vma_list, vma_link)
4983 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004984 return true;
4985
4986 return false;
4987}
4988
4989unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4990 struct i915_address_space *vm)
4991{
4992 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4993 struct i915_vma *vma;
4994
Ben Widawsky6f425322013-12-06 14:10:48 -08004995 if (!dev_priv->mm.aliasing_ppgtt ||
4996 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004997 vm = &dev_priv->gtt.base;
4998
4999 BUG_ON(list_empty(&o->vma_list));
5000
5001 list_for_each_entry(vma, &o->vma_list, vma_link)
5002 if (vma->vm == vm)
5003 return vma->node.size;
5004
5005 return 0;
5006}
5007
Dave Chinner7dc19d52013-08-28 10:18:11 +10005008static unsigned long
5009i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5010{
5011 struct drm_i915_private *dev_priv =
5012 container_of(shrinker,
5013 struct drm_i915_private,
5014 mm.inactive_shrinker);
5015 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005016 unsigned long freed;
5017 bool unlock = true;
5018
5019 if (!mutex_trylock(&dev->struct_mutex)) {
5020 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005021 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005022
5023 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005024 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005025
5026 unlock = false;
5027 }
5028
Chris Wilsond9973b42013-10-04 10:33:00 +01005029 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5030 if (freed < sc->nr_to_scan)
5031 freed += __i915_gem_shrink(dev_priv,
5032 sc->nr_to_scan - freed,
5033 false);
5034 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005035 freed += i915_gem_shrink_all(dev_priv);
5036
5037 if (unlock)
5038 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005039
Dave Chinner7dc19d52013-08-28 10:18:11 +10005040 return freed;
5041}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005042
5043struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5044{
5045 struct i915_vma *vma;
5046
5047 if (WARN_ON(list_empty(&obj->vma_list)))
5048 return NULL;
5049
5050 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005051 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005052 return NULL;
5053
5054 return vma;
5055}