blob: 70fcf2aa0ca25cf8e8e67adfeaaa44c3b97b140f [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson78501ea2010-10-27 12:18:21 +0100592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100597 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100598 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600
Chris Wilson50f018d2013-06-10 11:20:19 +0100601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200603out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
606 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100640
Daniel Vettera9cc7262014-02-14 14:01:13 +0100641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646 if (ret)
647 goto err_unref;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800652 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800654 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658 return 0;
659
660err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return ret;
666}
667
Mika Kuoppala72253422014-10-07 17:21:26 +0300668static int intel_ring_workarounds_emit(struct intel_engine_cs *ring)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100669{
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300673 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 if (WARN_ON(w->count == 0))
676 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100677
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 ring->gpu_caches_dirty = true;
679 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100680 if (ret)
681 return ret;
682
Arun Siluvery22a916a2014-10-22 18:59:52 +0100683 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300684 if (ret)
685 return ret;
686
Arun Siluvery22a916a2014-10-22 18:59:52 +0100687 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300689 intel_ring_emit(ring, w->reg[i].addr);
690 intel_ring_emit(ring, w->reg[i].value);
691 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100692 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300693
694 intel_ring_advance(ring);
695
696 ring->gpu_caches_dirty = true;
697 ret = intel_ring_flush_all_caches(ring);
698 if (ret)
699 return ret;
700
701 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
702
703 return 0;
704}
705
706static int wa_add(struct drm_i915_private *dev_priv,
707 const u32 addr, const u32 val, const u32 mask)
708{
709 const u32 idx = dev_priv->workarounds.count;
710
711 if (WARN_ON(idx >= I915_MAX_WA_REGS))
712 return -ENOSPC;
713
714 dev_priv->workarounds.reg[idx].addr = addr;
715 dev_priv->workarounds.reg[idx].value = val;
716 dev_priv->workarounds.reg[idx].mask = mask;
717
718 dev_priv->workarounds.count++;
719
720 return 0;
721}
722
723#define WA_REG(addr, val, mask) { \
724 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
725 if (r) \
726 return r; \
727 }
728
729#define WA_SET_BIT_MASKED(addr, mask) \
730 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
731
732#define WA_CLR_BIT_MASKED(addr, mask) \
733 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
734
735#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
736#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
737
738#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
739
740static int bdw_init_workarounds(struct intel_engine_cs *ring)
741{
742 struct drm_device *dev = ring->dev;
743 struct drm_i915_private *dev_priv = dev->dev_private;
744
Arun Siluvery86d7f232014-08-26 14:44:50 +0100745 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700746 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300747 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
748 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
749 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100750
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700751 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300752 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
753 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100754
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
756 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
758 /* Use Force Non-Coherent whenever executing a 3D context. This is a
759 * workaround for for a possible hang in the unlikely event a TLB
760 * invalidation occurs during a PSD flush.
761 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400762 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300763 WA_SET_BIT_MASKED(HDC_CHICKEN0,
764 HDC_FORCE_NON_COHERENT |
765 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100766
767 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300768 WA_SET_BIT_MASKED(CACHE_MODE_1,
769 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100770
771 /*
772 * BSpec recommends 8x4 when MSAA is used,
773 * however in practice 16x4 seems fastest.
774 *
775 * Note that PS/WM thread counts depend on the WIZ hashing
776 * disable bit, which we don't touch here, but it's good
777 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
778 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300779 WA_SET_BIT_MASKED(GEN7_GT_MODE,
780 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100781
Arun Siluvery86d7f232014-08-26 14:44:50 +0100782 return 0;
783}
784
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300785static int chv_init_workarounds(struct intel_engine_cs *ring)
786{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300787 struct drm_device *dev = ring->dev;
788 struct drm_i915_private *dev_priv = dev->dev_private;
789
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300790 /* WaDisablePartialInstShootdown:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300791 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
792 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793
794 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300795 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
796 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300797
Mika Kuoppala72253422014-10-07 17:21:26 +0300798 return 0;
799}
800
801static int init_workarounds_ring(struct intel_engine_cs *ring)
802{
803 struct drm_device *dev = ring->dev;
804 struct drm_i915_private *dev_priv = dev->dev_private;
805
806 WARN_ON(ring->id != RCS);
807
808 dev_priv->workarounds.count = 0;
809
810 if (IS_BROADWELL(dev))
811 return bdw_init_workarounds(ring);
812
813 if (IS_CHERRYVIEW(dev))
814 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300815
816 return 0;
817}
818
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100819static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800820{
Chris Wilson78501ea2010-10-27 12:18:21 +0100821 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000822 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100823 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200824 if (ret)
825 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800826
Akash Goel61a563a2014-03-25 18:01:50 +0530827 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
828 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200829 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000830
831 /* We need to disable the AsyncFlip performance optimisations in order
832 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
833 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100834 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300835 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000836 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000837 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000838 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
839
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000840 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530841 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000842 if (INTEL_INFO(dev)->gen == 6)
843 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000844 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000845
Akash Goel01fa0302014-03-24 23:00:04 +0530846 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000847 if (IS_GEN7(dev))
848 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530849 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000850 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100851
Jesse Barnes8d315282011-10-16 10:23:31 +0200852 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100853 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000854 if (ret)
855 return ret;
856 }
857
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200858 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700859 /* From the Sandybridge PRM, volume 1 part 3, page 24:
860 * "If this bit is set, STCunit will have LRA as replacement
861 * policy. [...] This bit must be reset. LRA replacement
862 * policy is not supported."
863 */
864 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200865 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800866 }
867
Daniel Vetter6b26c862012-04-24 14:04:12 +0200868 if (INTEL_INFO(dev)->gen >= 6)
869 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000870
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700871 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700872 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700873
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800875}
876
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100877static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000878{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100879 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700880 struct drm_i915_private *dev_priv = dev->dev_private;
881
882 if (dev_priv->semaphore_obj) {
883 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
884 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
885 dev_priv->semaphore_obj = NULL;
886 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100887
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100888 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000889}
890
Ben Widawsky3e789982014-06-30 09:53:37 -0700891static int gen8_rcs_signal(struct intel_engine_cs *signaller,
892 unsigned int num_dwords)
893{
894#define MBOX_UPDATE_DWORDS 8
895 struct drm_device *dev = signaller->dev;
896 struct drm_i915_private *dev_priv = dev->dev_private;
897 struct intel_engine_cs *waiter;
898 int i, ret, num_rings;
899
900 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
901 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
902#undef MBOX_UPDATE_DWORDS
903
904 ret = intel_ring_begin(signaller, num_dwords);
905 if (ret)
906 return ret;
907
908 for_each_ring(waiter, dev_priv, i) {
909 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
910 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
911 continue;
912
913 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
914 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
915 PIPE_CONTROL_QW_WRITE |
916 PIPE_CONTROL_FLUSH_ENABLE);
917 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
918 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
919 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
920 intel_ring_emit(signaller, 0);
921 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
922 MI_SEMAPHORE_TARGET(waiter->id));
923 intel_ring_emit(signaller, 0);
924 }
925
926 return 0;
927}
928
929static int gen8_xcs_signal(struct intel_engine_cs *signaller,
930 unsigned int num_dwords)
931{
932#define MBOX_UPDATE_DWORDS 6
933 struct drm_device *dev = signaller->dev;
934 struct drm_i915_private *dev_priv = dev->dev_private;
935 struct intel_engine_cs *waiter;
936 int i, ret, num_rings;
937
938 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
939 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
940#undef MBOX_UPDATE_DWORDS
941
942 ret = intel_ring_begin(signaller, num_dwords);
943 if (ret)
944 return ret;
945
946 for_each_ring(waiter, dev_priv, i) {
947 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
948 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
949 continue;
950
951 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
952 MI_FLUSH_DW_OP_STOREDW);
953 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
954 MI_FLUSH_DW_USE_GTT);
955 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
956 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
957 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
958 MI_SEMAPHORE_TARGET(waiter->id));
959 intel_ring_emit(signaller, 0);
960 }
961
962 return 0;
963}
964
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100965static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700966 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000967{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700968 struct drm_device *dev = signaller->dev;
969 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100970 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700971 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700972
Ben Widawskya1444b72014-06-30 09:53:35 -0700973#define MBOX_UPDATE_DWORDS 3
974 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
975 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
976#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700977
978 ret = intel_ring_begin(signaller, num_dwords);
979 if (ret)
980 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700981
Ben Widawsky78325f22014-04-29 14:52:29 -0700982 for_each_ring(useless, dev_priv, i) {
983 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
984 if (mbox_reg != GEN6_NOSYNC) {
985 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
986 intel_ring_emit(signaller, mbox_reg);
987 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700988 }
989 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700990
Ben Widawskya1444b72014-06-30 09:53:35 -0700991 /* If num_dwords was rounded, make sure the tail pointer is correct */
992 if (num_rings % 2 == 0)
993 intel_ring_emit(signaller, MI_NOOP);
994
Ben Widawsky024a43e2014-04-29 14:52:30 -0700995 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000996}
997
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700998/**
999 * gen6_add_request - Update the semaphore mailbox registers
1000 *
1001 * @ring - ring that is adding a request
1002 * @seqno - return seqno stuck into the ring
1003 *
1004 * Update the mailbox registers in the *other* rings with the current seqno.
1005 * This acts like a signal in the canonical semaphore.
1006 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001007static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001008gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001009{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001010 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001011
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001012 if (ring->semaphore.signal)
1013 ret = ring->semaphore.signal(ring, 4);
1014 else
1015 ret = intel_ring_begin(ring, 4);
1016
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001017 if (ret)
1018 return ret;
1019
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001020 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1021 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001022 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001023 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001024 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001025
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026 return 0;
1027}
1028
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001029static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1030 u32 seqno)
1031{
1032 struct drm_i915_private *dev_priv = dev->dev_private;
1033 return dev_priv->last_seqno < seqno;
1034}
1035
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001036/**
1037 * intel_ring_sync - sync the waiter to the signaller on seqno
1038 *
1039 * @waiter - ring that is waiting
1040 * @signaller - ring which has, or will signal
1041 * @seqno - seqno which the waiter will block on
1042 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001043
1044static int
1045gen8_ring_sync(struct intel_engine_cs *waiter,
1046 struct intel_engine_cs *signaller,
1047 u32 seqno)
1048{
1049 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1050 int ret;
1051
1052 ret = intel_ring_begin(waiter, 4);
1053 if (ret)
1054 return ret;
1055
1056 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1057 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001058 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001059 MI_SEMAPHORE_SAD_GTE_SDD);
1060 intel_ring_emit(waiter, seqno);
1061 intel_ring_emit(waiter,
1062 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1063 intel_ring_emit(waiter,
1064 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1065 intel_ring_advance(waiter);
1066 return 0;
1067}
1068
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001069static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001070gen6_ring_sync(struct intel_engine_cs *waiter,
1071 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001072 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001073{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001074 u32 dw1 = MI_SEMAPHORE_MBOX |
1075 MI_SEMAPHORE_COMPARE |
1076 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001077 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1078 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001079
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001080 /* Throughout all of the GEM code, seqno passed implies our current
1081 * seqno is >= the last seqno executed. However for hardware the
1082 * comparison is strictly greater than.
1083 */
1084 seqno -= 1;
1085
Ben Widawskyebc348b2014-04-29 14:52:28 -07001086 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001087
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001088 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001089 if (ret)
1090 return ret;
1091
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001092 /* If seqno wrap happened, omit the wait with no-ops */
1093 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001094 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001095 intel_ring_emit(waiter, seqno);
1096 intel_ring_emit(waiter, 0);
1097 intel_ring_emit(waiter, MI_NOOP);
1098 } else {
1099 intel_ring_emit(waiter, MI_NOOP);
1100 intel_ring_emit(waiter, MI_NOOP);
1101 intel_ring_emit(waiter, MI_NOOP);
1102 intel_ring_emit(waiter, MI_NOOP);
1103 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001104 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001105
1106 return 0;
1107}
1108
Chris Wilsonc6df5412010-12-15 09:56:50 +00001109#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1110do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001111 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1112 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001113 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1114 intel_ring_emit(ring__, 0); \
1115 intel_ring_emit(ring__, 0); \
1116} while (0)
1117
1118static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001119pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001120{
Chris Wilson18393f62014-04-09 09:19:40 +01001121 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001122 int ret;
1123
1124 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1125 * incoherent with writes to memory, i.e. completely fubar,
1126 * so we need to use PIPE_NOTIFY instead.
1127 *
1128 * However, we also need to workaround the qword write
1129 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1130 * memory before requesting an interrupt.
1131 */
1132 ret = intel_ring_begin(ring, 32);
1133 if (ret)
1134 return ret;
1135
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001136 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001137 PIPE_CONTROL_WRITE_FLUSH |
1138 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001139 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001140 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001141 intel_ring_emit(ring, 0);
1142 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001143 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001144 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001145 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001146 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001147 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001148 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001149 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001150 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001151 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001152 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001153
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001154 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001155 PIPE_CONTROL_WRITE_FLUSH |
1156 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001157 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001158 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001159 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001161 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162
Chris Wilsonc6df5412010-12-15 09:56:50 +00001163 return 0;
1164}
1165
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001166static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001167gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001168{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001169 /* Workaround to force correct ordering between irq and seqno writes on
1170 * ivb (and maybe also on snb) by reading from a CS register (like
1171 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001172 if (!lazy_coherency) {
1173 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1174 POSTING_READ(RING_ACTHD(ring->mmio_base));
1175 }
1176
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001177 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1178}
1179
1180static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001181ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001182{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001183 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1184}
1185
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001186static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001187ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001188{
1189 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1190}
1191
Chris Wilsonc6df5412010-12-15 09:56:50 +00001192static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001193pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001194{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001195 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001196}
1197
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001198static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001200{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001201 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001202}
1203
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001204static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001205gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001206{
1207 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001209 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001210
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001211 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001212 return false;
1213
Chris Wilson7338aef2012-04-24 21:48:47 +01001214 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001215 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001216 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001217 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001218
1219 return true;
1220}
1221
1222static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001223gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001224{
1225 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001227 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001228
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001230 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001231 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001232 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001233}
1234
1235static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001236i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001237{
Chris Wilson78501ea2010-10-27 12:18:21 +01001238 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001240 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001241
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001242 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001243 return false;
1244
Chris Wilson7338aef2012-04-24 21:48:47 +01001245 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001246 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001247 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1248 I915_WRITE(IMR, dev_priv->irq_mask);
1249 POSTING_READ(IMR);
1250 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001251 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001252
1253 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001254}
1255
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001256static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001257i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001258{
Chris Wilson78501ea2010-10-27 12:18:21 +01001259 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001260 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001261 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262
Chris Wilson7338aef2012-04-24 21:48:47 +01001263 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001264 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001265 dev_priv->irq_mask |= ring->irq_enable_mask;
1266 I915_WRITE(IMR, dev_priv->irq_mask);
1267 POSTING_READ(IMR);
1268 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001269 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270}
1271
Chris Wilsonc2798b12012-04-22 21:13:57 +01001272static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001273i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001274{
1275 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001276 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001277 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001278
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001279 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001280 return false;
1281
Chris Wilson7338aef2012-04-24 21:48:47 +01001282 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001283 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001284 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1285 I915_WRITE16(IMR, dev_priv->irq_mask);
1286 POSTING_READ16(IMR);
1287 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001288 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001289
1290 return true;
1291}
1292
1293static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001294i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001295{
1296 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001298 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001299
Chris Wilson7338aef2012-04-24 21:48:47 +01001300 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001301 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001302 dev_priv->irq_mask |= ring->irq_enable_mask;
1303 I915_WRITE16(IMR, dev_priv->irq_mask);
1304 POSTING_READ16(IMR);
1305 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001306 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001307}
1308
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001309void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001310{
Eric Anholt45930102011-05-06 17:12:35 -07001311 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001312 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001313 u32 mmio = 0;
1314
1315 /* The ring status page addresses are no longer next to the rest of
1316 * the ring registers as of gen7.
1317 */
1318 if (IS_GEN7(dev)) {
1319 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001320 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001321 mmio = RENDER_HWS_PGA_GEN7;
1322 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001323 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001324 mmio = BLT_HWS_PGA_GEN7;
1325 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001326 /*
1327 * VCS2 actually doesn't exist on Gen7. Only shut up
1328 * gcc switch check warning
1329 */
1330 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001331 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001332 mmio = BSD_HWS_PGA_GEN7;
1333 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001334 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001335 mmio = VEBOX_HWS_PGA_GEN7;
1336 break;
Eric Anholt45930102011-05-06 17:12:35 -07001337 }
1338 } else if (IS_GEN6(ring->dev)) {
1339 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1340 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001341 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001342 mmio = RING_HWS_PGA(ring->mmio_base);
1343 }
1344
Chris Wilson78501ea2010-10-27 12:18:21 +01001345 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1346 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001347
Damien Lespiaudc616b82014-03-13 01:40:28 +00001348 /*
1349 * Flush the TLB for this page
1350 *
1351 * FIXME: These two bits have disappeared on gen8, so a question
1352 * arises: do we still need this and if so how should we go about
1353 * invalidating the TLB?
1354 */
1355 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001356 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301357
1358 /* ring should be idle before issuing a sync flush*/
1359 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1360
Chris Wilson884020b2013-08-06 19:01:14 +01001361 I915_WRITE(reg,
1362 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1363 INSTPM_SYNC_FLUSH));
1364 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1365 1000))
1366 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1367 ring->name);
1368 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001369}
1370
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001371static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001372bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001373 u32 invalidate_domains,
1374 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001375{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001376 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001377
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001378 ret = intel_ring_begin(ring, 2);
1379 if (ret)
1380 return ret;
1381
1382 intel_ring_emit(ring, MI_FLUSH);
1383 intel_ring_emit(ring, MI_NOOP);
1384 intel_ring_advance(ring);
1385 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001386}
1387
Chris Wilson3cce4692010-10-27 16:11:02 +01001388static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001389i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001390{
Chris Wilson3cce4692010-10-27 16:11:02 +01001391 int ret;
1392
1393 ret = intel_ring_begin(ring, 4);
1394 if (ret)
1395 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001396
Chris Wilson3cce4692010-10-27 16:11:02 +01001397 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1398 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001399 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001400 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001401 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001402
Chris Wilson3cce4692010-10-27 16:11:02 +01001403 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001404}
1405
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001406static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001407gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001408{
1409 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001410 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001411 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001412
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001413 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1414 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001415
Chris Wilson7338aef2012-04-24 21:48:47 +01001416 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001417 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001418 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001419 I915_WRITE_IMR(ring,
1420 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001421 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001422 else
1423 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001424 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001425 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001426 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001427
1428 return true;
1429}
1430
1431static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001432gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001433{
1434 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001436 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001437
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001439 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001440 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001441 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001442 else
1443 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001444 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001445 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001446 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001447}
1448
Ben Widawskya19d2932013-05-28 19:22:30 -07001449static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001450hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001451{
1452 struct drm_device *dev = ring->dev;
1453 struct drm_i915_private *dev_priv = dev->dev_private;
1454 unsigned long flags;
1455
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001456 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001457 return false;
1458
Daniel Vetter59cdb632013-07-04 23:35:28 +02001459 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001460 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001461 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001462 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001463 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001464 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001465
1466 return true;
1467}
1468
1469static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001470hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001471{
1472 struct drm_device *dev = ring->dev;
1473 struct drm_i915_private *dev_priv = dev->dev_private;
1474 unsigned long flags;
1475
Daniel Vetter59cdb632013-07-04 23:35:28 +02001476 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001477 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001478 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001479 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001480 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001481 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001482}
1483
Ben Widawskyabd58f02013-11-02 21:07:09 -07001484static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001485gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001486{
1487 struct drm_device *dev = ring->dev;
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489 unsigned long flags;
1490
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001491 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001492 return false;
1493
1494 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1495 if (ring->irq_refcount++ == 0) {
1496 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1497 I915_WRITE_IMR(ring,
1498 ~(ring->irq_enable_mask |
1499 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1500 } else {
1501 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1502 }
1503 POSTING_READ(RING_IMR(ring->mmio_base));
1504 }
1505 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1506
1507 return true;
1508}
1509
1510static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001511gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001512{
1513 struct drm_device *dev = ring->dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 unsigned long flags;
1516
1517 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1518 if (--ring->irq_refcount == 0) {
1519 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1520 I915_WRITE_IMR(ring,
1521 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1522 } else {
1523 I915_WRITE_IMR(ring, ~0);
1524 }
1525 POSTING_READ(RING_IMR(ring->mmio_base));
1526 }
1527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1528}
1529
Zou Nan haid1b851f2010-05-21 09:08:57 +08001530static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001531i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001532 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001533 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001534{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001535 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001536
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001537 ret = intel_ring_begin(ring, 2);
1538 if (ret)
1539 return ret;
1540
Chris Wilson78501ea2010-10-27 12:18:21 +01001541 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001542 MI_BATCH_BUFFER_START |
1543 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001544 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001545 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001546 intel_ring_advance(ring);
1547
Zou Nan haid1b851f2010-05-21 09:08:57 +08001548 return 0;
1549}
1550
Daniel Vetterb45305f2012-12-17 16:21:27 +01001551/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1552#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001553#define I830_TLB_ENTRIES (2)
1554#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001555static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001556i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001557 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001558 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001559{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001560 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001561 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001562
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001563 ret = intel_ring_begin(ring, 6);
1564 if (ret)
1565 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001566
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001567 /* Evict the invalid PTE TLBs */
1568 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1569 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1570 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1571 intel_ring_emit(ring, cs_offset);
1572 intel_ring_emit(ring, 0xdeadbeef);
1573 intel_ring_emit(ring, MI_NOOP);
1574 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001575
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001576 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001577 if (len > I830_BATCH_LIMIT)
1578 return -ENOSPC;
1579
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001580 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001581 if (ret)
1582 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001583
1584 /* Blit the batch (which has now all relocs applied) to the
1585 * stable batch scratch bo area (so that the CS never
1586 * stumbles over its tlb invalidation bug) ...
1587 */
1588 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1589 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001590 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001591 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001592 intel_ring_emit(ring, 4096);
1593 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001594
Daniel Vetterb45305f2012-12-17 16:21:27 +01001595 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001596 intel_ring_emit(ring, MI_NOOP);
1597 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001598
1599 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001600 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001601 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001602
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001603 ret = intel_ring_begin(ring, 4);
1604 if (ret)
1605 return ret;
1606
1607 intel_ring_emit(ring, MI_BATCH_BUFFER);
1608 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1609 intel_ring_emit(ring, offset + len - 8);
1610 intel_ring_emit(ring, MI_NOOP);
1611 intel_ring_advance(ring);
1612
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001613 return 0;
1614}
1615
1616static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001617i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001618 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001619 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001620{
1621 int ret;
1622
1623 ret = intel_ring_begin(ring, 2);
1624 if (ret)
1625 return ret;
1626
Chris Wilson65f56872012-04-17 16:38:12 +01001627 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001628 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001629 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001630
Eric Anholt62fdfea2010-05-21 13:26:39 -07001631 return 0;
1632}
1633
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001634static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001635{
Chris Wilson05394f32010-11-08 19:18:58 +00001636 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001637
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001638 obj = ring->status_page.obj;
1639 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001640 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001641
Chris Wilson9da3da62012-06-01 15:20:22 +01001642 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001643 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001644 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001645 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001646}
1647
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001648static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649{
Chris Wilson05394f32010-11-08 19:18:58 +00001650 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651
Chris Wilsone3efda42014-04-09 09:19:41 +01001652 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001653 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001654 int ret;
1655
1656 obj = i915_gem_alloc_object(ring->dev, 4096);
1657 if (obj == NULL) {
1658 DRM_ERROR("Failed to allocate status page\n");
1659 return -ENOMEM;
1660 }
1661
1662 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1663 if (ret)
1664 goto err_unref;
1665
Chris Wilson1f767e02014-07-03 17:33:03 -04001666 flags = 0;
1667 if (!HAS_LLC(ring->dev))
1668 /* On g33, we cannot place HWS above 256MiB, so
1669 * restrict its pinning to the low mappable arena.
1670 * Though this restriction is not documented for
1671 * gen4, gen5, or byt, they also behave similarly
1672 * and hang if the HWS is placed at the top of the
1673 * GTT. To generalise, it appears that all !llc
1674 * platforms have issues with us placing the HWS
1675 * above the mappable region (even though we never
1676 * actualy map it).
1677 */
1678 flags |= PIN_MAPPABLE;
1679 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001680 if (ret) {
1681err_unref:
1682 drm_gem_object_unreference(&obj->base);
1683 return ret;
1684 }
1685
1686 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001687 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001688
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001689 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001690 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001691 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001692
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001693 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1694 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695
1696 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001697}
1698
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001699static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001700{
1701 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001702
1703 if (!dev_priv->status_page_dmah) {
1704 dev_priv->status_page_dmah =
1705 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1706 if (!dev_priv->status_page_dmah)
1707 return -ENOMEM;
1708 }
1709
Chris Wilson6b8294a2012-11-16 11:43:20 +00001710 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1711 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1712
1713 return 0;
1714}
1715
Oscar Mateo84c23772014-07-24 17:04:15 +01001716void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001717{
Oscar Mateo2919d292014-07-03 16:28:02 +01001718 if (!ringbuf->obj)
1719 return;
1720
1721 iounmap(ringbuf->virtual_start);
1722 i915_gem_object_ggtt_unpin(ringbuf->obj);
1723 drm_gem_object_unreference(&ringbuf->obj->base);
1724 ringbuf->obj = NULL;
1725}
1726
Oscar Mateo84c23772014-07-24 17:04:15 +01001727int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1728 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001729{
Chris Wilsone3efda42014-04-09 09:19:41 +01001730 struct drm_i915_private *dev_priv = to_i915(dev);
1731 struct drm_i915_gem_object *obj;
1732 int ret;
1733
Oscar Mateo2919d292014-07-03 16:28:02 +01001734 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001735 return 0;
1736
1737 obj = NULL;
1738 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001739 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001740 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001741 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001742 if (obj == NULL)
1743 return -ENOMEM;
1744
Akash Goel24f3a8c2014-06-17 10:59:42 +05301745 /* mark ring buffers as read-only from GPU side by default */
1746 obj->gt_ro = 1;
1747
Chris Wilsone3efda42014-04-09 09:19:41 +01001748 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1749 if (ret)
1750 goto err_unref;
1751
1752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1753 if (ret)
1754 goto err_unpin;
1755
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001756 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001757 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001758 ringbuf->size);
1759 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001760 ret = -EINVAL;
1761 goto err_unpin;
1762 }
1763
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001764 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001765 return 0;
1766
1767err_unpin:
1768 i915_gem_object_ggtt_unpin(obj);
1769err_unref:
1770 drm_gem_object_unreference(&obj->base);
1771 return ret;
1772}
1773
Ben Widawskyc43b5632012-04-16 14:07:40 -07001774static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001775 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001776{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001777 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001778 int ret;
1779
Oscar Mateo8ee14972014-05-22 14:13:34 +01001780 if (ringbuf == NULL) {
1781 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1782 if (!ringbuf)
1783 return -ENOMEM;
1784 ring->buffer = ringbuf;
1785 }
1786
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001787 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001788 INIT_LIST_HEAD(&ring->active_list);
1789 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001790 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001791 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001792 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001793 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001794
Chris Wilsonb259f672011-03-29 13:19:09 +01001795 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001796
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001797 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001798 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001799 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001800 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001801 } else {
1802 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001803 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001804 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001805 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001806 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001807
Oscar Mateo2919d292014-07-03 16:28:02 +01001808 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001809 if (ret) {
1810 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001811 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001812 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001813
Chris Wilson55249ba2010-12-22 14:04:47 +00001814 /* Workaround an erratum on the i830 which causes a hang if
1815 * the TAIL pointer points to within the last 2 cachelines
1816 * of the buffer.
1817 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001818 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001819 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001820 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001821
Brad Volkin44e895a2014-05-10 14:10:43 -07001822 ret = i915_cmd_parser_init_ring(ring);
1823 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001824 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001825
Oscar Mateo8ee14972014-05-22 14:13:34 +01001826 ret = ring->init(ring);
1827 if (ret)
1828 goto error;
1829
1830 return 0;
1831
1832error:
1833 kfree(ringbuf);
1834 ring->buffer = NULL;
1835 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001836}
1837
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001838void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001839{
John Harrison6402c332014-10-31 12:00:26 +00001840 struct drm_i915_private *dev_priv;
1841 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001842
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001843 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001844 return;
1845
John Harrison6402c332014-10-31 12:00:26 +00001846 dev_priv = to_i915(ring->dev);
1847 ringbuf = ring->buffer;
1848
Chris Wilsone3efda42014-04-09 09:19:41 +01001849 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001850 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001851
Oscar Mateo2919d292014-07-03 16:28:02 +01001852 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001853 ring->preallocated_lazy_request = NULL;
1854 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001855
Zou Nan hai8d192152010-11-02 16:31:01 +08001856 if (ring->cleanup)
1857 ring->cleanup(ring);
1858
Chris Wilson78501ea2010-10-27 12:18:21 +01001859 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001860
1861 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001862
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001863 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001864 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001865}
1866
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001867static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001868{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001869 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001870 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001871 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001872 int ret;
1873
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001874 if (ringbuf->last_retired_head != -1) {
1875 ringbuf->head = ringbuf->last_retired_head;
1876 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001877
Oscar Mateo82e104c2014-07-24 17:04:26 +01001878 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001879 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001880 return 0;
1881 }
1882
1883 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001884 if (__intel_ring_space(request->tail, ringbuf->tail,
1885 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001886 seqno = request->seqno;
1887 break;
1888 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001889 }
1890
1891 if (seqno == 0)
1892 return -ENOSPC;
1893
Chris Wilson1f709992014-01-27 22:43:07 +00001894 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001895 if (ret)
1896 return ret;
1897
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001898 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 ringbuf->head = ringbuf->last_retired_head;
1900 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001901
Oscar Mateo82e104c2014-07-24 17:04:26 +01001902 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001903 return 0;
1904}
1905
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001906static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907{
Chris Wilson78501ea2010-10-27 12:18:21 +01001908 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001909 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001910 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001911 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001912 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001913
Chris Wilsona71d8d92012-02-15 11:25:36 +00001914 ret = intel_ring_wait_request(ring, n);
1915 if (ret != -ENOSPC)
1916 return ret;
1917
Chris Wilson09246732013-08-10 22:16:32 +01001918 /* force the tail write in case we have been skipping them */
1919 __intel_ring_advance(ring);
1920
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001921 /* With GEM the hangcheck timer should kick us out of the loop,
1922 * leaving it early runs the risk of corrupting GEM state (due
1923 * to running on almost untested codepaths). But on resume
1924 * timers don't work yet, so prevent a complete hang in that
1925 * case by choosing an insanely large timeout. */
1926 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001927
Chris Wilsondcfe0502014-05-05 09:07:32 +01001928 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001929 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001930 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001931 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001932 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001933 ret = 0;
1934 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001935 }
1936
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001937 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1938 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001939 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1940 if (master_priv->sarea_priv)
1941 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1942 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001943
Chris Wilsone60a0b12010-10-13 10:09:14 +01001944 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001945
Chris Wilsondcfe0502014-05-05 09:07:32 +01001946 if (dev_priv->mm.interruptible && signal_pending(current)) {
1947 ret = -ERESTARTSYS;
1948 break;
1949 }
1950
Daniel Vetter33196de2012-11-14 17:14:05 +01001951 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1952 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001953 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001954 break;
1955
1956 if (time_after(jiffies, end)) {
1957 ret = -EBUSY;
1958 break;
1959 }
1960 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001961 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001962 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001963}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001964
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001965static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001966{
1967 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001968 struct intel_ringbuffer *ringbuf = ring->buffer;
1969 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001970
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001971 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001972 int ret = ring_wait_for_space(ring, rem);
1973 if (ret)
1974 return ret;
1975 }
1976
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001977 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001978 rem /= 4;
1979 while (rem--)
1980 iowrite32(MI_NOOP, virt++);
1981
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001982 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001983 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001984
1985 return 0;
1986}
1987
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001988int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001989{
1990 u32 seqno;
1991 int ret;
1992
1993 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001994 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001995 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001996 if (ret)
1997 return ret;
1998 }
1999
2000 /* Wait upon the last request to be completed */
2001 if (list_empty(&ring->request_list))
2002 return 0;
2003
2004 seqno = list_entry(ring->request_list.prev,
2005 struct drm_i915_gem_request,
2006 list)->seqno;
2007
2008 return i915_wait_seqno(ring, seqno);
2009}
2010
Chris Wilson9d7730912012-11-27 16:22:52 +00002011static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002012intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002013{
Chris Wilson18235212013-09-04 10:45:51 +01002014 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002015 return 0;
2016
Chris Wilson3c0e2342013-09-04 10:45:52 +01002017 if (ring->preallocated_lazy_request == NULL) {
2018 struct drm_i915_gem_request *request;
2019
2020 request = kmalloc(sizeof(*request), GFP_KERNEL);
2021 if (request == NULL)
2022 return -ENOMEM;
2023
2024 ring->preallocated_lazy_request = request;
2025 }
2026
Chris Wilson18235212013-09-04 10:45:51 +01002027 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002028}
2029
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002030static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002031 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002032{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002033 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002034 int ret;
2035
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002036 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002037 ret = intel_wrap_ring_buffer(ring);
2038 if (unlikely(ret))
2039 return ret;
2040 }
2041
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002042 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002043 ret = ring_wait_for_space(ring, bytes);
2044 if (unlikely(ret))
2045 return ret;
2046 }
2047
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002048 return 0;
2049}
2050
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002051int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002052 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002053{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002054 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002055 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002056
Daniel Vetter33196de2012-11-14 17:14:05 +01002057 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2058 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002059 if (ret)
2060 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002061
Chris Wilson304d6952014-01-02 14:32:35 +00002062 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2063 if (ret)
2064 return ret;
2065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066 /* Preallocate the olr before touching the ring */
2067 ret = intel_ring_alloc_seqno(ring);
2068 if (ret)
2069 return ret;
2070
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002071 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002072 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002073}
2074
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002075/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002076int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002077{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002078 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002079 int ret;
2080
2081 if (num_dwords == 0)
2082 return 0;
2083
Chris Wilson18393f62014-04-09 09:19:40 +01002084 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002085 ret = intel_ring_begin(ring, num_dwords);
2086 if (ret)
2087 return ret;
2088
2089 while (num_dwords--)
2090 intel_ring_emit(ring, MI_NOOP);
2091
2092 intel_ring_advance(ring);
2093
2094 return 0;
2095}
2096
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002097void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002098{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002099 struct drm_device *dev = ring->dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002101
Chris Wilson18235212013-09-04 10:45:51 +01002102 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002103
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002104 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002105 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2106 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002107 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002108 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002109 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002110
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002111 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002112 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002113}
2114
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002115static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002116 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002117{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002118 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002119
2120 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002121
Chris Wilson12f55812012-07-05 17:14:01 +01002122 /* Disable notification that the ring is IDLE. The GT
2123 * will then assume that it is busy and bring it out of rc6.
2124 */
2125 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2126 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2127
2128 /* Clear the context id. Here be magic! */
2129 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2130
2131 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002132 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002133 GEN6_BSD_SLEEP_INDICATOR) == 0,
2134 50))
2135 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002136
Chris Wilson12f55812012-07-05 17:14:01 +01002137 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002138 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002139 POSTING_READ(RING_TAIL(ring->mmio_base));
2140
2141 /* Let the ring send IDLE messages to the GT again,
2142 * and so let it sleep to conserve power when idle.
2143 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002144 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002145 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002146}
2147
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002148static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002149 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002150{
Chris Wilson71a77e02011-02-02 12:13:49 +00002151 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002152 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002153
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002154 ret = intel_ring_begin(ring, 4);
2155 if (ret)
2156 return ret;
2157
Chris Wilson71a77e02011-02-02 12:13:49 +00002158 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002159 if (INTEL_INFO(ring->dev)->gen >= 8)
2160 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002161 /*
2162 * Bspec vol 1c.5 - video engine command streamer:
2163 * "If ENABLED, all TLBs will be invalidated once the flush
2164 * operation is complete. This bit is only valid when the
2165 * Post-Sync Operation field is a value of 1h or 3h."
2166 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002167 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002168 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2169 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002170 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002171 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002172 if (INTEL_INFO(ring->dev)->gen >= 8) {
2173 intel_ring_emit(ring, 0); /* upper addr */
2174 intel_ring_emit(ring, 0); /* value */
2175 } else {
2176 intel_ring_emit(ring, 0);
2177 intel_ring_emit(ring, MI_NOOP);
2178 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002179 intel_ring_advance(ring);
2180 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002181}
2182
2183static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002184gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002185 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002186 unsigned flags)
2187{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002188 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002189 int ret;
2190
2191 ret = intel_ring_begin(ring, 4);
2192 if (ret)
2193 return ret;
2194
2195 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002196 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002197 intel_ring_emit(ring, lower_32_bits(offset));
2198 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002199 intel_ring_emit(ring, MI_NOOP);
2200 intel_ring_advance(ring);
2201
2202 return 0;
2203}
2204
2205static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002206hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002207 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002208 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002209{
Akshay Joshi0206e352011-08-16 15:34:10 -04002210 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002211
Akshay Joshi0206e352011-08-16 15:34:10 -04002212 ret = intel_ring_begin(ring, 2);
2213 if (ret)
2214 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002215
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002216 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002217 MI_BATCH_BUFFER_START |
2218 (flags & I915_DISPATCH_SECURE ?
2219 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002220 /* bit0-7 is the length on GEN6+ */
2221 intel_ring_emit(ring, offset);
2222 intel_ring_advance(ring);
2223
2224 return 0;
2225}
2226
2227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002228gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002229 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002230 unsigned flags)
2231{
2232 int ret;
2233
2234 ret = intel_ring_begin(ring, 2);
2235 if (ret)
2236 return ret;
2237
2238 intel_ring_emit(ring,
2239 MI_BATCH_BUFFER_START |
2240 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002241 /* bit0-7 is the length on GEN6+ */
2242 intel_ring_emit(ring, offset);
2243 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002244
Akshay Joshi0206e352011-08-16 15:34:10 -04002245 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002246}
2247
Chris Wilson549f7362010-10-19 11:19:32 +01002248/* Blitter support (SandyBridge+) */
2249
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002251 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002252{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002253 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002254 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002255 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002256 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002257
Daniel Vetter6a233c72011-12-14 13:57:07 +01002258 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002259 if (ret)
2260 return ret;
2261
Chris Wilson71a77e02011-02-02 12:13:49 +00002262 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002263 if (INTEL_INFO(ring->dev)->gen >= 8)
2264 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002265 /*
2266 * Bspec vol 1c.3 - blitter engine command streamer:
2267 * "If ENABLED, all TLBs will be invalidated once the flush
2268 * operation is complete. This bit is only valid when the
2269 * Post-Sync Operation field is a value of 1h or 3h."
2270 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002271 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002272 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002273 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002274 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002275 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002276 if (INTEL_INFO(ring->dev)->gen >= 8) {
2277 intel_ring_emit(ring, 0); /* upper addr */
2278 intel_ring_emit(ring, 0); /* value */
2279 } else {
2280 intel_ring_emit(ring, 0);
2281 intel_ring_emit(ring, MI_NOOP);
2282 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002283 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002284
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002285 if (!invalidate && flush) {
2286 if (IS_GEN7(dev))
2287 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2288 else if (IS_BROADWELL(dev))
2289 dev_priv->fbc.need_sw_cache_clean = true;
2290 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002291
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002292 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002293}
2294
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002295int intel_init_render_ring_buffer(struct drm_device *dev)
2296{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002297 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002298 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002299 struct drm_i915_gem_object *obj;
2300 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002301
Daniel Vetter59465b52012-04-11 22:12:48 +02002302 ring->name = "render ring";
2303 ring->id = RCS;
2304 ring->mmio_base = RENDER_RING_BASE;
2305
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002306 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002307 if (i915_semaphore_is_enabled(dev)) {
2308 obj = i915_gem_alloc_object(dev, 4096);
2309 if (obj == NULL) {
2310 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2311 i915.semaphores = 0;
2312 } else {
2313 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2314 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2315 if (ret != 0) {
2316 drm_gem_object_unreference(&obj->base);
2317 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2318 i915.semaphores = 0;
2319 } else
2320 dev_priv->semaphore_obj = obj;
2321 }
2322 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002323
2324 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002325 ring->add_request = gen6_add_request;
2326 ring->flush = gen8_render_ring_flush;
2327 ring->irq_get = gen8_ring_get_irq;
2328 ring->irq_put = gen8_ring_put_irq;
2329 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2330 ring->get_seqno = gen6_ring_get_seqno;
2331 ring->set_seqno = ring_set_seqno;
2332 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002333 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002334 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002335 ring->semaphore.signal = gen8_rcs_signal;
2336 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002337 }
2338 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002339 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002340 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002341 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002342 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002343 ring->irq_get = gen6_ring_get_irq;
2344 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002345 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002346 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002347 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002348 if (i915_semaphore_is_enabled(dev)) {
2349 ring->semaphore.sync_to = gen6_ring_sync;
2350 ring->semaphore.signal = gen6_signal;
2351 /*
2352 * The current semaphore is only applied on pre-gen8
2353 * platform. And there is no VCS2 ring on the pre-gen8
2354 * platform. So the semaphore between RCS and VCS2 is
2355 * initialized as INVALID. Gen8 will initialize the
2356 * sema between VCS2 and RCS later.
2357 */
2358 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2359 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2360 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2361 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2362 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2363 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2364 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2365 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2366 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2367 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2368 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002369 } else if (IS_GEN5(dev)) {
2370 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002371 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002372 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002373 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002374 ring->irq_get = gen5_ring_get_irq;
2375 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002376 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2377 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002378 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002379 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002380 if (INTEL_INFO(dev)->gen < 4)
2381 ring->flush = gen2_render_ring_flush;
2382 else
2383 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002384 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002385 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002386 if (IS_GEN2(dev)) {
2387 ring->irq_get = i8xx_ring_get_irq;
2388 ring->irq_put = i8xx_ring_put_irq;
2389 } else {
2390 ring->irq_get = i9xx_ring_get_irq;
2391 ring->irq_put = i9xx_ring_put_irq;
2392 }
Daniel Vettere3670312012-04-11 22:12:53 +02002393 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002394 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002395 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002396
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002397 if (IS_HASWELL(dev))
2398 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002399 else if (IS_GEN8(dev))
2400 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002401 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002402 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2403 else if (INTEL_INFO(dev)->gen >= 4)
2404 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2405 else if (IS_I830(dev) || IS_845G(dev))
2406 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2407 else
2408 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002409 ring->init = init_render_ring;
2410 ring->cleanup = render_ring_cleanup;
2411
Daniel Vetterb45305f2012-12-17 16:21:27 +01002412 /* Workaround batchbuffer to combat CS tlb bug. */
2413 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002414 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002415 if (obj == NULL) {
2416 DRM_ERROR("Failed to allocate batch bo\n");
2417 return -ENOMEM;
2418 }
2419
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002420 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002421 if (ret != 0) {
2422 drm_gem_object_unreference(&obj->base);
2423 DRM_ERROR("Failed to ping batch bo\n");
2424 return ret;
2425 }
2426
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002427 ring->scratch.obj = obj;
2428 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002429 }
2430
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002431 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002432}
2433
Chris Wilsone8616b62011-01-20 09:57:11 +00002434int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2435{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002436 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002437 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002438 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002439 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002440
Oscar Mateo8ee14972014-05-22 14:13:34 +01002441 if (ringbuf == NULL) {
2442 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2443 if (!ringbuf)
2444 return -ENOMEM;
2445 ring->buffer = ringbuf;
2446 }
2447
Daniel Vetter59465b52012-04-11 22:12:48 +02002448 ring->name = "render ring";
2449 ring->id = RCS;
2450 ring->mmio_base = RENDER_RING_BASE;
2451
Chris Wilsone8616b62011-01-20 09:57:11 +00002452 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002453 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002454 ret = -ENODEV;
2455 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002456 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002457
2458 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2459 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2460 * the special gen5 functions. */
2461 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002462 if (INTEL_INFO(dev)->gen < 4)
2463 ring->flush = gen2_render_ring_flush;
2464 else
2465 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002466 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002467 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002468 if (IS_GEN2(dev)) {
2469 ring->irq_get = i8xx_ring_get_irq;
2470 ring->irq_put = i8xx_ring_put_irq;
2471 } else {
2472 ring->irq_get = i9xx_ring_get_irq;
2473 ring->irq_put = i9xx_ring_put_irq;
2474 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002475 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002476 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002477 if (INTEL_INFO(dev)->gen >= 4)
2478 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2479 else if (IS_I830(dev) || IS_845G(dev))
2480 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2481 else
2482 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002483 ring->init = init_render_ring;
2484 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002485
2486 ring->dev = dev;
2487 INIT_LIST_HEAD(&ring->active_list);
2488 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002489
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002490 ringbuf->size = size;
2491 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002492 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002493 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002494
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002495 ringbuf->virtual_start = ioremap_wc(start, size);
2496 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002497 DRM_ERROR("can not ioremap virtual address for"
2498 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002499 ret = -ENOMEM;
2500 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002501 }
2502
Chris Wilson6b8294a2012-11-16 11:43:20 +00002503 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002504 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002505 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002506 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002507 }
2508
Chris Wilsone8616b62011-01-20 09:57:11 +00002509 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002510
2511err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002512 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002513err_ringbuf:
2514 kfree(ringbuf);
2515 ring->buffer = NULL;
2516 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002517}
2518
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002519int intel_init_bsd_ring_buffer(struct drm_device *dev)
2520{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002521 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002523
Daniel Vetter58fa3832012-04-11 22:12:49 +02002524 ring->name = "bsd ring";
2525 ring->id = VCS;
2526
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002527 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002528 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002529 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002530 /* gen6 bsd needs a special wa for tail updates */
2531 if (IS_GEN6(dev))
2532 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002533 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002534 ring->add_request = gen6_add_request;
2535 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002536 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002537 if (INTEL_INFO(dev)->gen >= 8) {
2538 ring->irq_enable_mask =
2539 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2540 ring->irq_get = gen8_ring_get_irq;
2541 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002542 ring->dispatch_execbuffer =
2543 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002544 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002545 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002546 ring->semaphore.signal = gen8_xcs_signal;
2547 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002548 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 } else {
2550 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2551 ring->irq_get = gen6_ring_get_irq;
2552 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002553 ring->dispatch_execbuffer =
2554 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002555 if (i915_semaphore_is_enabled(dev)) {
2556 ring->semaphore.sync_to = gen6_ring_sync;
2557 ring->semaphore.signal = gen6_signal;
2558 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2559 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2560 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2561 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2562 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2563 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2564 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2565 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2566 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2567 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2568 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002569 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002570 } else {
2571 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002572 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002573 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002574 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002575 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002576 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002577 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002578 ring->irq_get = gen5_ring_get_irq;
2579 ring->irq_put = gen5_ring_put_irq;
2580 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002581 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002582 ring->irq_get = i9xx_ring_get_irq;
2583 ring->irq_put = i9xx_ring_put_irq;
2584 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002585 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002586 }
2587 ring->init = init_ring_common;
2588
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002589 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002590}
Chris Wilson549f7362010-10-19 11:19:32 +01002591
Zhao Yakui845f74a2014-04-17 10:37:37 +08002592/**
2593 * Initialize the second BSD ring for Broadwell GT3.
2594 * It is noted that this only exists on Broadwell GT3.
2595 */
2596int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2597{
2598 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002599 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002600
2601 if ((INTEL_INFO(dev)->gen != 8)) {
2602 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2603 return -EINVAL;
2604 }
2605
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002606 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002607 ring->id = VCS2;
2608
2609 ring->write_tail = ring_write_tail;
2610 ring->mmio_base = GEN8_BSD2_RING_BASE;
2611 ring->flush = gen6_bsd_ring_flush;
2612 ring->add_request = gen6_add_request;
2613 ring->get_seqno = gen6_ring_get_seqno;
2614 ring->set_seqno = ring_set_seqno;
2615 ring->irq_enable_mask =
2616 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2617 ring->irq_get = gen8_ring_get_irq;
2618 ring->irq_put = gen8_ring_put_irq;
2619 ring->dispatch_execbuffer =
2620 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002621 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002622 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002623 ring->semaphore.signal = gen8_xcs_signal;
2624 GEN8_RING_SEMAPHORE_INIT;
2625 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002626 ring->init = init_ring_common;
2627
2628 return intel_init_ring_buffer(dev, ring);
2629}
2630
Chris Wilson549f7362010-10-19 11:19:32 +01002631int intel_init_blt_ring_buffer(struct drm_device *dev)
2632{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002634 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002635
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002636 ring->name = "blitter ring";
2637 ring->id = BCS;
2638
2639 ring->mmio_base = BLT_RING_BASE;
2640 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002641 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002642 ring->add_request = gen6_add_request;
2643 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002644 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645 if (INTEL_INFO(dev)->gen >= 8) {
2646 ring->irq_enable_mask =
2647 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2648 ring->irq_get = gen8_ring_get_irq;
2649 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002650 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002651 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002652 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002653 ring->semaphore.signal = gen8_xcs_signal;
2654 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002656 } else {
2657 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2658 ring->irq_get = gen6_ring_get_irq;
2659 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002660 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002661 if (i915_semaphore_is_enabled(dev)) {
2662 ring->semaphore.signal = gen6_signal;
2663 ring->semaphore.sync_to = gen6_ring_sync;
2664 /*
2665 * The current semaphore is only applied on pre-gen8
2666 * platform. And there is no VCS2 ring on the pre-gen8
2667 * platform. So the semaphore between BCS and VCS2 is
2668 * initialized as INVALID. Gen8 will initialize the
2669 * sema between BCS and VCS2 later.
2670 */
2671 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2672 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2673 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2674 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2675 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2676 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2677 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2678 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2679 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2680 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2681 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002682 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002683 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002684
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002685 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002686}
Chris Wilsona7b97612012-07-20 12:41:08 +01002687
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002688int intel_init_vebox_ring_buffer(struct drm_device *dev)
2689{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002690 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002691 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002692
2693 ring->name = "video enhancement ring";
2694 ring->id = VECS;
2695
2696 ring->mmio_base = VEBOX_RING_BASE;
2697 ring->write_tail = ring_write_tail;
2698 ring->flush = gen6_ring_flush;
2699 ring->add_request = gen6_add_request;
2700 ring->get_seqno = gen6_ring_get_seqno;
2701 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702
2703 if (INTEL_INFO(dev)->gen >= 8) {
2704 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002705 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706 ring->irq_get = gen8_ring_get_irq;
2707 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002708 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002709 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002710 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002711 ring->semaphore.signal = gen8_xcs_signal;
2712 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002713 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002714 } else {
2715 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2716 ring->irq_get = hsw_vebox_get_irq;
2717 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002718 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002719 if (i915_semaphore_is_enabled(dev)) {
2720 ring->semaphore.sync_to = gen6_ring_sync;
2721 ring->semaphore.signal = gen6_signal;
2722 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2723 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2724 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2725 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2726 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2727 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2728 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2729 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2730 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2731 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2732 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002733 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002734 ring->init = init_ring_common;
2735
2736 return intel_init_ring_buffer(dev, ring);
2737}
2738
Chris Wilsona7b97612012-07-20 12:41:08 +01002739int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002741{
2742 int ret;
2743
2744 if (!ring->gpu_caches_dirty)
2745 return 0;
2746
2747 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2748 if (ret)
2749 return ret;
2750
2751 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2752
2753 ring->gpu_caches_dirty = false;
2754 return 0;
2755}
2756
2757int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002758intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002759{
2760 uint32_t flush_domains;
2761 int ret;
2762
2763 flush_domains = 0;
2764 if (ring->gpu_caches_dirty)
2765 flush_domains = I915_GEM_GPU_DOMAINS;
2766
2767 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2768 if (ret)
2769 return ret;
2770
2771 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2772
2773 ring->gpu_caches_dirty = false;
2774 return 0;
2775}
Chris Wilsone3efda42014-04-09 09:19:41 +01002776
2777void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002778intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002779{
2780 int ret;
2781
2782 if (!intel_ring_initialized(ring))
2783 return;
2784
2785 ret = intel_ring_idle(ring);
2786 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2787 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2788 ring->name, ret);
2789
2790 stop_ring(ring);
2791}