blob: 1b4364871899bceec8b93829c14115af5fb49cf8 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Memory management options"
2
Paul Mundt5f8c9902007-05-08 11:55:21 +09003config QUICKLIST
4 def_bool y
5
Paul Mundtcad82442006-01-16 22:14:19 -08006config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
Paul Mundte7f93a32006-09-27 17:19:13 +090018config PAGE_OFFSET
19 hex
Paul Mundt36763b22007-11-21 15:34:33 +090020 default "0x80000000" if MMU && SUPERH32
21 default "0x20000000" if MMU && SUPERH64
Paul Mundte7f93a32006-09-27 17:19:13 +090022 default "0x00000000"
23
Paul Mundtad3256e2009-05-14 17:40:08 +090024config FORCE_MAX_ZONEORDER
25 int "Maximum zone order"
26 range 9 64 if PAGE_SIZE_16KB
27 default "9" if PAGE_SIZE_16KB
28 range 7 64 if PAGE_SIZE_64KB
29 default "7" if PAGE_SIZE_64KB
30 range 11 64
31 default "14" if !MMU
32 default "11"
33 help
34 The kernel memory allocator divides physically contiguous memory
35 blocks into "zones", where each zone is a power of two number of
36 pages. This option selects the largest power of two that the kernel
37 keeps in the memory allocator. If you need to allocate very large
38 blocks of physically contiguous memory, then you may need to
39 increase this value.
40
41 This config option is actually maximum order plus one. For example,
42 a value of 11 means that the largest free memory block is 2^10 pages.
43
44 The page size is not necessarily 4KB. Keep this in mind when
45 choosing a value for this option.
46
Paul Mundte7f93a32006-09-27 17:19:13 +090047config MEMORY_START
48 hex "Physical memory start address"
49 default "0x08000000"
50 ---help---
51 Computers built with Hitachi SuperH processors always
52 map the ROM starting at address zero. But the processor
53 does not specify the range that RAM takes.
54
55 The physical memory (RAM) start address will be automatically
56 set to 08000000. Other platforms, such as the Solution Engine
57 boards typically map RAM at 0C000000.
58
59 Tweak this only when porting to a new machine which does not
60 already have a defconfig. Changing it from the known correct
61 value on any of the known systems will only lead to disaster.
62
63config MEMORY_SIZE
64 hex "Physical memory size"
Paul Mundt711fe432007-11-21 15:46:07 +090065 default "0x04000000"
Paul Mundte7f93a32006-09-27 17:19:13 +090066 help
67 This sets the default memory size assumed by your SH kernel. It can
68 be overridden as normal by the 'mem=' argument on the kernel command
69 line. If unsure, consult your board specifications or just leave it
Paul Mundt711fe432007-11-21 15:46:07 +090070 as 0x04000000 which was the default value before this became
Paul Mundte7f93a32006-09-27 17:19:13 +090071 configurable.
72
Paul Mundt36bcd392007-11-10 19:16:55 +090073# Physical addressing modes
74
75config 29BIT
76 def_bool !32BIT
77 depends on SUPERH32
78
Paul Mundtcad82442006-01-16 22:14:19 -080079config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090080 bool
81 default y if CPU_SH5
82
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090083config PMB_ENABLE
Paul Mundtcad82442006-01-16 22:14:19 -080084 bool "Support 32-bit physical addressing through PMB"
Paul Mundta4d9d0b2009-11-11 10:56:13 +090085 depends on MMU && EXPERIMENTAL && CPU_SH4A
Paul Mundtcad82442006-01-16 22:14:19 -080086 default y
87 help
88 If you say Y here, physical addressing will be extended to
89 32-bits through the SH-4A PMB. If this is not set, legacy
90 29-bit physical addressing will be used.
91
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090092choice
93 prompt "PMB handling type"
94 depends on PMB_ENABLE
95 default PMB_FIXED
96
97config PMB
98 bool "PMB"
Paul Mundta4d9d0b2009-11-11 10:56:13 +090099 depends on MMU && EXPERIMENTAL && CPU_SH4A
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +0900100 help
101 If you say Y here, physical addressing will be extended to
102 32-bits through the SH-4A PMB. If this is not set, legacy
103 29-bit physical addressing will be used.
104
105config PMB_FIXED
106 bool "fixed PMB"
Paul Mundta4d9d0b2009-11-11 10:56:13 +0900107 depends on MMU && EXPERIMENTAL && CPU_SH4A
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +0900108 select 32BIT
109 help
110 If this option is enabled, fixed PMB mappings are inherited
111 from the boot loader, and the kernel does not attempt dynamic
112 management. This is the closest to legacy 29-bit physical mode,
113 and allows systems to support up to 512MiB of system memory.
114
115endchoice
116
Paul Mundt21440cf2006-11-20 14:30:26 +0900117config X2TLB
118 bool "Enable extended TLB mode"
Paul Mundtc3af3972007-09-27 18:08:46 +0900119 depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900120 help
121 Selecting this option will enable the extended mode of the SH-X2
122 TLB. For legacy SH-X behaviour and interoperability, say N. For
123 all of the fun new features and a willingless to submit bug reports,
124 say Y.
125
Paul Mundt19f9a342006-09-27 18:33:49 +0900126config VSYSCALL
127 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +0900128 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +0900129 default y
130 help
131 This will enable support for the kernel mapping a vDSO page
132 in process space, and subsequently handing down the entry point
133 to the libc through the ELF auxiliary vector.
134
135 From the kernel side this is used for the signal trampoline.
136 For systems with an MMU that can afford to give up a page,
137 (the default value) say Y.
138
Paul Mundtb241cb02007-06-06 17:52:19 +0900139config NUMA
140 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900141 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900142 default n
143 help
144 Some SH systems have many various memories scattered around
145 the address space, each with varying latencies. This enables
146 support for these blocks by binding them to nodes and allowing
147 memory policies to be used for prioritizing and controlling
148 allocation behaviour.
149
Paul Mundt01066622007-03-28 16:38:13 +0900150config NODES_SHIFT
151 int
Paul Mundt99044942007-08-08 16:45:07 +0900152 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900153 default "1"
154 depends on NEED_MULTIPLE_NODES
155
156config ARCH_FLATMEM_ENABLE
157 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900158 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900159
Paul Mundtdfbb9042007-05-23 17:48:36 +0900160config ARCH_SPARSEMEM_ENABLE
161 def_bool y
162 select SPARSEMEM_STATIC
163
164config ARCH_SPARSEMEM_DEFAULT
165 def_bool y
166
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900167config MAX_ACTIVE_REGIONS
168 int
Paul Mundt7da3b8e2007-08-01 17:52:47 +0900169 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
Paul Mundtdc47e9d2007-09-27 16:48:00 +0900170 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
171 CPU_SUBTYPE_SH7785)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900172 default "1"
173
Paul Mundt01066622007-03-28 16:38:13 +0900174config ARCH_POPULATES_NODE_MAP
175 def_bool y
176
Paul Mundtdfbb9042007-05-23 17:48:36 +0900177config ARCH_SELECT_MEMORY_MODEL
178 def_bool y
179
Paul Mundt33d63bd2007-06-07 11:32:52 +0900180config ARCH_ENABLE_MEMORY_HOTPLUG
181 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900182 depends on SPARSEMEM && MMU
Paul Mundt33d63bd2007-06-07 11:32:52 +0900183
Paul Mundt3159e7d2008-09-05 15:39:12 +0900184config ARCH_ENABLE_MEMORY_HOTREMOVE
185 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900186 depends on SPARSEMEM && MMU
Paul Mundt3159e7d2008-09-05 15:39:12 +0900187
Paul Mundt33d63bd2007-06-07 11:32:52 +0900188config ARCH_MEMORY_PROBE
189 def_bool y
190 depends on MEMORY_HOTPLUG
191
Paul Mundtcad82442006-01-16 22:14:19 -0800192choice
Matt Fleming5d9b4b12009-12-13 14:38:50 +0000193 prompt "Page table layout"
194 default PGTABLE_LEVELS_3 if X2TLB
195 default PGTABLE_LEVELS_2
196
197config PGTABLE_LEVELS_2
198 bool "2 Levels"
199 help
200 This is the default page table layout for all SuperH CPUs.
201
202config PGTABLE_LEVELS_3
203 bool "3 Levels"
204 depends on X2TLB
205 help
206 This enables a 3 level page table structure.
207
208endchoice
209
210choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900211 prompt "Kernel page size"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900212 default PAGE_SIZE_8KB if X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900213 default PAGE_SIZE_4KB
214
215config PAGE_SIZE_4KB
216 bool "4kB"
Matt Fleming5d9b4b12009-12-13 14:38:50 +0000217 depends on !MMU || !X2TLB || PGTABLE_LEVELS_3
Paul Mundt21440cf2006-11-20 14:30:26 +0900218 help
219 This is the default page size used by all SuperH CPUs.
220
221config PAGE_SIZE_8KB
222 bool "8kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000223 depends on !MMU || X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900224 help
225 This enables 8kB pages as supported by SH-X2 and later MMUs.
226
Paul Mundt66dfe182008-06-03 18:54:02 +0900227config PAGE_SIZE_16KB
228 bool "16kB"
229 depends on !MMU
230 help
231 This enables 16kB pages on MMU-less SH systems.
232
Paul Mundt21440cf2006-11-20 14:30:26 +0900233config PAGE_SIZE_64KB
234 bool "64kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000235 depends on !MMU || CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900236 help
237 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900238 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900239
240endchoice
241
242choice
Paul Mundtcad82442006-01-16 22:14:19 -0800243 prompt "HugeTLB page size"
Paul Mundtffb4a732009-10-27 07:22:37 +0900244 depends on HUGETLB_PAGE
Paul Mundt68b7c242008-08-06 15:10:49 +0900245 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
Paul Mundtcad82442006-01-16 22:14:19 -0800246 default HUGETLB_PAGE_SIZE_64K
247
248config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900249 bool "64kB"
Paul Mundt68b7c242008-08-06 15:10:49 +0900250 depends on !PAGE_SIZE_64KB
Paul Mundt21440cf2006-11-20 14:30:26 +0900251
252config HUGETLB_PAGE_SIZE_256K
253 bool "256kB"
254 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800255
256config HUGETLB_PAGE_SIZE_1MB
257 bool "1MB"
258
Paul Mundt21440cf2006-11-20 14:30:26 +0900259config HUGETLB_PAGE_SIZE_4MB
260 bool "4MB"
261 depends on X2TLB
262
263config HUGETLB_PAGE_SIZE_64MB
264 bool "64MB"
265 depends on X2TLB
266
Paul Mundta09063d2007-11-08 18:54:16 +0900267config HUGETLB_PAGE_SIZE_512MB
268 bool "512MB"
269 depends on CPU_SH5
270
Paul Mundtcad82442006-01-16 22:14:19 -0800271endchoice
272
273source "mm/Kconfig"
274
Paul Mundt896f0c02009-10-16 18:00:02 +0900275config SCHED_MC
276 bool "Multi-core scheduler support"
277 depends on SMP
278 default y
279 help
280 Multi-core scheduler support improves the CPU scheduler's decision
281 making when dealing with multi-core CPU chips at a cost of slightly
282 increased overhead in some places. If unsure say N here.
283
Paul Mundtcad82442006-01-16 22:14:19 -0800284endmenu
285
286menu "Cache configuration"
287
288config SH7705_CACHE_32KB
289 bool "Enable 32KB cache size for SH7705"
290 depends on CPU_SUBTYPE_SH7705
291 default y
292
Paul Mundte7bd34a2007-07-31 17:07:28 +0900293choice
294 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900295 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900296 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
297
298config CACHE_WRITEBACK
299 bool "Write-back"
Paul Mundte7bd34a2007-07-31 17:07:28 +0900300
301config CACHE_WRITETHROUGH
302 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800303 help
304 Selecting this option will configure the caches in write-through
305 mode, as opposed to the default write-back configuration.
306
307 Since there's sill some aliasing issues on SH-4, this option will
308 unfortunately still require the majority of flushing functions to
309 be implemented to deal with aliasing.
310
311 If unsure, say N.
312
Paul Mundte7bd34a2007-07-31 17:07:28 +0900313config CACHE_OFF
314 bool "Off"
315
316endchoice
317
Paul Mundtcad82442006-01-16 22:14:19 -0800318endmenu