blob: a3be41a2af264f53682fc500fcfd329b22e11a61 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
35#include <net/ip.h>
36#include <net/tcp.h>
37#include <net/udp.h>
38#include <net/checksum.h>
39#include <net/ip6_checksum.h>
40#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
41#include <net/vxlan.h>
42#endif
43#ifdef CONFIG_NET_RX_BUSY_POLL
44#include <net/busy_poll.h>
45#endif
46#include <linux/workqueue.h>
47#include <linux/prefetch.h>
48#include <linux/cache.h>
49#include <linux/log2.h>
50#include <linux/aer.h>
51#include <linux/bitmap.h>
52#include <linux/cpu_rmap.h>
53
54#include "bnxt_hsi.h"
55#include "bnxt.h"
56#include "bnxt_sriov.h"
57#include "bnxt_ethtool.h"
58
59#define BNXT_TX_TIMEOUT (5 * HZ)
60
61static const char version[] =
62 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
63
64MODULE_LICENSE("GPL");
65MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
66MODULE_VERSION(DRV_MODULE_VERSION);
67
68#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
69#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
70#define BNXT_RX_COPY_THRESH 256
71
Michael Chan4419dbe2016-02-10 17:33:49 -050072#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040073
74enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050075 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040076 BCM57302,
77 BCM57304,
David Christensenfbc9a522015-12-27 18:19:29 -050078 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040079 BCM57404,
80 BCM57406,
81 BCM57304_VF,
82 BCM57404_VF,
83};
84
85/* indexed by enum above */
86static const struct {
87 char *name;
88} board_info[] = {
David Christensenfbc9a522015-12-27 18:19:29 -050089 { "Broadcom BCM57301 NetXtreme-C Single-port 10Gb Ethernet" },
90 { "Broadcom BCM57302 NetXtreme-C Dual-port 10Gb/25Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040091 { "Broadcom BCM57304 NetXtreme-C Dual-port 10Gb/25Gb/40Gb/50Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050092 { "Broadcom BCM57402 NetXtreme-E Dual-port 10Gb Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040093 { "Broadcom BCM57404 NetXtreme-E Dual-port 10Gb/25Gb Ethernet" },
David Christensenfbc9a522015-12-27 18:19:29 -050094 { "Broadcom BCM57406 NetXtreme-E Dual-port 10GBase-T Ethernet" },
Michael Chanc0c050c2015-10-22 16:01:17 -040095 { "Broadcom BCM57304 NetXtreme-C Ethernet Virtual Function" },
96 { "Broadcom BCM57404 NetXtreme-E Ethernet Virtual Function" },
97};
98
99static const struct pci_device_id bnxt_pci_tbl[] = {
David Christensenfbc9a522015-12-27 18:19:29 -0500100 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400101 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
102 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
David Christensenfbc9a522015-12-27 18:19:29 -0500103 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400104 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
105 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
106#ifdef CONFIG_BNXT_SRIOV
107 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = BCM57304_VF },
108 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = BCM57404_VF },
109#endif
110 { 0 }
111};
112
113MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
114
115static const u16 bnxt_vf_req_snif[] = {
116 HWRM_FUNC_CFG,
117 HWRM_PORT_PHY_QCFG,
118 HWRM_CFA_L2_FILTER_ALLOC,
119};
120
Michael Chan25be8622016-04-05 14:09:00 -0400121static const u16 bnxt_async_events_arr[] = {
122 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
123 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
Michael Chan4bb13ab2016-04-05 14:09:01 -0400124 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
Michael Chan8cbde112016-04-11 04:11:14 -0400125 HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400126};
127
Michael Chanc0c050c2015-10-22 16:01:17 -0400128static bool bnxt_vf_pciid(enum board_idx idx)
129{
130 return (idx == BCM57304_VF || idx == BCM57404_VF);
131}
132
133#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
134#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
135#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
136
137#define BNXT_CP_DB_REARM(db, raw_cons) \
138 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
139
140#define BNXT_CP_DB(db, raw_cons) \
141 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
142
143#define BNXT_CP_DB_IRQ_DIS(db) \
144 writel(DB_CP_IRQ_DIS_FLAGS, db)
145
146static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
147{
148 /* Tell compiler to fetch tx indices from memory. */
149 barrier();
150
151 return bp->tx_ring_size -
152 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
153}
154
155static const u16 bnxt_lhint_arr[] = {
156 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
157 TX_BD_FLAGS_LHINT_512_TO_1023,
158 TX_BD_FLAGS_LHINT_1024_TO_2047,
159 TX_BD_FLAGS_LHINT_1024_TO_2047,
160 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
161 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
162 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
163 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
164 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
165 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
166 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
167 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
168 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
169 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
170 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
171 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
172 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
173 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
174 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
175};
176
177static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
178{
179 struct bnxt *bp = netdev_priv(dev);
180 struct tx_bd *txbd;
181 struct tx_bd_ext *txbd1;
182 struct netdev_queue *txq;
183 int i;
184 dma_addr_t mapping;
185 unsigned int length, pad = 0;
186 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
187 u16 prod, last_frag;
188 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400189 struct bnxt_tx_ring_info *txr;
190 struct bnxt_sw_tx_bd *tx_buf;
191
192 i = skb_get_queue_mapping(skb);
193 if (unlikely(i >= bp->tx_nr_rings)) {
194 dev_kfree_skb_any(skb);
195 return NETDEV_TX_OK;
196 }
197
Michael Chanb6ab4b02016-01-02 23:44:59 -0500198 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -0400199 txq = netdev_get_tx_queue(dev, i);
200 prod = txr->tx_prod;
201
202 free_size = bnxt_tx_avail(bp, txr);
203 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
204 netif_tx_stop_queue(txq);
205 return NETDEV_TX_BUSY;
206 }
207
208 length = skb->len;
209 len = skb_headlen(skb);
210 last_frag = skb_shinfo(skb)->nr_frags;
211
212 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
213
214 txbd->tx_bd_opaque = prod;
215
216 tx_buf = &txr->tx_buf_ring[prod];
217 tx_buf->skb = skb;
218 tx_buf->nr_frags = last_frag;
219
220 vlan_tag_flags = 0;
221 cfa_action = 0;
222 if (skb_vlan_tag_present(skb)) {
223 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
224 skb_vlan_tag_get(skb);
225 /* Currently supports 8021Q, 8021AD vlan offloads
226 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
227 */
228 if (skb->vlan_proto == htons(ETH_P_8021Q))
229 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
230 }
231
232 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500233 struct tx_push_buffer *tx_push_buf = txr->tx_push;
234 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
235 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
236 void *pdata = tx_push_buf->data;
237 u64 *end;
238 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400239
240 /* Set COAL_NOW to be ready quickly for the next push */
241 tx_push->tx_bd_len_flags_type =
242 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
243 TX_BD_TYPE_LONG_TX_BD |
244 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
245 TX_BD_FLAGS_COAL_NOW |
246 TX_BD_FLAGS_PACKET_END |
247 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
248
249 if (skb->ip_summed == CHECKSUM_PARTIAL)
250 tx_push1->tx_bd_hsize_lflags =
251 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
252 else
253 tx_push1->tx_bd_hsize_lflags = 0;
254
255 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
256 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
257
Michael Chanfbb0fa82016-02-22 02:10:26 -0500258 end = pdata + length;
259 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500260 *end = 0;
261
Michael Chanc0c050c2015-10-22 16:01:17 -0400262 skb_copy_from_linear_data(skb, pdata, len);
263 pdata += len;
264 for (j = 0; j < last_frag; j++) {
265 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
266 void *fptr;
267
268 fptr = skb_frag_address_safe(frag);
269 if (!fptr)
270 goto normal_tx;
271
272 memcpy(pdata, fptr, skb_frag_size(frag));
273 pdata += skb_frag_size(frag);
274 }
275
Michael Chan4419dbe2016-02-10 17:33:49 -0500276 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
277 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400278 prod = NEXT_TX(prod);
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280 memcpy(txbd, tx_push1, sizeof(*txbd));
281 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500282 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400283 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
284 txr->tx_prod = prod;
285
286 netdev_tx_sent_queue(txq, skb->len);
287
Michael Chan4419dbe2016-02-10 17:33:49 -0500288 push_len = (length + sizeof(*tx_push) + 7) / 8;
289 if (push_len > 16) {
290 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
291 __iowrite64_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
292 push_len - 16);
293 } else {
294 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
295 push_len);
296 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400297
298 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400299 goto tx_done;
300 }
301
302normal_tx:
303 if (length < BNXT_MIN_PKT_SIZE) {
304 pad = BNXT_MIN_PKT_SIZE - length;
305 if (skb_pad(skb, pad)) {
306 /* SKB already freed. */
307 tx_buf->skb = NULL;
308 return NETDEV_TX_OK;
309 }
310 length = BNXT_MIN_PKT_SIZE;
311 }
312
313 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
314
315 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
316 dev_kfree_skb_any(skb);
317 tx_buf->skb = NULL;
318 return NETDEV_TX_OK;
319 }
320
321 dma_unmap_addr_set(tx_buf, mapping, mapping);
322 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
323 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
324
325 txbd->tx_bd_haddr = cpu_to_le64(mapping);
326
327 prod = NEXT_TX(prod);
328 txbd1 = (struct tx_bd_ext *)
329 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
330
331 txbd1->tx_bd_hsize_lflags = 0;
332 if (skb_is_gso(skb)) {
333 u32 hdr_len;
334
335 if (skb->encapsulation)
336 hdr_len = skb_inner_network_offset(skb) +
337 skb_inner_network_header_len(skb) +
338 inner_tcp_hdrlen(skb);
339 else
340 hdr_len = skb_transport_offset(skb) +
341 tcp_hdrlen(skb);
342
343 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
344 TX_BD_FLAGS_T_IPID |
345 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
346 length = skb_shinfo(skb)->gso_size;
347 txbd1->tx_bd_mss = cpu_to_le32(length);
348 length += hdr_len;
349 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
350 txbd1->tx_bd_hsize_lflags =
351 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
352 txbd1->tx_bd_mss = 0;
353 }
354
355 length >>= 9;
356 flags |= bnxt_lhint_arr[length];
357 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
358
359 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
360 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
361 for (i = 0; i < last_frag; i++) {
362 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
363
364 prod = NEXT_TX(prod);
365 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
366
367 len = skb_frag_size(frag);
368 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
369 DMA_TO_DEVICE);
370
371 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
372 goto tx_dma_error;
373
374 tx_buf = &txr->tx_buf_ring[prod];
375 dma_unmap_addr_set(tx_buf, mapping, mapping);
376
377 txbd->tx_bd_haddr = cpu_to_le64(mapping);
378
379 flags = len << TX_BD_LEN_SHIFT;
380 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
381 }
382
383 flags &= ~TX_BD_LEN;
384 txbd->tx_bd_len_flags_type =
385 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
386 TX_BD_FLAGS_PACKET_END);
387
388 netdev_tx_sent_queue(txq, skb->len);
389
390 /* Sync BD data before updating doorbell */
391 wmb();
392
393 prod = NEXT_TX(prod);
394 txr->tx_prod = prod;
395
396 writel(DB_KEY_TX | prod, txr->tx_doorbell);
397 writel(DB_KEY_TX | prod, txr->tx_doorbell);
398
399tx_done:
400
401 mmiowb();
402
403 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
404 netif_tx_stop_queue(txq);
405
406 /* netif_tx_stop_queue() must be done before checking
407 * tx index in bnxt_tx_avail() below, because in
408 * bnxt_tx_int(), we update tx index before checking for
409 * netif_tx_queue_stopped().
410 */
411 smp_mb();
412 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
413 netif_tx_wake_queue(txq);
414 }
415 return NETDEV_TX_OK;
416
417tx_dma_error:
418 last_frag = i;
419
420 /* start back at beginning and unmap skb */
421 prod = txr->tx_prod;
422 tx_buf = &txr->tx_buf_ring[prod];
423 tx_buf->skb = NULL;
424 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
425 skb_headlen(skb), PCI_DMA_TODEVICE);
426 prod = NEXT_TX(prod);
427
428 /* unmap remaining mapped pages */
429 for (i = 0; i < last_frag; i++) {
430 prod = NEXT_TX(prod);
431 tx_buf = &txr->tx_buf_ring[prod];
432 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
433 skb_frag_size(&skb_shinfo(skb)->frags[i]),
434 PCI_DMA_TODEVICE);
435 }
436
437 dev_kfree_skb_any(skb);
438 return NETDEV_TX_OK;
439}
440
441static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
442{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500443 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chanb81a90d2016-01-02 23:45:01 -0500444 int index = txr - &bp->tx_ring[0];
Michael Chanc0c050c2015-10-22 16:01:17 -0400445 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, index);
446 u16 cons = txr->tx_cons;
447 struct pci_dev *pdev = bp->pdev;
448 int i;
449 unsigned int tx_bytes = 0;
450
451 for (i = 0; i < nr_pkts; i++) {
452 struct bnxt_sw_tx_bd *tx_buf;
453 struct sk_buff *skb;
454 int j, last;
455
456 tx_buf = &txr->tx_buf_ring[cons];
457 cons = NEXT_TX(cons);
458 skb = tx_buf->skb;
459 tx_buf->skb = NULL;
460
461 if (tx_buf->is_push) {
462 tx_buf->is_push = 0;
463 goto next_tx_int;
464 }
465
466 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
467 skb_headlen(skb), PCI_DMA_TODEVICE);
468 last = tx_buf->nr_frags;
469
470 for (j = 0; j < last; j++) {
471 cons = NEXT_TX(cons);
472 tx_buf = &txr->tx_buf_ring[cons];
473 dma_unmap_page(
474 &pdev->dev,
475 dma_unmap_addr(tx_buf, mapping),
476 skb_frag_size(&skb_shinfo(skb)->frags[j]),
477 PCI_DMA_TODEVICE);
478 }
479
480next_tx_int:
481 cons = NEXT_TX(cons);
482
483 tx_bytes += skb->len;
484 dev_kfree_skb_any(skb);
485 }
486
487 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
488 txr->tx_cons = cons;
489
490 /* Need to make the tx_cons update visible to bnxt_start_xmit()
491 * before checking for netif_tx_queue_stopped(). Without the
492 * memory barrier, there is a small possibility that bnxt_start_xmit()
493 * will miss it and cause the queue to be stopped forever.
494 */
495 smp_mb();
496
497 if (unlikely(netif_tx_queue_stopped(txq)) &&
498 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
499 __netif_tx_lock(txq, smp_processor_id());
500 if (netif_tx_queue_stopped(txq) &&
501 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
502 txr->dev_state != BNXT_DEV_STATE_CLOSING)
503 netif_tx_wake_queue(txq);
504 __netif_tx_unlock(txq);
505 }
506}
507
508static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
509 gfp_t gfp)
510{
511 u8 *data;
512 struct pci_dev *pdev = bp->pdev;
513
514 data = kmalloc(bp->rx_buf_size, gfp);
515 if (!data)
516 return NULL;
517
518 *mapping = dma_map_single(&pdev->dev, data + BNXT_RX_DMA_OFFSET,
519 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
520
521 if (dma_mapping_error(&pdev->dev, *mapping)) {
522 kfree(data);
523 data = NULL;
524 }
525 return data;
526}
527
528static inline int bnxt_alloc_rx_data(struct bnxt *bp,
529 struct bnxt_rx_ring_info *rxr,
530 u16 prod, gfp_t gfp)
531{
532 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
533 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
534 u8 *data;
535 dma_addr_t mapping;
536
537 data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
538 if (!data)
539 return -ENOMEM;
540
541 rx_buf->data = data;
542 dma_unmap_addr_set(rx_buf, mapping, mapping);
543
544 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
545
546 return 0;
547}
548
549static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
550 u8 *data)
551{
552 u16 prod = rxr->rx_prod;
553 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
554 struct rx_bd *cons_bd, *prod_bd;
555
556 prod_rx_buf = &rxr->rx_buf_ring[prod];
557 cons_rx_buf = &rxr->rx_buf_ring[cons];
558
559 prod_rx_buf->data = data;
560
561 dma_unmap_addr_set(prod_rx_buf, mapping,
562 dma_unmap_addr(cons_rx_buf, mapping));
563
564 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
565 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
566
567 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
568}
569
570static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
571{
572 u16 next, max = rxr->rx_agg_bmap_size;
573
574 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
575 if (next >= max)
576 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
577 return next;
578}
579
580static inline int bnxt_alloc_rx_page(struct bnxt *bp,
581 struct bnxt_rx_ring_info *rxr,
582 u16 prod, gfp_t gfp)
583{
584 struct rx_bd *rxbd =
585 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
586 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
587 struct pci_dev *pdev = bp->pdev;
588 struct page *page;
589 dma_addr_t mapping;
590 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400591 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400592
Michael Chan89d0a062016-04-25 02:30:51 -0400593 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
594 page = rxr->rx_page;
595 if (!page) {
596 page = alloc_page(gfp);
597 if (!page)
598 return -ENOMEM;
599 rxr->rx_page = page;
600 rxr->rx_page_offset = 0;
601 }
602 offset = rxr->rx_page_offset;
603 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
604 if (rxr->rx_page_offset == PAGE_SIZE)
605 rxr->rx_page = NULL;
606 else
607 get_page(page);
608 } else {
609 page = alloc_page(gfp);
610 if (!page)
611 return -ENOMEM;
612 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400613
Michael Chan89d0a062016-04-25 02:30:51 -0400614 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400615 PCI_DMA_FROMDEVICE);
616 if (dma_mapping_error(&pdev->dev, mapping)) {
617 __free_page(page);
618 return -EIO;
619 }
620
621 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
622 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
623
624 __set_bit(sw_prod, rxr->rx_agg_bmap);
625 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
626 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
627
628 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400629 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400630 rx_agg_buf->mapping = mapping;
631 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
632 rxbd->rx_bd_opaque = sw_prod;
633 return 0;
634}
635
636static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
637 u32 agg_bufs)
638{
639 struct bnxt *bp = bnapi->bp;
640 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500641 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400642 u16 prod = rxr->rx_agg_prod;
643 u16 sw_prod = rxr->rx_sw_agg_prod;
644 u32 i;
645
646 for (i = 0; i < agg_bufs; i++) {
647 u16 cons;
648 struct rx_agg_cmp *agg;
649 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
650 struct rx_bd *prod_bd;
651 struct page *page;
652
653 agg = (struct rx_agg_cmp *)
654 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
655 cons = agg->rx_agg_cmp_opaque;
656 __clear_bit(cons, rxr->rx_agg_bmap);
657
658 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
659 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
660
661 __set_bit(sw_prod, rxr->rx_agg_bmap);
662 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
663 cons_rx_buf = &rxr->rx_agg_ring[cons];
664
665 /* It is possible for sw_prod to be equal to cons, so
666 * set cons_rx_buf->page to NULL first.
667 */
668 page = cons_rx_buf->page;
669 cons_rx_buf->page = NULL;
670 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400671 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400672
673 prod_rx_buf->mapping = cons_rx_buf->mapping;
674
675 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
676
677 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
678 prod_bd->rx_bd_opaque = sw_prod;
679
680 prod = NEXT_RX_AGG(prod);
681 sw_prod = NEXT_RX_AGG(sw_prod);
682 cp_cons = NEXT_CMP(cp_cons);
683 }
684 rxr->rx_agg_prod = prod;
685 rxr->rx_sw_agg_prod = sw_prod;
686}
687
688static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
689 struct bnxt_rx_ring_info *rxr, u16 cons,
690 u16 prod, u8 *data, dma_addr_t dma_addr,
691 unsigned int len)
692{
693 int err;
694 struct sk_buff *skb;
695
696 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
697 if (unlikely(err)) {
698 bnxt_reuse_rx_data(rxr, cons, data);
699 return NULL;
700 }
701
702 skb = build_skb(data, 0);
703 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
704 PCI_DMA_FROMDEVICE);
705 if (!skb) {
706 kfree(data);
707 return NULL;
708 }
709
710 skb_reserve(skb, BNXT_RX_OFFSET);
711 skb_put(skb, len);
712 return skb;
713}
714
715static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
716 struct sk_buff *skb, u16 cp_cons,
717 u32 agg_bufs)
718{
719 struct pci_dev *pdev = bp->pdev;
720 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500721 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400722 u16 prod = rxr->rx_agg_prod;
723 u32 i;
724
725 for (i = 0; i < agg_bufs; i++) {
726 u16 cons, frag_len;
727 struct rx_agg_cmp *agg;
728 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
729 struct page *page;
730 dma_addr_t mapping;
731
732 agg = (struct rx_agg_cmp *)
733 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
734 cons = agg->rx_agg_cmp_opaque;
735 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
736 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
737
738 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400739 skb_fill_page_desc(skb, i, cons_rx_buf->page,
740 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400741 __clear_bit(cons, rxr->rx_agg_bmap);
742
743 /* It is possible for bnxt_alloc_rx_page() to allocate
744 * a sw_prod index that equals the cons index, so we
745 * need to clear the cons entry now.
746 */
747 mapping = dma_unmap_addr(cons_rx_buf, mapping);
748 page = cons_rx_buf->page;
749 cons_rx_buf->page = NULL;
750
751 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
752 struct skb_shared_info *shinfo;
753 unsigned int nr_frags;
754
755 shinfo = skb_shinfo(skb);
756 nr_frags = --shinfo->nr_frags;
757 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
758
759 dev_kfree_skb(skb);
760
761 cons_rx_buf->page = page;
762
763 /* Update prod since possibly some pages have been
764 * allocated already.
765 */
766 rxr->rx_agg_prod = prod;
767 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
768 return NULL;
769 }
770
Michael Chan2839f282016-04-25 02:30:50 -0400771 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400772 PCI_DMA_FROMDEVICE);
773
774 skb->data_len += frag_len;
775 skb->len += frag_len;
776 skb->truesize += PAGE_SIZE;
777
778 prod = NEXT_RX_AGG(prod);
779 cp_cons = NEXT_CMP(cp_cons);
780 }
781 rxr->rx_agg_prod = prod;
782 return skb;
783}
784
785static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
786 u8 agg_bufs, u32 *raw_cons)
787{
788 u16 last;
789 struct rx_agg_cmp *agg;
790
791 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
792 last = RING_CMP(*raw_cons);
793 agg = (struct rx_agg_cmp *)
794 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
795 return RX_AGG_CMP_VALID(agg, *raw_cons);
796}
797
798static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
799 unsigned int len,
800 dma_addr_t mapping)
801{
802 struct bnxt *bp = bnapi->bp;
803 struct pci_dev *pdev = bp->pdev;
804 struct sk_buff *skb;
805
806 skb = napi_alloc_skb(&bnapi->napi, len);
807 if (!skb)
808 return NULL;
809
810 dma_sync_single_for_cpu(&pdev->dev, mapping,
811 bp->rx_copy_thresh, PCI_DMA_FROMDEVICE);
812
813 memcpy(skb->data - BNXT_RX_OFFSET, data, len + BNXT_RX_OFFSET);
814
815 dma_sync_single_for_device(&pdev->dev, mapping,
816 bp->rx_copy_thresh,
817 PCI_DMA_FROMDEVICE);
818
819 skb_put(skb, len);
820 return skb;
821}
822
Michael Chanfa7e2812016-05-10 19:18:00 -0400823static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
824 u32 *raw_cons, void *cmp)
825{
826 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
827 struct rx_cmp *rxcmp = cmp;
828 u32 tmp_raw_cons = *raw_cons;
829 u8 cmp_type, agg_bufs = 0;
830
831 cmp_type = RX_CMP_TYPE(rxcmp);
832
833 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
834 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
835 RX_CMP_AGG_BUFS) >>
836 RX_CMP_AGG_BUFS_SHIFT;
837 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
838 struct rx_tpa_end_cmp *tpa_end = cmp;
839
840 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
841 RX_TPA_END_CMP_AGG_BUFS) >>
842 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
843 }
844
845 if (agg_bufs) {
846 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
847 return -EBUSY;
848 }
849 *raw_cons = tmp_raw_cons;
850 return 0;
851}
852
853static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
854{
855 if (!rxr->bnapi->in_reset) {
856 rxr->bnapi->in_reset = true;
857 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
858 schedule_work(&bp->sp_task);
859 }
860 rxr->rx_next_cons = 0xffff;
861}
862
Michael Chanc0c050c2015-10-22 16:01:17 -0400863static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
864 struct rx_tpa_start_cmp *tpa_start,
865 struct rx_tpa_start_cmp_ext *tpa_start1)
866{
867 u8 agg_id = TPA_START_AGG_ID(tpa_start);
868 u16 cons, prod;
869 struct bnxt_tpa_info *tpa_info;
870 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
871 struct rx_bd *prod_bd;
872 dma_addr_t mapping;
873
874 cons = tpa_start->rx_tpa_start_cmp_opaque;
875 prod = rxr->rx_prod;
876 cons_rx_buf = &rxr->rx_buf_ring[cons];
877 prod_rx_buf = &rxr->rx_buf_ring[prod];
878 tpa_info = &rxr->rx_tpa[agg_id];
879
Michael Chanfa7e2812016-05-10 19:18:00 -0400880 if (unlikely(cons != rxr->rx_next_cons)) {
881 bnxt_sched_reset(bp, rxr);
882 return;
883 }
884
Michael Chanc0c050c2015-10-22 16:01:17 -0400885 prod_rx_buf->data = tpa_info->data;
886
887 mapping = tpa_info->mapping;
888 dma_unmap_addr_set(prod_rx_buf, mapping, mapping);
889
890 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
891
892 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
893
894 tpa_info->data = cons_rx_buf->data;
895 cons_rx_buf->data = NULL;
896 tpa_info->mapping = dma_unmap_addr(cons_rx_buf, mapping);
897
898 tpa_info->len =
899 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
900 RX_TPA_START_CMP_LEN_SHIFT;
901 if (likely(TPA_START_HASH_VALID(tpa_start))) {
902 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
903
904 tpa_info->hash_type = PKT_HASH_TYPE_L4;
905 tpa_info->gso_type = SKB_GSO_TCPV4;
906 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
907 if (hash_type == 3)
908 tpa_info->gso_type = SKB_GSO_TCPV6;
909 tpa_info->rss_hash =
910 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
911 } else {
912 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
913 tpa_info->gso_type = 0;
914 if (netif_msg_rx_err(bp))
915 netdev_warn(bp->dev, "TPA packet without valid hash\n");
916 }
917 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
918 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
919
920 rxr->rx_prod = NEXT_RX(prod);
921 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -0400922 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -0400923 cons_rx_buf = &rxr->rx_buf_ring[cons];
924
925 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
926 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
927 cons_rx_buf->data = NULL;
928}
929
930static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
931 u16 cp_cons, u32 agg_bufs)
932{
933 if (agg_bufs)
934 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
935}
936
937#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
938#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
939
940static inline struct sk_buff *bnxt_gro_skb(struct bnxt_tpa_info *tpa_info,
941 struct rx_tpa_end_cmp *tpa_end,
942 struct rx_tpa_end_cmp_ext *tpa_end1,
943 struct sk_buff *skb)
944{
Michael Chand1611c32015-10-25 22:27:57 -0400945#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -0400946 struct tcphdr *th;
947 int payload_off, tcp_opt_len = 0;
948 int len, nw_off;
Michael Chan27e24182015-12-27 18:19:23 -0500949 u16 segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400950
Michael Chan27e24182015-12-27 18:19:23 -0500951 segs = TPA_END_TPA_SEGS(tpa_end);
952 if (segs == 1)
953 return skb;
954
955 NAPI_GRO_CB(skb)->count = segs;
Michael Chanc0c050c2015-10-22 16:01:17 -0400956 skb_shinfo(skb)->gso_size =
957 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
958 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
959 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
960 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
961 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
962 if (TPA_END_GRO_TS(tpa_end))
963 tcp_opt_len = 12;
964
Michael Chanc0c050c2015-10-22 16:01:17 -0400965 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
966 struct iphdr *iph;
967
968 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
969 ETH_HLEN;
970 skb_set_network_header(skb, nw_off);
971 iph = ip_hdr(skb);
972 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
973 len = skb->len - skb_transport_offset(skb);
974 th = tcp_hdr(skb);
975 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
976 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
977 struct ipv6hdr *iph;
978
979 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
980 ETH_HLEN;
981 skb_set_network_header(skb, nw_off);
982 iph = ipv6_hdr(skb);
983 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
984 len = skb->len - skb_transport_offset(skb);
985 th = tcp_hdr(skb);
986 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
987 } else {
988 dev_kfree_skb_any(skb);
989 return NULL;
990 }
991 tcp_gro_complete(skb);
992
993 if (nw_off) { /* tunnel */
994 struct udphdr *uh = NULL;
995
996 if (skb->protocol == htons(ETH_P_IP)) {
997 struct iphdr *iph = (struct iphdr *)skb->data;
998
999 if (iph->protocol == IPPROTO_UDP)
1000 uh = (struct udphdr *)(iph + 1);
1001 } else {
1002 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1003
1004 if (iph->nexthdr == IPPROTO_UDP)
1005 uh = (struct udphdr *)(iph + 1);
1006 }
1007 if (uh) {
1008 if (uh->check)
1009 skb_shinfo(skb)->gso_type |=
1010 SKB_GSO_UDP_TUNNEL_CSUM;
1011 else
1012 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1013 }
1014 }
1015#endif
1016 return skb;
1017}
1018
1019static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1020 struct bnxt_napi *bnapi,
1021 u32 *raw_cons,
1022 struct rx_tpa_end_cmp *tpa_end,
1023 struct rx_tpa_end_cmp_ext *tpa_end1,
1024 bool *agg_event)
1025{
1026 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001027 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001028 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1029 u8 *data, agg_bufs;
1030 u16 cp_cons = RING_CMP(*raw_cons);
1031 unsigned int len;
1032 struct bnxt_tpa_info *tpa_info;
1033 dma_addr_t mapping;
1034 struct sk_buff *skb;
1035
Michael Chanfa7e2812016-05-10 19:18:00 -04001036 if (unlikely(bnapi->in_reset)) {
1037 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1038
1039 if (rc < 0)
1040 return ERR_PTR(-EBUSY);
1041 return NULL;
1042 }
1043
Michael Chanc0c050c2015-10-22 16:01:17 -04001044 tpa_info = &rxr->rx_tpa[agg_id];
1045 data = tpa_info->data;
1046 prefetch(data);
1047 len = tpa_info->len;
1048 mapping = tpa_info->mapping;
1049
1050 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1051 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1052
1053 if (agg_bufs) {
1054 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1055 return ERR_PTR(-EBUSY);
1056
1057 *agg_event = true;
1058 cp_cons = NEXT_CMP(cp_cons);
1059 }
1060
1061 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1062 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1063 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1064 agg_bufs, (int)MAX_SKB_FRAGS);
1065 return NULL;
1066 }
1067
1068 if (len <= bp->rx_copy_thresh) {
1069 skb = bnxt_copy_skb(bnapi, data, len, mapping);
1070 if (!skb) {
1071 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1072 return NULL;
1073 }
1074 } else {
1075 u8 *new_data;
1076 dma_addr_t new_mapping;
1077
1078 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1079 if (!new_data) {
1080 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1081 return NULL;
1082 }
1083
1084 tpa_info->data = new_data;
1085 tpa_info->mapping = new_mapping;
1086
1087 skb = build_skb(data, 0);
1088 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
1089 PCI_DMA_FROMDEVICE);
1090
1091 if (!skb) {
1092 kfree(data);
1093 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1094 return NULL;
1095 }
1096 skb_reserve(skb, BNXT_RX_OFFSET);
1097 skb_put(skb, len);
1098 }
1099
1100 if (agg_bufs) {
1101 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1102 if (!skb) {
1103 /* Page reuse already handled by bnxt_rx_pages(). */
1104 return NULL;
1105 }
1106 }
1107 skb->protocol = eth_type_trans(skb, bp->dev);
1108
1109 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1110 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1111
1112 if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1113 netdev_features_t features = skb->dev->features;
1114 u16 vlan_proto = tpa_info->metadata >>
1115 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1116
1117 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1118 vlan_proto == ETH_P_8021Q) ||
1119 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1120 vlan_proto == ETH_P_8021AD)) {
1121 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1122 tpa_info->metadata &
1123 RX_CMP_FLAGS2_METADATA_VID_MASK);
1124 }
1125 }
1126
1127 skb_checksum_none_assert(skb);
1128 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1129 skb->ip_summed = CHECKSUM_UNNECESSARY;
1130 skb->csum_level =
1131 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1132 }
1133
1134 if (TPA_END_GRO(tpa_end))
1135 skb = bnxt_gro_skb(tpa_info, tpa_end, tpa_end1, skb);
1136
1137 return skb;
1138}
1139
1140/* returns the following:
1141 * 1 - 1 packet successfully received
1142 * 0 - successful TPA_START, packet not completed yet
1143 * -EBUSY - completion ring does not have all the agg buffers yet
1144 * -ENOMEM - packet aborted due to out of memory
1145 * -EIO - packet aborted due to hw error indicated in BD
1146 */
1147static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1148 bool *agg_event)
1149{
1150 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001151 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001152 struct net_device *dev = bp->dev;
1153 struct rx_cmp *rxcmp;
1154 struct rx_cmp_ext *rxcmp1;
1155 u32 tmp_raw_cons = *raw_cons;
1156 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1157 struct bnxt_sw_rx_bd *rx_buf;
1158 unsigned int len;
1159 u8 *data, agg_bufs, cmp_type;
1160 dma_addr_t dma_addr;
1161 struct sk_buff *skb;
1162 int rc = 0;
1163
1164 rxcmp = (struct rx_cmp *)
1165 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1166
1167 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1168 cp_cons = RING_CMP(tmp_raw_cons);
1169 rxcmp1 = (struct rx_cmp_ext *)
1170 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1171
1172 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1173 return -EBUSY;
1174
1175 cmp_type = RX_CMP_TYPE(rxcmp);
1176
1177 prod = rxr->rx_prod;
1178
1179 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1180 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1181 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1182
1183 goto next_rx_no_prod;
1184
1185 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1186 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1187 (struct rx_tpa_end_cmp *)rxcmp,
1188 (struct rx_tpa_end_cmp_ext *)rxcmp1,
1189 agg_event);
1190
1191 if (unlikely(IS_ERR(skb)))
1192 return -EBUSY;
1193
1194 rc = -ENOMEM;
1195 if (likely(skb)) {
1196 skb_record_rx_queue(skb, bnapi->index);
1197 skb_mark_napi_id(skb, &bnapi->napi);
1198 if (bnxt_busy_polling(bnapi))
1199 netif_receive_skb(skb);
1200 else
1201 napi_gro_receive(&bnapi->napi, skb);
1202 rc = 1;
1203 }
1204 goto next_rx_no_prod;
1205 }
1206
1207 cons = rxcmp->rx_cmp_opaque;
1208 rx_buf = &rxr->rx_buf_ring[cons];
1209 data = rx_buf->data;
Michael Chanfa7e2812016-05-10 19:18:00 -04001210 if (unlikely(cons != rxr->rx_next_cons)) {
1211 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1212
1213 bnxt_sched_reset(bp, rxr);
1214 return rc1;
1215 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001216 prefetch(data);
1217
1218 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) & RX_CMP_AGG_BUFS) >>
1219 RX_CMP_AGG_BUFS_SHIFT;
1220
1221 if (agg_bufs) {
1222 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1223 return -EBUSY;
1224
1225 cp_cons = NEXT_CMP(cp_cons);
1226 *agg_event = true;
1227 }
1228
1229 rx_buf->data = NULL;
1230 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1231 bnxt_reuse_rx_data(rxr, cons, data);
1232 if (agg_bufs)
1233 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1234
1235 rc = -EIO;
1236 goto next_rx;
1237 }
1238
1239 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1240 dma_addr = dma_unmap_addr(rx_buf, mapping);
1241
1242 if (len <= bp->rx_copy_thresh) {
1243 skb = bnxt_copy_skb(bnapi, data, len, dma_addr);
1244 bnxt_reuse_rx_data(rxr, cons, data);
1245 if (!skb) {
1246 rc = -ENOMEM;
1247 goto next_rx;
1248 }
1249 } else {
1250 skb = bnxt_rx_skb(bp, rxr, cons, prod, data, dma_addr, len);
1251 if (!skb) {
1252 rc = -ENOMEM;
1253 goto next_rx;
1254 }
1255 }
1256
1257 if (agg_bufs) {
1258 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1259 if (!skb) {
1260 rc = -ENOMEM;
1261 goto next_rx;
1262 }
1263 }
1264
1265 if (RX_CMP_HASH_VALID(rxcmp)) {
1266 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1267 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1268
1269 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1270 if (hash_type != 1 && hash_type != 3)
1271 type = PKT_HASH_TYPE_L3;
1272 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1273 }
1274
1275 skb->protocol = eth_type_trans(skb, dev);
1276
1277 if (rxcmp1->rx_cmp_flags2 &
1278 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) {
1279 netdev_features_t features = skb->dev->features;
1280 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1281 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1282
1283 if (((features & NETIF_F_HW_VLAN_CTAG_RX) &&
1284 vlan_proto == ETH_P_8021Q) ||
1285 ((features & NETIF_F_HW_VLAN_STAG_RX) &&
1286 vlan_proto == ETH_P_8021AD))
1287 __vlan_hwaccel_put_tag(skb, htons(vlan_proto),
1288 meta_data &
1289 RX_CMP_FLAGS2_METADATA_VID_MASK);
1290 }
1291
1292 skb_checksum_none_assert(skb);
1293 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1294 if (dev->features & NETIF_F_RXCSUM) {
1295 skb->ip_summed = CHECKSUM_UNNECESSARY;
1296 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1297 }
1298 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001299 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1300 if (dev->features & NETIF_F_RXCSUM)
1301 cpr->rx_l4_csum_errors++;
1302 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001303 }
1304
1305 skb_record_rx_queue(skb, bnapi->index);
1306 skb_mark_napi_id(skb, &bnapi->napi);
1307 if (bnxt_busy_polling(bnapi))
1308 netif_receive_skb(skb);
1309 else
1310 napi_gro_receive(&bnapi->napi, skb);
1311 rc = 1;
1312
1313next_rx:
1314 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001315 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001316
1317next_rx_no_prod:
1318 *raw_cons = tmp_raw_cons;
1319
1320 return rc;
1321}
1322
Michael Chan4bb13ab2016-04-05 14:09:01 -04001323#define BNXT_GET_EVENT_PORT(data) \
1324 ((data) & \
1325 HWRM_ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1326
Michael Chanc0c050c2015-10-22 16:01:17 -04001327static int bnxt_async_event_process(struct bnxt *bp,
1328 struct hwrm_async_event_cmpl *cmpl)
1329{
1330 u16 event_id = le16_to_cpu(cmpl->event_id);
1331
1332 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1333 switch (event_id) {
Michael Chan8cbde112016-04-11 04:11:14 -04001334 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1335 u32 data1 = le32_to_cpu(cmpl->event_data1);
1336 struct bnxt_link_info *link_info = &bp->link_info;
1337
1338 if (BNXT_VF(bp))
1339 goto async_event_process_exit;
1340 if (data1 & 0x20000) {
1341 u16 fw_speed = link_info->force_link_speed;
1342 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1343
1344 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1345 speed);
1346 }
1347 /* fall thru */
1348 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001349 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1350 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001351 break;
1352 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1353 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001354 break;
Michael Chan4bb13ab2016-04-05 14:09:01 -04001355 case HWRM_ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1356 u32 data1 = le32_to_cpu(cmpl->event_data1);
1357 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1358
1359 if (BNXT_VF(bp))
1360 break;
1361
1362 if (bp->pf.port_id != port_id)
1363 break;
1364
Michael Chan4bb13ab2016-04-05 14:09:01 -04001365 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1366 break;
1367 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001368 default:
1369 netdev_err(bp->dev, "unhandled ASYNC event (id 0x%x)\n",
1370 event_id);
Jeffrey Huang19241362016-02-26 04:00:00 -05001371 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001372 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001373 schedule_work(&bp->sp_task);
1374async_event_process_exit:
Michael Chanc0c050c2015-10-22 16:01:17 -04001375 return 0;
1376}
1377
1378static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1379{
1380 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1381 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1382 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1383 (struct hwrm_fwd_req_cmpl *)txcmp;
1384
1385 switch (cmpl_type) {
1386 case CMPL_BASE_TYPE_HWRM_DONE:
1387 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1388 if (seq_id == bp->hwrm_intr_seq_id)
1389 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1390 else
1391 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1392 break;
1393
1394 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1395 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1396
1397 if ((vf_id < bp->pf.first_vf_id) ||
1398 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1399 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1400 vf_id);
1401 return -EINVAL;
1402 }
1403
1404 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1405 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1406 schedule_work(&bp->sp_task);
1407 break;
1408
1409 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1410 bnxt_async_event_process(bp,
1411 (struct hwrm_async_event_cmpl *)txcmp);
1412
1413 default:
1414 break;
1415 }
1416
1417 return 0;
1418}
1419
1420static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1421{
1422 struct bnxt_napi *bnapi = dev_instance;
1423 struct bnxt *bp = bnapi->bp;
1424 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1425 u32 cons = RING_CMP(cpr->cp_raw_cons);
1426
1427 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1428 napi_schedule(&bnapi->napi);
1429 return IRQ_HANDLED;
1430}
1431
1432static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1433{
1434 u32 raw_cons = cpr->cp_raw_cons;
1435 u16 cons = RING_CMP(raw_cons);
1436 struct tx_cmp *txcmp;
1437
1438 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1439
1440 return TX_CMP_VALID(txcmp, raw_cons);
1441}
1442
Michael Chanc0c050c2015-10-22 16:01:17 -04001443static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1444{
1445 struct bnxt_napi *bnapi = dev_instance;
1446 struct bnxt *bp = bnapi->bp;
1447 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1448 u32 cons = RING_CMP(cpr->cp_raw_cons);
1449 u32 int_status;
1450
1451 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1452
1453 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001454 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001455 /* return if erroneous interrupt */
1456 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1457 return IRQ_NONE;
1458 }
1459
1460 /* disable ring IRQ */
1461 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1462
1463 /* Return here if interrupt is shared and is disabled. */
1464 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1465 return IRQ_HANDLED;
1466
1467 napi_schedule(&bnapi->napi);
1468 return IRQ_HANDLED;
1469}
1470
1471static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1472{
1473 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1474 u32 raw_cons = cpr->cp_raw_cons;
1475 u32 cons;
1476 int tx_pkts = 0;
1477 int rx_pkts = 0;
1478 bool rx_event = false;
1479 bool agg_event = false;
1480 struct tx_cmp *txcmp;
1481
1482 while (1) {
1483 int rc;
1484
1485 cons = RING_CMP(raw_cons);
1486 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1487
1488 if (!TX_CMP_VALID(txcmp, raw_cons))
1489 break;
1490
Michael Chan67a95e22016-05-04 16:56:43 -04001491 /* The valid test of the entry must be done first before
1492 * reading any further.
1493 */
1494 rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001495 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1496 tx_pkts++;
1497 /* return full budget so NAPI will complete. */
1498 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1499 rx_pkts = budget;
1500 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1501 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &agg_event);
1502 if (likely(rc >= 0))
1503 rx_pkts += rc;
1504 else if (rc == -EBUSY) /* partial completion */
1505 break;
1506 rx_event = true;
1507 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1508 CMPL_BASE_TYPE_HWRM_DONE) ||
1509 (TX_CMP_TYPE(txcmp) ==
1510 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1511 (TX_CMP_TYPE(txcmp) ==
1512 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1513 bnxt_hwrm_handler(bp, txcmp);
1514 }
1515 raw_cons = NEXT_RAW_CMP(raw_cons);
1516
1517 if (rx_pkts == budget)
1518 break;
1519 }
1520
1521 cpr->cp_raw_cons = raw_cons;
1522 /* ACK completion ring before freeing tx ring and producing new
1523 * buffers in rx/agg rings to prevent overflowing the completion
1524 * ring.
1525 */
1526 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1527
1528 if (tx_pkts)
1529 bnxt_tx_int(bp, bnapi, tx_pkts);
1530
1531 if (rx_event) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001532 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001533
1534 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1535 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1536 if (agg_event) {
1537 writel(DB_KEY_RX | rxr->rx_agg_prod,
1538 rxr->rx_agg_doorbell);
1539 writel(DB_KEY_RX | rxr->rx_agg_prod,
1540 rxr->rx_agg_doorbell);
1541 }
1542 }
1543 return rx_pkts;
1544}
1545
1546static int bnxt_poll(struct napi_struct *napi, int budget)
1547{
1548 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1549 struct bnxt *bp = bnapi->bp;
1550 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1551 int work_done = 0;
1552
1553 if (!bnxt_lock_napi(bnapi))
1554 return budget;
1555
1556 while (1) {
1557 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1558
1559 if (work_done >= budget)
1560 break;
1561
1562 if (!bnxt_has_work(bp, cpr)) {
1563 napi_complete(napi);
1564 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1565 break;
1566 }
1567 }
1568 mmiowb();
1569 bnxt_unlock_napi(bnapi);
1570 return work_done;
1571}
1572
1573#ifdef CONFIG_NET_RX_BUSY_POLL
1574static int bnxt_busy_poll(struct napi_struct *napi)
1575{
1576 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1577 struct bnxt *bp = bnapi->bp;
1578 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1579 int rx_work, budget = 4;
1580
1581 if (atomic_read(&bp->intr_sem) != 0)
1582 return LL_FLUSH_FAILED;
1583
1584 if (!bnxt_lock_poll(bnapi))
1585 return LL_FLUSH_BUSY;
1586
1587 rx_work = bnxt_poll_work(bp, bnapi, budget);
1588
1589 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1590
1591 bnxt_unlock_poll(bnapi);
1592 return rx_work;
1593}
1594#endif
1595
1596static void bnxt_free_tx_skbs(struct bnxt *bp)
1597{
1598 int i, max_idx;
1599 struct pci_dev *pdev = bp->pdev;
1600
Michael Chanb6ab4b02016-01-02 23:44:59 -05001601 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001602 return;
1603
1604 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1605 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001606 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001607 int j;
1608
Michael Chanc0c050c2015-10-22 16:01:17 -04001609 for (j = 0; j < max_idx;) {
1610 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1611 struct sk_buff *skb = tx_buf->skb;
1612 int k, last;
1613
1614 if (!skb) {
1615 j++;
1616 continue;
1617 }
1618
1619 tx_buf->skb = NULL;
1620
1621 if (tx_buf->is_push) {
1622 dev_kfree_skb(skb);
1623 j += 2;
1624 continue;
1625 }
1626
1627 dma_unmap_single(&pdev->dev,
1628 dma_unmap_addr(tx_buf, mapping),
1629 skb_headlen(skb),
1630 PCI_DMA_TODEVICE);
1631
1632 last = tx_buf->nr_frags;
1633 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001634 for (k = 0; k < last; k++, j++) {
1635 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001636 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1637
Michael Chand612a572016-01-28 03:11:22 -05001638 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001639 dma_unmap_page(
1640 &pdev->dev,
1641 dma_unmap_addr(tx_buf, mapping),
1642 skb_frag_size(frag), PCI_DMA_TODEVICE);
1643 }
1644 dev_kfree_skb(skb);
1645 }
1646 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1647 }
1648}
1649
1650static void bnxt_free_rx_skbs(struct bnxt *bp)
1651{
1652 int i, max_idx, max_agg_idx;
1653 struct pci_dev *pdev = bp->pdev;
1654
Michael Chanb6ab4b02016-01-02 23:44:59 -05001655 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001656 return;
1657
1658 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1659 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1660 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001661 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001662 int j;
1663
Michael Chanc0c050c2015-10-22 16:01:17 -04001664 if (rxr->rx_tpa) {
1665 for (j = 0; j < MAX_TPA; j++) {
1666 struct bnxt_tpa_info *tpa_info =
1667 &rxr->rx_tpa[j];
1668 u8 *data = tpa_info->data;
1669
1670 if (!data)
1671 continue;
1672
1673 dma_unmap_single(
1674 &pdev->dev,
1675 dma_unmap_addr(tpa_info, mapping),
1676 bp->rx_buf_use_size,
1677 PCI_DMA_FROMDEVICE);
1678
1679 tpa_info->data = NULL;
1680
1681 kfree(data);
1682 }
1683 }
1684
1685 for (j = 0; j < max_idx; j++) {
1686 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
1687 u8 *data = rx_buf->data;
1688
1689 if (!data)
1690 continue;
1691
1692 dma_unmap_single(&pdev->dev,
1693 dma_unmap_addr(rx_buf, mapping),
1694 bp->rx_buf_use_size,
1695 PCI_DMA_FROMDEVICE);
1696
1697 rx_buf->data = NULL;
1698
1699 kfree(data);
1700 }
1701
1702 for (j = 0; j < max_agg_idx; j++) {
1703 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1704 &rxr->rx_agg_ring[j];
1705 struct page *page = rx_agg_buf->page;
1706
1707 if (!page)
1708 continue;
1709
1710 dma_unmap_page(&pdev->dev,
1711 dma_unmap_addr(rx_agg_buf, mapping),
Michael Chan2839f282016-04-25 02:30:50 -04001712 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001713
1714 rx_agg_buf->page = NULL;
1715 __clear_bit(j, rxr->rx_agg_bmap);
1716
1717 __free_page(page);
1718 }
Michael Chan89d0a062016-04-25 02:30:51 -04001719 if (rxr->rx_page) {
1720 __free_page(rxr->rx_page);
1721 rxr->rx_page = NULL;
1722 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001723 }
1724}
1725
1726static void bnxt_free_skbs(struct bnxt *bp)
1727{
1728 bnxt_free_tx_skbs(bp);
1729 bnxt_free_rx_skbs(bp);
1730}
1731
1732static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1733{
1734 struct pci_dev *pdev = bp->pdev;
1735 int i;
1736
1737 for (i = 0; i < ring->nr_pages; i++) {
1738 if (!ring->pg_arr[i])
1739 continue;
1740
1741 dma_free_coherent(&pdev->dev, ring->page_size,
1742 ring->pg_arr[i], ring->dma_arr[i]);
1743
1744 ring->pg_arr[i] = NULL;
1745 }
1746 if (ring->pg_tbl) {
1747 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
1748 ring->pg_tbl, ring->pg_tbl_map);
1749 ring->pg_tbl = NULL;
1750 }
1751 if (ring->vmem_size && *ring->vmem) {
1752 vfree(*ring->vmem);
1753 *ring->vmem = NULL;
1754 }
1755}
1756
1757static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
1758{
1759 int i;
1760 struct pci_dev *pdev = bp->pdev;
1761
1762 if (ring->nr_pages > 1) {
1763 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
1764 ring->nr_pages * 8,
1765 &ring->pg_tbl_map,
1766 GFP_KERNEL);
1767 if (!ring->pg_tbl)
1768 return -ENOMEM;
1769 }
1770
1771 for (i = 0; i < ring->nr_pages; i++) {
1772 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
1773 ring->page_size,
1774 &ring->dma_arr[i],
1775 GFP_KERNEL);
1776 if (!ring->pg_arr[i])
1777 return -ENOMEM;
1778
1779 if (ring->nr_pages > 1)
1780 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
1781 }
1782
1783 if (ring->vmem_size) {
1784 *ring->vmem = vzalloc(ring->vmem_size);
1785 if (!(*ring->vmem))
1786 return -ENOMEM;
1787 }
1788 return 0;
1789}
1790
1791static void bnxt_free_rx_rings(struct bnxt *bp)
1792{
1793 int i;
1794
Michael Chanb6ab4b02016-01-02 23:44:59 -05001795 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001796 return;
1797
1798 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001799 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001800 struct bnxt_ring_struct *ring;
1801
Michael Chanc0c050c2015-10-22 16:01:17 -04001802 kfree(rxr->rx_tpa);
1803 rxr->rx_tpa = NULL;
1804
1805 kfree(rxr->rx_agg_bmap);
1806 rxr->rx_agg_bmap = NULL;
1807
1808 ring = &rxr->rx_ring_struct;
1809 bnxt_free_ring(bp, ring);
1810
1811 ring = &rxr->rx_agg_ring_struct;
1812 bnxt_free_ring(bp, ring);
1813 }
1814}
1815
1816static int bnxt_alloc_rx_rings(struct bnxt *bp)
1817{
1818 int i, rc, agg_rings = 0, tpa_rings = 0;
1819
Michael Chanb6ab4b02016-01-02 23:44:59 -05001820 if (!bp->rx_ring)
1821 return -ENOMEM;
1822
Michael Chanc0c050c2015-10-22 16:01:17 -04001823 if (bp->flags & BNXT_FLAG_AGG_RINGS)
1824 agg_rings = 1;
1825
1826 if (bp->flags & BNXT_FLAG_TPA)
1827 tpa_rings = 1;
1828
1829 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001830 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001831 struct bnxt_ring_struct *ring;
1832
Michael Chanc0c050c2015-10-22 16:01:17 -04001833 ring = &rxr->rx_ring_struct;
1834
1835 rc = bnxt_alloc_ring(bp, ring);
1836 if (rc)
1837 return rc;
1838
1839 if (agg_rings) {
1840 u16 mem_size;
1841
1842 ring = &rxr->rx_agg_ring_struct;
1843 rc = bnxt_alloc_ring(bp, ring);
1844 if (rc)
1845 return rc;
1846
1847 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
1848 mem_size = rxr->rx_agg_bmap_size / 8;
1849 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
1850 if (!rxr->rx_agg_bmap)
1851 return -ENOMEM;
1852
1853 if (tpa_rings) {
1854 rxr->rx_tpa = kcalloc(MAX_TPA,
1855 sizeof(struct bnxt_tpa_info),
1856 GFP_KERNEL);
1857 if (!rxr->rx_tpa)
1858 return -ENOMEM;
1859 }
1860 }
1861 }
1862 return 0;
1863}
1864
1865static void bnxt_free_tx_rings(struct bnxt *bp)
1866{
1867 int i;
1868 struct pci_dev *pdev = bp->pdev;
1869
Michael Chanb6ab4b02016-01-02 23:44:59 -05001870 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001871 return;
1872
1873 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001874 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001875 struct bnxt_ring_struct *ring;
1876
Michael Chanc0c050c2015-10-22 16:01:17 -04001877 if (txr->tx_push) {
1878 dma_free_coherent(&pdev->dev, bp->tx_push_size,
1879 txr->tx_push, txr->tx_push_mapping);
1880 txr->tx_push = NULL;
1881 }
1882
1883 ring = &txr->tx_ring_struct;
1884
1885 bnxt_free_ring(bp, ring);
1886 }
1887}
1888
1889static int bnxt_alloc_tx_rings(struct bnxt *bp)
1890{
1891 int i, j, rc;
1892 struct pci_dev *pdev = bp->pdev;
1893
1894 bp->tx_push_size = 0;
1895 if (bp->tx_push_thresh) {
1896 int push_size;
1897
1898 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
1899 bp->tx_push_thresh);
1900
Michael Chan4419dbe2016-02-10 17:33:49 -05001901 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001902 push_size = 0;
1903 bp->tx_push_thresh = 0;
1904 }
1905
1906 bp->tx_push_size = push_size;
1907 }
1908
1909 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001910 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001911 struct bnxt_ring_struct *ring;
1912
Michael Chanc0c050c2015-10-22 16:01:17 -04001913 ring = &txr->tx_ring_struct;
1914
1915 rc = bnxt_alloc_ring(bp, ring);
1916 if (rc)
1917 return rc;
1918
1919 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001920 dma_addr_t mapping;
1921
1922 /* One pre-allocated DMA buffer to backup
1923 * TX push operation
1924 */
1925 txr->tx_push = dma_alloc_coherent(&pdev->dev,
1926 bp->tx_push_size,
1927 &txr->tx_push_mapping,
1928 GFP_KERNEL);
1929
1930 if (!txr->tx_push)
1931 return -ENOMEM;
1932
Michael Chanc0c050c2015-10-22 16:01:17 -04001933 mapping = txr->tx_push_mapping +
1934 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05001935 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001936
Michael Chan4419dbe2016-02-10 17:33:49 -05001937 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04001938 }
1939 ring->queue_id = bp->q_info[j].queue_id;
1940 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
1941 j++;
1942 }
1943 return 0;
1944}
1945
1946static void bnxt_free_cp_rings(struct bnxt *bp)
1947{
1948 int i;
1949
1950 if (!bp->bnapi)
1951 return;
1952
1953 for (i = 0; i < bp->cp_nr_rings; i++) {
1954 struct bnxt_napi *bnapi = bp->bnapi[i];
1955 struct bnxt_cp_ring_info *cpr;
1956 struct bnxt_ring_struct *ring;
1957
1958 if (!bnapi)
1959 continue;
1960
1961 cpr = &bnapi->cp_ring;
1962 ring = &cpr->cp_ring_struct;
1963
1964 bnxt_free_ring(bp, ring);
1965 }
1966}
1967
1968static int bnxt_alloc_cp_rings(struct bnxt *bp)
1969{
1970 int i, rc;
1971
1972 for (i = 0; i < bp->cp_nr_rings; i++) {
1973 struct bnxt_napi *bnapi = bp->bnapi[i];
1974 struct bnxt_cp_ring_info *cpr;
1975 struct bnxt_ring_struct *ring;
1976
1977 if (!bnapi)
1978 continue;
1979
1980 cpr = &bnapi->cp_ring;
1981 ring = &cpr->cp_ring_struct;
1982
1983 rc = bnxt_alloc_ring(bp, ring);
1984 if (rc)
1985 return rc;
1986 }
1987 return 0;
1988}
1989
1990static void bnxt_init_ring_struct(struct bnxt *bp)
1991{
1992 int i;
1993
1994 for (i = 0; i < bp->cp_nr_rings; i++) {
1995 struct bnxt_napi *bnapi = bp->bnapi[i];
1996 struct bnxt_cp_ring_info *cpr;
1997 struct bnxt_rx_ring_info *rxr;
1998 struct bnxt_tx_ring_info *txr;
1999 struct bnxt_ring_struct *ring;
2000
2001 if (!bnapi)
2002 continue;
2003
2004 cpr = &bnapi->cp_ring;
2005 ring = &cpr->cp_ring_struct;
2006 ring->nr_pages = bp->cp_nr_pages;
2007 ring->page_size = HW_CMPD_RING_SIZE;
2008 ring->pg_arr = (void **)cpr->cp_desc_ring;
2009 ring->dma_arr = cpr->cp_desc_mapping;
2010 ring->vmem_size = 0;
2011
Michael Chanb6ab4b02016-01-02 23:44:59 -05002012 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002013 if (!rxr)
2014 goto skip_rx;
2015
Michael Chanc0c050c2015-10-22 16:01:17 -04002016 ring = &rxr->rx_ring_struct;
2017 ring->nr_pages = bp->rx_nr_pages;
2018 ring->page_size = HW_RXBD_RING_SIZE;
2019 ring->pg_arr = (void **)rxr->rx_desc_ring;
2020 ring->dma_arr = rxr->rx_desc_mapping;
2021 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2022 ring->vmem = (void **)&rxr->rx_buf_ring;
2023
2024 ring = &rxr->rx_agg_ring_struct;
2025 ring->nr_pages = bp->rx_agg_nr_pages;
2026 ring->page_size = HW_RXBD_RING_SIZE;
2027 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2028 ring->dma_arr = rxr->rx_agg_desc_mapping;
2029 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2030 ring->vmem = (void **)&rxr->rx_agg_ring;
2031
Michael Chan3b2b7d92016-01-02 23:45:00 -05002032skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002033 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002034 if (!txr)
2035 continue;
2036
Michael Chanc0c050c2015-10-22 16:01:17 -04002037 ring = &txr->tx_ring_struct;
2038 ring->nr_pages = bp->tx_nr_pages;
2039 ring->page_size = HW_RXBD_RING_SIZE;
2040 ring->pg_arr = (void **)txr->tx_desc_ring;
2041 ring->dma_arr = txr->tx_desc_mapping;
2042 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2043 ring->vmem = (void **)&txr->tx_buf_ring;
2044 }
2045}
2046
2047static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2048{
2049 int i;
2050 u32 prod;
2051 struct rx_bd **rx_buf_ring;
2052
2053 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2054 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2055 int j;
2056 struct rx_bd *rxbd;
2057
2058 rxbd = rx_buf_ring[i];
2059 if (!rxbd)
2060 continue;
2061
2062 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2063 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2064 rxbd->rx_bd_opaque = prod;
2065 }
2066 }
2067}
2068
2069static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2070{
2071 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002072 struct bnxt_rx_ring_info *rxr;
2073 struct bnxt_ring_struct *ring;
2074 u32 prod, type;
2075 int i;
2076
Michael Chanc0c050c2015-10-22 16:01:17 -04002077 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2078 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2079
2080 if (NET_IP_ALIGN == 2)
2081 type |= RX_BD_FLAGS_SOP;
2082
Michael Chanb6ab4b02016-01-02 23:44:59 -05002083 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002084 ring = &rxr->rx_ring_struct;
2085 bnxt_init_rxbd_pages(ring, type);
2086
2087 prod = rxr->rx_prod;
2088 for (i = 0; i < bp->rx_ring_size; i++) {
2089 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2090 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2091 ring_nr, i, bp->rx_ring_size);
2092 break;
2093 }
2094 prod = NEXT_RX(prod);
2095 }
2096 rxr->rx_prod = prod;
2097 ring->fw_ring_id = INVALID_HW_RING_ID;
2098
Michael Chanedd0c2c2015-12-27 18:19:19 -05002099 ring = &rxr->rx_agg_ring_struct;
2100 ring->fw_ring_id = INVALID_HW_RING_ID;
2101
Michael Chanc0c050c2015-10-22 16:01:17 -04002102 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2103 return 0;
2104
Michael Chan2839f282016-04-25 02:30:50 -04002105 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002106 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2107
2108 bnxt_init_rxbd_pages(ring, type);
2109
2110 prod = rxr->rx_agg_prod;
2111 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2112 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2113 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2114 ring_nr, i, bp->rx_ring_size);
2115 break;
2116 }
2117 prod = NEXT_RX_AGG(prod);
2118 }
2119 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002120
2121 if (bp->flags & BNXT_FLAG_TPA) {
2122 if (rxr->rx_tpa) {
2123 u8 *data;
2124 dma_addr_t mapping;
2125
2126 for (i = 0; i < MAX_TPA; i++) {
2127 data = __bnxt_alloc_rx_data(bp, &mapping,
2128 GFP_KERNEL);
2129 if (!data)
2130 return -ENOMEM;
2131
2132 rxr->rx_tpa[i].data = data;
2133 rxr->rx_tpa[i].mapping = mapping;
2134 }
2135 } else {
2136 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2137 return -ENOMEM;
2138 }
2139 }
2140
2141 return 0;
2142}
2143
2144static int bnxt_init_rx_rings(struct bnxt *bp)
2145{
2146 int i, rc = 0;
2147
2148 for (i = 0; i < bp->rx_nr_rings; i++) {
2149 rc = bnxt_init_one_rx_ring(bp, i);
2150 if (rc)
2151 break;
2152 }
2153
2154 return rc;
2155}
2156
2157static int bnxt_init_tx_rings(struct bnxt *bp)
2158{
2159 u16 i;
2160
2161 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2162 MAX_SKB_FRAGS + 1);
2163
2164 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002165 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002166 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2167
2168 ring->fw_ring_id = INVALID_HW_RING_ID;
2169 }
2170
2171 return 0;
2172}
2173
2174static void bnxt_free_ring_grps(struct bnxt *bp)
2175{
2176 kfree(bp->grp_info);
2177 bp->grp_info = NULL;
2178}
2179
2180static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2181{
2182 int i;
2183
2184 if (irq_re_init) {
2185 bp->grp_info = kcalloc(bp->cp_nr_rings,
2186 sizeof(struct bnxt_ring_grp_info),
2187 GFP_KERNEL);
2188 if (!bp->grp_info)
2189 return -ENOMEM;
2190 }
2191 for (i = 0; i < bp->cp_nr_rings; i++) {
2192 if (irq_re_init)
2193 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2194 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2195 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2196 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2197 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2198 }
2199 return 0;
2200}
2201
2202static void bnxt_free_vnics(struct bnxt *bp)
2203{
2204 kfree(bp->vnic_info);
2205 bp->vnic_info = NULL;
2206 bp->nr_vnics = 0;
2207}
2208
2209static int bnxt_alloc_vnics(struct bnxt *bp)
2210{
2211 int num_vnics = 1;
2212
2213#ifdef CONFIG_RFS_ACCEL
2214 if (bp->flags & BNXT_FLAG_RFS)
2215 num_vnics += bp->rx_nr_rings;
2216#endif
2217
2218 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2219 GFP_KERNEL);
2220 if (!bp->vnic_info)
2221 return -ENOMEM;
2222
2223 bp->nr_vnics = num_vnics;
2224 return 0;
2225}
2226
2227static void bnxt_init_vnics(struct bnxt *bp)
2228{
2229 int i;
2230
2231 for (i = 0; i < bp->nr_vnics; i++) {
2232 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2233
2234 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2235 vnic->fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
2236 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2237
2238 if (bp->vnic_info[i].rss_hash_key) {
2239 if (i == 0)
2240 prandom_bytes(vnic->rss_hash_key,
2241 HW_HASH_KEY_SIZE);
2242 else
2243 memcpy(vnic->rss_hash_key,
2244 bp->vnic_info[0].rss_hash_key,
2245 HW_HASH_KEY_SIZE);
2246 }
2247 }
2248}
2249
2250static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2251{
2252 int pages;
2253
2254 pages = ring_size / desc_per_pg;
2255
2256 if (!pages)
2257 return 1;
2258
2259 pages++;
2260
2261 while (pages & (pages - 1))
2262 pages++;
2263
2264 return pages;
2265}
2266
2267static void bnxt_set_tpa_flags(struct bnxt *bp)
2268{
2269 bp->flags &= ~BNXT_FLAG_TPA;
2270 if (bp->dev->features & NETIF_F_LRO)
2271 bp->flags |= BNXT_FLAG_LRO;
2272 if ((bp->dev->features & NETIF_F_GRO) && (bp->pdev->revision > 0))
2273 bp->flags |= BNXT_FLAG_GRO;
2274}
2275
2276/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2277 * be set on entry.
2278 */
2279void bnxt_set_ring_params(struct bnxt *bp)
2280{
2281 u32 ring_size, rx_size, rx_space;
2282 u32 agg_factor = 0, agg_ring_size = 0;
2283
2284 /* 8 for CRC and VLAN */
2285 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2286
2287 rx_space = rx_size + NET_SKB_PAD +
2288 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2289
2290 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2291 ring_size = bp->rx_ring_size;
2292 bp->rx_agg_ring_size = 0;
2293 bp->rx_agg_nr_pages = 0;
2294
2295 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002296 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002297
2298 bp->flags &= ~BNXT_FLAG_JUMBO;
2299 if (rx_space > PAGE_SIZE) {
2300 u32 jumbo_factor;
2301
2302 bp->flags |= BNXT_FLAG_JUMBO;
2303 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2304 if (jumbo_factor > agg_factor)
2305 agg_factor = jumbo_factor;
2306 }
2307 agg_ring_size = ring_size * agg_factor;
2308
2309 if (agg_ring_size) {
2310 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2311 RX_DESC_CNT);
2312 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2313 u32 tmp = agg_ring_size;
2314
2315 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2316 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2317 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2318 tmp, agg_ring_size);
2319 }
2320 bp->rx_agg_ring_size = agg_ring_size;
2321 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2322 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2323 rx_space = rx_size + NET_SKB_PAD +
2324 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2325 }
2326
2327 bp->rx_buf_use_size = rx_size;
2328 bp->rx_buf_size = rx_space;
2329
2330 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2331 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2332
2333 ring_size = bp->tx_ring_size;
2334 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2335 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2336
2337 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2338 bp->cp_ring_size = ring_size;
2339
2340 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2341 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2342 bp->cp_nr_pages = MAX_CP_PAGES;
2343 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2344 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2345 ring_size, bp->cp_ring_size);
2346 }
2347 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2348 bp->cp_ring_mask = bp->cp_bit - 1;
2349}
2350
2351static void bnxt_free_vnic_attributes(struct bnxt *bp)
2352{
2353 int i;
2354 struct bnxt_vnic_info *vnic;
2355 struct pci_dev *pdev = bp->pdev;
2356
2357 if (!bp->vnic_info)
2358 return;
2359
2360 for (i = 0; i < bp->nr_vnics; i++) {
2361 vnic = &bp->vnic_info[i];
2362
2363 kfree(vnic->fw_grp_ids);
2364 vnic->fw_grp_ids = NULL;
2365
2366 kfree(vnic->uc_list);
2367 vnic->uc_list = NULL;
2368
2369 if (vnic->mc_list) {
2370 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2371 vnic->mc_list, vnic->mc_list_mapping);
2372 vnic->mc_list = NULL;
2373 }
2374
2375 if (vnic->rss_table) {
2376 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2377 vnic->rss_table,
2378 vnic->rss_table_dma_addr);
2379 vnic->rss_table = NULL;
2380 }
2381
2382 vnic->rss_hash_key = NULL;
2383 vnic->flags = 0;
2384 }
2385}
2386
2387static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2388{
2389 int i, rc = 0, size;
2390 struct bnxt_vnic_info *vnic;
2391 struct pci_dev *pdev = bp->pdev;
2392 int max_rings;
2393
2394 for (i = 0; i < bp->nr_vnics; i++) {
2395 vnic = &bp->vnic_info[i];
2396
2397 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2398 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2399
2400 if (mem_size > 0) {
2401 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2402 if (!vnic->uc_list) {
2403 rc = -ENOMEM;
2404 goto out;
2405 }
2406 }
2407 }
2408
2409 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2410 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2411 vnic->mc_list =
2412 dma_alloc_coherent(&pdev->dev,
2413 vnic->mc_list_size,
2414 &vnic->mc_list_mapping,
2415 GFP_KERNEL);
2416 if (!vnic->mc_list) {
2417 rc = -ENOMEM;
2418 goto out;
2419 }
2420 }
2421
2422 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2423 max_rings = bp->rx_nr_rings;
2424 else
2425 max_rings = 1;
2426
2427 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2428 if (!vnic->fw_grp_ids) {
2429 rc = -ENOMEM;
2430 goto out;
2431 }
2432
2433 /* Allocate rss table and hash key */
2434 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2435 &vnic->rss_table_dma_addr,
2436 GFP_KERNEL);
2437 if (!vnic->rss_table) {
2438 rc = -ENOMEM;
2439 goto out;
2440 }
2441
2442 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2443
2444 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2445 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2446 }
2447 return 0;
2448
2449out:
2450 return rc;
2451}
2452
2453static void bnxt_free_hwrm_resources(struct bnxt *bp)
2454{
2455 struct pci_dev *pdev = bp->pdev;
2456
2457 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2458 bp->hwrm_cmd_resp_dma_addr);
2459
2460 bp->hwrm_cmd_resp_addr = NULL;
2461 if (bp->hwrm_dbg_resp_addr) {
2462 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2463 bp->hwrm_dbg_resp_addr,
2464 bp->hwrm_dbg_resp_dma_addr);
2465
2466 bp->hwrm_dbg_resp_addr = NULL;
2467 }
2468}
2469
2470static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2471{
2472 struct pci_dev *pdev = bp->pdev;
2473
2474 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2475 &bp->hwrm_cmd_resp_dma_addr,
2476 GFP_KERNEL);
2477 if (!bp->hwrm_cmd_resp_addr)
2478 return -ENOMEM;
2479 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2480 HWRM_DBG_REG_BUF_SIZE,
2481 &bp->hwrm_dbg_resp_dma_addr,
2482 GFP_KERNEL);
2483 if (!bp->hwrm_dbg_resp_addr)
2484 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2485
2486 return 0;
2487}
2488
2489static void bnxt_free_stats(struct bnxt *bp)
2490{
2491 u32 size, i;
2492 struct pci_dev *pdev = bp->pdev;
2493
Michael Chan3bdf56c2016-03-07 15:38:45 -05002494 if (bp->hw_rx_port_stats) {
2495 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2496 bp->hw_rx_port_stats,
2497 bp->hw_rx_port_stats_map);
2498 bp->hw_rx_port_stats = NULL;
2499 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2500 }
2501
Michael Chanc0c050c2015-10-22 16:01:17 -04002502 if (!bp->bnapi)
2503 return;
2504
2505 size = sizeof(struct ctx_hw_stats);
2506
2507 for (i = 0; i < bp->cp_nr_rings; i++) {
2508 struct bnxt_napi *bnapi = bp->bnapi[i];
2509 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2510
2511 if (cpr->hw_stats) {
2512 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2513 cpr->hw_stats_map);
2514 cpr->hw_stats = NULL;
2515 }
2516 }
2517}
2518
2519static int bnxt_alloc_stats(struct bnxt *bp)
2520{
2521 u32 size, i;
2522 struct pci_dev *pdev = bp->pdev;
2523
2524 size = sizeof(struct ctx_hw_stats);
2525
2526 for (i = 0; i < bp->cp_nr_rings; i++) {
2527 struct bnxt_napi *bnapi = bp->bnapi[i];
2528 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2529
2530 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2531 &cpr->hw_stats_map,
2532 GFP_KERNEL);
2533 if (!cpr->hw_stats)
2534 return -ENOMEM;
2535
2536 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2537 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002538
2539 if (BNXT_PF(bp)) {
2540 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2541 sizeof(struct tx_port_stats) + 1024;
2542
2543 bp->hw_rx_port_stats =
2544 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2545 &bp->hw_rx_port_stats_map,
2546 GFP_KERNEL);
2547 if (!bp->hw_rx_port_stats)
2548 return -ENOMEM;
2549
2550 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2551 512;
2552 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2553 sizeof(struct rx_port_stats) + 512;
2554 bp->flags |= BNXT_FLAG_PORT_STATS;
2555 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002556 return 0;
2557}
2558
2559static void bnxt_clear_ring_indices(struct bnxt *bp)
2560{
2561 int i;
2562
2563 if (!bp->bnapi)
2564 return;
2565
2566 for (i = 0; i < bp->cp_nr_rings; i++) {
2567 struct bnxt_napi *bnapi = bp->bnapi[i];
2568 struct bnxt_cp_ring_info *cpr;
2569 struct bnxt_rx_ring_info *rxr;
2570 struct bnxt_tx_ring_info *txr;
2571
2572 if (!bnapi)
2573 continue;
2574
2575 cpr = &bnapi->cp_ring;
2576 cpr->cp_raw_cons = 0;
2577
Michael Chanb6ab4b02016-01-02 23:44:59 -05002578 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002579 if (txr) {
2580 txr->tx_prod = 0;
2581 txr->tx_cons = 0;
2582 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002583
Michael Chanb6ab4b02016-01-02 23:44:59 -05002584 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002585 if (rxr) {
2586 rxr->rx_prod = 0;
2587 rxr->rx_agg_prod = 0;
2588 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002589 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002590 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002591 }
2592}
2593
2594static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2595{
2596#ifdef CONFIG_RFS_ACCEL
2597 int i;
2598
2599 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2600 * safe to delete the hash table.
2601 */
2602 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2603 struct hlist_head *head;
2604 struct hlist_node *tmp;
2605 struct bnxt_ntuple_filter *fltr;
2606
2607 head = &bp->ntp_fltr_hash_tbl[i];
2608 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2609 hlist_del(&fltr->hash);
2610 kfree(fltr);
2611 }
2612 }
2613 if (irq_reinit) {
2614 kfree(bp->ntp_fltr_bmap);
2615 bp->ntp_fltr_bmap = NULL;
2616 }
2617 bp->ntp_fltr_count = 0;
2618#endif
2619}
2620
2621static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2622{
2623#ifdef CONFIG_RFS_ACCEL
2624 int i, rc = 0;
2625
2626 if (!(bp->flags & BNXT_FLAG_RFS))
2627 return 0;
2628
2629 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2630 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2631
2632 bp->ntp_fltr_count = 0;
2633 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2634 GFP_KERNEL);
2635
2636 if (!bp->ntp_fltr_bmap)
2637 rc = -ENOMEM;
2638
2639 return rc;
2640#else
2641 return 0;
2642#endif
2643}
2644
2645static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2646{
2647 bnxt_free_vnic_attributes(bp);
2648 bnxt_free_tx_rings(bp);
2649 bnxt_free_rx_rings(bp);
2650 bnxt_free_cp_rings(bp);
2651 bnxt_free_ntp_fltrs(bp, irq_re_init);
2652 if (irq_re_init) {
2653 bnxt_free_stats(bp);
2654 bnxt_free_ring_grps(bp);
2655 bnxt_free_vnics(bp);
Michael Chanb6ab4b02016-01-02 23:44:59 -05002656 kfree(bp->tx_ring);
2657 bp->tx_ring = NULL;
2658 kfree(bp->rx_ring);
2659 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002660 kfree(bp->bnapi);
2661 bp->bnapi = NULL;
2662 } else {
2663 bnxt_clear_ring_indices(bp);
2664 }
2665}
2666
2667static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2668{
Michael Chan01657bc2016-01-02 23:45:03 -05002669 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002670 void *bnapi;
2671
2672 if (irq_re_init) {
2673 /* Allocate bnapi mem pointer array and mem block for
2674 * all queues
2675 */
2676 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
2677 bp->cp_nr_rings);
2678 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
2679 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
2680 if (!bnapi)
2681 return -ENOMEM;
2682
2683 bp->bnapi = bnapi;
2684 bnapi += arr_size;
2685 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
2686 bp->bnapi[i] = bnapi;
2687 bp->bnapi[i]->index = i;
2688 bp->bnapi[i]->bp = bp;
2689 }
2690
Michael Chanb6ab4b02016-01-02 23:44:59 -05002691 bp->rx_ring = kcalloc(bp->rx_nr_rings,
2692 sizeof(struct bnxt_rx_ring_info),
2693 GFP_KERNEL);
2694 if (!bp->rx_ring)
2695 return -ENOMEM;
2696
2697 for (i = 0; i < bp->rx_nr_rings; i++) {
2698 bp->rx_ring[i].bnapi = bp->bnapi[i];
2699 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
2700 }
2701
2702 bp->tx_ring = kcalloc(bp->tx_nr_rings,
2703 sizeof(struct bnxt_tx_ring_info),
2704 GFP_KERNEL);
2705 if (!bp->tx_ring)
2706 return -ENOMEM;
2707
Michael Chan01657bc2016-01-02 23:45:03 -05002708 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
2709 j = 0;
2710 else
2711 j = bp->rx_nr_rings;
2712
2713 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
2714 bp->tx_ring[i].bnapi = bp->bnapi[j];
2715 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chanb6ab4b02016-01-02 23:44:59 -05002716 }
2717
Michael Chanc0c050c2015-10-22 16:01:17 -04002718 rc = bnxt_alloc_stats(bp);
2719 if (rc)
2720 goto alloc_mem_err;
2721
2722 rc = bnxt_alloc_ntp_fltrs(bp);
2723 if (rc)
2724 goto alloc_mem_err;
2725
2726 rc = bnxt_alloc_vnics(bp);
2727 if (rc)
2728 goto alloc_mem_err;
2729 }
2730
2731 bnxt_init_ring_struct(bp);
2732
2733 rc = bnxt_alloc_rx_rings(bp);
2734 if (rc)
2735 goto alloc_mem_err;
2736
2737 rc = bnxt_alloc_tx_rings(bp);
2738 if (rc)
2739 goto alloc_mem_err;
2740
2741 rc = bnxt_alloc_cp_rings(bp);
2742 if (rc)
2743 goto alloc_mem_err;
2744
2745 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
2746 BNXT_VNIC_UCAST_FLAG;
2747 rc = bnxt_alloc_vnic_attributes(bp);
2748 if (rc)
2749 goto alloc_mem_err;
2750 return 0;
2751
2752alloc_mem_err:
2753 bnxt_free_mem(bp, true);
2754 return rc;
2755}
2756
2757void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
2758 u16 cmpl_ring, u16 target_id)
2759{
Michael Chana8643e12016-02-26 04:00:05 -05002760 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04002761
Michael Chana8643e12016-02-26 04:00:05 -05002762 req->req_type = cpu_to_le16(req_type);
2763 req->cmpl_ring = cpu_to_le16(cmpl_ring);
2764 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002765 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
2766}
2767
Michael Chanfbfbc482016-02-26 04:00:07 -05002768static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
2769 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002770{
Michael Chana11fa2b2016-05-15 03:04:47 -04002771 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05002772 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04002773 u32 *data = msg;
2774 __le32 *resp_len, *valid;
2775 u16 cp_ring_id, len = 0;
2776 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
2777
Michael Chana8643e12016-02-26 04:00:05 -05002778 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04002779 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05002780 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04002781 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
2782
2783 /* Write request msg to hwrm channel */
2784 __iowrite32_copy(bp->bar0, data, msg_len / 4);
2785
Michael Chane6ef2692016-03-28 19:46:05 -04002786 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05002787 writel(0, bp->bar0 + i);
2788
Michael Chanc0c050c2015-10-22 16:01:17 -04002789 /* currently supports only one outstanding message */
2790 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05002791 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002792
2793 /* Ring channel doorbell */
2794 writel(1, bp->bar0 + 0x100);
2795
Michael Chanff4fe812016-02-26 04:00:04 -05002796 if (!timeout)
2797 timeout = DFLT_HWRM_CMD_TIMEOUT;
2798
Michael Chanc0c050c2015-10-22 16:01:17 -04002799 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04002800 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04002801 if (intr_process) {
2802 /* Wait until hwrm response cmpl interrupt is processed */
2803 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04002804 i++ < tmo_count) {
2805 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002806 }
2807
2808 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
2809 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05002810 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04002811 return -1;
2812 }
2813 } else {
2814 /* Check if response len is updated */
2815 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04002816 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002817 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
2818 HWRM_RESP_LEN_SFT;
2819 if (len)
2820 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002821 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04002822 }
2823
Michael Chana11fa2b2016-05-15 03:04:47 -04002824 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002825 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002826 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04002827 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04002828 return -1;
2829 }
2830
2831 /* Last word of resp contains valid bit */
2832 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04002833 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002834 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
2835 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04002836 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04002837 }
2838
Michael Chana11fa2b2016-05-15 03:04:47 -04002839 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002840 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05002841 timeout, le16_to_cpu(req->req_type),
2842 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04002843 return -1;
2844 }
2845 }
2846
2847 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05002848 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04002849 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
2850 le16_to_cpu(resp->req_type),
2851 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05002852 return rc;
2853}
2854
2855int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2856{
2857 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04002858}
2859
2860int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
2861{
2862 int rc;
2863
2864 mutex_lock(&bp->hwrm_cmd_lock);
2865 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
2866 mutex_unlock(&bp->hwrm_cmd_lock);
2867 return rc;
2868}
2869
Michael Chan90e209212016-02-26 04:00:08 -05002870int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
2871 int timeout)
2872{
2873 int rc;
2874
2875 mutex_lock(&bp->hwrm_cmd_lock);
2876 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
2877 mutex_unlock(&bp->hwrm_cmd_lock);
2878 return rc;
2879}
2880
Michael Chanc0c050c2015-10-22 16:01:17 -04002881static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
2882{
2883 struct hwrm_func_drv_rgtr_input req = {0};
2884 int i;
Michael Chan25be8622016-04-05 14:09:00 -04002885 DECLARE_BITMAP(async_events_bmap, 256);
2886 u32 *events = (u32 *)async_events_bmap;
Michael Chanc0c050c2015-10-22 16:01:17 -04002887
2888 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
2889
2890 req.enables =
2891 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
2892 FUNC_DRV_RGTR_REQ_ENABLES_VER |
2893 FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
2894
Michael Chan25be8622016-04-05 14:09:00 -04002895 memset(async_events_bmap, 0, sizeof(async_events_bmap));
2896 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
2897 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
2898
2899 for (i = 0; i < 8; i++)
2900 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
2901
Michael Chan11f15ed2016-04-05 14:08:55 -04002902 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04002903 req.ver_maj = DRV_VER_MAJ;
2904 req.ver_min = DRV_VER_MIN;
2905 req.ver_upd = DRV_VER_UPD;
2906
2907 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05002908 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04002909 u32 *data = (u32 *)vf_req_snif_bmap;
2910
Michael Chande68f5de2015-12-09 19:35:41 -05002911 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04002912 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
2913 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
2914
Michael Chande68f5de2015-12-09 19:35:41 -05002915 for (i = 0; i < 8; i++)
2916 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
2917
Michael Chanc0c050c2015-10-22 16:01:17 -04002918 req.enables |=
2919 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
2920 }
2921
2922 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2923}
2924
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05002925static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
2926{
2927 struct hwrm_func_drv_unrgtr_input req = {0};
2928
2929 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
2930 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2931}
2932
Michael Chanc0c050c2015-10-22 16:01:17 -04002933static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
2934{
2935 u32 rc = 0;
2936 struct hwrm_tunnel_dst_port_free_input req = {0};
2937
2938 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
2939 req.tunnel_type = tunnel_type;
2940
2941 switch (tunnel_type) {
2942 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
2943 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
2944 break;
2945 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
2946 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
2947 break;
2948 default:
2949 break;
2950 }
2951
2952 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2953 if (rc)
2954 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
2955 rc);
2956 return rc;
2957}
2958
2959static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
2960 u8 tunnel_type)
2961{
2962 u32 rc = 0;
2963 struct hwrm_tunnel_dst_port_alloc_input req = {0};
2964 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
2965
2966 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
2967
2968 req.tunnel_type = tunnel_type;
2969 req.tunnel_dst_port_val = port;
2970
2971 mutex_lock(&bp->hwrm_cmd_lock);
2972 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
2973 if (rc) {
2974 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
2975 rc);
2976 goto err_out;
2977 }
2978
2979 if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN)
2980 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
2981
2982 else if (tunnel_type & TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE)
2983 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
2984err_out:
2985 mutex_unlock(&bp->hwrm_cmd_lock);
2986 return rc;
2987}
2988
2989static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
2990{
2991 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
2992 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
2993
2994 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05002995 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04002996
2997 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
2998 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
2999 req.mask = cpu_to_le32(vnic->rx_mask);
3000 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3001}
3002
3003#ifdef CONFIG_RFS_ACCEL
3004static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3005 struct bnxt_ntuple_filter *fltr)
3006{
3007 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3008
3009 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3010 req.ntuple_filter_id = fltr->filter_id;
3011 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3012}
3013
3014#define BNXT_NTP_FLTR_FLAGS \
3015 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3016 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3017 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3018 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3019 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3020 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3021 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3022 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3023 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3024 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3025 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3026 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3027 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003028 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003029
3030static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3031 struct bnxt_ntuple_filter *fltr)
3032{
3033 int rc = 0;
3034 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3035 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3036 bp->hwrm_cmd_resp_addr;
3037 struct flow_keys *keys = &fltr->fkeys;
3038 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3039
3040 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3041 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[0];
3042
3043 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3044
3045 req.ethertype = htons(ETH_P_IP);
3046 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003047 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003048 req.ip_protocol = keys->basic.ip_proto;
3049
3050 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3051 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3052 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3053 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3054
3055 req.src_port = keys->ports.src;
3056 req.src_port_mask = cpu_to_be16(0xffff);
3057 req.dst_port = keys->ports.dst;
3058 req.dst_port_mask = cpu_to_be16(0xffff);
3059
Michael Chanc1935542015-12-27 18:19:28 -05003060 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003061 mutex_lock(&bp->hwrm_cmd_lock);
3062 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3063 if (!rc)
3064 fltr->filter_id = resp->ntuple_filter_id;
3065 mutex_unlock(&bp->hwrm_cmd_lock);
3066 return rc;
3067}
3068#endif
3069
3070static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3071 u8 *mac_addr)
3072{
3073 u32 rc = 0;
3074 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3075 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3076
3077 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3078 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX |
3079 CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003080 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003081 req.enables =
3082 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003083 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003084 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3085 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3086 req.l2_addr_mask[0] = 0xff;
3087 req.l2_addr_mask[1] = 0xff;
3088 req.l2_addr_mask[2] = 0xff;
3089 req.l2_addr_mask[3] = 0xff;
3090 req.l2_addr_mask[4] = 0xff;
3091 req.l2_addr_mask[5] = 0xff;
3092
3093 mutex_lock(&bp->hwrm_cmd_lock);
3094 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3095 if (!rc)
3096 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3097 resp->l2_filter_id;
3098 mutex_unlock(&bp->hwrm_cmd_lock);
3099 return rc;
3100}
3101
3102static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3103{
3104 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3105 int rc = 0;
3106
3107 /* Any associated ntuple filters will also be cleared by firmware. */
3108 mutex_lock(&bp->hwrm_cmd_lock);
3109 for (i = 0; i < num_of_vnics; i++) {
3110 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3111
3112 for (j = 0; j < vnic->uc_filter_count; j++) {
3113 struct hwrm_cfa_l2_filter_free_input req = {0};
3114
3115 bnxt_hwrm_cmd_hdr_init(bp, &req,
3116 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3117
3118 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3119
3120 rc = _hwrm_send_message(bp, &req, sizeof(req),
3121 HWRM_CMD_TIMEOUT);
3122 }
3123 vnic->uc_filter_count = 0;
3124 }
3125 mutex_unlock(&bp->hwrm_cmd_lock);
3126
3127 return rc;
3128}
3129
3130static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3131{
3132 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3133 struct hwrm_vnic_tpa_cfg_input req = {0};
3134
3135 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3136
3137 if (tpa_flags) {
3138 u16 mss = bp->dev->mtu - 40;
3139 u32 nsegs, n, segs = 0, flags;
3140
3141 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3142 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3143 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3144 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3145 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3146 if (tpa_flags & BNXT_FLAG_GRO)
3147 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3148
3149 req.flags = cpu_to_le32(flags);
3150
3151 req.enables =
3152 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003153 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3154 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003155
3156 /* Number of segs are log2 units, and first packet is not
3157 * included as part of this units.
3158 */
Michael Chan2839f282016-04-25 02:30:50 -04003159 if (mss <= BNXT_RX_PAGE_SIZE) {
3160 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003161 nsegs = (MAX_SKB_FRAGS - 1) * n;
3162 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003163 n = mss / BNXT_RX_PAGE_SIZE;
3164 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003165 n++;
3166 nsegs = (MAX_SKB_FRAGS - n) / n;
3167 }
3168
3169 segs = ilog2(nsegs);
3170 req.max_agg_segs = cpu_to_le16(segs);
3171 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003172
3173 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003174 }
3175 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3176
3177 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3178}
3179
3180static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3181{
3182 u32 i, j, max_rings;
3183 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3184 struct hwrm_vnic_rss_cfg_input req = {0};
3185
3186 if (vnic->fw_rss_cos_lb_ctx == INVALID_HW_RING_ID)
3187 return 0;
3188
3189 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3190 if (set_rss) {
3191 vnic->hash_type = BNXT_RSS_HASH_TYPE_FLAG_IPV4 |
3192 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV4 |
3193 BNXT_RSS_HASH_TYPE_FLAG_IPV6 |
3194 BNXT_RSS_HASH_TYPE_FLAG_TCP_IPV6;
3195
3196 req.hash_type = cpu_to_le32(vnic->hash_type);
3197
3198 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
3199 max_rings = bp->rx_nr_rings;
3200 else
3201 max_rings = 1;
3202
3203 /* Fill the RSS indirection table with ring group ids */
3204 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3205 if (j == max_rings)
3206 j = 0;
3207 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3208 }
3209
3210 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3211 req.hash_key_tbl_addr =
3212 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3213 }
3214 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3215 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3216}
3217
3218static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3219{
3220 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3221 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3222
3223 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3224 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3225 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3226 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3227 req.enables =
3228 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3229 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3230 /* thresholds not implemented in firmware yet */
3231 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3232 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3233 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3234 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3235}
3236
3237static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id)
3238{
3239 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3240
3241 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3242 req.rss_cos_lb_ctx_id =
3243 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx);
3244
3245 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3246 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3247}
3248
3249static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3250{
3251 int i;
3252
3253 for (i = 0; i < bp->nr_vnics; i++) {
3254 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3255
3256 if (vnic->fw_rss_cos_lb_ctx != INVALID_HW_RING_ID)
3257 bnxt_hwrm_vnic_ctx_free_one(bp, i);
3258 }
3259 bp->rsscos_nr_ctxs = 0;
3260}
3261
3262static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id)
3263{
3264 int rc;
3265 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3266 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3267 bp->hwrm_cmd_resp_addr;
3268
3269 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3270 -1);
3271
3272 mutex_lock(&bp->hwrm_cmd_lock);
3273 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3274 if (!rc)
3275 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx =
3276 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3277 mutex_unlock(&bp->hwrm_cmd_lock);
3278
3279 return rc;
3280}
3281
3282static int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
3283{
Michael Chanb81a90d2016-01-02 23:45:01 -05003284 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003285 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3286 struct hwrm_vnic_cfg_input req = {0};
3287
3288 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
3289 /* Only RSS support for now TBD: COS & LB */
3290 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP |
3291 VNIC_CFG_REQ_ENABLES_RSS_RULE);
3292 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx);
3293 req.cos_rule = cpu_to_le16(0xffff);
3294 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003295 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003296 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003297 ring = vnic_id - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003298
Michael Chanb81a90d2016-01-02 23:45:01 -05003299 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003300 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3301 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3302
3303 req.lb_rule = cpu_to_le16(0xffff);
3304 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3305 VLAN_HLEN);
3306
3307 if (bp->flags & BNXT_FLAG_STRIP_VLAN)
3308 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
3309
3310 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3311}
3312
3313static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3314{
3315 u32 rc = 0;
3316
3317 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3318 struct hwrm_vnic_free_input req = {0};
3319
3320 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3321 req.vnic_id =
3322 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3323
3324 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3325 if (rc)
3326 return rc;
3327 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3328 }
3329 return rc;
3330}
3331
3332static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3333{
3334 u16 i;
3335
3336 for (i = 0; i < bp->nr_vnics; i++)
3337 bnxt_hwrm_vnic_free_one(bp, i);
3338}
3339
Michael Chanb81a90d2016-01-02 23:45:01 -05003340static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3341 unsigned int start_rx_ring_idx,
3342 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003343{
Michael Chanb81a90d2016-01-02 23:45:01 -05003344 int rc = 0;
3345 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003346 struct hwrm_vnic_alloc_input req = {0};
3347 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3348
3349 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003350 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3351 grp_idx = bp->rx_ring[i].bnapi->index;
3352 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003353 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003354 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003355 break;
3356 }
3357 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003358 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003359 }
3360
3361 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx = INVALID_HW_RING_ID;
3362 if (vnic_id == 0)
3363 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3364
3365 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3366
3367 mutex_lock(&bp->hwrm_cmd_lock);
3368 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3369 if (!rc)
3370 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3371 mutex_unlock(&bp->hwrm_cmd_lock);
3372 return rc;
3373}
3374
3375static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3376{
3377 u16 i;
3378 u32 rc = 0;
3379
3380 mutex_lock(&bp->hwrm_cmd_lock);
3381 for (i = 0; i < bp->rx_nr_rings; i++) {
3382 struct hwrm_ring_grp_alloc_input req = {0};
3383 struct hwrm_ring_grp_alloc_output *resp =
3384 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003385 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003386
3387 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3388
Michael Chanb81a90d2016-01-02 23:45:01 -05003389 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3390 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3391 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3392 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003393
3394 rc = _hwrm_send_message(bp, &req, sizeof(req),
3395 HWRM_CMD_TIMEOUT);
3396 if (rc)
3397 break;
3398
Michael Chanb81a90d2016-01-02 23:45:01 -05003399 bp->grp_info[grp_idx].fw_grp_id =
3400 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003401 }
3402 mutex_unlock(&bp->hwrm_cmd_lock);
3403 return rc;
3404}
3405
3406static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3407{
3408 u16 i;
3409 u32 rc = 0;
3410 struct hwrm_ring_grp_free_input req = {0};
3411
3412 if (!bp->grp_info)
3413 return 0;
3414
3415 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3416
3417 mutex_lock(&bp->hwrm_cmd_lock);
3418 for (i = 0; i < bp->cp_nr_rings; i++) {
3419 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3420 continue;
3421 req.ring_group_id =
3422 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3423
3424 rc = _hwrm_send_message(bp, &req, sizeof(req),
3425 HWRM_CMD_TIMEOUT);
3426 if (rc)
3427 break;
3428 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3429 }
3430 mutex_unlock(&bp->hwrm_cmd_lock);
3431 return rc;
3432}
3433
3434static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3435 struct bnxt_ring_struct *ring,
3436 u32 ring_type, u32 map_index,
3437 u32 stats_ctx_id)
3438{
3439 int rc = 0, err = 0;
3440 struct hwrm_ring_alloc_input req = {0};
3441 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3442 u16 ring_id;
3443
3444 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3445
3446 req.enables = 0;
3447 if (ring->nr_pages > 1) {
3448 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3449 /* Page size is in log2 units */
3450 req.page_size = BNXT_PAGE_SHIFT;
3451 req.page_tbl_depth = 1;
3452 } else {
3453 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3454 }
3455 req.fbo = 0;
3456 /* Association of ring index with doorbell index and MSIX number */
3457 req.logical_id = cpu_to_le16(map_index);
3458
3459 switch (ring_type) {
3460 case HWRM_RING_ALLOC_TX:
3461 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3462 /* Association of transmit ring with completion ring */
3463 req.cmpl_ring_id =
3464 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3465 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3466 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3467 req.queue_id = cpu_to_le16(ring->queue_id);
3468 break;
3469 case HWRM_RING_ALLOC_RX:
3470 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3471 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3472 break;
3473 case HWRM_RING_ALLOC_AGG:
3474 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3475 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3476 break;
3477 case HWRM_RING_ALLOC_CMPL:
3478 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3479 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3480 if (bp->flags & BNXT_FLAG_USING_MSIX)
3481 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3482 break;
3483 default:
3484 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3485 ring_type);
3486 return -1;
3487 }
3488
3489 mutex_lock(&bp->hwrm_cmd_lock);
3490 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3491 err = le16_to_cpu(resp->error_code);
3492 ring_id = le16_to_cpu(resp->ring_id);
3493 mutex_unlock(&bp->hwrm_cmd_lock);
3494
3495 if (rc || err) {
3496 switch (ring_type) {
3497 case RING_FREE_REQ_RING_TYPE_CMPL:
3498 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3499 rc, err);
3500 return -1;
3501
3502 case RING_FREE_REQ_RING_TYPE_RX:
3503 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3504 rc, err);
3505 return -1;
3506
3507 case RING_FREE_REQ_RING_TYPE_TX:
3508 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3509 rc, err);
3510 return -1;
3511
3512 default:
3513 netdev_err(bp->dev, "Invalid ring\n");
3514 return -1;
3515 }
3516 }
3517 ring->fw_ring_id = ring_id;
3518 return rc;
3519}
3520
3521static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
3522{
3523 int i, rc = 0;
3524
Michael Chanedd0c2c2015-12-27 18:19:19 -05003525 for (i = 0; i < bp->cp_nr_rings; i++) {
3526 struct bnxt_napi *bnapi = bp->bnapi[i];
3527 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3528 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003529
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04003530 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003531 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
3532 INVALID_STATS_CTX_ID);
3533 if (rc)
3534 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003535 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3536 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003537 }
3538
Michael Chanedd0c2c2015-12-27 18:19:19 -05003539 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003540 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003541 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003542 u32 map_idx = txr->bnapi->index;
3543 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003544
Michael Chanb81a90d2016-01-02 23:45:01 -05003545 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
3546 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003547 if (rc)
3548 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003549 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003550 }
3551
Michael Chanedd0c2c2015-12-27 18:19:19 -05003552 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003553 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003554 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003555 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003556
Michael Chanb81a90d2016-01-02 23:45:01 -05003557 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
3558 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05003559 if (rc)
3560 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05003561 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05003562 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003563 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003564 }
3565
3566 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
3567 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003568 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003569 struct bnxt_ring_struct *ring =
3570 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003571 u32 grp_idx = rxr->bnapi->index;
3572 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003573
3574 rc = hwrm_ring_alloc_send_msg(bp, ring,
3575 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05003576 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04003577 INVALID_STATS_CTX_ID);
3578 if (rc)
3579 goto err_out;
3580
Michael Chanb81a90d2016-01-02 23:45:01 -05003581 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04003582 writel(DB_KEY_RX | rxr->rx_agg_prod,
3583 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05003584 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003585 }
3586 }
3587err_out:
3588 return rc;
3589}
3590
3591static int hwrm_ring_free_send_msg(struct bnxt *bp,
3592 struct bnxt_ring_struct *ring,
3593 u32 ring_type, int cmpl_ring_id)
3594{
3595 int rc;
3596 struct hwrm_ring_free_input req = {0};
3597 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
3598 u16 error_code;
3599
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05003600 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003601 req.ring_type = ring_type;
3602 req.ring_id = cpu_to_le16(ring->fw_ring_id);
3603
3604 mutex_lock(&bp->hwrm_cmd_lock);
3605 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3606 error_code = le16_to_cpu(resp->error_code);
3607 mutex_unlock(&bp->hwrm_cmd_lock);
3608
3609 if (rc || error_code) {
3610 switch (ring_type) {
3611 case RING_FREE_REQ_RING_TYPE_CMPL:
3612 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
3613 rc);
3614 return rc;
3615 case RING_FREE_REQ_RING_TYPE_RX:
3616 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
3617 rc);
3618 return rc;
3619 case RING_FREE_REQ_RING_TYPE_TX:
3620 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
3621 rc);
3622 return rc;
3623 default:
3624 netdev_err(bp->dev, "Invalid ring\n");
3625 return -1;
3626 }
3627 }
3628 return 0;
3629}
3630
Michael Chanedd0c2c2015-12-27 18:19:19 -05003631static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04003632{
Michael Chanedd0c2c2015-12-27 18:19:19 -05003633 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003634
3635 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05003636 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04003637
Michael Chanedd0c2c2015-12-27 18:19:19 -05003638 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003639 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003640 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003641 u32 grp_idx = txr->bnapi->index;
3642 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003643
Michael Chanedd0c2c2015-12-27 18:19:19 -05003644 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3645 hwrm_ring_free_send_msg(bp, ring,
3646 RING_FREE_REQ_RING_TYPE_TX,
3647 close_path ? cmpl_ring_id :
3648 INVALID_HW_RING_ID);
3649 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003650 }
3651 }
3652
Michael Chanedd0c2c2015-12-27 18:19:19 -05003653 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003654 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003655 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003656 u32 grp_idx = rxr->bnapi->index;
3657 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003658
Michael Chanedd0c2c2015-12-27 18:19:19 -05003659 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3660 hwrm_ring_free_send_msg(bp, ring,
3661 RING_FREE_REQ_RING_TYPE_RX,
3662 close_path ? cmpl_ring_id :
3663 INVALID_HW_RING_ID);
3664 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003665 bp->grp_info[grp_idx].rx_fw_ring_id =
3666 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003667 }
3668 }
3669
Michael Chanedd0c2c2015-12-27 18:19:19 -05003670 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05003671 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05003672 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05003673 u32 grp_idx = rxr->bnapi->index;
3674 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003675
Michael Chanedd0c2c2015-12-27 18:19:19 -05003676 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3677 hwrm_ring_free_send_msg(bp, ring,
3678 RING_FREE_REQ_RING_TYPE_RX,
3679 close_path ? cmpl_ring_id :
3680 INVALID_HW_RING_ID);
3681 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05003682 bp->grp_info[grp_idx].agg_fw_ring_id =
3683 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003684 }
3685 }
3686
Michael Chanedd0c2c2015-12-27 18:19:19 -05003687 for (i = 0; i < bp->cp_nr_rings; i++) {
3688 struct bnxt_napi *bnapi = bp->bnapi[i];
3689 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3690 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04003691
Michael Chanedd0c2c2015-12-27 18:19:19 -05003692 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
3693 hwrm_ring_free_send_msg(bp, ring,
3694 RING_FREE_REQ_RING_TYPE_CMPL,
3695 INVALID_HW_RING_ID);
3696 ring->fw_ring_id = INVALID_HW_RING_ID;
3697 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003698 }
3699 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003700}
3701
Michael Chanbb053f52016-02-26 04:00:02 -05003702static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
3703 u32 buf_tmrs, u16 flags,
3704 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
3705{
3706 req->flags = cpu_to_le16(flags);
3707 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
3708 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
3709 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
3710 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
3711 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
3712 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
3713 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
3714 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
3715}
3716
Michael Chanc0c050c2015-10-22 16:01:17 -04003717int bnxt_hwrm_set_coal(struct bnxt *bp)
3718{
3719 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05003720 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
3721 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04003722 u16 max_buf, max_buf_irq;
3723 u16 buf_tmr, buf_tmr_irq;
3724 u32 flags;
3725
Michael Chandfc9c942016-02-26 04:00:03 -05003726 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
3727 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
3728 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
3729 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003730
Michael Chandfb5b892016-02-26 04:00:01 -05003731 /* Each rx completion (2 records) should be DMAed immediately.
3732 * DMA 1/4 of the completion buffers at a time.
3733 */
3734 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04003735 /* max_buf must not be zero */
3736 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05003737 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
3738 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
3739 /* buf timer set to 1/4 of interrupt timer */
3740 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3741 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
3742 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003743
3744 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3745
3746 /* RING_IDLE generates more IRQs for lower latency. Enable it only
3747 * if coal_ticks is less than 25 us.
3748 */
Michael Chandfb5b892016-02-26 04:00:01 -05003749 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04003750 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
3751
Michael Chanbb053f52016-02-26 04:00:02 -05003752 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05003753 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
3754
3755 /* max_buf must not be zero */
3756 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
3757 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
3758 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
3759 /* buf timer set to 1/4 of interrupt timer */
3760 buf_tmr = max_t(u16, buf_tmr / 4, 1);
3761 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
3762 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
3763
3764 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
3765 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
3766 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003767
3768 mutex_lock(&bp->hwrm_cmd_lock);
3769 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05003770 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04003771
Michael Chandfc9c942016-02-26 04:00:03 -05003772 req = &req_rx;
3773 if (!bnapi->rx_ring)
3774 req = &req_tx;
3775 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
3776
3777 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04003778 HWRM_CMD_TIMEOUT);
3779 if (rc)
3780 break;
3781 }
3782 mutex_unlock(&bp->hwrm_cmd_lock);
3783 return rc;
3784}
3785
3786static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
3787{
3788 int rc = 0, i;
3789 struct hwrm_stat_ctx_free_input req = {0};
3790
3791 if (!bp->bnapi)
3792 return 0;
3793
3794 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
3795
3796 mutex_lock(&bp->hwrm_cmd_lock);
3797 for (i = 0; i < bp->cp_nr_rings; i++) {
3798 struct bnxt_napi *bnapi = bp->bnapi[i];
3799 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3800
3801 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
3802 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
3803
3804 rc = _hwrm_send_message(bp, &req, sizeof(req),
3805 HWRM_CMD_TIMEOUT);
3806 if (rc)
3807 break;
3808
3809 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3810 }
3811 }
3812 mutex_unlock(&bp->hwrm_cmd_lock);
3813 return rc;
3814}
3815
3816static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
3817{
3818 int rc = 0, i;
3819 struct hwrm_stat_ctx_alloc_input req = {0};
3820 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3821
3822 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
3823
3824 req.update_period_ms = cpu_to_le32(1000);
3825
3826 mutex_lock(&bp->hwrm_cmd_lock);
3827 for (i = 0; i < bp->cp_nr_rings; i++) {
3828 struct bnxt_napi *bnapi = bp->bnapi[i];
3829 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3830
3831 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
3832
3833 rc = _hwrm_send_message(bp, &req, sizeof(req),
3834 HWRM_CMD_TIMEOUT);
3835 if (rc)
3836 break;
3837
3838 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
3839
3840 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
3841 }
3842 mutex_unlock(&bp->hwrm_cmd_lock);
3843 return 0;
3844}
3845
Michael Chan4a21b492015-12-27 18:19:26 -05003846int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04003847{
3848 int rc = 0;
3849 struct hwrm_func_qcaps_input req = {0};
3850 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3851
3852 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
3853 req.fid = cpu_to_le16(0xffff);
3854
3855 mutex_lock(&bp->hwrm_cmd_lock);
3856 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3857 if (rc)
3858 goto hwrm_func_qcaps_exit;
3859
3860 if (BNXT_PF(bp)) {
3861 struct bnxt_pf_info *pf = &bp->pf;
3862
3863 pf->fw_fid = le16_to_cpu(resp->fid);
3864 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan11f15ed2016-04-05 14:08:55 -04003865 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003866 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003867 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3868 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3869 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003870 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003871 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3872 if (!pf->max_hw_ring_grps)
3873 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003874 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3875 pf->max_vnics = le16_to_cpu(resp->max_vnics);
3876 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
3877 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
3878 pf->max_vfs = le16_to_cpu(resp->max_vfs);
3879 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
3880 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
3881 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
3882 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
3883 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
3884 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
3885 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04003886#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04003887 struct bnxt_vf_info *vf = &bp->vf;
3888
3889 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chan11f15ed2016-04-05 14:08:55 -04003890 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05003891 if (is_valid_ether_addr(vf->mac_addr))
3892 /* overwrite netdev dev_adr with admin VF MAC */
3893 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
3894 else
3895 random_ether_addr(bp->dev->dev_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04003896
3897 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
3898 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
3899 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
3900 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05003901 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
3902 if (!vf->max_hw_ring_grps)
3903 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003904 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
3905 vf->max_vnics = le16_to_cpu(resp->max_vnics);
3906 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan379a80a2015-10-23 15:06:19 -04003907#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04003908 }
3909
3910 bp->tx_push_thresh = 0;
3911 if (resp->flags &
3912 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
3913 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
3914
3915hwrm_func_qcaps_exit:
3916 mutex_unlock(&bp->hwrm_cmd_lock);
3917 return rc;
3918}
3919
3920static int bnxt_hwrm_func_reset(struct bnxt *bp)
3921{
3922 struct hwrm_func_reset_input req = {0};
3923
3924 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
3925 req.enables = 0;
3926
3927 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
3928}
3929
3930static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
3931{
3932 int rc = 0;
3933 struct hwrm_queue_qportcfg_input req = {0};
3934 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
3935 u8 i, *qptr;
3936
3937 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
3938
3939 mutex_lock(&bp->hwrm_cmd_lock);
3940 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3941 if (rc)
3942 goto qportcfg_exit;
3943
3944 if (!resp->max_configurable_queues) {
3945 rc = -EINVAL;
3946 goto qportcfg_exit;
3947 }
3948 bp->max_tc = resp->max_configurable_queues;
3949 if (bp->max_tc > BNXT_MAX_QUEUE)
3950 bp->max_tc = BNXT_MAX_QUEUE;
3951
3952 qptr = &resp->queue_id0;
3953 for (i = 0; i < bp->max_tc; i++) {
3954 bp->q_info[i].queue_id = *qptr++;
3955 bp->q_info[i].queue_profile = *qptr++;
3956 }
3957
3958qportcfg_exit:
3959 mutex_unlock(&bp->hwrm_cmd_lock);
3960 return rc;
3961}
3962
3963static int bnxt_hwrm_ver_get(struct bnxt *bp)
3964{
3965 int rc;
3966 struct hwrm_ver_get_input req = {0};
3967 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
3968
Michael Chane6ef2692016-03-28 19:46:05 -04003969 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04003970 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
3971 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
3972 req.hwrm_intf_min = HWRM_VERSION_MINOR;
3973 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
3974 mutex_lock(&bp->hwrm_cmd_lock);
3975 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3976 if (rc)
3977 goto hwrm_ver_get_exit;
3978
3979 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
3980
Michael Chan11f15ed2016-04-05 14:08:55 -04003981 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
3982 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05003983 if (resp->hwrm_intf_maj < 1) {
3984 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04003985 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05003986 resp->hwrm_intf_upd);
3987 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04003988 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05003989 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04003990 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
3991 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
3992
Michael Chanff4fe812016-02-26 04:00:04 -05003993 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
3994 if (!bp->hwrm_cmd_timeout)
3995 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
3996
Michael Chane6ef2692016-03-28 19:46:05 -04003997 if (resp->hwrm_intf_maj >= 1)
3998 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
3999
Michael Chanc0c050c2015-10-22 16:01:17 -04004000hwrm_ver_get_exit:
4001 mutex_unlock(&bp->hwrm_cmd_lock);
4002 return rc;
4003}
4004
Michael Chan3bdf56c2016-03-07 15:38:45 -05004005static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4006{
4007 int rc;
4008 struct bnxt_pf_info *pf = &bp->pf;
4009 struct hwrm_port_qstats_input req = {0};
4010
4011 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4012 return 0;
4013
4014 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4015 req.port_id = cpu_to_le16(pf->port_id);
4016 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4017 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4018 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4019 return rc;
4020}
4021
Michael Chanc0c050c2015-10-22 16:01:17 -04004022static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4023{
4024 if (bp->vxlan_port_cnt) {
4025 bnxt_hwrm_tunnel_dst_port_free(
4026 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4027 }
4028 bp->vxlan_port_cnt = 0;
4029 if (bp->nge_port_cnt) {
4030 bnxt_hwrm_tunnel_dst_port_free(
4031 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4032 }
4033 bp->nge_port_cnt = 0;
4034}
4035
4036static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4037{
4038 int rc, i;
4039 u32 tpa_flags = 0;
4040
4041 if (set_tpa)
4042 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4043 for (i = 0; i < bp->nr_vnics; i++) {
4044 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4045 if (rc) {
4046 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4047 rc, i);
4048 return rc;
4049 }
4050 }
4051 return 0;
4052}
4053
4054static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4055{
4056 int i;
4057
4058 for (i = 0; i < bp->nr_vnics; i++)
4059 bnxt_hwrm_vnic_set_rss(bp, i, false);
4060}
4061
4062static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4063 bool irq_re_init)
4064{
4065 if (bp->vnic_info) {
4066 bnxt_hwrm_clear_vnic_filter(bp);
4067 /* clear all RSS setting before free vnic ctx */
4068 bnxt_hwrm_clear_vnic_rss(bp);
4069 bnxt_hwrm_vnic_ctx_free(bp);
4070 /* before free the vnic, undo the vnic tpa settings */
4071 if (bp->flags & BNXT_FLAG_TPA)
4072 bnxt_set_tpa(bp, false);
4073 bnxt_hwrm_vnic_free(bp);
4074 }
4075 bnxt_hwrm_ring_free(bp, close_path);
4076 bnxt_hwrm_ring_grp_free(bp);
4077 if (irq_re_init) {
4078 bnxt_hwrm_stat_ctx_free(bp);
4079 bnxt_hwrm_free_tunnel_ports(bp);
4080 }
4081}
4082
4083static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4084{
4085 int rc;
4086
4087 /* allocate context for vnic */
4088 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id);
4089 if (rc) {
4090 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4091 vnic_id, rc);
4092 goto vnic_setup_err;
4093 }
4094 bp->rsscos_nr_ctxs++;
4095
4096 /* configure default vnic, ring grp */
4097 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4098 if (rc) {
4099 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4100 vnic_id, rc);
4101 goto vnic_setup_err;
4102 }
4103
4104 /* Enable RSS hashing on vnic */
4105 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4106 if (rc) {
4107 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4108 vnic_id, rc);
4109 goto vnic_setup_err;
4110 }
4111
4112 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4113 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4114 if (rc) {
4115 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4116 vnic_id, rc);
4117 }
4118 }
4119
4120vnic_setup_err:
4121 return rc;
4122}
4123
4124static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4125{
4126#ifdef CONFIG_RFS_ACCEL
4127 int i, rc = 0;
4128
4129 for (i = 0; i < bp->rx_nr_rings; i++) {
4130 u16 vnic_id = i + 1;
4131 u16 ring_id = i;
4132
4133 if (vnic_id >= bp->nr_vnics)
4134 break;
4135
4136 bp->vnic_info[vnic_id].flags |= BNXT_VNIC_RFS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004137 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004138 if (rc) {
4139 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4140 vnic_id, rc);
4141 break;
4142 }
4143 rc = bnxt_setup_vnic(bp, vnic_id);
4144 if (rc)
4145 break;
4146 }
4147 return rc;
4148#else
4149 return 0;
4150#endif
4151}
4152
Michael Chanb664f002015-12-02 01:54:08 -05004153static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004154static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004155
Michael Chanc0c050c2015-10-22 16:01:17 -04004156static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4157{
Michael Chan7d2837d2016-05-04 16:56:44 -04004158 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004159 int rc = 0;
4160
4161 if (irq_re_init) {
4162 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4163 if (rc) {
4164 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4165 rc);
4166 goto err_out;
4167 }
4168 }
4169
4170 rc = bnxt_hwrm_ring_alloc(bp);
4171 if (rc) {
4172 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4173 goto err_out;
4174 }
4175
4176 rc = bnxt_hwrm_ring_grp_alloc(bp);
4177 if (rc) {
4178 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4179 goto err_out;
4180 }
4181
4182 /* default vnic 0 */
4183 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, bp->rx_nr_rings);
4184 if (rc) {
4185 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4186 goto err_out;
4187 }
4188
4189 rc = bnxt_setup_vnic(bp, 0);
4190 if (rc)
4191 goto err_out;
4192
4193 if (bp->flags & BNXT_FLAG_RFS) {
4194 rc = bnxt_alloc_rfs_vnics(bp);
4195 if (rc)
4196 goto err_out;
4197 }
4198
4199 if (bp->flags & BNXT_FLAG_TPA) {
4200 rc = bnxt_set_tpa(bp, true);
4201 if (rc)
4202 goto err_out;
4203 }
4204
4205 if (BNXT_VF(bp))
4206 bnxt_update_vf_mac(bp);
4207
4208 /* Filter for default vnic 0 */
4209 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4210 if (rc) {
4211 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4212 goto err_out;
4213 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004214 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004215
Michael Chan7d2837d2016-05-04 16:56:44 -04004216 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004217
4218 if ((bp->dev->flags & IFF_PROMISC) && BNXT_PF(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004219 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4220
4221 if (bp->dev->flags & IFF_ALLMULTI) {
4222 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4223 vnic->mc_list_count = 0;
4224 } else {
4225 u32 mask = 0;
4226
4227 bnxt_mc_list_updated(bp, &mask);
4228 vnic->rx_mask |= mask;
4229 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004230
Michael Chanb664f002015-12-02 01:54:08 -05004231 rc = bnxt_cfg_rx_mode(bp);
4232 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004233 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004234
4235 rc = bnxt_hwrm_set_coal(bp);
4236 if (rc)
4237 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
4238 rc);
4239
4240 return 0;
4241
4242err_out:
4243 bnxt_hwrm_resource_free(bp, 0, true);
4244
4245 return rc;
4246}
4247
4248static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4249{
4250 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4251 return 0;
4252}
4253
4254static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4255{
4256 bnxt_init_rx_rings(bp);
4257 bnxt_init_tx_rings(bp);
4258 bnxt_init_ring_grps(bp, irq_re_init);
4259 bnxt_init_vnics(bp);
4260
4261 return bnxt_init_chip(bp, irq_re_init);
4262}
4263
4264static void bnxt_disable_int(struct bnxt *bp)
4265{
4266 int i;
4267
4268 if (!bp->bnapi)
4269 return;
4270
4271 for (i = 0; i < bp->cp_nr_rings; i++) {
4272 struct bnxt_napi *bnapi = bp->bnapi[i];
4273 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4274
4275 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4276 }
4277}
4278
4279static void bnxt_enable_int(struct bnxt *bp)
4280{
4281 int i;
4282
4283 atomic_set(&bp->intr_sem, 0);
4284 for (i = 0; i < bp->cp_nr_rings; i++) {
4285 struct bnxt_napi *bnapi = bp->bnapi[i];
4286 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4287
4288 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
4289 }
4290}
4291
4292static int bnxt_set_real_num_queues(struct bnxt *bp)
4293{
4294 int rc;
4295 struct net_device *dev = bp->dev;
4296
4297 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4298 if (rc)
4299 return rc;
4300
4301 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4302 if (rc)
4303 return rc;
4304
4305#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004306 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004307 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004308#endif
4309
4310 return rc;
4311}
4312
Michael Chan6e6c5a52016-01-02 23:45:02 -05004313static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4314 bool shared)
4315{
4316 int _rx = *rx, _tx = *tx;
4317
4318 if (shared) {
4319 *rx = min_t(int, _rx, max);
4320 *tx = min_t(int, _tx, max);
4321 } else {
4322 if (max < 2)
4323 return -ENOMEM;
4324
4325 while (_rx + _tx > max) {
4326 if (_rx > _tx && _rx > 1)
4327 _rx--;
4328 else if (_tx > 1)
4329 _tx--;
4330 }
4331 *rx = _rx;
4332 *tx = _tx;
4333 }
4334 return 0;
4335}
4336
Michael Chanc0c050c2015-10-22 16:01:17 -04004337static int bnxt_setup_msix(struct bnxt *bp)
4338{
4339 struct msix_entry *msix_ent;
4340 struct net_device *dev = bp->dev;
Michael Chan01657bc2016-01-02 23:45:03 -05004341 int i, total_vecs, rc = 0, min = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004342 const int len = sizeof(bp->irq_tbl[0].name);
4343
4344 bp->flags &= ~BNXT_FLAG_USING_MSIX;
4345 total_vecs = bp->cp_nr_rings;
4346
4347 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
4348 if (!msix_ent)
4349 return -ENOMEM;
4350
4351 for (i = 0; i < total_vecs; i++) {
4352 msix_ent[i].entry = i;
4353 msix_ent[i].vector = 0;
4354 }
4355
Michael Chan01657bc2016-01-02 23:45:03 -05004356 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
4357 min = 2;
4358
4359 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04004360 if (total_vecs < 0) {
4361 rc = -ENODEV;
4362 goto msix_setup_exit;
4363 }
4364
4365 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
4366 if (bp->irq_tbl) {
4367 int tcs;
4368
4369 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05004370 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05004371 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05004372 if (rc)
4373 goto msix_setup_exit;
4374
Michael Chanc0c050c2015-10-22 16:01:17 -04004375 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4376 tcs = netdev_get_num_tc(dev);
4377 if (tcs > 1) {
4378 bp->tx_nr_rings_per_tc = bp->tx_nr_rings / tcs;
4379 if (bp->tx_nr_rings_per_tc == 0) {
4380 netdev_reset_tc(dev);
4381 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
4382 } else {
4383 int i, off, count;
4384
4385 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tcs;
4386 for (i = 0; i < tcs; i++) {
4387 count = bp->tx_nr_rings_per_tc;
4388 off = i * count;
4389 netdev_set_tc_queue(dev, i, count, off);
4390 }
4391 }
4392 }
Michael Chan01657bc2016-01-02 23:45:03 -05004393 bp->cp_nr_rings = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04004394
4395 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chan01657bc2016-01-02 23:45:03 -05004396 char *attr;
4397
Michael Chanc0c050c2015-10-22 16:01:17 -04004398 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan01657bc2016-01-02 23:45:03 -05004399 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4400 attr = "TxRx";
4401 else if (i < bp->rx_nr_rings)
4402 attr = "rx";
4403 else
4404 attr = "tx";
4405
Michael Chanc0c050c2015-10-22 16:01:17 -04004406 snprintf(bp->irq_tbl[i].name, len,
Michael Chan01657bc2016-01-02 23:45:03 -05004407 "%s-%s-%d", dev->name, attr, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04004408 bp->irq_tbl[i].handler = bnxt_msix;
4409 }
4410 rc = bnxt_set_real_num_queues(bp);
4411 if (rc)
4412 goto msix_setup_exit;
4413 } else {
4414 rc = -ENOMEM;
4415 goto msix_setup_exit;
4416 }
4417 bp->flags |= BNXT_FLAG_USING_MSIX;
4418 kfree(msix_ent);
4419 return 0;
4420
4421msix_setup_exit:
4422 netdev_err(bp->dev, "bnxt_setup_msix err: %x\n", rc);
4423 pci_disable_msix(bp->pdev);
4424 kfree(msix_ent);
4425 return rc;
4426}
4427
4428static int bnxt_setup_inta(struct bnxt *bp)
4429{
4430 int rc;
4431 const int len = sizeof(bp->irq_tbl[0].name);
4432
4433 if (netdev_get_num_tc(bp->dev))
4434 netdev_reset_tc(bp->dev);
4435
4436 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
4437 if (!bp->irq_tbl) {
4438 rc = -ENOMEM;
4439 return rc;
4440 }
4441 bp->rx_nr_rings = 1;
4442 bp->tx_nr_rings = 1;
4443 bp->cp_nr_rings = 1;
4444 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05004445 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04004446 bp->irq_tbl[0].vector = bp->pdev->irq;
4447 snprintf(bp->irq_tbl[0].name, len,
4448 "%s-%s-%d", bp->dev->name, "TxRx", 0);
4449 bp->irq_tbl[0].handler = bnxt_inta;
4450 rc = bnxt_set_real_num_queues(bp);
4451 return rc;
4452}
4453
4454static int bnxt_setup_int_mode(struct bnxt *bp)
4455{
4456 int rc = 0;
4457
4458 if (bp->flags & BNXT_FLAG_MSIX_CAP)
4459 rc = bnxt_setup_msix(bp);
4460
Michael Chan1fa72e22016-04-25 02:30:49 -04004461 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004462 /* fallback to INTA */
4463 rc = bnxt_setup_inta(bp);
4464 }
4465 return rc;
4466}
4467
4468static void bnxt_free_irq(struct bnxt *bp)
4469{
4470 struct bnxt_irq *irq;
4471 int i;
4472
4473#ifdef CONFIG_RFS_ACCEL
4474 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
4475 bp->dev->rx_cpu_rmap = NULL;
4476#endif
4477 if (!bp->irq_tbl)
4478 return;
4479
4480 for (i = 0; i < bp->cp_nr_rings; i++) {
4481 irq = &bp->irq_tbl[i];
4482 if (irq->requested)
4483 free_irq(irq->vector, bp->bnapi[i]);
4484 irq->requested = 0;
4485 }
4486 if (bp->flags & BNXT_FLAG_USING_MSIX)
4487 pci_disable_msix(bp->pdev);
4488 kfree(bp->irq_tbl);
4489 bp->irq_tbl = NULL;
4490}
4491
4492static int bnxt_request_irq(struct bnxt *bp)
4493{
Michael Chanb81a90d2016-01-02 23:45:01 -05004494 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04004495 unsigned long flags = 0;
4496#ifdef CONFIG_RFS_ACCEL
4497 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
4498#endif
4499
4500 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
4501 flags = IRQF_SHARED;
4502
Michael Chanb81a90d2016-01-02 23:45:01 -05004503 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004504 struct bnxt_irq *irq = &bp->irq_tbl[i];
4505#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05004506 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004507 rc = irq_cpu_rmap_add(rmap, irq->vector);
4508 if (rc)
4509 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05004510 j);
4511 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04004512 }
4513#endif
4514 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
4515 bp->bnapi[i]);
4516 if (rc)
4517 break;
4518
4519 irq->requested = 1;
4520 }
4521 return rc;
4522}
4523
4524static void bnxt_del_napi(struct bnxt *bp)
4525{
4526 int i;
4527
4528 if (!bp->bnapi)
4529 return;
4530
4531 for (i = 0; i < bp->cp_nr_rings; i++) {
4532 struct bnxt_napi *bnapi = bp->bnapi[i];
4533
4534 napi_hash_del(&bnapi->napi);
4535 netif_napi_del(&bnapi->napi);
4536 }
4537}
4538
4539static void bnxt_init_napi(struct bnxt *bp)
4540{
4541 int i;
4542 struct bnxt_napi *bnapi;
4543
4544 if (bp->flags & BNXT_FLAG_USING_MSIX) {
4545 for (i = 0; i < bp->cp_nr_rings; i++) {
4546 bnapi = bp->bnapi[i];
4547 netif_napi_add(bp->dev, &bnapi->napi,
4548 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004549 }
4550 } else {
4551 bnapi = bp->bnapi[0];
4552 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04004553 }
4554}
4555
4556static void bnxt_disable_napi(struct bnxt *bp)
4557{
4558 int i;
4559
4560 if (!bp->bnapi)
4561 return;
4562
4563 for (i = 0; i < bp->cp_nr_rings; i++) {
4564 napi_disable(&bp->bnapi[i]->napi);
4565 bnxt_disable_poll(bp->bnapi[i]);
4566 }
4567}
4568
4569static void bnxt_enable_napi(struct bnxt *bp)
4570{
4571 int i;
4572
4573 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04004574 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004575 bnxt_enable_poll(bp->bnapi[i]);
4576 napi_enable(&bp->bnapi[i]->napi);
4577 }
4578}
4579
4580static void bnxt_tx_disable(struct bnxt *bp)
4581{
4582 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004583 struct bnxt_tx_ring_info *txr;
4584 struct netdev_queue *txq;
4585
Michael Chanb6ab4b02016-01-02 23:44:59 -05004586 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04004587 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004588 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004589 txq = netdev_get_tx_queue(bp->dev, i);
4590 __netif_tx_lock(txq, smp_processor_id());
4591 txr->dev_state = BNXT_DEV_STATE_CLOSING;
4592 __netif_tx_unlock(txq);
4593 }
4594 }
4595 /* Stop all TX queues */
4596 netif_tx_disable(bp->dev);
4597 netif_carrier_off(bp->dev);
4598}
4599
4600static void bnxt_tx_enable(struct bnxt *bp)
4601{
4602 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004603 struct bnxt_tx_ring_info *txr;
4604 struct netdev_queue *txq;
4605
4606 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004607 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004608 txq = netdev_get_tx_queue(bp->dev, i);
4609 txr->dev_state = 0;
4610 }
4611 netif_tx_wake_all_queues(bp->dev);
4612 if (bp->link_info.link_up)
4613 netif_carrier_on(bp->dev);
4614}
4615
4616static void bnxt_report_link(struct bnxt *bp)
4617{
4618 if (bp->link_info.link_up) {
4619 const char *duplex;
4620 const char *flow_ctrl;
4621 u16 speed;
4622
4623 netif_carrier_on(bp->dev);
4624 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
4625 duplex = "full";
4626 else
4627 duplex = "half";
4628 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
4629 flow_ctrl = "ON - receive & transmit";
4630 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
4631 flow_ctrl = "ON - transmit";
4632 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
4633 flow_ctrl = "ON - receive";
4634 else
4635 flow_ctrl = "none";
4636 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
4637 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
4638 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04004639 if (bp->flags & BNXT_FLAG_EEE_CAP)
4640 netdev_info(bp->dev, "EEE is %s\n",
4641 bp->eee.eee_active ? "active" :
4642 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04004643 } else {
4644 netif_carrier_off(bp->dev);
4645 netdev_err(bp->dev, "NIC Link is Down\n");
4646 }
4647}
4648
Michael Chan170ce012016-04-05 14:08:57 -04004649static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
4650{
4651 int rc = 0;
4652 struct hwrm_port_phy_qcaps_input req = {0};
4653 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4654
4655 if (bp->hwrm_spec_code < 0x10201)
4656 return 0;
4657
4658 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
4659
4660 mutex_lock(&bp->hwrm_cmd_lock);
4661 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4662 if (rc)
4663 goto hwrm_phy_qcaps_exit;
4664
4665 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
4666 struct ethtool_eee *eee = &bp->eee;
4667 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
4668
4669 bp->flags |= BNXT_FLAG_EEE_CAP;
4670 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4671 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
4672 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
4673 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
4674 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
4675 }
4676
4677hwrm_phy_qcaps_exit:
4678 mutex_unlock(&bp->hwrm_cmd_lock);
4679 return rc;
4680}
4681
Michael Chanc0c050c2015-10-22 16:01:17 -04004682static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
4683{
4684 int rc = 0;
4685 struct bnxt_link_info *link_info = &bp->link_info;
4686 struct hwrm_port_phy_qcfg_input req = {0};
4687 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4688 u8 link_up = link_info->link_up;
4689
4690 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
4691
4692 mutex_lock(&bp->hwrm_cmd_lock);
4693 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4694 if (rc) {
4695 mutex_unlock(&bp->hwrm_cmd_lock);
4696 return rc;
4697 }
4698
4699 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
4700 link_info->phy_link_status = resp->link;
4701 link_info->duplex = resp->duplex;
4702 link_info->pause = resp->pause;
4703 link_info->auto_mode = resp->auto_mode;
4704 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05004705 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04004706 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05004707 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04004708 if (link_info->phy_link_status == BNXT_LINK_LINK)
4709 link_info->link_speed = le16_to_cpu(resp->link_speed);
4710 else
4711 link_info->link_speed = 0;
4712 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04004713 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
4714 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05004715 link_info->lp_auto_link_speeds =
4716 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04004717 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
4718 link_info->phy_ver[0] = resp->phy_maj;
4719 link_info->phy_ver[1] = resp->phy_min;
4720 link_info->phy_ver[2] = resp->phy_bld;
4721 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04004722 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04004723 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04004724 link_info->phy_addr = resp->eee_config_phy_addr &
4725 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04004726 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04004727
Michael Chan170ce012016-04-05 14:08:57 -04004728 if (bp->flags & BNXT_FLAG_EEE_CAP) {
4729 struct ethtool_eee *eee = &bp->eee;
4730 u16 fw_speeds;
4731
4732 eee->eee_active = 0;
4733 if (resp->eee_config_phy_addr &
4734 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
4735 eee->eee_active = 1;
4736 fw_speeds = le16_to_cpu(
4737 resp->link_partner_adv_eee_link_speed_mask);
4738 eee->lp_advertised =
4739 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4740 }
4741
4742 /* Pull initial EEE config */
4743 if (!chng_link_state) {
4744 if (resp->eee_config_phy_addr &
4745 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
4746 eee->eee_enabled = 1;
4747
4748 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
4749 eee->advertised =
4750 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
4751
4752 if (resp->eee_config_phy_addr &
4753 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
4754 __le32 tmr;
4755
4756 eee->tx_lpi_enabled = 1;
4757 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
4758 eee->tx_lpi_timer = le32_to_cpu(tmr) &
4759 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
4760 }
4761 }
4762 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004763 /* TODO: need to add more logic to report VF link */
4764 if (chng_link_state) {
4765 if (link_info->phy_link_status == BNXT_LINK_LINK)
4766 link_info->link_up = 1;
4767 else
4768 link_info->link_up = 0;
4769 if (link_up != link_info->link_up)
4770 bnxt_report_link(bp);
4771 } else {
4772 /* alwasy link down if not require to update link state */
4773 link_info->link_up = 0;
4774 }
4775 mutex_unlock(&bp->hwrm_cmd_lock);
4776 return 0;
4777}
4778
Michael Chan10289be2016-05-15 03:04:49 -04004779static void bnxt_get_port_module_status(struct bnxt *bp)
4780{
4781 struct bnxt_link_info *link_info = &bp->link_info;
4782 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
4783 u8 module_status;
4784
4785 if (bnxt_update_link(bp, true))
4786 return;
4787
4788 module_status = link_info->module_status;
4789 switch (module_status) {
4790 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
4791 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
4792 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
4793 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
4794 bp->pf.port_id);
4795 if (bp->hwrm_spec_code >= 0x10201) {
4796 netdev_warn(bp->dev, "Module part number %s\n",
4797 resp->phy_vendor_partnumber);
4798 }
4799 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
4800 netdev_warn(bp->dev, "TX is disabled\n");
4801 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
4802 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
4803 }
4804}
4805
Michael Chanc0c050c2015-10-22 16:01:17 -04004806static void
4807bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
4808{
4809 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04004810 if (bp->hwrm_spec_code >= 0x10201)
4811 req->auto_pause =
4812 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04004813 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4814 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
4815 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04004816 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04004817 req->enables |=
4818 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4819 } else {
4820 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
4821 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
4822 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
4823 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
4824 req->enables |=
4825 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04004826 if (bp->hwrm_spec_code >= 0x10201) {
4827 req->auto_pause = req->force_pause;
4828 req->enables |= cpu_to_le32(
4829 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
4830 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004831 }
4832}
4833
4834static void bnxt_hwrm_set_link_common(struct bnxt *bp,
4835 struct hwrm_port_phy_cfg_input *req)
4836{
4837 u8 autoneg = bp->link_info.autoneg;
4838 u16 fw_link_speed = bp->link_info.req_link_speed;
4839 u32 advertising = bp->link_info.advertising;
4840
4841 if (autoneg & BNXT_AUTONEG_SPEED) {
4842 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04004843 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04004844
4845 req->enables |= cpu_to_le32(
4846 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
4847 req->auto_link_speed_mask = cpu_to_le16(advertising);
4848
4849 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
4850 req->flags |=
4851 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
4852 } else {
4853 req->force_link_speed = cpu_to_le16(fw_link_speed);
4854 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
4855 }
4856
Michael Chanc0c050c2015-10-22 16:01:17 -04004857 /* tell chimp that the setting takes effect immediately */
4858 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
4859}
4860
4861int bnxt_hwrm_set_pause(struct bnxt *bp)
4862{
4863 struct hwrm_port_phy_cfg_input req = {0};
4864 int rc;
4865
4866 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4867 bnxt_hwrm_set_pause_common(bp, &req);
4868
4869 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
4870 bp->link_info.force_link_chng)
4871 bnxt_hwrm_set_link_common(bp, &req);
4872
4873 mutex_lock(&bp->hwrm_cmd_lock);
4874 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4875 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
4876 /* since changing of pause setting doesn't trigger any link
4877 * change event, the driver needs to update the current pause
4878 * result upon successfully return of the phy_cfg command
4879 */
4880 bp->link_info.pause =
4881 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
4882 bp->link_info.auto_pause_setting = 0;
4883 if (!bp->link_info.force_link_chng)
4884 bnxt_report_link(bp);
4885 }
4886 bp->link_info.force_link_chng = false;
4887 mutex_unlock(&bp->hwrm_cmd_lock);
4888 return rc;
4889}
4890
Michael Chan939f7f02016-04-05 14:08:58 -04004891static void bnxt_hwrm_set_eee(struct bnxt *bp,
4892 struct hwrm_port_phy_cfg_input *req)
4893{
4894 struct ethtool_eee *eee = &bp->eee;
4895
4896 if (eee->eee_enabled) {
4897 u16 eee_speeds;
4898 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
4899
4900 if (eee->tx_lpi_enabled)
4901 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
4902 else
4903 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
4904
4905 req->flags |= cpu_to_le32(flags);
4906 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
4907 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
4908 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
4909 } else {
4910 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
4911 }
4912}
4913
4914int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04004915{
4916 struct hwrm_port_phy_cfg_input req = {0};
4917
4918 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4919 if (set_pause)
4920 bnxt_hwrm_set_pause_common(bp, &req);
4921
4922 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04004923
4924 if (set_eee)
4925 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04004926 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4927}
4928
Michael Chan33f7d552016-04-11 04:11:12 -04004929static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
4930{
4931 struct hwrm_port_phy_cfg_input req = {0};
4932
4933 if (BNXT_VF(bp))
4934 return 0;
4935
4936 if (pci_num_vf(bp->pdev))
4937 return 0;
4938
4939 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
4940 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DOWN);
4941 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4942}
4943
Michael Chan939f7f02016-04-05 14:08:58 -04004944static bool bnxt_eee_config_ok(struct bnxt *bp)
4945{
4946 struct ethtool_eee *eee = &bp->eee;
4947 struct bnxt_link_info *link_info = &bp->link_info;
4948
4949 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
4950 return true;
4951
4952 if (eee->eee_enabled) {
4953 u32 advertising =
4954 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
4955
4956 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4957 eee->eee_enabled = 0;
4958 return false;
4959 }
4960 if (eee->advertised & ~advertising) {
4961 eee->advertised = advertising & eee->supported;
4962 return false;
4963 }
4964 }
4965 return true;
4966}
4967
Michael Chanc0c050c2015-10-22 16:01:17 -04004968static int bnxt_update_phy_setting(struct bnxt *bp)
4969{
4970 int rc;
4971 bool update_link = false;
4972 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04004973 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04004974 struct bnxt_link_info *link_info = &bp->link_info;
4975
4976 rc = bnxt_update_link(bp, true);
4977 if (rc) {
4978 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
4979 rc);
4980 return rc;
4981 }
4982 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04004983 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
4984 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04004985 update_pause = true;
4986 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
4987 link_info->force_pause_setting != link_info->req_flow_ctrl)
4988 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004989 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
4990 if (BNXT_AUTO_MODE(link_info->auto_mode))
4991 update_link = true;
4992 if (link_info->req_link_speed != link_info->force_link_speed)
4993 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05004994 if (link_info->req_duplex != link_info->duplex_setting)
4995 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04004996 } else {
4997 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
4998 update_link = true;
4999 if (link_info->advertising != link_info->auto_link_speeds)
5000 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005001 }
5002
Michael Chan939f7f02016-04-05 14:08:58 -04005003 if (!bnxt_eee_config_ok(bp))
5004 update_eee = true;
5005
Michael Chanc0c050c2015-10-22 16:01:17 -04005006 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005007 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005008 else if (update_pause)
5009 rc = bnxt_hwrm_set_pause(bp);
5010 if (rc) {
5011 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5012 rc);
5013 return rc;
5014 }
5015
5016 return rc;
5017}
5018
Jeffrey Huang11809492015-11-05 16:25:49 -05005019/* Common routine to pre-map certain register block to different GRC window.
5020 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5021 * in PF and 3 windows in VF that can be customized to map in different
5022 * register blocks.
5023 */
5024static void bnxt_preset_reg_win(struct bnxt *bp)
5025{
5026 if (BNXT_PF(bp)) {
5027 /* CAG registers map to GRC window #4 */
5028 writel(BNXT_CAG_REG_BASE,
5029 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5030 }
5031}
5032
Michael Chanc0c050c2015-10-22 16:01:17 -04005033static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5034{
5035 int rc = 0;
5036
Jeffrey Huang11809492015-11-05 16:25:49 -05005037 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005038 netif_carrier_off(bp->dev);
5039 if (irq_re_init) {
5040 rc = bnxt_setup_int_mode(bp);
5041 if (rc) {
5042 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5043 rc);
5044 return rc;
5045 }
5046 }
5047 if ((bp->flags & BNXT_FLAG_RFS) &&
5048 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5049 /* disable RFS if falling back to INTA */
5050 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5051 bp->flags &= ~BNXT_FLAG_RFS;
5052 }
5053
5054 rc = bnxt_alloc_mem(bp, irq_re_init);
5055 if (rc) {
5056 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5057 goto open_err_free_mem;
5058 }
5059
5060 if (irq_re_init) {
5061 bnxt_init_napi(bp);
5062 rc = bnxt_request_irq(bp);
5063 if (rc) {
5064 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5065 goto open_err;
5066 }
5067 }
5068
5069 bnxt_enable_napi(bp);
5070
5071 rc = bnxt_init_nic(bp, irq_re_init);
5072 if (rc) {
5073 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5074 goto open_err;
5075 }
5076
5077 if (link_re_init) {
5078 rc = bnxt_update_phy_setting(bp);
5079 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005080 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005081 }
5082
5083 if (irq_re_init) {
5084#if defined(CONFIG_VXLAN) || defined(CONFIG_VXLAN_MODULE)
5085 vxlan_get_rx_port(bp->dev);
5086#endif
5087 if (!bnxt_hwrm_tunnel_dst_port_alloc(
5088 bp, htons(0x17c1),
5089 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE))
5090 bp->nge_port_cnt = 1;
5091 }
5092
Michael Chancaefe522015-12-09 19:35:42 -05005093 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005094 bnxt_enable_int(bp);
5095 /* Enable TX queues */
5096 bnxt_tx_enable(bp);
5097 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005098 /* Poll link status and check for SFP+ module status */
5099 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005100
5101 return 0;
5102
5103open_err:
5104 bnxt_disable_napi(bp);
5105 bnxt_del_napi(bp);
5106
5107open_err_free_mem:
5108 bnxt_free_skbs(bp);
5109 bnxt_free_irq(bp);
5110 bnxt_free_mem(bp, true);
5111 return rc;
5112}
5113
5114/* rtnl_lock held */
5115int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5116{
5117 int rc = 0;
5118
5119 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5120 if (rc) {
5121 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5122 dev_close(bp->dev);
5123 }
5124 return rc;
5125}
5126
5127static int bnxt_open(struct net_device *dev)
5128{
5129 struct bnxt *bp = netdev_priv(dev);
5130 int rc = 0;
5131
5132 rc = bnxt_hwrm_func_reset(bp);
5133 if (rc) {
5134 netdev_err(bp->dev, "hwrm chip reset failure rc: %x\n",
5135 rc);
5136 rc = -1;
5137 return rc;
5138 }
5139 return __bnxt_open_nic(bp, true, true);
5140}
5141
5142static void bnxt_disable_int_sync(struct bnxt *bp)
5143{
5144 int i;
5145
5146 atomic_inc(&bp->intr_sem);
5147 if (!netif_running(bp->dev))
5148 return;
5149
5150 bnxt_disable_int(bp);
5151 for (i = 0; i < bp->cp_nr_rings; i++)
5152 synchronize_irq(bp->irq_tbl[i].vector);
5153}
5154
5155int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5156{
5157 int rc = 0;
5158
5159#ifdef CONFIG_BNXT_SRIOV
5160 if (bp->sriov_cfg) {
5161 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5162 !bp->sriov_cfg,
5163 BNXT_SRIOV_CFG_WAIT_TMO);
5164 if (rc)
5165 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5166 }
5167#endif
5168 /* Change device state to avoid TX queue wake up's */
5169 bnxt_tx_disable(bp);
5170
Michael Chancaefe522015-12-09 19:35:42 -05005171 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005172 smp_mb__after_atomic();
5173 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5174 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005175
5176 /* Flush rings before disabling interrupts */
5177 bnxt_shutdown_nic(bp, irq_re_init);
5178
5179 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5180
5181 bnxt_disable_napi(bp);
5182 bnxt_disable_int_sync(bp);
5183 del_timer_sync(&bp->timer);
5184 bnxt_free_skbs(bp);
5185
5186 if (irq_re_init) {
5187 bnxt_free_irq(bp);
5188 bnxt_del_napi(bp);
5189 }
5190 bnxt_free_mem(bp, irq_re_init);
5191 return rc;
5192}
5193
5194static int bnxt_close(struct net_device *dev)
5195{
5196 struct bnxt *bp = netdev_priv(dev);
5197
5198 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04005199 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005200 return 0;
5201}
5202
5203/* rtnl_lock held */
5204static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
5205{
5206 switch (cmd) {
5207 case SIOCGMIIPHY:
5208 /* fallthru */
5209 case SIOCGMIIREG: {
5210 if (!netif_running(dev))
5211 return -EAGAIN;
5212
5213 return 0;
5214 }
5215
5216 case SIOCSMIIREG:
5217 if (!netif_running(dev))
5218 return -EAGAIN;
5219
5220 return 0;
5221
5222 default:
5223 /* do nothing */
5224 break;
5225 }
5226 return -EOPNOTSUPP;
5227}
5228
5229static struct rtnl_link_stats64 *
5230bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
5231{
5232 u32 i;
5233 struct bnxt *bp = netdev_priv(dev);
5234
5235 memset(stats, 0, sizeof(struct rtnl_link_stats64));
5236
5237 if (!bp->bnapi)
5238 return stats;
5239
5240 /* TODO check if we need to synchronize with bnxt_close path */
5241 for (i = 0; i < bp->cp_nr_rings; i++) {
5242 struct bnxt_napi *bnapi = bp->bnapi[i];
5243 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5244 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
5245
5246 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
5247 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
5248 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
5249
5250 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
5251 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
5252 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
5253
5254 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
5255 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
5256 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
5257
5258 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
5259 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
5260 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
5261
5262 stats->rx_missed_errors +=
5263 le64_to_cpu(hw_stats->rx_discard_pkts);
5264
5265 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
5266
Michael Chanc0c050c2015-10-22 16:01:17 -04005267 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
5268 }
5269
Michael Chan9947f832016-03-07 15:38:46 -05005270 if (bp->flags & BNXT_FLAG_PORT_STATS) {
5271 struct rx_port_stats *rx = bp->hw_rx_port_stats;
5272 struct tx_port_stats *tx = bp->hw_tx_port_stats;
5273
5274 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
5275 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
5276 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
5277 le64_to_cpu(rx->rx_ovrsz_frames) +
5278 le64_to_cpu(rx->rx_runt_frames);
5279 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
5280 le64_to_cpu(rx->rx_jbr_frames);
5281 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
5282 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
5283 stats->tx_errors = le64_to_cpu(tx->tx_err);
5284 }
5285
Michael Chanc0c050c2015-10-22 16:01:17 -04005286 return stats;
5287}
5288
5289static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
5290{
5291 struct net_device *dev = bp->dev;
5292 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5293 struct netdev_hw_addr *ha;
5294 u8 *haddr;
5295 int mc_count = 0;
5296 bool update = false;
5297 int off = 0;
5298
5299 netdev_for_each_mc_addr(ha, dev) {
5300 if (mc_count >= BNXT_MAX_MC_ADDRS) {
5301 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5302 vnic->mc_list_count = 0;
5303 return false;
5304 }
5305 haddr = ha->addr;
5306 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
5307 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
5308 update = true;
5309 }
5310 off += ETH_ALEN;
5311 mc_count++;
5312 }
5313 if (mc_count)
5314 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
5315
5316 if (mc_count != vnic->mc_list_count) {
5317 vnic->mc_list_count = mc_count;
5318 update = true;
5319 }
5320 return update;
5321}
5322
5323static bool bnxt_uc_list_updated(struct bnxt *bp)
5324{
5325 struct net_device *dev = bp->dev;
5326 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5327 struct netdev_hw_addr *ha;
5328 int off = 0;
5329
5330 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
5331 return true;
5332
5333 netdev_for_each_uc_addr(ha, dev) {
5334 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
5335 return true;
5336
5337 off += ETH_ALEN;
5338 }
5339 return false;
5340}
5341
5342static void bnxt_set_rx_mode(struct net_device *dev)
5343{
5344 struct bnxt *bp = netdev_priv(dev);
5345 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5346 u32 mask = vnic->rx_mask;
5347 bool mc_update = false;
5348 bool uc_update;
5349
5350 if (!netif_running(dev))
5351 return;
5352
5353 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
5354 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
5355 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
5356
5357 /* Only allow PF to be in promiscuous mode */
5358 if ((dev->flags & IFF_PROMISC) && BNXT_PF(bp))
5359 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5360
5361 uc_update = bnxt_uc_list_updated(bp);
5362
5363 if (dev->flags & IFF_ALLMULTI) {
5364 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5365 vnic->mc_list_count = 0;
5366 } else {
5367 mc_update = bnxt_mc_list_updated(bp, &mask);
5368 }
5369
5370 if (mask != vnic->rx_mask || uc_update || mc_update) {
5371 vnic->rx_mask = mask;
5372
5373 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
5374 schedule_work(&bp->sp_task);
5375 }
5376}
5377
Michael Chanb664f002015-12-02 01:54:08 -05005378static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005379{
5380 struct net_device *dev = bp->dev;
5381 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5382 struct netdev_hw_addr *ha;
5383 int i, off = 0, rc;
5384 bool uc_update;
5385
5386 netif_addr_lock_bh(dev);
5387 uc_update = bnxt_uc_list_updated(bp);
5388 netif_addr_unlock_bh(dev);
5389
5390 if (!uc_update)
5391 goto skip_uc;
5392
5393 mutex_lock(&bp->hwrm_cmd_lock);
5394 for (i = 1; i < vnic->uc_filter_count; i++) {
5395 struct hwrm_cfa_l2_filter_free_input req = {0};
5396
5397 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
5398 -1);
5399
5400 req.l2_filter_id = vnic->fw_l2_filter_id[i];
5401
5402 rc = _hwrm_send_message(bp, &req, sizeof(req),
5403 HWRM_CMD_TIMEOUT);
5404 }
5405 mutex_unlock(&bp->hwrm_cmd_lock);
5406
5407 vnic->uc_filter_count = 1;
5408
5409 netif_addr_lock_bh(dev);
5410 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
5411 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5412 } else {
5413 netdev_for_each_uc_addr(ha, dev) {
5414 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
5415 off += ETH_ALEN;
5416 vnic->uc_filter_count++;
5417 }
5418 }
5419 netif_addr_unlock_bh(dev);
5420
5421 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
5422 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
5423 if (rc) {
5424 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
5425 rc);
5426 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05005427 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005428 }
5429 }
5430
5431skip_uc:
5432 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
5433 if (rc)
5434 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
5435 rc);
Michael Chanb664f002015-12-02 01:54:08 -05005436
5437 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005438}
5439
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005440static bool bnxt_rfs_capable(struct bnxt *bp)
5441{
5442#ifdef CONFIG_RFS_ACCEL
5443 struct bnxt_pf_info *pf = &bp->pf;
5444 int vnics;
5445
5446 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
5447 return false;
5448
5449 vnics = 1 + bp->rx_nr_rings;
5450 if (vnics > pf->max_rsscos_ctxs || vnics > pf->max_vnics)
5451 return false;
5452
5453 return true;
5454#else
5455 return false;
5456#endif
5457}
5458
Michael Chanc0c050c2015-10-22 16:01:17 -04005459static netdev_features_t bnxt_fix_features(struct net_device *dev,
5460 netdev_features_t features)
5461{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005462 struct bnxt *bp = netdev_priv(dev);
5463
5464 if (!bnxt_rfs_capable(bp))
5465 features &= ~NETIF_F_NTUPLE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005466 return features;
5467}
5468
5469static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
5470{
5471 struct bnxt *bp = netdev_priv(dev);
5472 u32 flags = bp->flags;
5473 u32 changes;
5474 int rc = 0;
5475 bool re_init = false;
5476 bool update_tpa = false;
5477
5478 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
5479 if ((features & NETIF_F_GRO) && (bp->pdev->revision > 0))
5480 flags |= BNXT_FLAG_GRO;
5481 if (features & NETIF_F_LRO)
5482 flags |= BNXT_FLAG_LRO;
5483
5484 if (features & NETIF_F_HW_VLAN_CTAG_RX)
5485 flags |= BNXT_FLAG_STRIP_VLAN;
5486
5487 if (features & NETIF_F_NTUPLE)
5488 flags |= BNXT_FLAG_RFS;
5489
5490 changes = flags ^ bp->flags;
5491 if (changes & BNXT_FLAG_TPA) {
5492 update_tpa = true;
5493 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
5494 (flags & BNXT_FLAG_TPA) == 0)
5495 re_init = true;
5496 }
5497
5498 if (changes & ~BNXT_FLAG_TPA)
5499 re_init = true;
5500
5501 if (flags != bp->flags) {
5502 u32 old_flags = bp->flags;
5503
5504 bp->flags = flags;
5505
Michael Chan2bcfa6f2015-12-27 18:19:24 -05005506 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005507 if (update_tpa)
5508 bnxt_set_ring_params(bp);
5509 return rc;
5510 }
5511
5512 if (re_init) {
5513 bnxt_close_nic(bp, false, false);
5514 if (update_tpa)
5515 bnxt_set_ring_params(bp);
5516
5517 return bnxt_open_nic(bp, false, false);
5518 }
5519 if (update_tpa) {
5520 rc = bnxt_set_tpa(bp,
5521 (flags & BNXT_FLAG_TPA) ?
5522 true : false);
5523 if (rc)
5524 bp->flags = old_flags;
5525 }
5526 }
5527 return rc;
5528}
5529
Michael Chan9f554592016-01-02 23:44:58 -05005530static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
5531{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005532 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005533 int i = bnapi->index;
5534
Michael Chan3b2b7d92016-01-02 23:45:00 -05005535 if (!txr)
5536 return;
5537
Michael Chan9f554592016-01-02 23:44:58 -05005538 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
5539 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
5540 txr->tx_cons);
5541}
5542
5543static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
5544{
Michael Chanb6ab4b02016-01-02 23:44:59 -05005545 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05005546 int i = bnapi->index;
5547
Michael Chan3b2b7d92016-01-02 23:45:00 -05005548 if (!rxr)
5549 return;
5550
Michael Chan9f554592016-01-02 23:44:58 -05005551 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
5552 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
5553 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
5554 rxr->rx_sw_agg_prod);
5555}
5556
5557static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
5558{
5559 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5560 int i = bnapi->index;
5561
5562 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
5563 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
5564}
5565
Michael Chanc0c050c2015-10-22 16:01:17 -04005566static void bnxt_dbg_dump_states(struct bnxt *bp)
5567{
5568 int i;
5569 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04005570
5571 for (i = 0; i < bp->cp_nr_rings; i++) {
5572 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005573 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05005574 bnxt_dump_tx_sw_state(bnapi);
5575 bnxt_dump_rx_sw_state(bnapi);
5576 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005577 }
5578 }
5579}
5580
5581static void bnxt_reset_task(struct bnxt *bp)
5582{
5583 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05005584 if (netif_running(bp->dev)) {
5585 bnxt_close_nic(bp, false, false);
5586 bnxt_open_nic(bp, false, false);
5587 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005588}
5589
5590static void bnxt_tx_timeout(struct net_device *dev)
5591{
5592 struct bnxt *bp = netdev_priv(dev);
5593
5594 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
5595 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
5596 schedule_work(&bp->sp_task);
5597}
5598
5599#ifdef CONFIG_NET_POLL_CONTROLLER
5600static void bnxt_poll_controller(struct net_device *dev)
5601{
5602 struct bnxt *bp = netdev_priv(dev);
5603 int i;
5604
5605 for (i = 0; i < bp->cp_nr_rings; i++) {
5606 struct bnxt_irq *irq = &bp->irq_tbl[i];
5607
5608 disable_irq(irq->vector);
5609 irq->handler(irq->vector, bp->bnapi[i]);
5610 enable_irq(irq->vector);
5611 }
5612}
5613#endif
5614
5615static void bnxt_timer(unsigned long data)
5616{
5617 struct bnxt *bp = (struct bnxt *)data;
5618 struct net_device *dev = bp->dev;
5619
5620 if (!netif_running(dev))
5621 return;
5622
5623 if (atomic_read(&bp->intr_sem) != 0)
5624 goto bnxt_restart_timer;
5625
Michael Chan3bdf56c2016-03-07 15:38:45 -05005626 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
5627 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
5628 schedule_work(&bp->sp_task);
5629 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005630bnxt_restart_timer:
5631 mod_timer(&bp->timer, jiffies + bp->current_interval);
5632}
5633
5634static void bnxt_cfg_ntp_filters(struct bnxt *);
5635
5636static void bnxt_sp_task(struct work_struct *work)
5637{
5638 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
5639 int rc;
5640
Michael Chan4cebdce2015-12-09 19:35:43 -05005641 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5642 smp_mb__after_atomic();
5643 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
5644 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005645 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05005646 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005647
5648 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
5649 bnxt_cfg_rx_mode(bp);
5650
5651 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
5652 bnxt_cfg_ntp_filters(bp);
5653 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
5654 rc = bnxt_update_link(bp, true);
5655 if (rc)
5656 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
5657 rc);
5658 }
5659 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
5660 bnxt_hwrm_exec_fwd_req(bp);
5661 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
5662 bnxt_hwrm_tunnel_dst_port_alloc(
5663 bp, bp->vxlan_port,
5664 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5665 }
5666 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
5667 bnxt_hwrm_tunnel_dst_port_free(
5668 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5669 }
Michael Chan028de142015-12-09 19:35:44 -05005670 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event)) {
5671 /* bnxt_reset_task() calls bnxt_close_nic() which waits
5672 * for BNXT_STATE_IN_SP_TASK to clear.
5673 */
5674 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5675 rtnl_lock();
Michael Chanc0c050c2015-10-22 16:01:17 -04005676 bnxt_reset_task(bp);
Michael Chan028de142015-12-09 19:35:44 -05005677 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
5678 rtnl_unlock();
5679 }
Michael Chan4cebdce2015-12-09 19:35:43 -05005680
Michael Chan4bb13ab2016-04-05 14:09:01 -04005681 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event))
Michael Chan10289be2016-05-15 03:04:49 -04005682 bnxt_get_port_module_status(bp);
Michael Chan4bb13ab2016-04-05 14:09:01 -04005683
Michael Chan3bdf56c2016-03-07 15:38:45 -05005684 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
5685 bnxt_hwrm_port_qstats(bp);
5686
Michael Chan4cebdce2015-12-09 19:35:43 -05005687 smp_mb__before_atomic();
5688 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005689}
5690
5691static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
5692{
5693 int rc;
5694 struct bnxt *bp = netdev_priv(dev);
5695
5696 SET_NETDEV_DEV(dev, &pdev->dev);
5697
5698 /* enable device (incl. PCI PM wakeup), and bus-mastering */
5699 rc = pci_enable_device(pdev);
5700 if (rc) {
5701 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
5702 goto init_err;
5703 }
5704
5705 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
5706 dev_err(&pdev->dev,
5707 "Cannot find PCI device base address, aborting\n");
5708 rc = -ENODEV;
5709 goto init_err_disable;
5710 }
5711
5712 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
5713 if (rc) {
5714 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
5715 goto init_err_disable;
5716 }
5717
5718 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
5719 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
5720 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
5721 goto init_err_disable;
5722 }
5723
5724 pci_set_master(pdev);
5725
5726 bp->dev = dev;
5727 bp->pdev = pdev;
5728
5729 bp->bar0 = pci_ioremap_bar(pdev, 0);
5730 if (!bp->bar0) {
5731 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
5732 rc = -ENOMEM;
5733 goto init_err_release;
5734 }
5735
5736 bp->bar1 = pci_ioremap_bar(pdev, 2);
5737 if (!bp->bar1) {
5738 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
5739 rc = -ENOMEM;
5740 goto init_err_release;
5741 }
5742
5743 bp->bar2 = pci_ioremap_bar(pdev, 4);
5744 if (!bp->bar2) {
5745 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
5746 rc = -ENOMEM;
5747 goto init_err_release;
5748 }
5749
Satish Baddipadige6316ea62016-03-07 15:38:48 -05005750 pci_enable_pcie_error_reporting(pdev);
5751
Michael Chanc0c050c2015-10-22 16:01:17 -04005752 INIT_WORK(&bp->sp_task, bnxt_sp_task);
5753
5754 spin_lock_init(&bp->ntp_fltr_lock);
5755
5756 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
5757 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
5758
Michael Chandfb5b892016-02-26 04:00:01 -05005759 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05005760 bp->rx_coal_ticks = 12;
5761 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05005762 bp->rx_coal_ticks_irq = 1;
5763 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04005764
Michael Chandfc9c942016-02-26 04:00:03 -05005765 bp->tx_coal_ticks = 25;
5766 bp->tx_coal_bufs = 30;
5767 bp->tx_coal_ticks_irq = 2;
5768 bp->tx_coal_bufs_irq = 2;
5769
Michael Chanc0c050c2015-10-22 16:01:17 -04005770 init_timer(&bp->timer);
5771 bp->timer.data = (unsigned long)bp;
5772 bp->timer.function = bnxt_timer;
5773 bp->current_interval = BNXT_TIMER_INTERVAL;
5774
Michael Chancaefe522015-12-09 19:35:42 -05005775 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005776
5777 return 0;
5778
5779init_err_release:
5780 if (bp->bar2) {
5781 pci_iounmap(pdev, bp->bar2);
5782 bp->bar2 = NULL;
5783 }
5784
5785 if (bp->bar1) {
5786 pci_iounmap(pdev, bp->bar1);
5787 bp->bar1 = NULL;
5788 }
5789
5790 if (bp->bar0) {
5791 pci_iounmap(pdev, bp->bar0);
5792 bp->bar0 = NULL;
5793 }
5794
5795 pci_release_regions(pdev);
5796
5797init_err_disable:
5798 pci_disable_device(pdev);
5799
5800init_err:
5801 return rc;
5802}
5803
5804/* rtnl_lock held */
5805static int bnxt_change_mac_addr(struct net_device *dev, void *p)
5806{
5807 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005808 struct bnxt *bp = netdev_priv(dev);
5809 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005810
5811 if (!is_valid_ether_addr(addr->sa_data))
5812 return -EADDRNOTAVAIL;
5813
Michael Chan84c33dd2016-04-11 04:11:13 -04005814 rc = bnxt_approve_mac(bp, addr->sa_data);
5815 if (rc)
5816 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005817
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005818 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
5819 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005820
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05005821 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
5822 if (netif_running(dev)) {
5823 bnxt_close_nic(bp, false, false);
5824 rc = bnxt_open_nic(bp, false, false);
5825 }
5826
5827 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005828}
5829
5830/* rtnl_lock held */
5831static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
5832{
5833 struct bnxt *bp = netdev_priv(dev);
5834
5835 if (new_mtu < 60 || new_mtu > 9000)
5836 return -EINVAL;
5837
5838 if (netif_running(dev))
5839 bnxt_close_nic(bp, false, false);
5840
5841 dev->mtu = new_mtu;
5842 bnxt_set_ring_params(bp);
5843
5844 if (netif_running(dev))
5845 return bnxt_open_nic(bp, false, false);
5846
5847 return 0;
5848}
5849
John Fastabend16e5cc62016-02-16 21:16:43 -08005850static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
5851 struct tc_to_netdev *ntc)
Michael Chanc0c050c2015-10-22 16:01:17 -04005852{
5853 struct bnxt *bp = netdev_priv(dev);
John Fastabend16e5cc62016-02-16 21:16:43 -08005854 u8 tc;
Michael Chanc0c050c2015-10-22 16:01:17 -04005855
John Fastabend5eb4dce2016-02-29 11:26:13 -08005856 if (ntc->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08005857 return -EINVAL;
5858
John Fastabend16e5cc62016-02-16 21:16:43 -08005859 tc = ntc->tc;
5860
Michael Chanc0c050c2015-10-22 16:01:17 -04005861 if (tc > bp->max_tc) {
5862 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
5863 tc, bp->max_tc);
5864 return -EINVAL;
5865 }
5866
5867 if (netdev_get_num_tc(dev) == tc)
5868 return 0;
5869
5870 if (tc) {
Michael Chan6e6c5a52016-01-02 23:45:02 -05005871 int max_rx_rings, max_tx_rings, rc;
Michael Chan01657bc2016-01-02 23:45:03 -05005872 bool sh = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005873
Michael Chan01657bc2016-01-02 23:45:03 -05005874 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5875 sh = true;
5876
5877 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005878 if (rc || bp->tx_nr_rings_per_tc * tc > max_tx_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04005879 return -ENOMEM;
5880 }
5881
5882 /* Needs to close the device and do hw resource re-allocations */
5883 if (netif_running(bp->dev))
5884 bnxt_close_nic(bp, true, false);
5885
5886 if (tc) {
5887 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
5888 netdev_set_num_tc(dev, tc);
5889 } else {
5890 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
5891 netdev_reset_tc(dev);
5892 }
5893 bp->cp_nr_rings = max_t(int, bp->tx_nr_rings, bp->rx_nr_rings);
5894 bp->num_stat_ctxs = bp->cp_nr_rings;
5895
5896 if (netif_running(bp->dev))
5897 return bnxt_open_nic(bp, true, false);
5898
5899 return 0;
5900}
5901
5902#ifdef CONFIG_RFS_ACCEL
5903static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
5904 struct bnxt_ntuple_filter *f2)
5905{
5906 struct flow_keys *keys1 = &f1->fkeys;
5907 struct flow_keys *keys2 = &f2->fkeys;
5908
5909 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
5910 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
5911 keys1->ports.ports == keys2->ports.ports &&
5912 keys1->basic.ip_proto == keys2->basic.ip_proto &&
5913 keys1->basic.n_proto == keys2->basic.n_proto &&
5914 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr))
5915 return true;
5916
5917 return false;
5918}
5919
5920static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
5921 u16 rxq_index, u32 flow_id)
5922{
5923 struct bnxt *bp = netdev_priv(dev);
5924 struct bnxt_ntuple_filter *fltr, *new_fltr;
5925 struct flow_keys *fkeys;
5926 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chan84e86b92015-11-05 16:25:50 -05005927 int rc = 0, idx, bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005928 struct hlist_head *head;
5929
5930 if (skb->encapsulation)
5931 return -EPROTONOSUPPORT;
5932
5933 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
5934 if (!new_fltr)
5935 return -ENOMEM;
5936
5937 fkeys = &new_fltr->fkeys;
5938 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
5939 rc = -EPROTONOSUPPORT;
5940 goto err_free;
5941 }
5942
5943 if ((fkeys->basic.n_proto != htons(ETH_P_IP)) ||
5944 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
5945 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
5946 rc = -EPROTONOSUPPORT;
5947 goto err_free;
5948 }
5949
5950 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
5951
5952 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
5953 head = &bp->ntp_fltr_hash_tbl[idx];
5954 rcu_read_lock();
5955 hlist_for_each_entry_rcu(fltr, head, hash) {
5956 if (bnxt_fltr_match(fltr, new_fltr)) {
5957 rcu_read_unlock();
5958 rc = 0;
5959 goto err_free;
5960 }
5961 }
5962 rcu_read_unlock();
5963
5964 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05005965 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
5966 BNXT_NTP_FLTR_MAX_FLTR, 0);
5967 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005968 spin_unlock_bh(&bp->ntp_fltr_lock);
5969 rc = -ENOMEM;
5970 goto err_free;
5971 }
5972
Michael Chan84e86b92015-11-05 16:25:50 -05005973 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04005974 new_fltr->flow_id = flow_id;
5975 new_fltr->rxq = rxq_index;
5976 hlist_add_head_rcu(&new_fltr->hash, head);
5977 bp->ntp_fltr_count++;
5978 spin_unlock_bh(&bp->ntp_fltr_lock);
5979
5980 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
5981 schedule_work(&bp->sp_task);
5982
5983 return new_fltr->sw_id;
5984
5985err_free:
5986 kfree(new_fltr);
5987 return rc;
5988}
5989
5990static void bnxt_cfg_ntp_filters(struct bnxt *bp)
5991{
5992 int i;
5993
5994 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5995 struct hlist_head *head;
5996 struct hlist_node *tmp;
5997 struct bnxt_ntuple_filter *fltr;
5998 int rc;
5999
6000 head = &bp->ntp_fltr_hash_tbl[i];
6001 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6002 bool del = false;
6003
6004 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6005 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6006 fltr->flow_id,
6007 fltr->sw_id)) {
6008 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6009 fltr);
6010 del = true;
6011 }
6012 } else {
6013 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6014 fltr);
6015 if (rc)
6016 del = true;
6017 else
6018 set_bit(BNXT_FLTR_VALID, &fltr->state);
6019 }
6020
6021 if (del) {
6022 spin_lock_bh(&bp->ntp_fltr_lock);
6023 hlist_del_rcu(&fltr->hash);
6024 bp->ntp_fltr_count--;
6025 spin_unlock_bh(&bp->ntp_fltr_lock);
6026 synchronize_rcu();
6027 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6028 kfree(fltr);
6029 }
6030 }
6031 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006032 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6033 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006034}
6035
6036#else
6037
6038static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6039{
6040}
6041
6042#endif /* CONFIG_RFS_ACCEL */
6043
6044static void bnxt_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6045 __be16 port)
6046{
6047 struct bnxt *bp = netdev_priv(dev);
6048
6049 if (!netif_running(dev))
6050 return;
6051
6052 if (sa_family != AF_INET6 && sa_family != AF_INET)
6053 return;
6054
6055 if (bp->vxlan_port_cnt && bp->vxlan_port != port)
6056 return;
6057
6058 bp->vxlan_port_cnt++;
6059 if (bp->vxlan_port_cnt == 1) {
6060 bp->vxlan_port = port;
6061 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
6062 schedule_work(&bp->sp_task);
6063 }
6064}
6065
6066static void bnxt_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
6067 __be16 port)
6068{
6069 struct bnxt *bp = netdev_priv(dev);
6070
6071 if (!netif_running(dev))
6072 return;
6073
6074 if (sa_family != AF_INET6 && sa_family != AF_INET)
6075 return;
6076
6077 if (bp->vxlan_port_cnt && bp->vxlan_port == port) {
6078 bp->vxlan_port_cnt--;
6079
6080 if (bp->vxlan_port_cnt == 0) {
6081 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
6082 schedule_work(&bp->sp_task);
6083 }
6084 }
6085}
6086
6087static const struct net_device_ops bnxt_netdev_ops = {
6088 .ndo_open = bnxt_open,
6089 .ndo_start_xmit = bnxt_start_xmit,
6090 .ndo_stop = bnxt_close,
6091 .ndo_get_stats64 = bnxt_get_stats64,
6092 .ndo_set_rx_mode = bnxt_set_rx_mode,
6093 .ndo_do_ioctl = bnxt_ioctl,
6094 .ndo_validate_addr = eth_validate_addr,
6095 .ndo_set_mac_address = bnxt_change_mac_addr,
6096 .ndo_change_mtu = bnxt_change_mtu,
6097 .ndo_fix_features = bnxt_fix_features,
6098 .ndo_set_features = bnxt_set_features,
6099 .ndo_tx_timeout = bnxt_tx_timeout,
6100#ifdef CONFIG_BNXT_SRIOV
6101 .ndo_get_vf_config = bnxt_get_vf_config,
6102 .ndo_set_vf_mac = bnxt_set_vf_mac,
6103 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
6104 .ndo_set_vf_rate = bnxt_set_vf_bw,
6105 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
6106 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
6107#endif
6108#ifdef CONFIG_NET_POLL_CONTROLLER
6109 .ndo_poll_controller = bnxt_poll_controller,
6110#endif
6111 .ndo_setup_tc = bnxt_setup_tc,
6112#ifdef CONFIG_RFS_ACCEL
6113 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
6114#endif
6115 .ndo_add_vxlan_port = bnxt_add_vxlan_port,
6116 .ndo_del_vxlan_port = bnxt_del_vxlan_port,
6117#ifdef CONFIG_NET_RX_BUSY_POLL
6118 .ndo_busy_poll = bnxt_busy_poll,
6119#endif
6120};
6121
6122static void bnxt_remove_one(struct pci_dev *pdev)
6123{
6124 struct net_device *dev = pci_get_drvdata(pdev);
6125 struct bnxt *bp = netdev_priv(dev);
6126
6127 if (BNXT_PF(bp))
6128 bnxt_sriov_disable(bp);
6129
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006130 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006131 unregister_netdev(dev);
6132 cancel_work_sync(&bp->sp_task);
6133 bp->sp_event = 0;
6134
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05006135 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006136 bnxt_free_hwrm_resources(bp);
6137 pci_iounmap(pdev, bp->bar2);
6138 pci_iounmap(pdev, bp->bar1);
6139 pci_iounmap(pdev, bp->bar0);
6140 free_netdev(dev);
6141
6142 pci_release_regions(pdev);
6143 pci_disable_device(pdev);
6144}
6145
6146static int bnxt_probe_phy(struct bnxt *bp)
6147{
6148 int rc = 0;
6149 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04006150
Michael Chan170ce012016-04-05 14:08:57 -04006151 rc = bnxt_hwrm_phy_qcaps(bp);
6152 if (rc) {
6153 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
6154 rc);
6155 return rc;
6156 }
6157
Michael Chanc0c050c2015-10-22 16:01:17 -04006158 rc = bnxt_update_link(bp, false);
6159 if (rc) {
6160 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
6161 rc);
6162 return rc;
6163 }
6164
6165 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05006166 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04006167 link_info->autoneg = BNXT_AUTONEG_SPEED;
6168 if (bp->hwrm_spec_code >= 0x10201) {
6169 if (link_info->auto_pause_setting &
6170 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
6171 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6172 } else {
6173 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
6174 }
Michael Chan0d8abf02016-02-10 17:33:47 -05006175 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05006176 } else {
6177 link_info->req_link_speed = link_info->force_link_speed;
6178 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006179 }
Michael Chanc9ee9512016-04-05 14:08:56 -04006180 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
6181 link_info->req_flow_ctrl =
6182 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
6183 else
6184 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04006185 return rc;
6186}
6187
6188static int bnxt_get_max_irq(struct pci_dev *pdev)
6189{
6190 u16 ctrl;
6191
6192 if (!pdev->msix_cap)
6193 return 1;
6194
6195 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
6196 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
6197}
6198
Michael Chan6e6c5a52016-01-02 23:45:02 -05006199static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
6200 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006201{
Michael Chan6e6c5a52016-01-02 23:45:02 -05006202 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006203
Michael Chan379a80a2015-10-23 15:06:19 -04006204#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006205 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006206 *max_tx = bp->vf.max_tx_rings;
6207 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006208 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
6209 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05006210 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006211 } else
Michael Chan379a80a2015-10-23 15:06:19 -04006212#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006213 {
6214 *max_tx = bp->pf.max_tx_rings;
6215 *max_rx = bp->pf.max_rx_rings;
6216 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
6217 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
6218 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04006219 }
Arnd Bergmann415b6f12016-01-12 16:05:08 +01006220
Michael Chanc0c050c2015-10-22 16:01:17 -04006221 if (bp->flags & BNXT_FLAG_AGG_RINGS)
6222 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05006223 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05006224}
6225
6226int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
6227{
6228 int rx, tx, cp;
6229
6230 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
6231 if (!rx || !tx || !cp)
6232 return -ENOMEM;
6233
6234 *max_rx = rx;
6235 *max_tx = tx;
6236 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
6237}
6238
6239static int bnxt_set_dflt_rings(struct bnxt *bp)
6240{
6241 int dflt_rings, max_rx_rings, max_tx_rings, rc;
6242 bool sh = true;
6243
6244 if (sh)
6245 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6246 dflt_rings = netif_get_num_default_rss_queues();
6247 rc = bnxt_get_max_rings(bp, &max_rx_rings, &max_tx_rings, sh);
6248 if (rc)
6249 return rc;
6250 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
6251 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
6252 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6253 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6254 bp->tx_nr_rings + bp->rx_nr_rings;
6255 bp->num_stat_ctxs = bp->cp_nr_rings;
6256 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006257}
6258
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006259static void bnxt_parse_log_pcie_link(struct bnxt *bp)
6260{
6261 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
6262 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
6263
6264 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
6265 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
6266 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
6267 else
6268 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
6269 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
6270 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
6271 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
6272 "Unknown", width);
6273}
6274
Michael Chanc0c050c2015-10-22 16:01:17 -04006275static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6276{
6277 static int version_printed;
6278 struct net_device *dev;
6279 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05006280 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04006281
6282 if (version_printed++ == 0)
6283 pr_info("%s", version);
6284
6285 max_irqs = bnxt_get_max_irq(pdev);
6286 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
6287 if (!dev)
6288 return -ENOMEM;
6289
6290 bp = netdev_priv(dev);
6291
6292 if (bnxt_vf_pciid(ent->driver_data))
6293 bp->flags |= BNXT_FLAG_VF;
6294
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006295 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04006296 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04006297
6298 rc = bnxt_init_board(pdev, dev);
6299 if (rc < 0)
6300 goto init_err_free;
6301
6302 dev->netdev_ops = &bnxt_netdev_ops;
6303 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
6304 dev->ethtool_ops = &bnxt_ethtool_ops;
6305
6306 pci_set_drvdata(pdev, dev);
6307
6308 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6309 NETIF_F_TSO | NETIF_F_TSO6 |
6310 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
6311 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
Alexander Duyck152971e2016-05-02 09:38:55 -07006312 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6313 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Michael Chanc0c050c2015-10-22 16:01:17 -04006314 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO;
6315
Michael Chanc0c050c2015-10-22 16:01:17 -04006316 dev->hw_enc_features =
6317 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
6318 NETIF_F_TSO | NETIF_F_TSO6 |
6319 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07006320 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
6321 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT |
6322 NETIF_F_GSO_PARTIAL;
6323 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
6324 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04006325 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
6326 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
6327 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
6328 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
6329 dev->priv_flags |= IFF_UNICAST_FLT;
6330
6331#ifdef CONFIG_BNXT_SRIOV
6332 init_waitqueue_head(&bp->sriov_cfg_wait);
6333#endif
6334 rc = bnxt_alloc_hwrm_resources(bp);
6335 if (rc)
6336 goto init_err;
6337
6338 mutex_init(&bp->hwrm_cmd_lock);
6339 bnxt_hwrm_ver_get(bp);
6340
6341 rc = bnxt_hwrm_func_drv_rgtr(bp);
6342 if (rc)
6343 goto init_err;
6344
6345 /* Get the MAX capabilities for this function */
6346 rc = bnxt_hwrm_func_qcaps(bp);
6347 if (rc) {
6348 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
6349 rc);
6350 rc = -1;
6351 goto init_err;
6352 }
6353
6354 rc = bnxt_hwrm_queue_qportcfg(bp);
6355 if (rc) {
6356 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
6357 rc);
6358 rc = -1;
6359 goto init_err;
6360 }
6361
6362 bnxt_set_tpa_flags(bp);
6363 bnxt_set_ring_params(bp);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006364 if (BNXT_PF(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006365 bp->pf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006366#if defined(CONFIG_BNXT_SRIOV)
Jeffrey Huangbdd43472015-12-02 01:54:07 -05006367 else
Michael Chanc0c050c2015-10-22 16:01:17 -04006368 bp->vf.max_irqs = max_irqs;
Michael Chan379a80a2015-10-23 15:06:19 -04006369#endif
Michael Chan6e6c5a52016-01-02 23:45:02 -05006370 bnxt_set_dflt_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006371
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006372 if (BNXT_PF(bp)) {
6373 dev->hw_features |= NETIF_F_NTUPLE;
6374 if (bnxt_rfs_capable(bp)) {
6375 bp->flags |= BNXT_FLAG_RFS;
6376 dev->features |= NETIF_F_NTUPLE;
6377 }
6378 }
6379
Michael Chanc0c050c2015-10-22 16:01:17 -04006380 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
6381 bp->flags |= BNXT_FLAG_STRIP_VLAN;
6382
6383 rc = bnxt_probe_phy(bp);
6384 if (rc)
6385 goto init_err;
6386
6387 rc = register_netdev(dev);
6388 if (rc)
6389 goto init_err;
6390
6391 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
6392 board_info[ent->driver_data].name,
6393 (long)pci_resource_start(pdev, 0), dev->dev_addr);
6394
Ajit Khaparde90c4f782016-05-15 03:04:45 -04006395 bnxt_parse_log_pcie_link(bp);
6396
Michael Chanc0c050c2015-10-22 16:01:17 -04006397 return 0;
6398
6399init_err:
6400 pci_iounmap(pdev, bp->bar0);
6401 pci_release_regions(pdev);
6402 pci_disable_device(pdev);
6403
6404init_err_free:
6405 free_netdev(dev);
6406 return rc;
6407}
6408
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006409/**
6410 * bnxt_io_error_detected - called when PCI error is detected
6411 * @pdev: Pointer to PCI device
6412 * @state: The current pci connection state
6413 *
6414 * This function is called after a PCI bus error affecting
6415 * this device has been detected.
6416 */
6417static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
6418 pci_channel_state_t state)
6419{
6420 struct net_device *netdev = pci_get_drvdata(pdev);
6421
6422 netdev_info(netdev, "PCI I/O error detected\n");
6423
6424 rtnl_lock();
6425 netif_device_detach(netdev);
6426
6427 if (state == pci_channel_io_perm_failure) {
6428 rtnl_unlock();
6429 return PCI_ERS_RESULT_DISCONNECT;
6430 }
6431
6432 if (netif_running(netdev))
6433 bnxt_close(netdev);
6434
6435 pci_disable_device(pdev);
6436 rtnl_unlock();
6437
6438 /* Request a slot slot reset. */
6439 return PCI_ERS_RESULT_NEED_RESET;
6440}
6441
6442/**
6443 * bnxt_io_slot_reset - called after the pci bus has been reset.
6444 * @pdev: Pointer to PCI device
6445 *
6446 * Restart the card from scratch, as if from a cold-boot.
6447 * At this point, the card has exprienced a hard reset,
6448 * followed by fixups by BIOS, and has its config space
6449 * set up identically to what it was at cold boot.
6450 */
6451static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
6452{
6453 struct net_device *netdev = pci_get_drvdata(pdev);
6454 struct bnxt *bp = netdev_priv(netdev);
6455 int err = 0;
6456 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
6457
6458 netdev_info(bp->dev, "PCI Slot Reset\n");
6459
6460 rtnl_lock();
6461
6462 if (pci_enable_device(pdev)) {
6463 dev_err(&pdev->dev,
6464 "Cannot re-enable PCI device after reset.\n");
6465 } else {
6466 pci_set_master(pdev);
6467
6468 if (netif_running(netdev))
6469 err = bnxt_open(netdev);
6470
6471 if (!err)
6472 result = PCI_ERS_RESULT_RECOVERED;
6473 }
6474
6475 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
6476 dev_close(netdev);
6477
6478 rtnl_unlock();
6479
6480 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6481 if (err) {
6482 dev_err(&pdev->dev,
6483 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
6484 err); /* non-fatal, continue */
6485 }
6486
6487 return PCI_ERS_RESULT_RECOVERED;
6488}
6489
6490/**
6491 * bnxt_io_resume - called when traffic can start flowing again.
6492 * @pdev: Pointer to PCI device
6493 *
6494 * This callback is called when the error recovery driver tells
6495 * us that its OK to resume normal operation.
6496 */
6497static void bnxt_io_resume(struct pci_dev *pdev)
6498{
6499 struct net_device *netdev = pci_get_drvdata(pdev);
6500
6501 rtnl_lock();
6502
6503 netif_device_attach(netdev);
6504
6505 rtnl_unlock();
6506}
6507
6508static const struct pci_error_handlers bnxt_err_handler = {
6509 .error_detected = bnxt_io_error_detected,
6510 .slot_reset = bnxt_io_slot_reset,
6511 .resume = bnxt_io_resume
6512};
6513
Michael Chanc0c050c2015-10-22 16:01:17 -04006514static struct pci_driver bnxt_pci_driver = {
6515 .name = DRV_MODULE_NAME,
6516 .id_table = bnxt_pci_tbl,
6517 .probe = bnxt_init_one,
6518 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006519 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04006520#if defined(CONFIG_BNXT_SRIOV)
6521 .sriov_configure = bnxt_sriov_configure,
6522#endif
6523};
6524
6525module_pci_driver(bnxt_pci_driver);