blob: 2d7bdda90bbabea4de37b83960c7b2dd6b758dda [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000181 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
Christian König4c87bc22011-10-19 19:02:21 +0200189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100194 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200198 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200202 }
203 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400212 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400213 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500214 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
Alex Deucher901ea572012-02-23 17:53:39 -0500227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500246 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000260 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
Christian König4c87bc22011-10-19 19:02:21 +0200268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100273 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200277 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200281 }
282 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400291 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400292 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500293 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
Alex Deucher901ea572012-02-23 17:53:39 -0500306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500325 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000339 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
Christian König4c87bc22011-10-19 19:02:21 +0200347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100352 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200356 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200360 }
361 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400370 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400371 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500372 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
Alex Deucher901ea572012-02-23 17:53:39 -0500385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500404 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000418 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
Christian König4c87bc22011-10-19 19:02:21 +0200426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100431 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200435 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200439 }
440 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400449 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400450 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500451 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
Alex Deucher901ea572012-02-23 17:53:39 -0500464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500483 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000497 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
Christian König4c87bc22011-10-19 19:02:21 +0200505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100510 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200514 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200518 }
519 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400528 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400529 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500530 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
Alex Deucher901ea572012-02-23 17:53:39 -0500543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500562 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000576 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
Christian König4c87bc22011-10-19 19:02:21 +0200584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100589 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200593 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200597 }
598 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400607 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400608 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500609 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
Alex Deucher901ea572012-02-23 17:53:39 -0500622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500641 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000655 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
Christian König4c87bc22011-10-19 19:02:21 +0200663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100668 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200672 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200676 }
677 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400686 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400687 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500690 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
Alex Deucher901ea572012-02-23 17:53:39 -0500703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500722 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000736 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
Christian König4c87bc22011-10-19 19:02:21 +0200744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100749 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200753 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200757 }
758 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400767 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400768 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500771 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
Alex Deucher901ea572012-02-23 17:53:39 -0500784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500803 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000817 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
Christian König4c87bc22011-10-19 19:02:21 +0200825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100830 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200834 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200838 }
839 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400848 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400849 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500850 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
Alex Deucher901ea572012-02-23 17:53:39 -0500863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500882 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000896 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
Christian König4c87bc22011-10-19 19:02:21 +0200904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100909 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200913 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200917 }
918 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400927 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400928 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500929 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
Alex Deucher901ea572012-02-23 17:53:39 -0500942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500961 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000974 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000975 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500979 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
Christian König4c87bc22011-10-19 19:02:21 +0200985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100990 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -0500993 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -0400997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001002 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001009 }
1010 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001019 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001020 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001023 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001024 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001025 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001029 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001030 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001031 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
Alex Deucher901ea572012-02-23 17:53:39 -05001036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001055 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001056 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001062};
1063
Alex Deucherca361b62013-06-21 14:42:08 -04001064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001118 .blit = &r600_copy_cpdma,
Alex Deucherca361b62013-06-21 14:42:08 -04001119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001122 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001123 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherca361b62013-06-21 14:42:08 -04001124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
Alex Deucher4a6369e2013-04-12 14:04:10 -04001150 .dpm = {
1151 .init = &rv6xx_dpm_init,
1152 .setup_asic = &rv6xx_setup_asic,
1153 .enable = &rv6xx_dpm_enable,
1154 .disable = &rv6xx_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001155 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001156 .set_power_state = &rv6xx_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001157 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001158 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1159 .fini = &rv6xx_dpm_fini,
1160 .get_sclk = &rv6xx_dpm_get_sclk,
1161 .get_mclk = &rv6xx_dpm_get_mclk,
1162 .print_power_state = &rv6xx_dpm_print_power_state,
Alex Deucher242916a2013-06-28 14:20:53 -04001163 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
Alex Deucherf4f85a82013-07-25 20:07:25 -04001164 .force_performance_level = &rv6xx_dpm_force_performance_level,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001165 },
Alex Deucherca361b62013-06-21 14:42:08 -04001166 .pflip = {
1167 .pre_page_flip = &rs600_pre_page_flip,
1168 .page_flip = &rs600_page_flip,
1169 .post_page_flip = &rs600_post_page_flip,
1170 },
1171};
1172
Alex Deucherf47299c2010-03-16 20:54:38 -04001173static struct radeon_asic rs780_asic = {
1174 .init = &r600_init,
1175 .fini = &r600_fini,
1176 .suspend = &r600_suspend,
1177 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001178 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001179 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -05001180 .ioctl_wait_idle = r600_ioctl_wait_idle,
1181 .gui_idle = &r600_gui_idle,
1182 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001183 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001184 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001185 .gart = {
1186 .tlb_flush = &r600_pcie_gart_tlb_flush,
1187 .set_page = &rs600_gart_set_page,
1188 },
Christian König4c87bc22011-10-19 19:02:21 +02001189 .ring = {
1190 [RADEON_RING_TYPE_GFX_INDEX] = {
1191 .ib_execute = &r600_ring_ib_execute,
1192 .emit_fence = &r600_fence_ring_emit,
1193 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001194 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001195 .ring_test = &r600_ring_test,
1196 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001197 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001198 .get_rptr = &radeon_ring_generic_get_rptr,
1199 .get_wptr = &radeon_ring_generic_get_wptr,
1200 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001201 },
1202 [R600_RING_TYPE_DMA_INDEX] = {
1203 .ib_execute = &r600_dma_ring_ib_execute,
1204 .emit_fence = &r600_dma_fence_ring_emit,
1205 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001206 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001207 .ring_test = &r600_dma_ring_test,
1208 .ib_test = &r600_dma_ib_test,
1209 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001210 .get_rptr = &radeon_ring_generic_get_rptr,
1211 .get_wptr = &radeon_ring_generic_get_wptr,
1212 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001213 }
1214 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001215 .irq = {
1216 .set = &r600_irq_set,
1217 .process = &r600_irq_process,
1218 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001219 .display = {
1220 .bandwidth_update = &rs690_bandwidth_update,
1221 .get_vblank_counter = &rs600_get_vblank_counter,
1222 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001223 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001224 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001225 .hdmi_enable = &r600_hdmi_enable,
1226 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001227 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001228 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001229 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001230 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001231 .dma = &r600_copy_dma,
1232 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001233 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001234 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001235 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001236 .surface = {
1237 .set_reg = r600_set_surface_reg,
1238 .clear_reg = r600_clear_surface_reg,
1239 },
Alex Deucher901ea572012-02-23 17:53:39 -05001240 .hpd = {
1241 .init = &r600_hpd_init,
1242 .fini = &r600_hpd_fini,
1243 .sense = &r600_hpd_sense,
1244 .set_polarity = &r600_hpd_set_polarity,
1245 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001246 .pm = {
1247 .misc = &r600_pm_misc,
1248 .prepare = &rs600_pm_prepare,
1249 .finish = &rs600_pm_finish,
1250 .init_profile = &rs780_pm_init_profile,
1251 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001252 .get_engine_clock = &radeon_atom_get_engine_clock,
1253 .set_engine_clock = &radeon_atom_set_engine_clock,
1254 .get_memory_clock = NULL,
1255 .set_memory_clock = NULL,
1256 .get_pcie_lanes = NULL,
1257 .set_pcie_lanes = NULL,
1258 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001259 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001260 },
Alex Deucher9d670062013-04-12 13:59:22 -04001261 .dpm = {
1262 .init = &rs780_dpm_init,
1263 .setup_asic = &rs780_dpm_setup_asic,
1264 .enable = &rs780_dpm_enable,
1265 .disable = &rs780_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001266 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001267 .set_power_state = &rs780_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001268 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001269 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1270 .fini = &rs780_dpm_fini,
1271 .get_sclk = &rs780_dpm_get_sclk,
1272 .get_mclk = &rs780_dpm_get_mclk,
1273 .print_power_state = &rs780_dpm_print_power_state,
Alex Deucher444bddc2013-07-02 13:05:23 -04001274 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
Alex Deucher9d670062013-04-12 13:59:22 -04001275 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001276 .pflip = {
1277 .pre_page_flip = &rs600_pre_page_flip,
1278 .page_flip = &rs600_page_flip,
1279 .post_page_flip = &rs600_post_page_flip,
1280 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001281};
1282
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001283static struct radeon_asic rv770_asic = {
1284 .init = &rv770_init,
1285 .fini = &rv770_fini,
1286 .suspend = &rv770_suspend,
1287 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001288 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001289 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001290 .ioctl_wait_idle = r600_ioctl_wait_idle,
1291 .gui_idle = &r600_gui_idle,
1292 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001293 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001294 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001295 .gart = {
1296 .tlb_flush = &r600_pcie_gart_tlb_flush,
1297 .set_page = &rs600_gart_set_page,
1298 },
Christian König4c87bc22011-10-19 19:02:21 +02001299 .ring = {
1300 [RADEON_RING_TYPE_GFX_INDEX] = {
1301 .ib_execute = &r600_ring_ib_execute,
1302 .emit_fence = &r600_fence_ring_emit,
1303 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001304 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001305 .ring_test = &r600_ring_test,
1306 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001307 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001308 .get_rptr = &radeon_ring_generic_get_rptr,
1309 .get_wptr = &radeon_ring_generic_get_wptr,
1310 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001311 },
1312 [R600_RING_TYPE_DMA_INDEX] = {
1313 .ib_execute = &r600_dma_ring_ib_execute,
1314 .emit_fence = &r600_dma_fence_ring_emit,
1315 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001316 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001317 .ring_test = &r600_dma_ring_test,
1318 .ib_test = &r600_dma_ib_test,
1319 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001320 .get_rptr = &radeon_ring_generic_get_rptr,
1321 .get_wptr = &radeon_ring_generic_get_wptr,
1322 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001323 },
1324 [R600_RING_TYPE_UVD_INDEX] = {
1325 .ib_execute = &r600_uvd_ib_execute,
1326 .emit_fence = &r600_uvd_fence_emit,
1327 .emit_semaphore = &r600_uvd_semaphore_emit,
1328 .cs_parse = &radeon_uvd_cs_parse,
1329 .ring_test = &r600_uvd_ring_test,
1330 .ib_test = &r600_uvd_ib_test,
1331 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001332 .get_rptr = &radeon_ring_generic_get_rptr,
1333 .get_wptr = &radeon_ring_generic_get_wptr,
1334 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001335 }
1336 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001337 .irq = {
1338 .set = &r600_irq_set,
1339 .process = &r600_irq_process,
1340 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001341 .display = {
1342 .bandwidth_update = &rv515_bandwidth_update,
1343 .get_vblank_counter = &rs600_get_vblank_counter,
1344 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001345 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001346 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001347 .hdmi_enable = &r600_hdmi_enable,
1348 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001349 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001350 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001351 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001352 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001353 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001354 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001355 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001356 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001357 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001358 .surface = {
1359 .set_reg = r600_set_surface_reg,
1360 .clear_reg = r600_clear_surface_reg,
1361 },
Alex Deucher901ea572012-02-23 17:53:39 -05001362 .hpd = {
1363 .init = &r600_hpd_init,
1364 .fini = &r600_hpd_fini,
1365 .sense = &r600_hpd_sense,
1366 .set_polarity = &r600_hpd_set_polarity,
1367 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001368 .pm = {
1369 .misc = &rv770_pm_misc,
1370 .prepare = &rs600_pm_prepare,
1371 .finish = &rs600_pm_finish,
1372 .init_profile = &r600_pm_init_profile,
1373 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001374 .get_engine_clock = &radeon_atom_get_engine_clock,
1375 .set_engine_clock = &radeon_atom_set_engine_clock,
1376 .get_memory_clock = &radeon_atom_get_memory_clock,
1377 .set_memory_clock = &radeon_atom_set_memory_clock,
1378 .get_pcie_lanes = &r600_get_pcie_lanes,
1379 .set_pcie_lanes = &r600_set_pcie_lanes,
1380 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001381 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001382 .get_temperature = &rv770_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001383 },
Alex Deucher66229b22013-06-26 00:11:19 -04001384 .dpm = {
1385 .init = &rv770_dpm_init,
1386 .setup_asic = &rv770_dpm_setup_asic,
1387 .enable = &rv770_dpm_enable,
1388 .disable = &rv770_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001389 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001390 .set_power_state = &rv770_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001391 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001392 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1393 .fini = &rv770_dpm_fini,
1394 .get_sclk = &rv770_dpm_get_sclk,
1395 .get_mclk = &rv770_dpm_get_mclk,
1396 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001397 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001398 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherb06195d2013-07-08 11:49:48 -04001399 .vblank_too_short = &rv770_dpm_vblank_too_short,
Alex Deucher66229b22013-06-26 00:11:19 -04001400 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001401 .pflip = {
1402 .pre_page_flip = &rs600_pre_page_flip,
1403 .page_flip = &rv770_page_flip,
1404 .post_page_flip = &rs600_post_page_flip,
1405 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001406};
1407
1408static struct radeon_asic evergreen_asic = {
1409 .init = &evergreen_init,
1410 .fini = &evergreen_fini,
1411 .suspend = &evergreen_suspend,
1412 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001413 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001414 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001415 .ioctl_wait_idle = r600_ioctl_wait_idle,
1416 .gui_idle = &r600_gui_idle,
1417 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001418 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001419 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001420 .gart = {
1421 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1422 .set_page = &rs600_gart_set_page,
1423 },
Christian König4c87bc22011-10-19 19:02:21 +02001424 .ring = {
1425 [RADEON_RING_TYPE_GFX_INDEX] = {
1426 .ib_execute = &evergreen_ring_ib_execute,
1427 .emit_fence = &r600_fence_ring_emit,
1428 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001429 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001430 .ring_test = &r600_ring_test,
1431 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001432 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001433 .get_rptr = &radeon_ring_generic_get_rptr,
1434 .get_wptr = &radeon_ring_generic_get_wptr,
1435 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001436 },
1437 [R600_RING_TYPE_DMA_INDEX] = {
1438 .ib_execute = &evergreen_dma_ring_ib_execute,
1439 .emit_fence = &evergreen_dma_fence_ring_emit,
1440 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001441 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001442 .ring_test = &r600_dma_ring_test,
1443 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001444 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001445 .get_rptr = &radeon_ring_generic_get_rptr,
1446 .get_wptr = &radeon_ring_generic_get_wptr,
1447 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001448 },
1449 [R600_RING_TYPE_UVD_INDEX] = {
1450 .ib_execute = &r600_uvd_ib_execute,
1451 .emit_fence = &r600_uvd_fence_emit,
1452 .emit_semaphore = &r600_uvd_semaphore_emit,
1453 .cs_parse = &radeon_uvd_cs_parse,
1454 .ring_test = &r600_uvd_ring_test,
1455 .ib_test = &r600_uvd_ib_test,
1456 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001457 .get_rptr = &radeon_ring_generic_get_rptr,
1458 .get_wptr = &radeon_ring_generic_get_wptr,
1459 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001460 }
1461 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001462 .irq = {
1463 .set = &evergreen_irq_set,
1464 .process = &evergreen_irq_process,
1465 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001466 .display = {
1467 .bandwidth_update = &evergreen_bandwidth_update,
1468 .get_vblank_counter = &evergreen_get_vblank_counter,
1469 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001470 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001471 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001472 .hdmi_enable = &evergreen_hdmi_enable,
1473 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001474 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001475 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001476 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001477 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001478 .dma = &evergreen_copy_dma,
1479 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001480 .copy = &evergreen_copy_dma,
1481 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001482 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001483 .surface = {
1484 .set_reg = r600_set_surface_reg,
1485 .clear_reg = r600_clear_surface_reg,
1486 },
Alex Deucher901ea572012-02-23 17:53:39 -05001487 .hpd = {
1488 .init = &evergreen_hpd_init,
1489 .fini = &evergreen_hpd_fini,
1490 .sense = &evergreen_hpd_sense,
1491 .set_polarity = &evergreen_hpd_set_polarity,
1492 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001493 .pm = {
1494 .misc = &evergreen_pm_misc,
1495 .prepare = &evergreen_pm_prepare,
1496 .finish = &evergreen_pm_finish,
1497 .init_profile = &r600_pm_init_profile,
1498 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001499 .get_engine_clock = &radeon_atom_get_engine_clock,
1500 .set_engine_clock = &radeon_atom_set_engine_clock,
1501 .get_memory_clock = &radeon_atom_get_memory_clock,
1502 .set_memory_clock = &radeon_atom_set_memory_clock,
1503 .get_pcie_lanes = &r600_get_pcie_lanes,
1504 .set_pcie_lanes = &r600_set_pcie_lanes,
1505 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001506 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001507 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001508 },
Alex Deucherdc50ba72013-06-26 00:33:35 -04001509 .dpm = {
1510 .init = &cypress_dpm_init,
1511 .setup_asic = &cypress_dpm_setup_asic,
1512 .enable = &cypress_dpm_enable,
1513 .disable = &cypress_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001514 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001515 .set_power_state = &cypress_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001516 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001517 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1518 .fini = &cypress_dpm_fini,
1519 .get_sclk = &rv770_dpm_get_sclk,
1520 .get_mclk = &rv770_dpm_get_mclk,
1521 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001522 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001523 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherd0b54bd2013-07-08 11:56:09 -04001524 .vblank_too_short = &cypress_dpm_vblank_too_short,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001525 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001526 .pflip = {
1527 .pre_page_flip = &evergreen_pre_page_flip,
1528 .page_flip = &evergreen_page_flip,
1529 .post_page_flip = &evergreen_post_page_flip,
1530 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001531};
1532
Alex Deucher958261d2010-11-22 17:56:30 -05001533static struct radeon_asic sumo_asic = {
1534 .init = &evergreen_init,
1535 .fini = &evergreen_fini,
1536 .suspend = &evergreen_suspend,
1537 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001538 .asic_reset = &evergreen_asic_reset,
1539 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001540 .ioctl_wait_idle = r600_ioctl_wait_idle,
1541 .gui_idle = &r600_gui_idle,
1542 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001543 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001544 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001545 .gart = {
1546 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1547 .set_page = &rs600_gart_set_page,
1548 },
Christian König4c87bc22011-10-19 19:02:21 +02001549 .ring = {
1550 [RADEON_RING_TYPE_GFX_INDEX] = {
1551 .ib_execute = &evergreen_ring_ib_execute,
1552 .emit_fence = &r600_fence_ring_emit,
1553 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001554 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001555 .ring_test = &r600_ring_test,
1556 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001557 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001558 .get_rptr = &radeon_ring_generic_get_rptr,
1559 .get_wptr = &radeon_ring_generic_get_wptr,
1560 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königeb0c19c2012-02-23 15:18:44 +01001561 },
Alex Deucher233d1ad2012-12-04 15:25:59 -05001562 [R600_RING_TYPE_DMA_INDEX] = {
1563 .ib_execute = &evergreen_dma_ring_ib_execute,
1564 .emit_fence = &evergreen_dma_fence_ring_emit,
1565 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001566 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001567 .ring_test = &r600_dma_ring_test,
1568 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001569 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001570 .get_rptr = &radeon_ring_generic_get_rptr,
1571 .get_wptr = &radeon_ring_generic_get_wptr,
1572 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001573 },
1574 [R600_RING_TYPE_UVD_INDEX] = {
1575 .ib_execute = &r600_uvd_ib_execute,
1576 .emit_fence = &r600_uvd_fence_emit,
1577 .emit_semaphore = &r600_uvd_semaphore_emit,
1578 .cs_parse = &radeon_uvd_cs_parse,
1579 .ring_test = &r600_uvd_ring_test,
1580 .ib_test = &r600_uvd_ib_test,
1581 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001582 .get_rptr = &radeon_ring_generic_get_rptr,
1583 .get_wptr = &radeon_ring_generic_get_wptr,
1584 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001585 }
Christian König4c87bc22011-10-19 19:02:21 +02001586 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001587 .irq = {
1588 .set = &evergreen_irq_set,
1589 .process = &evergreen_irq_process,
1590 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001591 .display = {
1592 .bandwidth_update = &evergreen_bandwidth_update,
1593 .get_vblank_counter = &evergreen_get_vblank_counter,
1594 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001595 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001596 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001597 .hdmi_enable = &evergreen_hdmi_enable,
1598 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001599 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001600 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001601 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001602 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001603 .dma = &evergreen_copy_dma,
1604 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001605 .copy = &evergreen_copy_dma,
1606 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001607 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001608 .surface = {
1609 .set_reg = r600_set_surface_reg,
1610 .clear_reg = r600_clear_surface_reg,
1611 },
Alex Deucher901ea572012-02-23 17:53:39 -05001612 .hpd = {
1613 .init = &evergreen_hpd_init,
1614 .fini = &evergreen_hpd_fini,
1615 .sense = &evergreen_hpd_sense,
1616 .set_polarity = &evergreen_hpd_set_polarity,
1617 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001618 .pm = {
1619 .misc = &evergreen_pm_misc,
1620 .prepare = &evergreen_pm_prepare,
1621 .finish = &evergreen_pm_finish,
1622 .init_profile = &sumo_pm_init_profile,
1623 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001624 .get_engine_clock = &radeon_atom_get_engine_clock,
1625 .set_engine_clock = &radeon_atom_set_engine_clock,
1626 .get_memory_clock = NULL,
1627 .set_memory_clock = NULL,
1628 .get_pcie_lanes = NULL,
1629 .set_pcie_lanes = NULL,
1630 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001631 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001632 .get_temperature = &sumo_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001633 },
Alex Deucher80ea2c12013-04-12 14:56:21 -04001634 .dpm = {
1635 .init = &sumo_dpm_init,
1636 .setup_asic = &sumo_dpm_setup_asic,
1637 .enable = &sumo_dpm_enable,
1638 .disable = &sumo_dpm_disable,
Alex Deucher422a56b2013-06-25 15:40:21 -04001639 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001640 .set_power_state = &sumo_dpm_set_power_state,
Alex Deucher422a56b2013-06-25 15:40:21 -04001641 .post_set_power_state = &sumo_dpm_post_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001642 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1643 .fini = &sumo_dpm_fini,
1644 .get_sclk = &sumo_dpm_get_sclk,
1645 .get_mclk = &sumo_dpm_get_mclk,
1646 .print_power_state = &sumo_dpm_print_power_state,
Alex Deucherfb701602013-06-28 10:47:56 -04001647 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
Alex Deucher5d5e5592013-07-02 18:50:09 -04001648 .force_performance_level = &sumo_dpm_force_performance_level,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001649 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001650 .pflip = {
1651 .pre_page_flip = &evergreen_pre_page_flip,
1652 .page_flip = &evergreen_page_flip,
1653 .post_page_flip = &evergreen_post_page_flip,
1654 },
Alex Deucher958261d2010-11-22 17:56:30 -05001655};
1656
Alex Deuchera43b7662011-01-06 21:19:33 -05001657static struct radeon_asic btc_asic = {
1658 .init = &evergreen_init,
1659 .fini = &evergreen_fini,
1660 .suspend = &evergreen_suspend,
1661 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001662 .asic_reset = &evergreen_asic_reset,
1663 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001664 .ioctl_wait_idle = r600_ioctl_wait_idle,
1665 .gui_idle = &r600_gui_idle,
1666 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001667 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001668 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001669 .gart = {
1670 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1671 .set_page = &rs600_gart_set_page,
1672 },
Christian König4c87bc22011-10-19 19:02:21 +02001673 .ring = {
1674 [RADEON_RING_TYPE_GFX_INDEX] = {
1675 .ib_execute = &evergreen_ring_ib_execute,
1676 .emit_fence = &r600_fence_ring_emit,
1677 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001678 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001679 .ring_test = &r600_ring_test,
1680 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001681 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001682 .get_rptr = &radeon_ring_generic_get_rptr,
1683 .get_wptr = &radeon_ring_generic_get_wptr,
1684 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001685 },
1686 [R600_RING_TYPE_DMA_INDEX] = {
1687 .ib_execute = &evergreen_dma_ring_ib_execute,
1688 .emit_fence = &evergreen_dma_fence_ring_emit,
1689 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001690 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001691 .ring_test = &r600_dma_ring_test,
1692 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001693 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001694 .get_rptr = &radeon_ring_generic_get_rptr,
1695 .get_wptr = &radeon_ring_generic_get_wptr,
1696 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001697 },
1698 [R600_RING_TYPE_UVD_INDEX] = {
1699 .ib_execute = &r600_uvd_ib_execute,
1700 .emit_fence = &r600_uvd_fence_emit,
1701 .emit_semaphore = &r600_uvd_semaphore_emit,
1702 .cs_parse = &radeon_uvd_cs_parse,
1703 .ring_test = &r600_uvd_ring_test,
1704 .ib_test = &r600_uvd_ib_test,
1705 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001706 .get_rptr = &radeon_ring_generic_get_rptr,
1707 .get_wptr = &radeon_ring_generic_get_wptr,
1708 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001709 }
1710 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001711 .irq = {
1712 .set = &evergreen_irq_set,
1713 .process = &evergreen_irq_process,
1714 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001715 .display = {
1716 .bandwidth_update = &evergreen_bandwidth_update,
1717 .get_vblank_counter = &evergreen_get_vblank_counter,
1718 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001719 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001720 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001721 .hdmi_enable = &evergreen_hdmi_enable,
1722 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001723 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001724 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001725 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001726 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001727 .dma = &evergreen_copy_dma,
1728 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001729 .copy = &evergreen_copy_dma,
1730 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001731 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001732 .surface = {
1733 .set_reg = r600_set_surface_reg,
1734 .clear_reg = r600_clear_surface_reg,
1735 },
Alex Deucher901ea572012-02-23 17:53:39 -05001736 .hpd = {
1737 .init = &evergreen_hpd_init,
1738 .fini = &evergreen_hpd_fini,
1739 .sense = &evergreen_hpd_sense,
1740 .set_polarity = &evergreen_hpd_set_polarity,
1741 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001742 .pm = {
1743 .misc = &evergreen_pm_misc,
1744 .prepare = &evergreen_pm_prepare,
1745 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001746 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001747 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001748 .get_engine_clock = &radeon_atom_get_engine_clock,
1749 .set_engine_clock = &radeon_atom_set_engine_clock,
1750 .get_memory_clock = &radeon_atom_get_memory_clock,
1751 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001752 .get_pcie_lanes = &r600_get_pcie_lanes,
1753 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001754 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001755 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001756 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001757 },
Alex Deucher6596afd2013-06-26 00:15:24 -04001758 .dpm = {
1759 .init = &btc_dpm_init,
1760 .setup_asic = &btc_dpm_setup_asic,
1761 .enable = &btc_dpm_enable,
1762 .disable = &btc_dpm_disable,
Alex Deuchere8a95392013-01-16 14:17:23 -05001763 .pre_set_power_state = &btc_dpm_pre_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001764 .set_power_state = &btc_dpm_set_power_state,
Alex Deuchere8a95392013-01-16 14:17:23 -05001765 .post_set_power_state = &btc_dpm_post_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001766 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1767 .fini = &btc_dpm_fini,
Alex Deuchere8a95392013-01-16 14:17:23 -05001768 .get_sclk = &btc_dpm_get_sclk,
1769 .get_mclk = &btc_dpm_get_mclk,
Alex Deucher6596afd2013-06-26 00:15:24 -04001770 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001771 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001772 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deuchera84301c2013-07-08 12:03:55 -04001773 .vblank_too_short = &btc_dpm_vblank_too_short,
Alex Deucher6596afd2013-06-26 00:15:24 -04001774 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001775 .pflip = {
1776 .pre_page_flip = &evergreen_pre_page_flip,
1777 .page_flip = &evergreen_page_flip,
1778 .post_page_flip = &evergreen_post_page_flip,
1779 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001780};
1781
Alex Deuchere3487622011-03-02 20:07:36 -05001782static struct radeon_asic cayman_asic = {
1783 .init = &cayman_init,
1784 .fini = &cayman_fini,
1785 .suspend = &cayman_suspend,
1786 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001787 .asic_reset = &cayman_asic_reset,
1788 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001789 .ioctl_wait_idle = r600_ioctl_wait_idle,
1790 .gui_idle = &r600_gui_idle,
1791 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001792 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001793 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001794 .gart = {
1795 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1796 .set_page = &rs600_gart_set_page,
1797 },
Christian König05b07142012-08-06 20:21:10 +02001798 .vm = {
1799 .init = &cayman_vm_init,
1800 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001801 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001802 .set_page = &cayman_vm_set_page,
1803 },
Christian König4c87bc22011-10-19 19:02:21 +02001804 .ring = {
1805 [RADEON_RING_TYPE_GFX_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001806 .ib_execute = &cayman_ring_ib_execute,
1807 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001808 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001809 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001810 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001811 .ring_test = &r600_ring_test,
1812 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001813 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001814 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001815 .get_rptr = &radeon_ring_generic_get_rptr,
1816 .get_wptr = &radeon_ring_generic_get_wptr,
1817 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001818 },
1819 [CAYMAN_RING_TYPE_CP1_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001820 .ib_execute = &cayman_ring_ib_execute,
1821 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001822 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001823 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001824 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001825 .ring_test = &r600_ring_test,
1826 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001827 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001828 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001829 .get_rptr = &radeon_ring_generic_get_rptr,
1830 .get_wptr = &radeon_ring_generic_get_wptr,
1831 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001832 },
1833 [CAYMAN_RING_TYPE_CP2_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001834 .ib_execute = &cayman_ring_ib_execute,
1835 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001836 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001837 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001838 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001839 .ring_test = &r600_ring_test,
1840 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001841 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001842 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001843 .get_rptr = &radeon_ring_generic_get_rptr,
1844 .get_wptr = &radeon_ring_generic_get_wptr,
1845 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001846 },
1847 [R600_RING_TYPE_DMA_INDEX] = {
1848 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001849 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001850 .emit_fence = &evergreen_dma_fence_ring_emit,
1851 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001852 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001853 .ring_test = &r600_dma_ring_test,
1854 .ib_test = &r600_dma_ib_test,
1855 .is_lockup = &cayman_dma_is_lockup,
1856 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001857 .get_rptr = &radeon_ring_generic_get_rptr,
1858 .get_wptr = &radeon_ring_generic_get_wptr,
1859 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001860 },
1861 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1862 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001863 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001864 .emit_fence = &evergreen_dma_fence_ring_emit,
1865 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001866 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001867 .ring_test = &r600_dma_ring_test,
1868 .ib_test = &r600_dma_ib_test,
1869 .is_lockup = &cayman_dma_is_lockup,
1870 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001871 .get_rptr = &radeon_ring_generic_get_rptr,
1872 .get_wptr = &radeon_ring_generic_get_wptr,
1873 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001874 },
1875 [R600_RING_TYPE_UVD_INDEX] = {
1876 .ib_execute = &r600_uvd_ib_execute,
1877 .emit_fence = &r600_uvd_fence_emit,
1878 .emit_semaphore = &cayman_uvd_semaphore_emit,
1879 .cs_parse = &radeon_uvd_cs_parse,
1880 .ring_test = &r600_uvd_ring_test,
1881 .ib_test = &r600_uvd_ib_test,
1882 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001883 .get_rptr = &radeon_ring_generic_get_rptr,
1884 .get_wptr = &radeon_ring_generic_get_wptr,
1885 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001886 }
1887 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001888 .irq = {
1889 .set = &evergreen_irq_set,
1890 .process = &evergreen_irq_process,
1891 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001892 .display = {
1893 .bandwidth_update = &evergreen_bandwidth_update,
1894 .get_vblank_counter = &evergreen_get_vblank_counter,
1895 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001896 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001897 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001898 .hdmi_enable = &evergreen_hdmi_enable,
1899 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001900 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001901 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001902 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001903 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001904 .dma = &evergreen_copy_dma,
1905 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001906 .copy = &evergreen_copy_dma,
1907 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001908 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001909 .surface = {
1910 .set_reg = r600_set_surface_reg,
1911 .clear_reg = r600_clear_surface_reg,
1912 },
Alex Deucher901ea572012-02-23 17:53:39 -05001913 .hpd = {
1914 .init = &evergreen_hpd_init,
1915 .fini = &evergreen_hpd_fini,
1916 .sense = &evergreen_hpd_sense,
1917 .set_polarity = &evergreen_hpd_set_polarity,
1918 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001919 .pm = {
1920 .misc = &evergreen_pm_misc,
1921 .prepare = &evergreen_pm_prepare,
1922 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001923 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001924 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001925 .get_engine_clock = &radeon_atom_get_engine_clock,
1926 .set_engine_clock = &radeon_atom_set_engine_clock,
1927 .get_memory_clock = &radeon_atom_get_memory_clock,
1928 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001929 .get_pcie_lanes = &r600_get_pcie_lanes,
1930 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001931 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001932 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001933 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001934 },
Alex Deucher69e0b572013-04-12 16:42:42 -04001935 .dpm = {
1936 .init = &ni_dpm_init,
1937 .setup_asic = &ni_dpm_setup_asic,
1938 .enable = &ni_dpm_enable,
1939 .disable = &ni_dpm_disable,
Alex Deucherfee3d742013-01-16 14:35:39 -05001940 .pre_set_power_state = &ni_dpm_pre_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001941 .set_power_state = &ni_dpm_set_power_state,
Alex Deucherfee3d742013-01-16 14:35:39 -05001942 .post_set_power_state = &ni_dpm_post_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001943 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1944 .fini = &ni_dpm_fini,
1945 .get_sclk = &ni_dpm_get_sclk,
1946 .get_mclk = &ni_dpm_get_mclk,
1947 .print_power_state = &ni_dpm_print_power_state,
Alex Deucherbdf0c4f2013-06-28 17:49:02 -04001948 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
Alex Deucher170a47f2013-07-02 18:43:53 -04001949 .force_performance_level = &ni_dpm_force_performance_level,
Alex Deucher76ad73e2013-07-08 12:09:41 -04001950 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deucher69e0b572013-04-12 16:42:42 -04001951 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001952 .pflip = {
1953 .pre_page_flip = &evergreen_pre_page_flip,
1954 .page_flip = &evergreen_page_flip,
1955 .post_page_flip = &evergreen_post_page_flip,
1956 },
Alex Deuchere3487622011-03-02 20:07:36 -05001957};
1958
Alex Deucherbe63fe82012-03-20 17:18:40 -04001959static struct radeon_asic trinity_asic = {
1960 .init = &cayman_init,
1961 .fini = &cayman_fini,
1962 .suspend = &cayman_suspend,
1963 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001964 .asic_reset = &cayman_asic_reset,
1965 .vga_set_state = &r600_vga_set_state,
1966 .ioctl_wait_idle = r600_ioctl_wait_idle,
1967 .gui_idle = &r600_gui_idle,
1968 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001969 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001970 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001971 .gart = {
1972 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1973 .set_page = &rs600_gart_set_page,
1974 },
Christian König05b07142012-08-06 20:21:10 +02001975 .vm = {
1976 .init = &cayman_vm_init,
1977 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001978 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001979 .set_page = &cayman_vm_set_page,
1980 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001981 .ring = {
1982 [RADEON_RING_TYPE_GFX_INDEX] = {
1983 .ib_execute = &cayman_ring_ib_execute,
1984 .ib_parse = &evergreen_ib_parse,
1985 .emit_fence = &cayman_fence_ring_emit,
1986 .emit_semaphore = &r600_semaphore_ring_emit,
1987 .cs_parse = &evergreen_cs_parse,
1988 .ring_test = &r600_ring_test,
1989 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001990 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001991 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001992 .get_rptr = &radeon_ring_generic_get_rptr,
1993 .get_wptr = &radeon_ring_generic_get_wptr,
1994 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001995 },
1996 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1997 .ib_execute = &cayman_ring_ib_execute,
1998 .ib_parse = &evergreen_ib_parse,
1999 .emit_fence = &cayman_fence_ring_emit,
2000 .emit_semaphore = &r600_semaphore_ring_emit,
2001 .cs_parse = &evergreen_cs_parse,
2002 .ring_test = &r600_ring_test,
2003 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002004 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02002005 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002006 .get_rptr = &radeon_ring_generic_get_rptr,
2007 .get_wptr = &radeon_ring_generic_get_wptr,
2008 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002009 },
2010 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2011 .ib_execute = &cayman_ring_ib_execute,
2012 .ib_parse = &evergreen_ib_parse,
2013 .emit_fence = &cayman_fence_ring_emit,
2014 .emit_semaphore = &r600_semaphore_ring_emit,
2015 .cs_parse = &evergreen_cs_parse,
2016 .ring_test = &r600_ring_test,
2017 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002018 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02002019 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002020 .get_rptr = &radeon_ring_generic_get_rptr,
2021 .get_wptr = &radeon_ring_generic_get_wptr,
2022 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002023 },
2024 [R600_RING_TYPE_DMA_INDEX] = {
2025 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002026 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002027 .emit_fence = &evergreen_dma_fence_ring_emit,
2028 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05002029 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002030 .ring_test = &r600_dma_ring_test,
2031 .ib_test = &r600_dma_ib_test,
2032 .is_lockup = &cayman_dma_is_lockup,
2033 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002034 .get_rptr = &radeon_ring_generic_get_rptr,
2035 .get_wptr = &radeon_ring_generic_get_wptr,
2036 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002037 },
2038 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2039 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002040 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002041 .emit_fence = &evergreen_dma_fence_ring_emit,
2042 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05002043 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002044 .ring_test = &r600_dma_ring_test,
2045 .ib_test = &r600_dma_ib_test,
2046 .is_lockup = &cayman_dma_is_lockup,
2047 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002048 .get_rptr = &radeon_ring_generic_get_rptr,
2049 .get_wptr = &radeon_ring_generic_get_wptr,
2050 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02002051 },
2052 [R600_RING_TYPE_UVD_INDEX] = {
2053 .ib_execute = &r600_uvd_ib_execute,
2054 .emit_fence = &r600_uvd_fence_emit,
2055 .emit_semaphore = &cayman_uvd_semaphore_emit,
2056 .cs_parse = &radeon_uvd_cs_parse,
2057 .ring_test = &r600_uvd_ring_test,
2058 .ib_test = &r600_uvd_ib_test,
2059 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002060 .get_rptr = &radeon_ring_generic_get_rptr,
2061 .get_wptr = &radeon_ring_generic_get_wptr,
2062 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002063 }
2064 },
2065 .irq = {
2066 .set = &evergreen_irq_set,
2067 .process = &evergreen_irq_process,
2068 },
2069 .display = {
2070 .bandwidth_update = &dce6_bandwidth_update,
2071 .get_vblank_counter = &evergreen_get_vblank_counter,
2072 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002073 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04002074 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002075 },
2076 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04002077 .blit = &r600_copy_cpdma,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002078 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002079 .dma = &evergreen_copy_dma,
2080 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04002081 .copy = &evergreen_copy_dma,
2082 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002083 },
2084 .surface = {
2085 .set_reg = r600_set_surface_reg,
2086 .clear_reg = r600_clear_surface_reg,
2087 },
2088 .hpd = {
2089 .init = &evergreen_hpd_init,
2090 .fini = &evergreen_hpd_fini,
2091 .sense = &evergreen_hpd_sense,
2092 .set_polarity = &evergreen_hpd_set_polarity,
2093 },
2094 .pm = {
2095 .misc = &evergreen_pm_misc,
2096 .prepare = &evergreen_pm_prepare,
2097 .finish = &evergreen_pm_finish,
2098 .init_profile = &sumo_pm_init_profile,
2099 .get_dynpm_state = &r600_pm_get_dynpm_state,
2100 .get_engine_clock = &radeon_atom_get_engine_clock,
2101 .set_engine_clock = &radeon_atom_set_engine_clock,
2102 .get_memory_clock = NULL,
2103 .set_memory_clock = NULL,
2104 .get_pcie_lanes = NULL,
2105 .set_pcie_lanes = NULL,
2106 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02002107 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher29a15222012-12-14 11:57:36 -05002108 .get_temperature = &tn_get_temp,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002109 },
Alex Deucherd70229f2013-04-12 16:40:41 -04002110 .dpm = {
2111 .init = &trinity_dpm_init,
2112 .setup_asic = &trinity_dpm_setup_asic,
2113 .enable = &trinity_dpm_enable,
2114 .disable = &trinity_dpm_disable,
Alex Deuchera284c482013-01-16 13:53:40 -05002115 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04002116 .set_power_state = &trinity_dpm_set_power_state,
Alex Deuchera284c482013-01-16 13:53:40 -05002117 .post_set_power_state = &trinity_dpm_post_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04002118 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
2119 .fini = &trinity_dpm_fini,
2120 .get_sclk = &trinity_dpm_get_sclk,
2121 .get_mclk = &trinity_dpm_get_mclk,
2122 .print_power_state = &trinity_dpm_print_power_state,
Alex Deucher490ab932013-06-28 12:01:38 -04002123 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
Alex Deucher9b5de592013-07-02 18:52:10 -04002124 .force_performance_level = &trinity_dpm_force_performance_level,
Alex Deucherd70229f2013-04-12 16:40:41 -04002125 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04002126 .pflip = {
2127 .pre_page_flip = &evergreen_pre_page_flip,
2128 .page_flip = &evergreen_page_flip,
2129 .post_page_flip = &evergreen_post_page_flip,
2130 },
2131};
2132
Alex Deucher02779c02012-03-20 17:18:25 -04002133static struct radeon_asic si_asic = {
2134 .init = &si_init,
2135 .fini = &si_fini,
2136 .suspend = &si_suspend,
2137 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04002138 .asic_reset = &si_asic_reset,
2139 .vga_set_state = &r600_vga_set_state,
2140 .ioctl_wait_idle = r600_ioctl_wait_idle,
2141 .gui_idle = &r600_gui_idle,
2142 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05002143 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05002144 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04002145 .gart = {
2146 .tlb_flush = &si_pcie_gart_tlb_flush,
2147 .set_page = &rs600_gart_set_page,
2148 },
Christian König05b07142012-08-06 20:21:10 +02002149 .vm = {
2150 .init = &si_vm_init,
2151 .fini = &si_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05002152 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher82ffd922012-10-02 14:47:46 -04002153 .set_page = &si_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02002154 },
Alex Deucher02779c02012-03-20 17:18:25 -04002155 .ring = {
2156 [RADEON_RING_TYPE_GFX_INDEX] = {
2157 .ib_execute = &si_ring_ib_execute,
2158 .ib_parse = &si_ib_parse,
2159 .emit_fence = &si_fence_ring_emit,
2160 .emit_semaphore = &r600_semaphore_ring_emit,
2161 .cs_parse = NULL,
2162 .ring_test = &r600_ring_test,
2163 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002164 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002165 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002166 .get_rptr = &radeon_ring_generic_get_rptr,
2167 .get_wptr = &radeon_ring_generic_get_wptr,
2168 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002169 },
2170 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2171 .ib_execute = &si_ring_ib_execute,
2172 .ib_parse = &si_ib_parse,
2173 .emit_fence = &si_fence_ring_emit,
2174 .emit_semaphore = &r600_semaphore_ring_emit,
2175 .cs_parse = NULL,
2176 .ring_test = &r600_ring_test,
2177 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002178 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002179 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002180 .get_rptr = &radeon_ring_generic_get_rptr,
2181 .get_wptr = &radeon_ring_generic_get_wptr,
2182 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002183 },
2184 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2185 .ib_execute = &si_ring_ib_execute,
2186 .ib_parse = &si_ib_parse,
2187 .emit_fence = &si_fence_ring_emit,
2188 .emit_semaphore = &r600_semaphore_ring_emit,
2189 .cs_parse = NULL,
2190 .ring_test = &r600_ring_test,
2191 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002192 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002193 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002194 .get_rptr = &radeon_ring_generic_get_rptr,
2195 .get_wptr = &radeon_ring_generic_get_wptr,
2196 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002197 },
2198 [R600_RING_TYPE_DMA_INDEX] = {
2199 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002200 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002201 .emit_fence = &evergreen_dma_fence_ring_emit,
2202 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2203 .cs_parse = NULL,
2204 .ring_test = &r600_dma_ring_test,
2205 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002206 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002207 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002208 .get_rptr = &radeon_ring_generic_get_rptr,
2209 .get_wptr = &radeon_ring_generic_get_wptr,
2210 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002211 },
2212 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2213 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002214 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002215 .emit_fence = &evergreen_dma_fence_ring_emit,
2216 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2217 .cs_parse = NULL,
2218 .ring_test = &r600_dma_ring_test,
2219 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002220 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002221 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002222 .get_rptr = &radeon_ring_generic_get_rptr,
2223 .get_wptr = &radeon_ring_generic_get_wptr,
2224 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02002225 },
2226 [R600_RING_TYPE_UVD_INDEX] = {
2227 .ib_execute = &r600_uvd_ib_execute,
2228 .emit_fence = &r600_uvd_fence_emit,
2229 .emit_semaphore = &cayman_uvd_semaphore_emit,
2230 .cs_parse = &radeon_uvd_cs_parse,
2231 .ring_test = &r600_uvd_ring_test,
2232 .ib_test = &r600_uvd_ib_test,
2233 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002234 .get_rptr = &radeon_ring_generic_get_rptr,
2235 .get_wptr = &radeon_ring_generic_get_wptr,
2236 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002237 }
2238 },
2239 .irq = {
2240 .set = &si_irq_set,
2241 .process = &si_irq_process,
2242 },
2243 .display = {
2244 .bandwidth_update = &dce6_bandwidth_update,
2245 .get_vblank_counter = &evergreen_get_vblank_counter,
2246 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002247 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04002248 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher02779c02012-03-20 17:18:25 -04002249 },
2250 .copy = {
2251 .blit = NULL,
2252 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002253 .dma = &si_copy_dma,
2254 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04002255 .copy = &si_copy_dma,
2256 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04002257 },
2258 .surface = {
2259 .set_reg = r600_set_surface_reg,
2260 .clear_reg = r600_clear_surface_reg,
2261 },
2262 .hpd = {
2263 .init = &evergreen_hpd_init,
2264 .fini = &evergreen_hpd_fini,
2265 .sense = &evergreen_hpd_sense,
2266 .set_polarity = &evergreen_hpd_set_polarity,
2267 },
2268 .pm = {
2269 .misc = &evergreen_pm_misc,
2270 .prepare = &evergreen_pm_prepare,
2271 .finish = &evergreen_pm_finish,
2272 .init_profile = &sumo_pm_init_profile,
2273 .get_dynpm_state = &r600_pm_get_dynpm_state,
2274 .get_engine_clock = &radeon_atom_get_engine_clock,
2275 .set_engine_clock = &radeon_atom_set_engine_clock,
2276 .get_memory_clock = &radeon_atom_get_memory_clock,
2277 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04002278 .get_pcie_lanes = &r600_get_pcie_lanes,
2279 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04002280 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02002281 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04002282 .get_temperature = &si_get_temp,
Alex Deucher02779c02012-03-20 17:18:25 -04002283 },
Alex Deuchera9e61412013-06-25 17:56:16 -04002284 .dpm = {
2285 .init = &si_dpm_init,
2286 .setup_asic = &si_dpm_setup_asic,
2287 .enable = &si_dpm_enable,
2288 .disable = &si_dpm_disable,
2289 .pre_set_power_state = &si_dpm_pre_set_power_state,
2290 .set_power_state = &si_dpm_set_power_state,
2291 .post_set_power_state = &si_dpm_post_set_power_state,
2292 .display_configuration_changed = &si_dpm_display_configuration_changed,
2293 .fini = &si_dpm_fini,
2294 .get_sclk = &ni_dpm_get_sclk,
2295 .get_mclk = &ni_dpm_get_mclk,
2296 .print_power_state = &ni_dpm_print_power_state,
Alex Deucher79821282013-06-28 18:02:19 -04002297 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
Alex Deuchera160a6a2013-07-02 18:46:28 -04002298 .force_performance_level = &si_dpm_force_performance_level,
Alex Deucherf4dec312013-07-08 12:15:11 -04002299 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deuchera9e61412013-06-25 17:56:16 -04002300 },
Alex Deucher02779c02012-03-20 17:18:25 -04002301 .pflip = {
2302 .pre_page_flip = &evergreen_pre_page_flip,
2303 .page_flip = &evergreen_page_flip,
2304 .post_page_flip = &evergreen_post_page_flip,
2305 },
2306};
2307
Alex Deucher0672e272013-04-09 16:22:31 -04002308static struct radeon_asic ci_asic = {
2309 .init = &cik_init,
2310 .fini = &cik_fini,
2311 .suspend = &cik_suspend,
2312 .resume = &cik_resume,
2313 .asic_reset = &cik_asic_reset,
2314 .vga_set_state = &r600_vga_set_state,
2315 .ioctl_wait_idle = NULL,
2316 .gui_idle = &r600_gui_idle,
2317 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2318 .get_xclk = &cik_get_xclk,
2319 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2320 .gart = {
2321 .tlb_flush = &cik_pcie_gart_tlb_flush,
2322 .set_page = &rs600_gart_set_page,
2323 },
2324 .vm = {
2325 .init = &cik_vm_init,
2326 .fini = &cik_vm_fini,
2327 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2328 .set_page = &cik_vm_set_page,
2329 },
2330 .ring = {
2331 [RADEON_RING_TYPE_GFX_INDEX] = {
2332 .ib_execute = &cik_ring_ib_execute,
2333 .ib_parse = &cik_ib_parse,
2334 .emit_fence = &cik_fence_gfx_ring_emit,
2335 .emit_semaphore = &cik_semaphore_ring_emit,
2336 .cs_parse = NULL,
2337 .ring_test = &cik_ring_test,
2338 .ib_test = &cik_ib_test,
2339 .is_lockup = &cik_gfx_is_lockup,
2340 .vm_flush = &cik_vm_flush,
2341 .get_rptr = &radeon_ring_generic_get_rptr,
2342 .get_wptr = &radeon_ring_generic_get_wptr,
2343 .set_wptr = &radeon_ring_generic_set_wptr,
2344 },
2345 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2346 .ib_execute = &cik_ring_ib_execute,
2347 .ib_parse = &cik_ib_parse,
2348 .emit_fence = &cik_fence_compute_ring_emit,
2349 .emit_semaphore = &cik_semaphore_ring_emit,
2350 .cs_parse = NULL,
2351 .ring_test = &cik_ring_test,
2352 .ib_test = &cik_ib_test,
2353 .is_lockup = &cik_gfx_is_lockup,
2354 .vm_flush = &cik_vm_flush,
2355 .get_rptr = &cik_compute_ring_get_rptr,
2356 .get_wptr = &cik_compute_ring_get_wptr,
2357 .set_wptr = &cik_compute_ring_set_wptr,
2358 },
2359 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2360 .ib_execute = &cik_ring_ib_execute,
2361 .ib_parse = &cik_ib_parse,
2362 .emit_fence = &cik_fence_compute_ring_emit,
2363 .emit_semaphore = &cik_semaphore_ring_emit,
2364 .cs_parse = NULL,
2365 .ring_test = &cik_ring_test,
2366 .ib_test = &cik_ib_test,
2367 .is_lockup = &cik_gfx_is_lockup,
2368 .vm_flush = &cik_vm_flush,
2369 .get_rptr = &cik_compute_ring_get_rptr,
2370 .get_wptr = &cik_compute_ring_get_wptr,
2371 .set_wptr = &cik_compute_ring_set_wptr,
2372 },
2373 [R600_RING_TYPE_DMA_INDEX] = {
2374 .ib_execute = &cik_sdma_ring_ib_execute,
2375 .ib_parse = &cik_ib_parse,
2376 .emit_fence = &cik_sdma_fence_ring_emit,
2377 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2378 .cs_parse = NULL,
2379 .ring_test = &cik_sdma_ring_test,
2380 .ib_test = &cik_sdma_ib_test,
2381 .is_lockup = &cik_sdma_is_lockup,
2382 .vm_flush = &cik_dma_vm_flush,
2383 .get_rptr = &radeon_ring_generic_get_rptr,
2384 .get_wptr = &radeon_ring_generic_get_wptr,
2385 .set_wptr = &radeon_ring_generic_set_wptr,
2386 },
2387 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2388 .ib_execute = &cik_sdma_ring_ib_execute,
2389 .ib_parse = &cik_ib_parse,
2390 .emit_fence = &cik_sdma_fence_ring_emit,
2391 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2392 .cs_parse = NULL,
2393 .ring_test = &cik_sdma_ring_test,
2394 .ib_test = &cik_sdma_ib_test,
2395 .is_lockup = &cik_sdma_is_lockup,
2396 .vm_flush = &cik_dma_vm_flush,
2397 .get_rptr = &radeon_ring_generic_get_rptr,
2398 .get_wptr = &radeon_ring_generic_get_wptr,
2399 .set_wptr = &radeon_ring_generic_set_wptr,
2400 },
2401 [R600_RING_TYPE_UVD_INDEX] = {
2402 .ib_execute = &r600_uvd_ib_execute,
2403 .emit_fence = &r600_uvd_fence_emit,
2404 .emit_semaphore = &cayman_uvd_semaphore_emit,
2405 .cs_parse = &radeon_uvd_cs_parse,
2406 .ring_test = &r600_uvd_ring_test,
2407 .ib_test = &r600_uvd_ib_test,
2408 .is_lockup = &radeon_ring_test_lockup,
2409 .get_rptr = &radeon_ring_generic_get_rptr,
2410 .get_wptr = &radeon_ring_generic_get_wptr,
2411 .set_wptr = &radeon_ring_generic_set_wptr,
2412 }
2413 },
2414 .irq = {
2415 .set = &cik_irq_set,
2416 .process = &cik_irq_process,
2417 },
2418 .display = {
2419 .bandwidth_update = &dce8_bandwidth_update,
2420 .get_vblank_counter = &evergreen_get_vblank_counter,
2421 .wait_for_vblank = &dce4_wait_for_vblank,
2422 },
2423 .copy = {
2424 .blit = NULL,
2425 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2426 .dma = &cik_copy_dma,
2427 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2428 .copy = &cik_copy_dma,
2429 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2430 },
2431 .surface = {
2432 .set_reg = r600_set_surface_reg,
2433 .clear_reg = r600_clear_surface_reg,
2434 },
2435 .hpd = {
2436 .init = &evergreen_hpd_init,
2437 .fini = &evergreen_hpd_fini,
2438 .sense = &evergreen_hpd_sense,
2439 .set_polarity = &evergreen_hpd_set_polarity,
2440 },
2441 .pm = {
2442 .misc = &evergreen_pm_misc,
2443 .prepare = &evergreen_pm_prepare,
2444 .finish = &evergreen_pm_finish,
2445 .init_profile = &sumo_pm_init_profile,
2446 .get_dynpm_state = &r600_pm_get_dynpm_state,
2447 .get_engine_clock = &radeon_atom_get_engine_clock,
2448 .set_engine_clock = &radeon_atom_set_engine_clock,
2449 .get_memory_clock = &radeon_atom_get_memory_clock,
2450 .set_memory_clock = &radeon_atom_set_memory_clock,
2451 .get_pcie_lanes = NULL,
2452 .set_pcie_lanes = NULL,
2453 .set_clock_gating = NULL,
2454 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002455 .get_temperature = &ci_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002456 },
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002457 .dpm = {
2458 .init = &ci_dpm_init,
2459 .setup_asic = &ci_dpm_setup_asic,
2460 .enable = &ci_dpm_enable,
2461 .disable = &ci_dpm_disable,
2462 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2463 .set_power_state = &ci_dpm_set_power_state,
2464 .post_set_power_state = &ci_dpm_post_set_power_state,
2465 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2466 .fini = &ci_dpm_fini,
2467 .get_sclk = &ci_dpm_get_sclk,
2468 .get_mclk = &ci_dpm_get_mclk,
2469 .print_power_state = &ci_dpm_print_power_state,
Alex Deucher94b4adc2013-07-15 17:34:33 -04002470 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
Alex Deucher89536fd2013-07-15 18:14:24 -04002471 .force_performance_level = &ci_dpm_force_performance_level,
Alex Deucher54961312013-07-15 18:24:31 -04002472 .vblank_too_short = &ci_dpm_vblank_too_short,
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002473 },
Alex Deucher0672e272013-04-09 16:22:31 -04002474 .pflip = {
2475 .pre_page_flip = &evergreen_pre_page_flip,
2476 .page_flip = &evergreen_page_flip,
2477 .post_page_flip = &evergreen_post_page_flip,
2478 },
2479};
2480
2481static struct radeon_asic kv_asic = {
2482 .init = &cik_init,
2483 .fini = &cik_fini,
2484 .suspend = &cik_suspend,
2485 .resume = &cik_resume,
2486 .asic_reset = &cik_asic_reset,
2487 .vga_set_state = &r600_vga_set_state,
2488 .ioctl_wait_idle = NULL,
2489 .gui_idle = &r600_gui_idle,
2490 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2491 .get_xclk = &cik_get_xclk,
2492 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2493 .gart = {
2494 .tlb_flush = &cik_pcie_gart_tlb_flush,
2495 .set_page = &rs600_gart_set_page,
2496 },
2497 .vm = {
2498 .init = &cik_vm_init,
2499 .fini = &cik_vm_fini,
2500 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2501 .set_page = &cik_vm_set_page,
2502 },
2503 .ring = {
2504 [RADEON_RING_TYPE_GFX_INDEX] = {
2505 .ib_execute = &cik_ring_ib_execute,
2506 .ib_parse = &cik_ib_parse,
2507 .emit_fence = &cik_fence_gfx_ring_emit,
2508 .emit_semaphore = &cik_semaphore_ring_emit,
2509 .cs_parse = NULL,
2510 .ring_test = &cik_ring_test,
2511 .ib_test = &cik_ib_test,
2512 .is_lockup = &cik_gfx_is_lockup,
2513 .vm_flush = &cik_vm_flush,
2514 .get_rptr = &radeon_ring_generic_get_rptr,
2515 .get_wptr = &radeon_ring_generic_get_wptr,
2516 .set_wptr = &radeon_ring_generic_set_wptr,
2517 },
2518 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2519 .ib_execute = &cik_ring_ib_execute,
2520 .ib_parse = &cik_ib_parse,
2521 .emit_fence = &cik_fence_compute_ring_emit,
2522 .emit_semaphore = &cik_semaphore_ring_emit,
2523 .cs_parse = NULL,
2524 .ring_test = &cik_ring_test,
2525 .ib_test = &cik_ib_test,
2526 .is_lockup = &cik_gfx_is_lockup,
2527 .vm_flush = &cik_vm_flush,
2528 .get_rptr = &cik_compute_ring_get_rptr,
2529 .get_wptr = &cik_compute_ring_get_wptr,
2530 .set_wptr = &cik_compute_ring_set_wptr,
2531 },
2532 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2533 .ib_execute = &cik_ring_ib_execute,
2534 .ib_parse = &cik_ib_parse,
2535 .emit_fence = &cik_fence_compute_ring_emit,
2536 .emit_semaphore = &cik_semaphore_ring_emit,
2537 .cs_parse = NULL,
2538 .ring_test = &cik_ring_test,
2539 .ib_test = &cik_ib_test,
2540 .is_lockup = &cik_gfx_is_lockup,
2541 .vm_flush = &cik_vm_flush,
2542 .get_rptr = &cik_compute_ring_get_rptr,
2543 .get_wptr = &cik_compute_ring_get_wptr,
2544 .set_wptr = &cik_compute_ring_set_wptr,
2545 },
2546 [R600_RING_TYPE_DMA_INDEX] = {
2547 .ib_execute = &cik_sdma_ring_ib_execute,
2548 .ib_parse = &cik_ib_parse,
2549 .emit_fence = &cik_sdma_fence_ring_emit,
2550 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2551 .cs_parse = NULL,
2552 .ring_test = &cik_sdma_ring_test,
2553 .ib_test = &cik_sdma_ib_test,
2554 .is_lockup = &cik_sdma_is_lockup,
2555 .vm_flush = &cik_dma_vm_flush,
2556 .get_rptr = &radeon_ring_generic_get_rptr,
2557 .get_wptr = &radeon_ring_generic_get_wptr,
2558 .set_wptr = &radeon_ring_generic_set_wptr,
2559 },
2560 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2561 .ib_execute = &cik_sdma_ring_ib_execute,
2562 .ib_parse = &cik_ib_parse,
2563 .emit_fence = &cik_sdma_fence_ring_emit,
2564 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2565 .cs_parse = NULL,
2566 .ring_test = &cik_sdma_ring_test,
2567 .ib_test = &cik_sdma_ib_test,
2568 .is_lockup = &cik_sdma_is_lockup,
2569 .vm_flush = &cik_dma_vm_flush,
2570 .get_rptr = &radeon_ring_generic_get_rptr,
2571 .get_wptr = &radeon_ring_generic_get_wptr,
2572 .set_wptr = &radeon_ring_generic_set_wptr,
2573 },
2574 [R600_RING_TYPE_UVD_INDEX] = {
2575 .ib_execute = &r600_uvd_ib_execute,
2576 .emit_fence = &r600_uvd_fence_emit,
2577 .emit_semaphore = &cayman_uvd_semaphore_emit,
2578 .cs_parse = &radeon_uvd_cs_parse,
2579 .ring_test = &r600_uvd_ring_test,
2580 .ib_test = &r600_uvd_ib_test,
2581 .is_lockup = &radeon_ring_test_lockup,
2582 .get_rptr = &radeon_ring_generic_get_rptr,
2583 .get_wptr = &radeon_ring_generic_get_wptr,
2584 .set_wptr = &radeon_ring_generic_set_wptr,
2585 }
2586 },
2587 .irq = {
2588 .set = &cik_irq_set,
2589 .process = &cik_irq_process,
2590 },
2591 .display = {
2592 .bandwidth_update = &dce8_bandwidth_update,
2593 .get_vblank_counter = &evergreen_get_vblank_counter,
2594 .wait_for_vblank = &dce4_wait_for_vblank,
2595 },
2596 .copy = {
2597 .blit = NULL,
2598 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2599 .dma = &cik_copy_dma,
2600 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2601 .copy = &cik_copy_dma,
2602 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2603 },
2604 .surface = {
2605 .set_reg = r600_set_surface_reg,
2606 .clear_reg = r600_clear_surface_reg,
2607 },
2608 .hpd = {
2609 .init = &evergreen_hpd_init,
2610 .fini = &evergreen_hpd_fini,
2611 .sense = &evergreen_hpd_sense,
2612 .set_polarity = &evergreen_hpd_set_polarity,
2613 },
2614 .pm = {
2615 .misc = &evergreen_pm_misc,
2616 .prepare = &evergreen_pm_prepare,
2617 .finish = &evergreen_pm_finish,
2618 .init_profile = &sumo_pm_init_profile,
2619 .get_dynpm_state = &r600_pm_get_dynpm_state,
2620 .get_engine_clock = &radeon_atom_get_engine_clock,
2621 .set_engine_clock = &radeon_atom_set_engine_clock,
2622 .get_memory_clock = &radeon_atom_get_memory_clock,
2623 .set_memory_clock = &radeon_atom_set_memory_clock,
2624 .get_pcie_lanes = NULL,
2625 .set_pcie_lanes = NULL,
2626 .set_clock_gating = NULL,
2627 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002628 .get_temperature = &kv_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002629 },
Alex Deucher41a524a2013-08-14 01:01:40 -04002630 .dpm = {
2631 .init = &kv_dpm_init,
2632 .setup_asic = &kv_dpm_setup_asic,
2633 .enable = &kv_dpm_enable,
2634 .disable = &kv_dpm_disable,
2635 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2636 .set_power_state = &kv_dpm_set_power_state,
2637 .post_set_power_state = &kv_dpm_post_set_power_state,
2638 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2639 .fini = &kv_dpm_fini,
2640 .get_sclk = &kv_dpm_get_sclk,
2641 .get_mclk = &kv_dpm_get_mclk,
2642 .print_power_state = &kv_dpm_print_power_state,
2643 },
Alex Deucher0672e272013-04-09 16:22:31 -04002644 .pflip = {
2645 .pre_page_flip = &evergreen_pre_page_flip,
2646 .page_flip = &evergreen_page_flip,
2647 .post_page_flip = &evergreen_post_page_flip,
2648 },
2649};
2650
Alex Deucherabf1dc62012-07-17 14:02:36 -04002651/**
2652 * radeon_asic_init - register asic specific callbacks
2653 *
2654 * @rdev: radeon device pointer
2655 *
2656 * Registers the appropriate asic specific callbacks for each
2657 * chip family. Also sets other asics specific info like the number
2658 * of crtcs and the register aperture accessors (all asics).
2659 * Returns 0 for success.
2660 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00002661int radeon_asic_init(struct radeon_device *rdev)
2662{
2663 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00002664
2665 /* set the number of crtcs */
2666 if (rdev->flags & RADEON_SINGLE_CRTC)
2667 rdev->num_crtc = 1;
2668 else
2669 rdev->num_crtc = 2;
2670
Alex Deucher948bee32013-05-14 12:08:35 -04002671 rdev->has_uvd = false;
2672
Daniel Vetter0a10c852010-03-11 21:19:14 +00002673 switch (rdev->family) {
2674 case CHIP_R100:
2675 case CHIP_RV100:
2676 case CHIP_RS100:
2677 case CHIP_RV200:
2678 case CHIP_RS200:
2679 rdev->asic = &r100_asic;
2680 break;
2681 case CHIP_R200:
2682 case CHIP_RV250:
2683 case CHIP_RS300:
2684 case CHIP_RV280:
2685 rdev->asic = &r200_asic;
2686 break;
2687 case CHIP_R300:
2688 case CHIP_R350:
2689 case CHIP_RV350:
2690 case CHIP_RV380:
2691 if (rdev->flags & RADEON_IS_PCIE)
2692 rdev->asic = &r300_asic_pcie;
2693 else
2694 rdev->asic = &r300_asic;
2695 break;
2696 case CHIP_R420:
2697 case CHIP_R423:
2698 case CHIP_RV410:
2699 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04002700 /* handle macs */
2701 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002702 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2703 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2704 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2705 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002706 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04002707 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00002708 break;
2709 case CHIP_RS400:
2710 case CHIP_RS480:
2711 rdev->asic = &rs400_asic;
2712 break;
2713 case CHIP_RS600:
2714 rdev->asic = &rs600_asic;
2715 break;
2716 case CHIP_RS690:
2717 case CHIP_RS740:
2718 rdev->asic = &rs690_asic;
2719 break;
2720 case CHIP_RV515:
2721 rdev->asic = &rv515_asic;
2722 break;
2723 case CHIP_R520:
2724 case CHIP_RV530:
2725 case CHIP_RV560:
2726 case CHIP_RV570:
2727 case CHIP_R580:
2728 rdev->asic = &r520_asic;
2729 break;
2730 case CHIP_R600:
Alex Deucherca361b62013-06-21 14:42:08 -04002731 rdev->asic = &r600_asic;
2732 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002733 case CHIP_RV610:
2734 case CHIP_RV630:
2735 case CHIP_RV620:
2736 case CHIP_RV635:
2737 case CHIP_RV670:
Alex Deucherca361b62013-06-21 14:42:08 -04002738 rdev->asic = &rv6xx_asic;
2739 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002740 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002741 case CHIP_RS780:
2742 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002743 rdev->asic = &rs780_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002744 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002745 break;
2746 case CHIP_RV770:
2747 case CHIP_RV730:
2748 case CHIP_RV710:
2749 case CHIP_RV740:
2750 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002751 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002752 break;
2753 case CHIP_CEDAR:
2754 case CHIP_REDWOOD:
2755 case CHIP_JUNIPER:
2756 case CHIP_CYPRESS:
2757 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002758 /* set num crtcs */
2759 if (rdev->family == CHIP_CEDAR)
2760 rdev->num_crtc = 4;
2761 else
2762 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002763 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002764 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002765 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002766 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002767 case CHIP_SUMO:
2768 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002769 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002770 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002771 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002772 case CHIP_BARTS:
2773 case CHIP_TURKS:
2774 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002775 /* set num crtcs */
2776 if (rdev->family == CHIP_CAICOS)
2777 rdev->num_crtc = 4;
2778 else
2779 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002780 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002781 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002782 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002783 case CHIP_CAYMAN:
2784 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002785 /* set num crtcs */
2786 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002787 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002788 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002789 case CHIP_ARUBA:
2790 rdev->asic = &trinity_asic;
2791 /* set num crtcs */
2792 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002793 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002794 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002795 case CHIP_TAHITI:
2796 case CHIP_PITCAIRN:
2797 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002798 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002799 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002800 rdev->asic = &si_asic;
2801 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002802 if (rdev->family == CHIP_HAINAN)
2803 rdev->num_crtc = 0;
2804 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002805 rdev->num_crtc = 2;
2806 else
2807 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002808 if (rdev->family == CHIP_HAINAN)
2809 rdev->has_uvd = false;
2810 else
2811 rdev->has_uvd = true;
Alex Deucher02779c02012-03-20 17:18:25 -04002812 break;
Alex Deucher0672e272013-04-09 16:22:31 -04002813 case CHIP_BONAIRE:
2814 rdev->asic = &ci_asic;
2815 rdev->num_crtc = 6;
Alex Deucher22c775c2013-07-23 09:41:05 -04002816 rdev->has_uvd = true;
Alex Deucher0672e272013-04-09 16:22:31 -04002817 break;
2818 case CHIP_KAVERI:
2819 case CHIP_KABINI:
2820 rdev->asic = &kv_asic;
2821 /* set num crtcs */
2822 if (rdev->family == CHIP_KAVERI)
2823 rdev->num_crtc = 4;
2824 else
2825 rdev->num_crtc = 2;
Alex Deucher22c775c2013-07-23 09:41:05 -04002826 rdev->has_uvd = true;
Alex Deucher0672e272013-04-09 16:22:31 -04002827 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002828 default:
2829 /* FIXME: not supported yet */
2830 return -EINVAL;
2831 }
2832
2833 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002834 rdev->asic->pm.get_memory_clock = NULL;
2835 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002836 }
2837
Daniel Vetter0a10c852010-03-11 21:19:14 +00002838 return 0;
2839}
2840