blob: c5e375ddd6c09c137232ecfc8264439bc614e08e [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Ariel Elior290ca2b2013-01-01 05:22:31 +000016
17#include <linux/pci.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000020#include <linux/types.h>
Ariel Elior290ca2b2013-01-01 05:22:31 +000021#include <linux/pci_regs.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022
Eilon Greenstein34f80b02008-06-23 20:33:01 -070023/* compilation time flags */
24
25/* define this to make the driver freeze on error to allow getting debug info
26 * (you will need to reboot afterwards) */
27/* #define BNX2X_STOP_ON_ERROR */
28
Dmitry Kravkov26f26b32013-04-22 03:48:11 +000029#define DRV_MODULE_VERSION "1.78.17-0"
30#define DRV_MODULE_RELDATE "2013/04/11"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000031#define BNX2X_BC_VER 0x040200
32
Shmulik Ravid785b9b12010-12-30 06:27:03 +000033#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080034#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000035#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000036
Yuval Mintzb475d782012-04-03 18:41:29 +000037#include "bnx2x_hsi.h"
38
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000039#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000040
Merav Sicron55c11942012-11-07 00:45:48 +000041#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000042
Eilon Greenstein01cd4522009-08-12 08:23:08 +000043#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044
Eilon Greenstein359d8b12009-02-12 08:38:25 +000045#include "bnx2x_reg.h"
46#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000047#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000048#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030049#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000050#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000051#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000052#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Ariel Elior1ab44342013-01-01 05:22:23 +000054enum bnx2x_int_mode {
55 BNX2X_INT_MODE_MSIX,
56 BNX2X_INT_MODE_INTX,
57 BNX2X_INT_MODE_MSI
58};
59
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060/* error/debug prints */
61
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
64/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000065#define BNX2X_MSG_OFF 0x0
66#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
67#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
68#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
69#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
70#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
71#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
72#define BNX2X_MSG_IOV 0x0800000
73#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
74#define BNX2X_MSG_ETHTOOL 0x4000000
75#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000078#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000079do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000080 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000081 pr_notice("[%s:%d(%s)]" fmt, \
82 __func__, __LINE__, \
83 bp->dev ? (bp->dev->name) : "?", \
84 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000085} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070086
Joe Perchesf1deab52011-08-14 12:16:21 +000087#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000089 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000090 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030091} while (0)
92
Eilon Greenstein34f80b02008-06-23 20:33:01 -070093/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000094#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000095do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000096 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000097 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000098 __func__, __LINE__, \
99 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000100 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000101} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102
103/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000104#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000105do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000106 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000107 __func__, __LINE__, \
108 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000109 ##__VA_ARGS__); \
110} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000111
Joe Perchesf1deab52011-08-14 12:16:21 +0000112#define BNX2X_ERROR(fmt, ...) \
113 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200115/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000116#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000117do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000118 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000119 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000120} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121
Yuval Mintzca9bdb92013-01-23 03:21:53 +0000122/* Error handling */
123void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124#ifdef BNX2X_STOP_ON_ERROR
Joe Perchesf1deab52011-08-14 12:16:21 +0000125#define bnx2x_panic() \
126do { \
127 bp->panic = 1; \
128 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000129 bnx2x_panic_dump(bp, true); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000130} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000132#define bnx2x_panic() \
133do { \
134 bp->panic = 1; \
135 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000136 bnx2x_panic_dump(bp, false); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000137} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200138#endif
139
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000140#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800141#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142
Yuval Mintz2de67432013-01-23 03:21:43 +0000143#define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff))
144#define U64_HI(x) ((u32)(((u64)(x)) >> 32))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700145#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000147#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700148
149#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
150#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000151#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700152
153#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700155#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200156
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700157#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
158#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700160#define REG_RD_DMAE(bp, offset, valp, len32) \
161 do { \
162 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000163 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700164 } while (0)
165
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700166#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200167 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000168 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200169 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
170 offset, len32); \
171 } while (0)
172
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000173#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
174 REG_WR_DMAE(bp, offset, valp, len32)
175
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800176#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000177 do { \
178 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
179 bnx2x_write_big_buf_wb(bp, addr, len32); \
180 } while (0)
181
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700182#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
183 offsetof(struct shmem_region, field))
184#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
185#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186
Eilon Greenstein2691d512009-08-12 08:22:08 +0000187#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
188 offsetof(struct shmem2_region, field))
189#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
190#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000191#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
192 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000193#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000194 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000195
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000196#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
197#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
198 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000199#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000200
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000201#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
202 (SHMEM2_RD((bp), size) > \
203 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000204
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700205#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700206#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000208/* SP SB indices */
209
210/* General SP events - stats query, cfc delete, etc */
211#define HC_SP_INDEX_ETH_DEF_CONS 3
212
213/* EQ completions */
214#define HC_SP_INDEX_EQ_CONS 7
215
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000216/* FCoE L2 connection completions */
217#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
218#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000219/* iSCSI L2 */
220#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
221#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
222
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000223/* Special clients parameters */
224
225/* SB indices */
226/* FCoE L2 */
227#define BNX2X_FCOE_L2_RX_INDEX \
228 (&bp->def_status_blk->sp_sb.\
229 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
230
231#define BNX2X_FCOE_L2_TX_INDEX \
232 (&bp->def_status_blk->sp_sb.\
233 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
234
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000235/**
236 * CIDs and CLIDs:
237 * CLIDs below is a CLID for func 0, then the CLID for other
238 * functions will be calculated by the formula:
239 *
240 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
241 *
242 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400243enum {
244 BNX2X_ISCSI_ETH_CL_ID_IDX,
245 BNX2X_FCOE_ETH_CL_ID_IDX,
246 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
247};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000248
Michael Chanf78afb32013-09-18 01:50:38 -0700249/* use a value high enough to be above all the PFs, which has least significant
250 * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
251 * calculate doorbell address according to old doorbell configuration scheme
252 * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
253 * We must avoid coming up with cid 8 for iscsi since according to this method
254 * the designated UIO cid will come out 0 and it has a special handling for that
255 * case which doesn't suit us. Therefore will will cieling to closes cid which
256 * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
257 */
258
259#define BNX2X_1st_NON_L2_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
Merav Sicron37ae41a2012-06-19 07:48:27 +0000260 (bp)->max_cos)
Michael Chanf78afb32013-09-18 01:50:38 -0700261/* amount of cids traversed by UIO's DPM addition to doorbell */
262#define UIO_DPM 8
263/* roundup to DPM offset */
264#define UIO_ROUNDUP(bp) (roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
265 UIO_DPM))
266/* offset to nearest value which has lsb nibble matching DPM */
267#define UIO_CID_OFFSET(bp) ((UIO_ROUNDUP(bp) + UIO_DPM) % \
268 (UIO_DPM * 2))
269/* add offset to rounded-up cid to get a value which could be used with UIO */
270#define UIO_DPM_ALIGN(bp) (UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
271/* but wait - avoid UIO special case for cid 0 */
272#define UIO_DPM_CID0_OFFSET(bp) ((UIO_DPM * 2) * \
273 (UIO_DPM_ALIGN(bp) == UIO_DPM))
274/* Properly DPM aligned CID dajusted to cid 0 secal case */
275#define BNX2X_CNIC_START_ETH_CID(bp) (UIO_DPM_ALIGN(bp) + \
276 (UIO_DPM_CID0_OFFSET(bp)))
277/* how many cids were wasted - need this value for cid allocation */
278#define UIO_CID_PAD(bp) (BNX2X_CNIC_START_ETH_CID(bp) - \
279 BNX2X_1st_NON_L2_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400280 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000281#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400282 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000283#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000284
Merav Sicron55c11942012-11-07 00:45:48 +0000285#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
286#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
287#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
288#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000289
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000290#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
291 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
292
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000293#define SM_RX_ID 0
294#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200295
Ariel Elior6383c0b2011-07-14 08:31:57 +0000296/* defines for multiple tx priority indices */
297#define FIRST_TX_ONLY_COS_INDEX 1
298#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200299
Ariel Elior6383c0b2011-07-14 08:31:57 +0000300/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000301#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
302#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
303 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000304
305/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000306#define FP_COS_TO_TXQ(fp, cos, bp) \
307 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000308
Merav Sicron65565882012-06-19 07:48:26 +0000309/* Indexes for transmission queues array:
310 * txdata for RSS i CoS j is at location i + (j * num of RSS)
311 * txdata for FCoE (if exist) is at location max cos * num of RSS
312 * txdata for FWD (if exist) is one location after FCoE
313 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000314 */
Merav Sicron65565882012-06-19 07:48:26 +0000315enum {
316 FCOE_TXQ_IDX_OFFSET,
317 FWD_TXQ_IDX_OFFSET,
318 OOO_TXQ_IDX_OFFSET,
319};
320#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000321#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000322
323/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000324/*
325 * This driver uses new build_skb() API :
326 * RX ring buffer contains pointer to kmalloc() data only,
327 * skb are built only after Hardware filled the frame.
328 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200329struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000330 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000331 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200332};
333
334struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700335 struct sk_buff *skb;
336 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700337 u8 flags;
338/* Set on the first BD descriptor when there is a split BD */
339#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200340};
341
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700342struct sw_rx_page {
343 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000344 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700345};
346
Eilon Greensteinca003922009-08-12 22:53:28 -0700347union db_prod {
348 struct doorbell_set_prod data;
349 u32 raw;
350};
351
David S. Miller8decf862011-09-22 03:23:13 -0400352/* dropless fc FW/HW related params */
353#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
354#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
355 ETH_MAX_AGGREGATION_QUEUES_E1 :\
356 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
357#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
358#define FW_PREFETCH_CNT 16
359#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700360
361/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300362#define BCM_PAGE_SHIFT 12
363#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
364#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700365#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300367#define PAGES_PER_SGE_SHIFT 0
368#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
369#define SGE_PAGE_SIZE PAGE_SIZE
370#define SGE_PAGE_SHIFT PAGE_SHIFT
371#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Ariel Elior8d9ac292013-01-01 05:22:27 +0000372#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
373#define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
374 SGE_PAGES), 0xffff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700375
376/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300377#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700378#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400379#define NEXT_PAGE_SGE_DESC_CNT 2
380#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700381/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300382#define RX_SGE_MASK (RX_SGE_CNT - 1)
383#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
384#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700385#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400386 (MAX_RX_SGE_CNT - 1)) ? \
387 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
388 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300389#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700390
David S. Miller8decf862011-09-22 03:23:13 -0400391/*
392 * Number of required SGEs is the sum of two:
393 * 1. Number of possible opened aggregations (next packet for
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000394 * these aggregations will probably consume SGE immediately)
David S. Miller8decf862011-09-22 03:23:13 -0400395 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
396 * after placement on BD for new TPA aggregation)
397 *
398 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
399 */
400#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
401 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
402#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
403 MAX_RX_SGE_CNT)
404#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
405 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
406#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
407
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300408/* Manipulate a bit vector defined as an array of u64 */
409
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700410/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300411#define BIT_VEC64_ELEM_SZ 64
412#define BIT_VEC64_ELEM_SHIFT 6
413#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
414
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300415#define __BIT_VEC64_SET_BIT(el, bit) \
416 do { \
417 el = ((el) | ((u64)0x1 << (bit))); \
418 } while (0)
419
420#define __BIT_VEC64_CLEAR_BIT(el, bit) \
421 do { \
422 el = ((el) & (~((u64)0x1 << (bit)))); \
423 } while (0)
424
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300425#define BIT_VEC64_SET_BIT(vec64, idx) \
426 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
427 (idx) & BIT_VEC64_ELEM_MASK)
428
429#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
430 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
431 (idx) & BIT_VEC64_ELEM_MASK)
432
433#define BIT_VEC64_TEST_BIT(vec64, idx) \
434 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
435 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700436
437/* Creates a bitmask of all ones in less significant bits.
438 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300439#define BIT_VEC64_ONES_MASK(idx) \
440 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
441#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
442
443/*******************************************************/
444
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700445/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000446#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700447#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
448#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
449
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000450union host_hc_status_block {
451 /* pointer to fp status block e1x */
452 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000453 /* pointer to fp status block e2 */
454 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000455};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300457struct bnx2x_agg_info {
458 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000459 * First aggregation buffer is a data buffer, the following - are pages.
460 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300461 * we open the interface and will replace the BD at the consumer
462 * with this one when we receive the TPA_START CQE in order to
463 * keep the Rx BD ring consistent.
464 */
465 struct sw_rx_bd first_buf;
466 u8 tpa_state;
467#define BNX2X_TPA_START 1
468#define BNX2X_TPA_STOP 2
469#define BNX2X_TPA_ERROR 3
470 u8 placement_offset;
471 u16 parsing_flags;
472 u16 vlan_tag;
473 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000474 u32 rxhash;
Eric Dumazeta334b5f2012-07-09 06:02:24 +0000475 bool l4_rxhash;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000476 u16 gro_size;
477 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300478};
479
480#define Q_STATS_OFFSET32(stat_name) \
481 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
482
Ariel Elior6383c0b2011-07-14 08:31:57 +0000483struct bnx2x_fp_txdata {
484
485 struct sw_tx_bd *tx_buf_ring;
486
487 union eth_tx_bd_types *tx_desc_ring;
488 dma_addr_t tx_desc_mapping;
489
490 u32 cid;
491
492 union db_prod tx_db;
493
494 u16 tx_pkt_prod;
495 u16 tx_pkt_cons;
496 u16 tx_bd_prod;
497 u16 tx_bd_cons;
498
499 unsigned long tx_pkt;
500
501 __le16 *tx_cons_sb;
502
503 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000504 struct bnx2x_fastpath *parent_fp;
505 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000506};
507
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000508enum bnx2x_tpa_mode_t {
509 TPA_MODE_LRO,
510 TPA_MODE_GRO
511};
512
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300514 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700516 struct napi_struct napi;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300517
Cong Wange0d10952013-08-01 11:10:25 +0800518#ifdef CONFIG_NET_RX_BUSY_POLL
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300519 unsigned int state;
520#define BNX2X_FP_STATE_IDLE 0
521#define BNX2X_FP_STATE_NAPI (1 << 0) /* NAPI owns this FP */
522#define BNX2X_FP_STATE_POLL (1 << 1) /* poll owns this FP */
523#define BNX2X_FP_STATE_NAPI_YIELD (1 << 2) /* NAPI yielded this FP */
524#define BNX2X_FP_STATE_POLL_YIELD (1 << 3) /* poll yielded this FP */
525#define BNX2X_FP_YIELD (BNX2X_FP_STATE_NAPI_YIELD | BNX2X_FP_STATE_POLL_YIELD)
526#define BNX2X_FP_LOCKED (BNX2X_FP_STATE_NAPI | BNX2X_FP_STATE_POLL)
527#define BNX2X_FP_USER_PEND (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_POLL_YIELD)
528 /* protect state */
529 spinlock_t lock;
Cong Wange0d10952013-08-01 11:10:25 +0800530#endif /* CONFIG_NET_RX_BUSY_POLL */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300531
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000532 union host_hc_status_block status_blk;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000533 /* chip independent shortcuts into sb structure */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000534 __le16 *sb_index_values;
535 __le16 *sb_running_index;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000536 /* chip independent shortcut into rx_prods_offset memory */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000537 u32 ustorm_rx_prods_offset;
538
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800539 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000540 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700541 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000543 enum bnx2x_tpa_mode_t mode;
544
Ariel Elior6383c0b2011-07-14 08:31:57 +0000545 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000546 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200547
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700548 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
549 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550
551 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700552 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200553
554 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700555 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200556
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700557 /* SGE ring */
558 struct eth_rx_sge *rx_sge_ring;
559 dma_addr_t rx_sge_mapping;
560
561 u64 sge_mask[RX_SGE_MASK_LEN];
562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300563 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564
Ariel Elior6383c0b2011-07-14 08:31:57 +0000565 __le16 fp_hc_idx;
566
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000567 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000568 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000569 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000570 u8 cl_qzone_id;
571 u8 fw_sb_id; /* status block number in FW */
572 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200573
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700574 u16 rx_bd_prod;
575 u16 rx_bd_cons;
576 u16 rx_comp_prod;
577 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700578 u16 rx_sge_prod;
579 /* The last maximal completed SGE */
580 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000581 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000582 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700583 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000584
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700585 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000586 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700587 u8 disable_tpa;
588#ifdef BNX2X_STOP_ON_ERROR
589 u64 tpa_queue_used;
590#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700591 /* The size is calculated using the following:
592 sizeof name field from netdev structure +
593 4 ('-Xx-' string) +
594 4 (for the digits and to make it DWORD aligned) */
595#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
596 char name[FP_NAME_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597};
598
Barak Witkowski15192a82012-06-19 07:48:28 +0000599#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
600#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
601#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
602#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800603
Cong Wange0d10952013-08-01 11:10:25 +0800604#ifdef CONFIG_NET_RX_BUSY_POLL
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300605static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
606{
607 spin_lock_init(&fp->lock);
608 fp->state = BNX2X_FP_STATE_IDLE;
609}
610
611/* called from the device poll routine to get ownership of a FP */
612static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
613{
614 bool rc = true;
615
616 spin_lock(&fp->lock);
617 if (fp->state & BNX2X_FP_LOCKED) {
618 WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
619 fp->state |= BNX2X_FP_STATE_NAPI_YIELD;
620 rc = false;
621 } else {
622 /* we don't care if someone yielded */
623 fp->state = BNX2X_FP_STATE_NAPI;
624 }
625 spin_unlock(&fp->lock);
626 return rc;
627}
628
629/* returns true is someone tried to get the FP while napi had it */
630static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
631{
632 bool rc = false;
633
634 spin_lock(&fp->lock);
635 WARN_ON(fp->state &
636 (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_NAPI_YIELD));
637
638 if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
639 rc = true;
640 fp->state = BNX2X_FP_STATE_IDLE;
641 spin_unlock(&fp->lock);
642 return rc;
643}
644
645/* called from bnx2x_low_latency_poll() */
646static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
647{
648 bool rc = true;
649
650 spin_lock_bh(&fp->lock);
651 if ((fp->state & BNX2X_FP_LOCKED)) {
652 fp->state |= BNX2X_FP_STATE_POLL_YIELD;
653 rc = false;
654 } else {
655 /* preserve yield marks */
656 fp->state |= BNX2X_FP_STATE_POLL;
657 }
658 spin_unlock_bh(&fp->lock);
659 return rc;
660}
661
662/* returns true if someone tried to get the FP while it was locked */
663static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
664{
665 bool rc = false;
666
667 spin_lock_bh(&fp->lock);
668 WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
669
670 if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
671 rc = true;
672 fp->state = BNX2X_FP_STATE_IDLE;
673 spin_unlock_bh(&fp->lock);
674 return rc;
675}
676
677/* true if a socket is polling, even if it did not get the lock */
678static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
679{
680 WARN_ON(!(fp->state & BNX2X_FP_LOCKED));
681 return fp->state & BNX2X_FP_USER_PEND;
682}
683#else
684static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
685{
686}
687
688static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
689{
690 return true;
691}
692
693static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
694{
695 return false;
696}
697
698static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
699{
700 return false;
701}
702
703static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
704{
705 return false;
706}
707
708static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
709{
710 return false;
711}
Cong Wange0d10952013-08-01 11:10:25 +0800712#endif /* CONFIG_NET_RX_BUSY_POLL */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300713
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800714/* Use 2500 as a mini-jumbo MTU for FCoE */
715#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
716
Merav Sicron65565882012-06-19 07:48:26 +0000717#define FCOE_IDX_OFFSET 0
718
719#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
720 FCOE_IDX_OFFSET)
721#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
722#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000723#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
724#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000725#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
726 txdata_ptr[FIRST_TX_COS_INDEX] \
727 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728
Merav Sicron55c11942012-11-07 00:45:48 +0000729#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
730#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
731#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700732
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700733/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300734#define MAX_FETCH_BD 13 /* HW max BDs per packet */
735#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300737#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700738#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400739#define NEXT_PAGE_TX_DESC_CNT 1
740#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300741#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
742#define MAX_TX_BD (NUM_TX_BD - 1)
743#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700744#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400745 (MAX_TX_DESC_CNT - 1)) ? \
746 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
747 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300748#define TX_BD(x) ((x) & MAX_TX_BD)
749#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700750
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000751/* number of NEXT_PAGE descriptors may be required during placement */
752#define NEXT_CNT_PER_TX_PKT(bds) \
753 (((bds) + MAX_TX_DESC_CNT - 1) / \
754 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
755/* max BDs per tx packet w/o next_pages:
756 * START_BD - describes packed
757 * START_BD(splitted) - includes unpaged data segment for GSO
758 * PARSING_BD - for TSO and CSUM data
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000759 * PARSING_BD2 - for encapsulation data
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000760 * Frag BDs - describes pages for frags
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000761 */
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000762#define BDS_PER_TX_PKT 4
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000763#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
764/* max BDs per tx packet including next pages */
765#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
766 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
767
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700768/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700770#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400771#define NEXT_PAGE_RX_DESC_CNT 2
772#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300773#define RX_DESC_MASK (RX_DESC_CNT - 1)
774#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
775#define MAX_RX_BD (NUM_RX_BD - 1)
776#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400777
778/* dropless fc calculations for BDs
779 *
780 * Number of BDs should as number of buffers in BRB:
781 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
782 * "next" elements on each page
783 */
784#define NUM_BD_REQ BRB_SIZE(bp)
785#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
786 MAX_RX_DESC_CNT)
787#define BD_TH_LO(bp) (NUM_BD_REQ + \
788 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
789 FW_DROP_LEVEL(bp))
790#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
791
792#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300793
794#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
795 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
796 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
797#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
798#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
799#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
800 MIN_RX_AVAIL))
801
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700802#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400803 (MAX_RX_DESC_CNT - 1)) ? \
804 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
805 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300806#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300808/*
809 * As long as CQE is X times bigger than BD entry we have to allocate X times
810 * more pages for CQ ring in order to keep it balanced with BD ring
811 */
812#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
813#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700814#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400815#define NEXT_PAGE_RCQ_DESC_CNT 1
816#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
818#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
819#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700820#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400821 (MAX_RCQ_DESC_CNT - 1)) ? \
822 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
823 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300824#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700825
David S. Miller8decf862011-09-22 03:23:13 -0400826/* dropless fc calculations for RCQs
827 *
828 * Number of RCQs should be as number of buffers in BRB:
829 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
830 * "next" elements on each page
831 */
832#define NUM_RCQ_REQ BRB_SIZE(bp)
833#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
834 MAX_RCQ_DESC_CNT)
835#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
836 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
837 FW_DROP_LEVEL(bp))
838#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
839
Eilon Greenstein33471622008-08-13 15:59:08 -0700840/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300841#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
842#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700843
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300844#define BNX2X_SWCID_SHIFT 17
845#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700846
847/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300848#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700849#define CQE_CMD(x) (le32_to_cpu(x) >> \
850 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
851
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700852#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
853 le32_to_cpu((bd)->addr_lo))
854#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
855
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000856#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300857#define BNX2X_DB_SHIFT 3 /* 8 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300858#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
859#error "Min DB doorbell stride is 8"
860#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700861#define DOORBELL(bp, cid, val) \
862 do { \
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300863 writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700864 } while (0)
865
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700866/* TX CSUM helpers */
867#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
868 skb->csum_offset)
869#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
870 skb->csum_offset))
871
Dmitry Kravkov91226792013-03-11 05:17:52 +0000872#define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700873
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000874#define XMIT_PLAIN 0
875#define XMIT_CSUM_V4 (1 << 0)
876#define XMIT_CSUM_V6 (1 << 1)
877#define XMIT_CSUM_TCP (1 << 2)
878#define XMIT_GSO_V4 (1 << 3)
879#define XMIT_GSO_V6 (1 << 4)
880#define XMIT_CSUM_ENC_V4 (1 << 5)
881#define XMIT_CSUM_ENC_V6 (1 << 6)
882#define XMIT_GSO_ENC_V4 (1 << 7)
883#define XMIT_GSO_ENC_V6 (1 << 8)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700884
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000885#define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
886#define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700887
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000888#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
889#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700890
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700891/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300892#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
893#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
894#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
895#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
896#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700897
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700898#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
899
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000900#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
901 (((le16_to_cpu(flags) & \
902 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
903 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
904 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700905#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000906 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700907
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300908#define FP_USB_FUNC_OFF \
909 offsetof(struct cstorm_status_block_u, func)
910#define FP_CSB_FUNC_OFF \
911 offsetof(struct cstorm_status_block_c, func)
912
David S. Miller8decf862011-09-22 03:23:13 -0400913#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300914
David S. Miller8decf862011-09-22 03:23:13 -0400915#define HC_INDEX_OOO_TX_CQ_CONS 4
916
917#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
918
919#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
920
921#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300922
Ariel Elior6383c0b2011-07-14 08:31:57 +0000923#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
924
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700925#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300926 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200927
Ariel Elior6383c0b2011-07-14 08:31:57 +0000928#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
929
930#define BNX2X_TX_SB_INDEX_COS0 \
931 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700932
933/* end of fast path */
934
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700935/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200936
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700937struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700939 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200940/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700941#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700943#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700944#define CHIP_NUM_57710 0x164e
945#define CHIP_NUM_57711 0x164f
946#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000947#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300948#define CHIP_NUM_57712_MF 0x1663
Ariel Elior8395be52013-01-01 05:22:44 +0000949#define CHIP_NUM_57712_VF 0x166f
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300950#define CHIP_NUM_57713 0x1651
951#define CHIP_NUM_57713E 0x1652
952#define CHIP_NUM_57800 0x168a
953#define CHIP_NUM_57800_MF 0x16a5
Ariel Elior8395be52013-01-01 05:22:44 +0000954#define CHIP_NUM_57800_VF 0x16a9
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300955#define CHIP_NUM_57810 0x168e
956#define CHIP_NUM_57810_MF 0x16ae
Ariel Elior8395be52013-01-01 05:22:44 +0000957#define CHIP_NUM_57810_VF 0x16af
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000958#define CHIP_NUM_57811 0x163d
959#define CHIP_NUM_57811_MF 0x163e
Ariel Elior8395be52013-01-01 05:22:44 +0000960#define CHIP_NUM_57811_VF 0x163f
Yuval Mintz2de67432013-01-23 03:21:43 +0000961#define CHIP_NUM_57840_OBSOLETE 0x168d
Yuval Mintzc3def942012-07-23 10:25:43 +0300962#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
963#define CHIP_NUM_57840_4_10 0x16a1
964#define CHIP_NUM_57840_2_20 0x16a2
965#define CHIP_NUM_57840_MF 0x16a4
Ariel Elior8395be52013-01-01 05:22:44 +0000966#define CHIP_NUM_57840_VF 0x16ad
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700967#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
968#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
969#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000970#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Ariel Elior8395be52013-01-01 05:22:44 +0000971#define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300972#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
973#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
974#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000975#define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300976#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
977#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000978#define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000979#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
980#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000981#define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Yuval Mintzc3def942012-07-23 10:25:43 +0300982#define CHIP_IS_57840(bp) \
983 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
984 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
985 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
986#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
987 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Ariel Elior8395be52013-01-01 05:22:44 +0000988#define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700989#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
990 CHIP_IS_57711E(bp))
Dmitry Kravkovedb944d2013-04-22 03:48:09 +0000991#define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \
992 CHIP_IS_57811_MF(bp) || \
993 CHIP_IS_57811_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000994#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +0000995 CHIP_IS_57712_MF(bp) || \
996 CHIP_IS_57712_VF(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
998 CHIP_IS_57800_MF(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +0000999 CHIP_IS_57800_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001000 CHIP_IS_57810(bp) || \
1001 CHIP_IS_57810_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001002 CHIP_IS_57810_VF(bp) || \
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00001003 CHIP_IS_57811xx(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001004 CHIP_IS_57840(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001005 CHIP_IS_57840_MF(bp) || \
1006 CHIP_IS_57840_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001007#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001008#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
1009#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001011#define CHIP_REV_SHIFT 12
1012#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
1013#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
1014#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
1015#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001016/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001017#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001018/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
1019#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001020 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001021/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
1022#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001023 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001024
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001025#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
1026 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
1027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001028#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
1029#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001030#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
1031 (CHIP_REV_SHIFT + 1)) \
1032 << CHIP_REV_SHIFT)
1033#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
1034 CHIP_REV_SIM(bp) :\
1035 CHIP_REV_VAL(bp))
1036#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
1037 (CHIP_REV(bp) == CHIP_REV_Bx))
1038#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
1039 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +00001040/* This define is used in two main places:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001041 * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
Merav Sicron55c11942012-11-07 00:45:48 +00001042 * to nic-only mode or to offload mode. Offload mode is configured if either the
1043 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
1044 * registered for this port (which means that the user wants storage services).
1045 * 2. During cnic-related load, to know if offload mode is already configured in
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001046 * the HW or needs to be configured.
Merav Sicron55c11942012-11-07 00:45:48 +00001047 * Since the transition from nic-mode to offload-mode in HW causes traffic
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001048 * corruption, nic-mode is configured only in ports on which storage services
Merav Sicron55c11942012-11-07 00:45:48 +00001049 * where never requested.
1050 */
1051#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001053 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001054#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
1055#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
1056#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001058 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001059 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001060 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001061 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001062
1063 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001065 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001066
1067 u8 int_block;
1068#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001069#define INT_BLOCK_IGU 1
1070#define INT_BLOCK_MODE_NORMAL 0
1071#define INT_BLOCK_MODE_BW_COMP 2
1072#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001073 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001074 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
1075#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
1076
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001077 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001078#define CHIP_4_PORT_MODE 0x0
1079#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001080#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001081#define CHIP_MODE(bp) (bp->common.chip_port_mode)
1082#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +00001083
1084 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001085};
1086
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001087/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
1088#define BNX2X_IGU_STAS_MSG_VF_CNT 64
1089#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001090
Yaniv Rosner27c11512012-12-02 04:05:54 +00001091#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001092/* end of common */
1093
1094/* port */
1095
1096struct bnx2x_port {
1097 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001099 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001101 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001102/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001103#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001104
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001105 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001106/* link settings - missing defines */
1107#define ADVERTISED_2500baseX_Full (1 << 15)
1108
1109 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001110
1111 /* used to synchronize phy accesses */
1112 struct mutex phy_mutex;
1113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001114 u32 port_stx;
1115
1116 struct nig_stats old_nig_stats;
1117};
1118
1119/* end of port */
1120
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001121#define STATS_OFFSET32(stat_name) \
1122 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001124/* slow path */
1125
1126/* slow path work-queue */
1127extern struct workqueue_struct *bnx2x_wq;
1128
1129#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001130#define BNX2X_VF_CID_WND 4 /* log num of queues per VF. HW config. */
Ariel Elior1ab44342013-01-01 05:22:23 +00001131#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001132
1133/* We need to reserve doorbell addresses for all VF and queue combinations */
Ariel Elior1ab44342013-01-01 05:22:23 +00001134#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001135
1136/* The doorbell is configured to have the same number of CIDs for PFs and for
1137 * VFs. For this reason the PF CID zone is as large as the VF zone.
1138 */
1139#define BNX2X_FIRST_VF_CID BNX2X_VF_CIDS
1140#define BNX2X_MAX_NUM_VF_QUEUES 64
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001141#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001142
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001143/* the number of VF CIDS multiplied by the amount of bytes reserved for each
1144 * cid must not exceed the size of the VF doorbell
1145 */
1146#define BNX2X_VF_BAR_SIZE 512
1147#if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1148#error "VF doorbell bar size is 512"
1149#endif
1150
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001151/*
1152 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1153 * control by the number of fast-path status blocks supported by the
1154 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1155 * status block represents an independent interrupts context that can
1156 * serve a regular L2 networking queue. However special L2 queues such
1157 * as the FCoE queue do not require a FP-SB and other components like
1158 * the CNIC may consume FP-SB reducing the number of possible L2 queues
1159 *
1160 * If the maximum number of FP-SB available is X then:
1161 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1162 * regular L2 queues is Y=X-1
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001163 * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001164 * c. If the FCoE L2 queue is supported the actual number of L2 queues
1165 * is Y+1
1166 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1167 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1168 * FP interrupt context for the CNIC).
1169 * e. The number of HW context (CID count) is always X or X+1 if FCoE
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001170 * L2 queue is supported. The cid for the FCoE L2 queue is always X.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001171 */
1172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001173/* fast-path interrupt contexts E1x */
1174#define FP_SB_MAX_E1x 16
1175/* fast-path interrupt contexts E2 */
1176#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001177
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001178union cdu_context {
1179 struct eth_context eth;
1180 char pad[1024];
1181};
1182
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001183/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001184#define CDU_ILT_PAGE_SZ_HW 2
1185#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001186#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1187
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001188#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001189#define CNIC_FCOE_CID_MAX 2048
1190#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001191#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001192
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001193#define QM_ILT_PAGE_SZ_HW 0
1194#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001195#define QM_CID_ROUND 1024
1196
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001197/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198#define TM_ILT_PAGE_SZ_HW 0
1199#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Ariel Elior0907f342013-10-20 16:51:30 +02001200#define TM_CONN_NUM (BNX2X_FIRST_VF_CID + \
1201 BNX2X_VF_CIDS + \
1202 CNIC_ISCSI_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001203#define TM_ILT_SZ (8 * TM_CONN_NUM)
1204#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1205
1206/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001207#define SRC_ILT_PAGE_SZ_HW 0
1208#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001209#define SRC_HASH_BITS 10
1210#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1211#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1212#define SRC_T2_SZ SRC_ILT_SZ
1213#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001215#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001216
1217/* DMA memory not used in fastpath */
1218struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001219 union {
1220 struct mac_configuration_cmd e1x;
1221 struct eth_classify_rules_ramrod_data e2;
1222 } mac_rdata;
1223
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001224 union {
1225 struct tstorm_eth_mac_filter_config e1x;
1226 struct eth_filter_rules_ramrod_data e2;
1227 } rx_mode_rdata;
1228
1229 union {
1230 struct mac_configuration_cmd e1;
1231 struct eth_multicast_rules_ramrod_data e2;
1232 } mcast_rdata;
1233
1234 struct eth_rss_update_ramrod_data rss_rdata;
1235
1236 /* Queue State related ramrods are always sent under rtnl_lock */
1237 union {
1238 struct client_init_ramrod_data init_data;
1239 struct client_update_ramrod_data update_data;
1240 } q_rdata;
1241
1242 union {
1243 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001244 /* pfc configuration for DCBX ramrod */
1245 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001247
Barak Witkowskia3348722012-04-23 03:04:46 +00001248 /* afex ramrod can not be a part of func_rdata union because these
1249 * events might arrive in parallel to other events from func_rdata.
1250 * Therefore, if they would have been defined in the same union,
1251 * data can get corrupted.
1252 */
1253 struct afex_vif_list_ramrod_data func_afex_rdata;
1254
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001255 /* used by dmae command executer */
1256 struct dmae_command dmae[MAX_DMAE_C];
1257
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001258 u32 stats_comp;
1259 union mac_stats mac_stats;
1260 struct nig_stats nig_stats;
1261 struct host_port_stats port_stats;
1262 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001263
1264 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001265 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001266
1267 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001268};
1269
1270#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1271#define bnx2x_sp_mapping(bp, var) \
1272 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001273
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001274/* attn group wiring */
1275#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001276
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001277struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001278 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001279};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001281struct iro {
1282 u32 base;
1283 u16 m1;
1284 u16 m2;
1285 u16 m3;
1286 u16 size;
1287};
1288
1289struct hw_context {
1290 union cdu_context *vcxt;
1291 dma_addr_t cxt_mapping;
1292 size_t size;
1293};
1294
1295/* forward */
1296struct bnx2x_ilt;
1297
Ariel Elior290ca2b2013-01-01 05:22:31 +00001298struct bnx2x_vfdb;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001299
1300enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001301 BNX2X_RECOVERY_DONE,
1302 BNX2X_RECOVERY_INIT,
1303 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001304 BNX2X_RECOVERY_FAILED,
1305 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001306};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001308/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001309 * Event queue (EQ or event ring) MC hsi
1310 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1311 */
1312#define NUM_EQ_PAGES 1
1313#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1314#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1315#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1316#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1317#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1318
1319/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1320#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1321 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1322
1323/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1324#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1325
1326#define BNX2X_EQ_INDEX \
1327 (&bp->def_status_blk->sp_sb.\
1328 index_values[HC_SP_INDEX_EQ_CONS])
1329
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001330/* This is a data that will be used to create a link report message.
1331 * We will keep the data used for the last link report in order
1332 * to prevent reporting the same link parameters twice.
1333 */
1334struct bnx2x_link_report_data {
1335 u16 line_speed; /* Effective line speed */
1336 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1337};
1338
1339enum {
1340 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1341 BNX2X_LINK_REPORT_LINK_DOWN,
1342 BNX2X_LINK_REPORT_RX_FC_ON,
1343 BNX2X_LINK_REPORT_TX_FC_ON,
1344};
1345
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001346enum {
1347 BNX2X_PORT_QUERY_IDX,
1348 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001349 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001350 BNX2X_FIRST_QUEUE_QUERY_IDX,
1351};
1352
1353struct bnx2x_fw_stats_req {
1354 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001355 struct stats_query_entry query[FP_SB_MAX_E1x+
1356 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001357};
1358
1359struct bnx2x_fw_stats_data {
Yuval Mintz2de67432013-01-23 03:21:43 +00001360 struct stats_counter storm_counters;
1361 struct per_port_stats port;
1362 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001363 struct fcoe_statistics_params fcoe;
Yuval Mintz2de67432013-01-23 03:21:43 +00001364 struct per_queue_stats queue_stats[1];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001365};
1366
Ariel Elior7be08a72011-07-14 08:31:19 +00001367/* Public slow path states */
1368enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001369 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001370 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001371 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior8395be52013-01-01 05:22:44 +00001372 BNX2X_SP_RTNL_AFEX_F_UPDATE,
1373 BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior381ac162013-01-01 05:22:29 +00001374 BNX2X_SP_RTNL_VFPF_MCAST,
Ariel Elior78c3bcc2013-06-20 17:39:08 +03001375 BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
Yuval Mintz8b09be52013-08-01 17:30:59 +03001376 BNX2X_SP_RTNL_RX_MODE,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00001377 BNX2X_SP_RTNL_HYPERVISOR_VLAN,
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03001378 BNX2X_SP_RTNL_TX_STOP,
1379 BNX2X_SP_RTNL_TX_RESUME,
Ariel Elior7be08a72011-07-14 08:31:19 +00001380};
1381
Yuval Mintz452427b2012-03-26 20:47:07 +00001382struct bnx2x_prev_path_list {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001383 struct list_head list;
Yuval Mintz452427b2012-03-26 20:47:07 +00001384 u8 bus;
1385 u8 slot;
1386 u8 path;
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001387 u8 aer;
Barak Witkowskic63da992012-12-05 23:04:03 +00001388 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001389};
1390
Barak Witkowski15192a82012-06-19 07:48:28 +00001391struct bnx2x_sp_objs {
1392 /* MACs object */
1393 struct bnx2x_vlan_mac_obj mac_obj;
1394
1395 /* Queue State object */
1396 struct bnx2x_queue_sp_obj q_obj;
1397};
1398
1399struct bnx2x_fp_stats {
1400 struct tstorm_per_queue_stats old_tclient;
1401 struct ustorm_per_queue_stats old_uclient;
1402 struct xstorm_per_queue_stats old_xclient;
1403 struct bnx2x_eth_q_stats eth_q_stats;
1404 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1405};
1406
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001407struct bnx2x {
1408 /* Fields used in the tx and intr/napi performance paths
1409 * are grouped together in the beginning of the structure
1410 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001411 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001412 struct bnx2x_sp_objs *sp_objs;
1413 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001414 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001415 void __iomem *regview;
1416 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001417 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001419 u8 pf_num; /* absolute PF number */
1420 u8 pfid; /* per-path PF number */
1421 int base_fw_ndsb; /**/
1422#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1423#define BP_PORT(bp) (bp->pfid & 1)
1424#define BP_FUNC(bp) (bp->pfid)
1425#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001426#define BP_VN(bp) ((bp)->pfid >> 1)
1427#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1428#define BP_L_ID(bp) (BP_VN(bp) << 2)
1429#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1430 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1431#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001432
Ariel Elior64112802013-01-07 00:50:23 +00001433#ifdef CONFIG_BNX2X_SRIOV
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +00001434 /* protects vf2pf mailbox from simultaneous access */
1435 struct mutex vf2pf_mutex;
Ariel Elior1ab44342013-01-01 05:22:23 +00001436 /* vf pf channel mailbox contains request and response buffers */
1437 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1438 dma_addr_t vf2pf_mbox_mapping;
1439
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001440 /* we set aside a copy of the acquire response */
1441 struct pfvf_acquire_resp_tlv acquire_resp;
1442
Ariel Eliorabc5a022013-01-01 05:22:43 +00001443 /* bulletin board for messages from pf to vf */
1444 union pf_vf_bulletin *pf2vf_bulletin;
1445 dma_addr_t pf2vf_bulletin_mapping;
1446
1447 struct pf_vf_bulletin_content old_bulletin;
Ariel Elior3c76fef2013-03-11 05:17:46 +00001448
1449 u16 requested_nr_virtfn;
Ariel Elior64112802013-01-07 00:50:23 +00001450#endif /* CONFIG_BNX2X_SRIOV */
Ariel Eliorabc5a022013-01-01 05:22:43 +00001451
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001452 struct net_device *dev;
1453 struct pci_dev *pdev;
1454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001455 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001456#define IRO (bp->iro_arr)
1457
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001458 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001459 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001460 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461
1462 int tx_ring_size;
1463
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001464/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1465#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001466#define ETH_MIN_PACKET_SIZE 60
1467#define ETH_MAX_PACKET_SIZE 1500
1468#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001469/* TCP with Timestamp Option (32) + IPv6 (40) */
1470#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001471
Eilon Greenstein0f008462009-02-12 08:36:18 +00001472 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001473#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1474
1475 /* FW uses 2 Cache lines Alignment for start packet and size
1476 *
1477 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1478 * at the end of skb->data, to avoid wasting a full cache line.
1479 * This reduces memory use (skb->truesize).
1480 */
1481#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1482
1483#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001484 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001485 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1486
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001487#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001488
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001489 struct host_sp_status_block *def_status_blk;
1490#define DEF_SB_IGU_ID 16
1491#define DEF_SB_ID HC_SP_SB_ID
1492 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001493 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001494 u32 attn_state;
1495 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001496
1497 /* slow path ring */
1498 struct eth_spe *spq;
1499 dma_addr_t spq_mapping;
1500 u16 spq_prod_idx;
1501 struct eth_spe *spq_prod_bd;
1502 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001503 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001504 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001505 /* used to synchronize spq accesses */
1506 spinlock_t spq_lock;
1507
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001508 /* event queue */
1509 union event_ring_elem *eq_ring;
1510 dma_addr_t eq_mapping;
1511 u16 eq_prod;
1512 u16 eq_cons;
1513 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001514 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001516 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1517 u16 stats_pending;
1518 /* Counter for completed statistics ramrods */
1519 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001520
Eilon Greenstein33471622008-08-13 15:59:08 -07001521 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001522
1523 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001524 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001525
1526 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001527#define PCIX_FLAG (1 << 0)
1528#define PCI_32BIT_FLAG (1 << 1)
1529#define ONE_PORT_FLAG (1 << 2)
1530#define NO_WOL_FLAG (1 << 3)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001531#define USING_MSIX_FLAG (1 << 5)
1532#define USING_MSI_FLAG (1 << 6)
1533#define DISABLE_MSI_FLAG (1 << 7)
1534#define TPA_ENABLE_FLAG (1 << 8)
1535#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001536#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001537#define MF_FUNC_DIS (1 << 11)
1538#define OWN_CNIC_IRQ (1 << 12)
1539#define NO_ISCSI_OOO_FLAG (1 << 13)
1540#define NO_ISCSI_FLAG (1 << 14)
1541#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001542#define BC_SUPPORTS_PFC_STATS (1 << 17)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001543#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001544#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001545#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001546#define IS_VF_FLAG (1 << 22)
Ariel Elior78c3bcc2013-06-20 17:39:08 +03001547#define INTERRUPTS_ENABLED_FLAG (1 << 23)
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +03001548#define BC_SUPPORTS_RMMOD_CMD (1 << 24)
Ariel Elior1ab44342013-01-01 05:22:23 +00001549
1550#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
Ariel Elior64112802013-01-07 00:50:23 +00001551
1552#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001553#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1554#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Ariel Elior64112802013-01-07 00:50:23 +00001555#else
1556#define IS_VF(bp) false
1557#define IS_PF(bp) true
1558#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001559
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001560#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1561#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001562#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001563
Merav Sicron55c11942012-11-07 00:45:48 +00001564 u8 cnic_support;
1565 bool cnic_enabled;
1566 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001567 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001568
1569 /* Flag that indicates that we can start looking for FCoE L2 queue
1570 * completions in the default status block.
1571 */
1572 bool fcoe_init;
1573
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001574 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001575
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001576 struct delayed_work sp_task;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001577 atomic_t interrupt_occurred;
Ariel Elior7be08a72011-07-14 08:31:19 +00001578 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001579
1580 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001581 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 int current_interval;
1583
1584 u16 fw_seq;
1585 u16 fw_drv_pulse_wr_seq;
1586 u32 func_stx;
1587
1588 struct link_params link_params;
1589 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001590 u32 link_cnt;
1591 struct bnx2x_link_report_data last_reported_link;
1592
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001593 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001594
1595 struct bnx2x_common common;
1596 struct bnx2x_port port;
1597
Yuval Mintzb475d782012-04-03 18:41:29 +00001598 struct cmng_init cmng;
1599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001600 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001601 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001602 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001603 u16 mf_ov;
1604 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001605#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001606#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1607#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001608#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001609
Eliezer Tamirf1410642008-02-28 11:51:50 -08001610 u8 wol;
1611
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001614 u16 tx_quick_cons_trip_int;
1615 u16 tx_quick_cons_trip;
1616 u16 tx_ticks_int;
1617 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001618
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001619 u16 rx_quick_cons_trip_int;
1620 u16 rx_quick_cons_trip;
1621 u16 rx_ticks_int;
1622 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001623/* Maximal coalescing timeout in us */
Dmitry Kravkov68025162013-10-20 16:51:29 +02001624#define BNX2X_MAX_COALESCE_TOUT (0xff*BNX2X_BTR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001626 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001627
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001628 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001629#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001630#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1631#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001632#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001633#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001634#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001635
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001636#define BNX2X_STATE_DIAG 0xe000
1637#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001638
Ariel Elior6383c0b2011-07-14 08:31:57 +00001639#define BNX2X_MAX_PRIORITY 8
1640#define BNX2X_MAX_ENTRIES_PER_PRI 16
1641#define BNX2X_MAX_COS 3
1642#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001643 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001644 uint num_ethernet_queues;
1645 uint num_cnic_queues;
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00001646 int num_napi_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001647 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001649 u32 rx_mode;
1650#define BNX2X_RX_MODE_NONE 0
1651#define BNX2X_RX_MODE_NORMAL 1
1652#define BNX2X_RX_MODE_ALLMULTI 2
1653#define BNX2X_RX_MODE_PROMISC 3
1654#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001656 u8 igu_dsb_id;
1657 u8 igu_base_sb;
1658 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001659 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001660
Ariel Elior1ab44342013-01-01 05:22:23 +00001661 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001662 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001664 struct bnx2x_slowpath *slowpath;
1665 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001666
1667 /* Total number of FW statistics requests */
1668 u8 fw_stats_num;
1669
1670 /*
1671 * This is a memory buffer that will contain both statistics
1672 * ramrod request and data.
1673 */
1674 void *fw_stats;
1675 dma_addr_t fw_stats_mapping;
1676
1677 /*
1678 * FW statistics request shortcut (points at the
1679 * beginning of fw_stats buffer).
1680 */
1681 struct bnx2x_fw_stats_req *fw_stats_req;
1682 dma_addr_t fw_stats_req_mapping;
1683 int fw_stats_req_sz;
1684
1685 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001686 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001687 * fw_stats buffer + fw_stats_req_sz).
1688 */
1689 struct bnx2x_fw_stats_data *fw_stats_data;
1690 dma_addr_t fw_stats_data_mapping;
1691 int fw_stats_data_sz;
1692
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001693 /* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
Merav Sicrona0529972012-06-19 07:48:25 +00001694 * context size we need 8 ILT entries.
1695 */
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001696#define ILT_MAX_L2_LINES 32
Merav Sicrona0529972012-06-19 07:48:25 +00001697 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001698
1699 struct bnx2x_ilt *ilt;
1700#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001701#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001702/*
1703 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1704 * to CNIC.
1705 */
Merav Sicron55c11942012-11-07 00:45:48 +00001706#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001707
Ariel Elior6383c0b2011-07-14 08:31:57 +00001708/*
1709 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001710 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001711 */
Michael Chanf78afb32013-09-18 01:50:38 -07001712
Merav Sicron37ae41a2012-06-19 07:48:27 +00001713#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001714 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001715#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001716 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001717#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1718 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001719
1720 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001721
Yuval Mintz79642112012-12-02 04:05:50 +00001722 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001723
Michael Chan37b091b2009-10-10 13:46:55 +00001724 void *t2;
1725 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001726 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001727 void *cnic_data;
1728 u32 cnic_tag;
1729 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001730 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001731 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001732 struct eth_spe *cnic_kwq;
1733 struct eth_spe *cnic_kwq_prod;
1734 struct eth_spe *cnic_kwq_cons;
1735 struct eth_spe *cnic_kwq_last;
1736 u16 cnic_kwq_pending;
1737 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001738 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001739 struct mutex cnic_mutex;
1740 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1741
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001742 /* Start index of the "special" (CNIC related) L2 clients */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001743 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001744
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001745 int dmae_ready;
1746 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001747 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001748
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001749 /* used to protect the FW mail box */
1750 struct mutex fw_mb_mutex;
1751
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001752 /* used to synchronize stats collecting */
1753 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001754
1755 /* used for synchronization of concurrent threads statistics handling */
1756 spinlock_t stats_lock;
1757
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001758 /* used by dmae command loader */
1759 struct dmae_command stats_dmae;
1760 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001761
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001762 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001763 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001764 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001765 struct bnx2x_eth_stats_old eth_stats_old;
1766 struct bnx2x_net_stats_old net_stats_old;
1767 struct bnx2x_fw_port_stats_old fw_stats_old;
1768 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001769
1770 struct z_stream_s *strm;
1771 void *gunzip_buf;
1772 dma_addr_t gunzip_mapping;
1773 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001774#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001775#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1776#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1777#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001778
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001779 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001780 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001781 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001782 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001783 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001784 u32 init_mode_flags;
1785#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001786 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001787 const u8 *tsem_int_table_data;
1788 const u8 *tsem_pram_data;
1789 const u8 *usem_int_table_data;
1790 const u8 *usem_pram_data;
1791 const u8 *xsem_int_table_data;
1792 const u8 *xsem_pram_data;
1793 const u8 *csem_int_table_data;
1794 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001795#define INIT_OPS(bp) (bp->init_ops)
1796#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1797#define INIT_DATA(bp) (bp->init_data)
1798#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1799#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1800#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1801#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1802#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1803#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1804#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1805#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1806
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001808 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001809 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001810
Ariel Elior290ca2b2013-01-01 05:22:31 +00001811 struct bnx2x_vfdb *vfdb;
1812#define IS_SRIOV(bp) ((bp)->vfdb)
1813
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001814 /* DCB support on/off */
1815 u16 dcb_state;
1816#define BNX2X_DCB_STATE_OFF 0
1817#define BNX2X_DCB_STATE_ON 1
1818
1819 /* DCBX engine mode */
1820 int dcbx_enabled;
1821#define BNX2X_DCBX_ENABLED_OFF 0
1822#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1823#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1824#define BNX2X_DCBX_ENABLED_INVALID (-1)
1825
1826 bool dcbx_mode_uset;
1827
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001828 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001829 struct bnx2x_dcbx_port_params dcbx_port_params;
1830 int dcb_version;
1831
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 /* CAM credit pools */
Ariel Eliorb56e9672013-01-01 05:22:32 +00001833
1834 /* used only in sriov */
1835 struct bnx2x_credit_pool_obj vlans_pool;
1836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001837 struct bnx2x_credit_pool_obj macs_pool;
1838
1839 /* RX_MODE object */
1840 struct bnx2x_rx_mode_obj rx_mode_obj;
1841
1842 /* MCAST object */
1843 struct bnx2x_mcast_obj mcast_obj;
1844
1845 /* RSS configuration object */
1846 struct bnx2x_rss_config_obj rss_conf_obj;
1847
1848 /* Function State controlling object */
1849 struct bnx2x_func_sp_obj func_obj;
1850
1851 unsigned long sp_state;
1852
Ariel Elior7be08a72011-07-14 08:31:19 +00001853 /* operation indication for the sp_rtnl task */
1854 unsigned long sp_rtnl_state;
1855
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001856 /* DCBX Negotiation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001857 struct dcbx_features dcbx_local_feat;
1858 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001859
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001860#ifdef BCM_DCBNL
1861 struct dcbx_features dcbx_remote_feat;
1862 u32 dcbx_remote_flags;
1863#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001864 /* AFEX: store default vlan used */
1865 int afex_def_vlan_tag;
1866 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001867 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001868
1869 /* multiple tx classes of service */
1870 u8 max_cos;
1871
1872 /* priority to cos mapping */
1873 u8 prio_to_cos[8];
Dmitry Kravkovc3146eb2013-01-23 03:21:48 +00001874
1875 int fp_array_size;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001876 u32 dump_preset_idx;
Dmitry Kravkov507393e2013-08-13 02:24:59 +03001877 bool stats_started;
1878 struct semaphore stats_sema;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001879};
1880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001881/* Tx queues may be less or equal to Rx queues */
1882extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001883#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001884#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001885#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001886 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001887#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001888
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001889#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001890
Ariel Elior6383c0b2011-07-14 08:31:57 +00001891#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1892/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001893
1894#define RSS_IPV4_CAP_MASK \
1895 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1896
1897#define RSS_IPV4_TCP_CAP_MASK \
1898 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1899
1900#define RSS_IPV6_CAP_MASK \
1901 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1902
1903#define RSS_IPV6_TCP_CAP_MASK \
1904 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1905
1906/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001907#define FUNC_FLG_RSS 0x0001
1908#define FUNC_FLG_STATS 0x0002
1909/* removed FUNC_FLG_UNMATCHED 0x0004 */
1910#define FUNC_FLG_TPA 0x0008
1911#define FUNC_FLG_SPQ 0x0010
1912#define FUNC_FLG_LEADING 0x0020 /* PF only */
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001913#define FUNC_FLG_LEADING_STATS 0x0040
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001914struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001915 /* dma */
1916 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1917 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1918
1919 u16 func_flgs;
1920 u16 func_id; /* abs fid */
1921 u16 pf_id;
1922 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1923};
1924
Merav Sicron55c11942012-11-07 00:45:48 +00001925#define for_each_cnic_queue(bp, var) \
1926 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1927 (var)++) \
1928 if (skip_queue(bp, var)) \
1929 continue; \
1930 else
1931
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001932#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001933 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001934
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001935#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001936 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001937
1938#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001939 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001940 if (skip_queue(bp, var)) \
1941 continue; \
1942 else
1943
Ariel Elior6383c0b2011-07-14 08:31:57 +00001944/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001945#define for_each_valid_rx_queue(bp, var) \
1946 for ((var) = 0; \
1947 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1948 BNX2X_NUM_ETH_QUEUES(bp)); \
1949 (var)++) \
1950 if (skip_rx_queue(bp, var)) \
1951 continue; \
1952 else
1953
1954#define for_each_rx_queue_cnic(bp, var) \
1955 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1956 (var)++) \
1957 if (skip_rx_queue(bp, var)) \
1958 continue; \
1959 else
1960
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001961#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001962 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001963 if (skip_rx_queue(bp, var)) \
1964 continue; \
1965 else
1966
Ariel Elior6383c0b2011-07-14 08:31:57 +00001967/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001968#define for_each_valid_tx_queue(bp, var) \
1969 for ((var) = 0; \
1970 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1971 BNX2X_NUM_ETH_QUEUES(bp)); \
1972 (var)++) \
1973 if (skip_tx_queue(bp, var)) \
1974 continue; \
1975 else
1976
1977#define for_each_tx_queue_cnic(bp, var) \
1978 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1979 (var)++) \
1980 if (skip_tx_queue(bp, var)) \
1981 continue; \
1982 else
1983
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001984#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001985 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001986 if (skip_tx_queue(bp, var)) \
1987 continue; \
1988 else
1989
1990#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001991 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001992 if (skip_queue(bp, var)) \
1993 continue; \
1994 else
1995
Ariel Elior6383c0b2011-07-14 08:31:57 +00001996#define for_each_cos_in_tx_queue(fp, var) \
1997 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1998
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001999/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002000 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002001 */
2002#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2003
2004/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002005 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002006 */
2007#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2008
2009#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07002010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002011/**
2012 * bnx2x_set_mac_one - configure a single MAC address
2013 *
2014 * @bp: driver handle
2015 * @mac: MAC to configure
2016 * @obj: MAC object handle
2017 * @set: if 'true' add a new MAC, otherwise - delete
2018 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
2019 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
2020 *
2021 * Configures one MAC according to provided parameters or continues the
2022 * execution of previously scheduled commands if RAMROD_CONT is set in
2023 * ramrod_flags.
2024 *
2025 * Returns zero if operation has successfully completed, a positive value if the
2026 * operation has been successfully scheduled and a negative - if a requested
2027 * operations has failed.
2028 */
2029int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2030 struct bnx2x_vlan_mac_obj *obj, bool set,
2031 int mac_type, unsigned long *ramrod_flags);
2032/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002033 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2034 *
2035 * @bp: driver handle
2036 * @mac_obj: MAC object handle
2037 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
2038 * @wait_for_comp: if 'true' block until completion
2039 *
2040 * Deletes all MACs of the specific type (e.g. ETH, UC list).
2041 *
2042 * Returns zero if operation has successfully completed, a positive value if the
2043 * operation has been successfully scheduled and a negative - if a requested
2044 * operations has failed.
2045 */
2046int bnx2x_del_all_macs(struct bnx2x *bp,
2047 struct bnx2x_vlan_mac_obj *mac_obj,
2048 int mac_type, bool wait_for_comp);
2049
2050/* Init Function API */
2051void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
Ariel Eliorb93288d2013-01-01 05:22:35 +00002052void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2053 u8 vf_valid, int fw_sb_id, int igu_sb_id);
Ariel Eliorb56e9672013-01-01 05:22:32 +00002054u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002055int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2056int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2057int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2058int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002059void bnx2x_read_mf_cfg(struct bnx2x *bp);
2060
Ariel Eliorb56e9672013-01-01 05:22:32 +00002061int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002062
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002063/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002064void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2065void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2066 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002067void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2068u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2069u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2070u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2071 bool with_comp, u8 comp_type);
2072
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002073void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2074 u8 src_type, u8 dst_type);
Ariel Elior32316a42013-10-20 16:51:32 +02002075int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2076 u32 *comp);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002077
Ariel Eliord16132c2013-01-01 05:22:42 +00002078/* FLR related routines */
2079u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2080void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2081int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
Ariel Eliorb56e9672013-01-01 05:22:32 +00002082u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
Ariel Eliord16132c2013-01-01 05:22:42 +00002083int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2084 char *msg, u32 poll_cnt);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002085
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002086void bnx2x_calc_fc_adv(struct bnx2x *bp);
2087int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002088 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002089void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00002090int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002091
Dmitry Kravkov178135c2013-05-22 21:21:50 +00002092bool bnx2x_port_after_undi(struct bnx2x *bp);
2093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002094static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
2095 int wait)
2096{
2097 u32 val;
2098
2099 do {
2100 val = REG_RD(bp, reg);
2101 if (val == expected)
2102 break;
2103 ms -= wait;
2104 msleep(wait);
2105
2106 } while (ms > 0);
2107
2108 return val;
2109}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002110
Ariel Eliorb56e9672013-01-01 05:22:32 +00002111void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2112 bool is_pf);
2113
Joe Perchesede23fa2013-08-26 22:45:23 -07002114#define BNX2X_ILT_ZALLOC(x, y, size) \
2115 x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002116
2117#define BNX2X_ILT_FREE(x, y, size) \
2118 do { \
2119 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00002120 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002121 x = NULL; \
2122 y = 0; \
2123 } \
2124 } while (0)
2125
2126#define ILOG2(x) (ilog2((x)))
2127
2128#define ILT_NUM_PAGE_ENTRIES (3072)
2129/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002130 * In 57712 we have only 4 func, but use same size per func, then only half of
2131 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002132 */
2133#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
2134
2135#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
2136/*
2137 * the phys address is shifted right 12 bits and has an added
2138 * 1=valid bit added to the 53rd bit
2139 * then since this is a wide register(TM)
2140 * we split it into two 32 bit writes
2141 */
2142#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2143#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002145/* load/unload mode */
2146#define LOAD_NORMAL 0
2147#define LOAD_OPEN 1
2148#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002149#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002150#define UNLOAD_NORMAL 0
2151#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002152#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002153
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002154/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002155#define DMAE_TIMEOUT -1
2156#define DMAE_PCI_ERROR -2 /* E2 and onward */
2157#define DMAE_NOT_RDY -3
2158#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002159
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002160#define DMAE_SRC_PCI 0
2161#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002162
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002163#define DMAE_DST_NONE 0
2164#define DMAE_DST_PCI 1
2165#define DMAE_DST_GRC 2
2166
2167#define DMAE_COMP_PCI 0
2168#define DMAE_COMP_GRC 1
2169
2170/* E2 and onward - PCI error handling in the completion */
2171
2172#define DMAE_COMP_REGULAR 0
2173#define DMAE_COM_SET_ERR 1
2174
2175#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2176 DMAE_COMMAND_SRC_SHIFT)
2177#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2178 DMAE_COMMAND_SRC_SHIFT)
2179
2180#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2181 DMAE_COMMAND_DST_SHIFT)
2182#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2183 DMAE_COMMAND_DST_SHIFT)
2184
2185#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2186 DMAE_COMMAND_C_DST_SHIFT)
2187#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2188 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002189
2190#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2191
2192#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2193#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2194#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2195#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2196
2197#define DMAE_CMD_PORT_0 0
2198#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2199
2200#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2201#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2202#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2203
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002204#define DMAE_SRC_PF 0
2205#define DMAE_SRC_VF 1
2206
2207#define DMAE_DST_PF 0
2208#define DMAE_DST_VF 1
2209
2210#define DMAE_C_SRC 0
2211#define DMAE_C_DST 1
2212
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002213#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00002214#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002215
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002216#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002217 * indicates error
2218 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002219
2220#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002221#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04002222 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002223#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002224 E1HVN_MAX)
2225
Eliezer Tamir25047952008-02-28 11:50:16 -08002226/* PCIE link and speed */
2227#define PCICFG_LINK_WIDTH 0x1f00000
2228#define PCICFG_LINK_WIDTH_SHIFT 20
2229#define PCICFG_LINK_SPEED 0xf0000
2230#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002231
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002232#define BNX2X_NUM_TESTS_SF 7
2233#define BNX2X_NUM_TESTS_MF 3
2234#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2235 BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002236
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002237#define BNX2X_PHY_LOOPBACK 0
2238#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002239#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002240#define BNX2X_PHY_LOOPBACK_FAILED 1
2241#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002242#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002243#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2244 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002245
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002246#define STROM_ASSERT_ARRAY_SIZE 50
2247
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002249#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002250 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002251 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002252
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002253#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2254#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2255
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002256#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002257#define MAX_SPQ_PENDING 8
2258
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002259/* CMNG constants, as derived from system spec calculations */
2260/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2261#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002262/* resolution of the rate shaping timer - 400 usec */
2263#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002264/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002265 * coefficient for calculating the fairness timer */
2266#define QM_ARB_BYTES 160000
2267/* resolution of Min algorithm 1:100 */
2268#define MIN_RES 100
2269/* how many bytes above threshold for the minimal credit of Min algorithm*/
2270#define MIN_ABOVE_THRESH 32768
2271/* Fairness algorithm integration time coefficient -
2272 * for calculating the actual Tfair */
2273#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2274/* Memory of fairness algorithm . 2 cycles */
2275#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002277#define ATTN_NIG_FOR_FUNC (1L << 8)
2278#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2279#define GPIO_2_FUNC (1L << 10)
2280#define GPIO_3_FUNC (1L << 11)
2281#define GPIO_4_FUNC (1L << 12)
2282#define ATTN_GENERAL_ATTN_1 (1L << 13)
2283#define ATTN_GENERAL_ATTN_2 (1L << 14)
2284#define ATTN_GENERAL_ATTN_3 (1L << 15)
2285#define ATTN_GENERAL_ATTN_4 (1L << 13)
2286#define ATTN_GENERAL_ATTN_5 (1L << 14)
2287#define ATTN_GENERAL_ATTN_6 (1L << 15)
2288
2289#define ATTN_HARD_WIRED_MASK 0xff00
2290#define ATTENTION_ID 4
2291
Yuval Mintz3521b412013-05-22 21:21:49 +00002292#define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_SD(bp) || \
2293 IS_MF_FCOE_AFEX(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002294
2295/* stuff added to make the code fit 80Col */
2296
2297#define BNX2X_PMF_LINK_ASSERT \
2298 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002300#define BNX2X_MC_ASSERT_BITS \
2301 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2302 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2303 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2304 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2305
2306#define BNX2X_MCP_ASSERT \
2307 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2308
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002309#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2310#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2311 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2312 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2313 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2314 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2315 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2316
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002317#define HW_INTERRUT_ASSERT_SET_0 \
2318 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2319 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2320 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Dmitry Kravkovc14a09b2013-01-14 05:11:42 +00002321 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002322 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002323#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002324 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2325 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2326 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002327 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2328 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2329 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330#define HW_INTERRUT_ASSERT_SET_1 \
2331 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2332 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2333 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2334 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2335 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2336 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2337 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2338 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2339 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2340 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2341 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002342#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002343 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002344 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002345 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002346 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002347 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002348 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002349 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002350 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002351 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2352 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002353 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002354 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2355 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002356 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2357 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002358#define HW_INTERRUT_ASSERT_SET_2 \
2359 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2360 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2361 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2362 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2363 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002364#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002365 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2366 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2367 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2368 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002369 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002370 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2371 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2372
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002373#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2374 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2375 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2376 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002377
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002378#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2379 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2380
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002381#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002383#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2384#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2385#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2386#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2387
2388#define DEF_USB_IGU_INDEX_OFF \
2389 offsetof(struct cstorm_def_status_block_u, igu_index)
2390#define DEF_CSB_IGU_INDEX_OFF \
2391 offsetof(struct cstorm_def_status_block_c, igu_index)
2392#define DEF_XSB_IGU_INDEX_OFF \
2393 offsetof(struct xstorm_def_status_block, igu_index)
2394#define DEF_TSB_IGU_INDEX_OFF \
2395 offsetof(struct tstorm_def_status_block, igu_index)
2396
2397#define DEF_USB_SEGMENT_OFF \
2398 offsetof(struct cstorm_def_status_block_u, segment)
2399#define DEF_CSB_SEGMENT_OFF \
2400 offsetof(struct cstorm_def_status_block_c, segment)
2401#define DEF_XSB_SEGMENT_OFF \
2402 offsetof(struct xstorm_def_status_block, segment)
2403#define DEF_TSB_SEGMENT_OFF \
2404 offsetof(struct tstorm_def_status_block, segment)
2405
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002406#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002407 (&bp->def_status_blk->sp_sb.\
2408 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002409
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002410#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002411 (GET_FLAG(x.flags, \
2412 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2413 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002415/* Number of u32 elements in MC hash array */
2416#define MC_HASH_SIZE 8
2417#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2418 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2419
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420#ifndef PXP2_REG_PXP2_INT_STS
2421#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2422#endif
2423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002424#ifndef ETH_MAX_RX_CLIENTS_E2
2425#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2426#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002427
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002428#define BNX2X_VPD_LEN 128
2429#define VENDOR_ID_LEN 4
2430
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002431#define VF_ACQUIRE_THRESH 3
2432#define VF_ACQUIRE_MAC_FILTERS 1
2433#define VF_ACQUIRE_MC_FILTERS 10
2434
2435#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2436 (!((me_reg) & ME_REG_VF_ERR)))
Ariel Eliorad5afc82013-01-01 05:22:26 +00002437int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002438/* Congestion management fairness mode */
Yuval Mintz2de67432013-01-23 03:21:43 +00002439#define CMNG_FNS_NONE 0
2440#define CMNG_FNS_MINMAX 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002441
2442#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2443#define HC_SEG_ACCESS_ATTN 4
2444#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2445
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002446static const u32 dmae_reg_go_c[] = {
2447 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2448 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2449 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2450 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2451};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002452
Ariel Elior005a07ba2013-03-11 05:17:42 +00002453void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002454void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002455
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002456#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002457 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2458
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002459#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2460 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002461
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002462#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2463 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2464
2465#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2466#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2467
Barak Witkowskia3348722012-04-23 03:04:46 +00002468#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2469 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2470
2471#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002472#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2473 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2474 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002475
Yuval Mintz2de67432013-01-23 03:21:43 +00002476#define SET_FLAG(value, mask, flag) \
2477 do {\
2478 (value) &= ~(mask);\
2479 (value) |= ((flag) << (mask##_SHIFT));\
2480 } while (0)
2481
2482#define GET_FLAG(value, mask) \
2483 (((value) & (mask)) >> (mask##_SHIFT))
2484
2485#define GET_FIELD(value, fname) \
2486 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2487
Merav Sicron55c11942012-11-07 00:45:48 +00002488enum {
2489 SWITCH_UPDATE,
2490 AFEX_UPDATE,
2491};
2492
2493#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002494
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +00002495enum bnx2x_pci_bus_speed {
2496 BNX2X_PCI_LINK_SPEED_2500 = 2500,
2497 BNX2X_PCI_LINK_SPEED_5000 = 5000,
2498 BNX2X_PCI_LINK_SPEED_8000 = 8000
2499};
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002500
2501void bnx2x_set_local_cmng(struct bnx2x *bp);
Yuval Mintz1a6974b2013-10-20 16:51:27 +02002502
2503#define MCPR_SCRATCH_BASE(bp) \
2504 (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
2505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506#endif /* bnx2x.h */