blob: 39c5312b466ce6064d8b66a0f14c0efb79cde801 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030069static void omap_atomic_wait_for_completion(struct drm_device *dev,
70 struct drm_atomic_state *old_state)
71{
72 struct drm_crtc_state *old_crtc_state;
73 struct drm_crtc *crtc;
74 unsigned int i;
75 int ret;
76
77 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
78 if (!crtc->state->enable)
79 continue;
80
81 ret = omap_crtc_wait_pending(crtc);
82
83 if (!ret)
84 dev_warn(dev->dev,
85 "atomic complete timeout (pipe %u)!\n", i);
86 }
87}
88
Laurent Pinchart748471a52015-03-05 23:42:39 +020089static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
90{
91 struct drm_device *dev = commit->dev;
92 struct omap_drm_private *priv = dev->dev_private;
93 struct drm_atomic_state *old_state = commit->state;
94
95 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030096 dispc_runtime_get();
97
Laurent Pinchart748471a52015-03-05 23:42:39 +020098 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Liu Ying2b58e982016-08-29 17:12:03 +080099 drm_atomic_helper_commit_planes(dev, old_state, 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200100 drm_atomic_helper_commit_modeset_enables(dev, old_state);
101
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300102 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200103
104 drm_atomic_helper_cleanup_planes(dev, old_state);
105
Laurent Pinchart69fb7c82015-05-28 02:09:56 +0300106 dispc_runtime_put();
107
Chris Wilson08536952016-10-14 13:18:18 +0100108 drm_atomic_state_put(old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200109
110 /* Complete the commit, wake up any waiter. */
111 spin_lock(&priv->commit.lock);
112 priv->commit.pending &= ~commit->crtcs;
113 spin_unlock(&priv->commit.lock);
114
115 wake_up_all(&priv->commit.wait);
116
117 kfree(commit);
118}
119
120static void omap_atomic_work(struct work_struct *work)
121{
122 struct omap_atomic_state_commit *commit =
123 container_of(work, struct omap_atomic_state_commit, work);
124
125 omap_atomic_complete(commit);
126}
127
128static bool omap_atomic_is_pending(struct omap_drm_private *priv,
129 struct omap_atomic_state_commit *commit)
130{
131 bool pending;
132
133 spin_lock(&priv->commit.lock);
134 pending = priv->commit.pending & commit->crtcs;
135 spin_unlock(&priv->commit.lock);
136
137 return pending;
138}
139
140static int omap_atomic_commit(struct drm_device *dev,
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200141 struct drm_atomic_state *state, bool nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200142{
143 struct omap_drm_private *priv = dev->dev_private;
144 struct omap_atomic_state_commit *commit;
Daniel Vetter82072572016-06-02 00:06:29 +0200145 struct drm_crtc *crtc;
146 struct drm_crtc_state *crtc_state;
147 int i, ret;
Laurent Pinchart748471a52015-03-05 23:42:39 +0200148
149 ret = drm_atomic_helper_prepare_planes(dev, state);
150 if (ret)
151 return ret;
152
153 /* Allocate the commit object. */
154 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
155 if (commit == NULL) {
156 ret = -ENOMEM;
157 goto error;
158 }
159
160 INIT_WORK(&commit->work, omap_atomic_work);
161 commit->dev = dev;
162 commit->state = state;
163
164 /* Wait until all affected CRTCs have completed previous commits and
165 * mark them as pending.
166 */
Daniel Vetter82072572016-06-02 00:06:29 +0200167 for_each_crtc_in_state(state, crtc, crtc_state, i)
168 commit->crtcs |= drm_crtc_mask(crtc);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200169
170 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
171
172 spin_lock(&priv->commit.lock);
173 priv->commit.pending |= commit->crtcs;
174 spin_unlock(&priv->commit.lock);
175
176 /* Swap the state, this is the point of no return. */
Daniel Vetter5e84c262016-06-10 00:06:32 +0200177 drm_atomic_helper_swap_state(state, true);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200178
Chris Wilson08536952016-10-14 13:18:18 +0100179 drm_atomic_state_get(state);
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200180 if (nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200181 schedule_work(&commit->work);
182 else
183 omap_atomic_complete(commit);
184
185 return 0;
186
187error:
188 drm_atomic_helper_cleanup_planes(dev, state);
189 return ret;
190}
191
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200192static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600193 .fb_create = omap_framebuffer_create,
194 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200195 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200196 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600197};
198
199static int get_connector_type(struct omap_dss_device *dssdev)
200{
201 switch (dssdev->type) {
202 case OMAP_DISPLAY_TYPE_HDMI:
203 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300204 case OMAP_DISPLAY_TYPE_DVI:
205 return DRM_MODE_CONNECTOR_DVID;
Sebastian Reichel4a64b902016-03-08 17:39:36 +0100206 case OMAP_DISPLAY_TYPE_DSI:
207 return DRM_MODE_CONNECTOR_DSI;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600208 default:
209 return DRM_MODE_CONNECTOR_Unknown;
210 }
211}
212
Archit Taneja0d8f3712013-03-26 19:15:19 +0530213static bool channel_used(struct drm_device *dev, enum omap_channel channel)
214{
215 struct omap_drm_private *priv = dev->dev_private;
216 int i;
217
218 for (i = 0; i < priv->num_crtcs; i++) {
219 struct drm_crtc *crtc = priv->crtcs[i];
220
221 if (omap_crtc_channel(crtc) == channel)
222 return true;
223 }
224
225 return false;
226}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530227static void omap_disconnect_dssdevs(void)
228{
229 struct omap_dss_device *dssdev = NULL;
230
231 for_each_dss_dev(dssdev)
232 dssdev->driver->disconnect(dssdev);
233}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530234
Archit Taneja3a01ab22014-01-02 14:49:51 +0530235static int omap_connect_dssdevs(void)
236{
237 int r;
238 struct omap_dss_device *dssdev = NULL;
239 bool no_displays = true;
240
241 for_each_dss_dev(dssdev) {
242 r = dssdev->driver->connect(dssdev);
243 if (r == -EPROBE_DEFER) {
244 omap_dss_put_device(dssdev);
245 goto cleanup;
246 } else if (r) {
247 dev_warn(dssdev->dev, "could not connect display: %s\n",
248 dssdev->name);
249 } else {
250 no_displays = false;
251 }
252 }
253
254 if (no_displays)
255 return -EPROBE_DEFER;
256
257 return 0;
258
259cleanup:
260 /*
261 * if we are deferring probe, we disconnect the devices we previously
262 * connected
263 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530264 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530265
266 return r;
267}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600268
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200269static int omap_modeset_create_crtc(struct drm_device *dev, int id,
270 enum omap_channel channel)
271{
272 struct omap_drm_private *priv = dev->dev_private;
273 struct drm_plane *plane;
274 struct drm_crtc *crtc;
275
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200276 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200277 if (IS_ERR(plane))
278 return PTR_ERR(plane);
279
280 crtc = omap_crtc_init(dev, plane, channel, id);
281
282 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
283 priv->crtcs[id] = crtc;
284 priv->num_crtcs++;
285
286 priv->planes[id] = plane;
287 priv->num_planes++;
288
289 return 0;
290}
291
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200292static int omap_modeset_init_properties(struct drm_device *dev)
293{
294 struct omap_drm_private *priv = dev->dev_private;
295
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200296 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
297 if (!priv->zorder_prop)
298 return -ENOMEM;
299
300 return 0;
301}
302
Rob Clarkcd5351f2011-11-12 12:09:40 -0600303static int omap_modeset_init(struct drm_device *dev)
304{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600305 struct omap_drm_private *priv = dev->dev_private;
306 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600307 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530308 int num_mgrs = dss_feat_get_num_mgrs();
309 int num_crtcs;
310 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200311 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300312
Rob Clarkcd5351f2011-11-12 12:09:40 -0600313 drm_mode_config_init(dev);
314
Rob Clarkf5f94542012-12-04 13:59:12 -0600315 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600316
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200317 ret = omap_modeset_init_properties(dev);
318 if (ret < 0)
319 return ret;
320
Rob Clarkf5f94542012-12-04 13:59:12 -0600321 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530322 * We usually don't want to create a CRTC for each manager, at least
323 * not until we have a way to expose private planes to userspace.
324 * Otherwise there would not be enough video pipes left for drm planes.
325 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600326 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530327 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600328
Archit Taneja0d8f3712013-03-26 19:15:19 +0530329 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600330
Rob Clarkf5f94542012-12-04 13:59:12 -0600331 for_each_dss_dev(dssdev) {
332 struct drm_connector *connector;
333 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530334 enum omap_channel channel;
Tomi Valkeinen179df152015-10-21 16:17:23 +0300335 struct omap_dss_device *out;
Rob Clarkf5f94542012-12-04 13:59:12 -0600336
Archit Taneja3a01ab22014-01-02 14:49:51 +0530337 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530338 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300339
Rob Clarkf5f94542012-12-04 13:59:12 -0600340 encoder = omap_encoder_init(dev, dssdev);
341
342 if (!encoder) {
343 dev_err(dev->dev, "could not create encoder: %s\n",
344 dssdev->name);
345 return -ENOMEM;
346 }
347
348 connector = omap_connector_init(dev,
349 get_connector_type(dssdev), dssdev, encoder);
350
351 if (!connector) {
352 dev_err(dev->dev, "could not create connector: %s\n",
353 dssdev->name);
354 return -ENOMEM;
355 }
356
357 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
358 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
359
360 priv->encoders[priv->num_encoders++] = encoder;
361 priv->connectors[priv->num_connectors++] = connector;
362
363 drm_mode_connector_attach_encoder(connector, encoder);
364
Archit Taneja0d8f3712013-03-26 19:15:19 +0530365 /*
366 * if we have reached the limit of the crtcs we are allowed to
367 * create, let's not try to look for a crtc for this
368 * panel/encoder and onwards, we will, of course, populate the
369 * the possible_crtcs field for all the encoders with the final
370 * set of crtcs we create
371 */
372 if (id == num_crtcs)
373 continue;
374
375 /*
376 * get the recommended DISPC channel for this encoder. For now,
377 * we only try to get create a crtc out of the recommended, the
378 * other possible channels to which the encoder can connect are
379 * not considered.
380 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530381
Tomi Valkeinen179df152015-10-21 16:17:23 +0300382 out = omapdss_find_output_from_display(dssdev);
383 channel = out->dispc_channel;
384 omap_dss_put_device(out);
385
Archit Taneja0d8f3712013-03-26 19:15:19 +0530386 /*
387 * if this channel hasn't already been taken by a previously
388 * allocated crtc, we create a new crtc for it
389 */
390 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200391 ret = omap_modeset_create_crtc(dev, id, channel);
392 if (ret < 0) {
393 dev_err(dev->dev,
394 "could not create CRTC (channel %u)\n",
395 channel);
396 return ret;
397 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530398
399 id++;
400 }
401 }
402
403 /*
404 * we have allocated crtcs according to the need of the panels/encoders,
405 * adding more crtcs here if needed
406 */
407 for (; id < num_crtcs; id++) {
408
409 /* find a free manager for this crtc */
410 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200411 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530412 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530413 }
414
415 if (i == num_mgrs) {
416 /* this shouldn't really happen */
417 dev_err(dev->dev, "no managers left for crtc\n");
418 return -ENOMEM;
419 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200420
421 ret = omap_modeset_create_crtc(dev, id, i);
422 if (ret < 0) {
423 dev_err(dev->dev,
424 "could not create CRTC (channel %u)\n", i);
425 return ret;
426 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530427 }
428
429 /*
430 * Create normal planes for the remaining overlays:
431 */
432 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200433 struct drm_plane *plane;
434
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200435 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200436 if (IS_ERR(plane))
437 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530438
439 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
440 priv->planes[priv->num_planes++] = plane;
441 }
442
443 for (i = 0; i < priv->num_encoders; i++) {
444 struct drm_encoder *encoder = priv->encoders[i];
445 struct omap_dss_device *dssdev =
446 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300447 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300448
449 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530450
Rob Clarkf5f94542012-12-04 13:59:12 -0600451 /* figure out which crtc's we can connect the encoder to: */
452 encoder->possible_crtcs = 0;
453 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530454 struct drm_crtc *crtc = priv->crtcs[id];
455 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530456
457 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530458
Tomi Valkeinen17337292014-09-03 19:25:49 +0000459 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600460 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000461 break;
462 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600463 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300464
465 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600466 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600467
Archit Taneja0d8f3712013-03-26 19:15:19 +0530468 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
469 priv->num_planes, priv->num_crtcs, priv->num_encoders,
470 priv->num_connectors);
471
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600472 dev->mode_config.min_width = 32;
473 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600474
475 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
476 * to fill in these limits properly on different OMAP generations..
477 */
478 dev->mode_config.max_width = 2048;
479 dev->mode_config.max_height = 2048;
480
481 dev->mode_config.funcs = &omap_mode_config_funcs;
482
Laurent Pinchart69a12262015-03-05 21:38:16 +0200483 drm_mode_config_reset(dev);
484
Rob Clarkcd5351f2011-11-12 12:09:40 -0600485 return 0;
486}
487
488static void omap_modeset_free(struct drm_device *dev)
489{
490 drm_mode_config_cleanup(dev);
491}
492
493/*
494 * drm ioctl funcs
495 */
496
497
498static int ioctl_get_param(struct drm_device *dev, void *data,
499 struct drm_file *file_priv)
500{
Rob Clark5e3b0872012-10-29 09:31:12 +0100501 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600502 struct drm_omap_param *args = data;
503
504 DBG("%p: param=%llu", dev, args->param);
505
506 switch (args->param) {
507 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100508 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600509 break;
510 default:
511 DBG("unknown parameter %lld", args->param);
512 return -EINVAL;
513 }
514
515 return 0;
516}
517
518static int ioctl_set_param(struct drm_device *dev, void *data,
519 struct drm_file *file_priv)
520{
521 struct drm_omap_param *args = data;
522
523 switch (args->param) {
524 default:
525 DBG("unknown parameter %lld", args->param);
526 return -EINVAL;
527 }
528
529 return 0;
530}
531
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200532#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
533
Rob Clarkcd5351f2011-11-12 12:09:40 -0600534static int ioctl_gem_new(struct drm_device *dev, void *data,
535 struct drm_file *file_priv)
536{
537 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200538 u32 flags = args->flags & OMAP_BO_USER_MASK;
539
Rob Clarkf5f94542012-12-04 13:59:12 -0600540 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200541 args->size.bytes, flags);
542
543 return omap_gem_new_handle(dev, file_priv, args->size, flags,
544 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600545}
546
547static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
548 struct drm_file *file_priv)
549{
550 struct drm_omap_gem_cpu_prep *args = data;
551 struct drm_gem_object *obj;
552 int ret;
553
554 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
555
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100556 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900557 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600558 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600559
560 ret = omap_gem_op_sync(obj, args->op);
561
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900562 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600563 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600564
565 drm_gem_object_unreference_unlocked(obj);
566
567 return ret;
568}
569
570static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
571 struct drm_file *file_priv)
572{
573 struct drm_omap_gem_cpu_fini *args = data;
574 struct drm_gem_object *obj;
575 int ret;
576
577 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
578
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100579 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900580 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600581 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600582
583 /* XXX flushy, flushy */
584 ret = 0;
585
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900586 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600587 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600588
589 drm_gem_object_unreference_unlocked(obj);
590
591 return ret;
592}
593
594static int ioctl_gem_info(struct drm_device *dev, void *data,
595 struct drm_file *file_priv)
596{
597 struct drm_omap_gem_info *args = data;
598 struct drm_gem_object *obj;
599 int ret = 0;
600
Rob Clarkf5f94542012-12-04 13:59:12 -0600601 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600602
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100603 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900604 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600605 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600606
Rob Clarkf7f9f452011-12-05 19:19:22 -0600607 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600608 args->offset = omap_gem_mmap_offset(obj);
609
610 drm_gem_object_unreference_unlocked(obj);
611
612 return ret;
613}
614
Rob Clarkbaa70942013-08-02 13:27:49 -0400615static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200616 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH),
617 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
618 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH),
619 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH),
620 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH),
621 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600622};
623
624/*
625 * drm driver funcs
626 */
627
628/**
629 * load - setup chip and create an initial config
630 * @dev: DRM device
631 * @flags: startup flags
632 *
633 * The driver load routine has to do several things:
634 * - initialize the memory manager
635 * - allocate initial config memory
636 * - setup the DRM framebuffer with the allocated memory
637 */
638static int dev_load(struct drm_device *dev, unsigned long flags)
639{
Rob Clark5e3b0872012-10-29 09:31:12 +0100640 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600641 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200642 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600643 int ret;
644
645 DBG("load: dev=%p", dev);
646
Rob Clarkcd5351f2011-11-12 12:09:40 -0600647 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800648 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600649 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600650
Rob Clark5e3b0872012-10-29 09:31:12 +0100651 priv->omaprev = pdata->omaprev;
652
Rob Clarkcd5351f2011-11-12 12:09:40 -0600653 dev->dev_private = priv;
654
Tejun Heo4619cdb2012-08-22 16:49:44 -0700655 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200656 init_waitqueue_head(&priv->commit.wait);
657 spin_lock_init(&priv->commit.lock);
Rob Clark5609f7f2012-03-05 10:48:32 -0600658
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200659 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600660 INIT_LIST_HEAD(&priv->obj_list);
661
Rob Clarkf7f9f452011-12-05 19:19:22 -0600662 omap_gem_init(dev);
663
Rob Clarkcd5351f2011-11-12 12:09:40 -0600664 ret = omap_modeset_init(dev);
665 if (ret) {
666 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
667 dev->dev_private = NULL;
668 kfree(priv);
669 return ret;
670 }
671
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200672 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600673 ret = drm_vblank_init(dev, priv->num_crtcs);
674 if (ret)
675 dev_warn(dev->dev, "could not init vblank\n");
676
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200677 for (i = 0; i < priv->num_crtcs; i++)
678 drm_crtc_vblank_off(priv->crtcs[i]);
679
Rob Clarkcd5351f2011-11-12 12:09:40 -0600680 priv->fbdev = omap_fbdev_init(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600681
Andy Grosse78edba2012-12-19 14:53:37 -0600682 /* store off drm_device for use in pm ops */
683 dev_set_drvdata(dev->dev, dev);
684
Rob Clarkcd5351f2011-11-12 12:09:40 -0600685 drm_kms_helper_poll_init(dev);
686
Rob Clarkcd5351f2011-11-12 12:09:40 -0600687 return 0;
688}
689
690static int dev_unload(struct drm_device *dev)
691{
Rob Clark5609f7f2012-03-05 10:48:32 -0600692 struct omap_drm_private *priv = dev->dev_private;
693
Rob Clarkcd5351f2011-11-12 12:09:40 -0600694 DBG("unload: dev=%p", dev);
695
Rob Clarkcd5351f2011-11-12 12:09:40 -0600696 drm_kms_helper_poll_fini(dev);
697
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000698 if (priv->fbdev)
699 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300700
Rob Clarkcd5351f2011-11-12 12:09:40 -0600701 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600702 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600703
Rob Clark5609f7f2012-03-05 10:48:32 -0600704 destroy_workqueue(priv->wq);
705
Archit Taneja80e4ed52014-01-02 14:49:54 +0530706 drm_vblank_cleanup(dev);
707 omap_drm_irq_uninstall(dev);
708
Rob Clarkcd5351f2011-11-12 12:09:40 -0600709 kfree(dev->dev_private);
710 dev->dev_private = NULL;
711
Andy Grosse78edba2012-12-19 14:53:37 -0600712 dev_set_drvdata(dev->dev, NULL);
713
Rob Clarkcd5351f2011-11-12 12:09:40 -0600714 return 0;
715}
716
717static int dev_open(struct drm_device *dev, struct drm_file *file)
718{
719 file->driver_priv = NULL;
720
721 DBG("open: dev=%p, file=%p", dev, file);
722
723 return 0;
724}
725
Rob Clarkcd5351f2011-11-12 12:09:40 -0600726/**
727 * lastclose - clean up after all DRM clients have exited
728 * @dev: DRM device
729 *
730 * Take care of cleaning up after all DRM clients have exited. In the
731 * mode setting case, we want to restore the kernel's initial mode (just
732 * in case the last client left us in a bad state).
733 */
734static void dev_lastclose(struct drm_device *dev)
735{
Rob Clark3c810c62012-08-15 15:18:01 -0500736 int i;
737
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200738 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600739 * mode is active
740 */
741 struct omap_drm_private *priv = dev->dev_private;
742 int ret;
743
744 DBG("lastclose: dev=%p", dev);
745
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300746 /* need to restore default rotation state.. not sure
747 * if there is a cleaner way to restore properties to
748 * default state? Maybe a flag that properties should
749 * automatically be restored to default state on
750 * lastclose?
751 */
752 for (i = 0; i < priv->num_crtcs; i++) {
753 struct drm_crtc *crtc = priv->crtcs[i];
Rob Clark3c810c62012-08-15 15:18:01 -0500754
Ville Syrjälä0da88db2016-09-26 19:30:52 +0300755 if (!crtc->primary->rotation_property)
756 continue;
757
758 drm_object_property_set_value(&crtc->base,
759 crtc->primary->rotation_property,
760 DRM_ROTATE_0);
761 }
762
763 for (i = 0; i < priv->num_planes; i++) {
764 struct drm_plane *plane = priv->planes[i];
765
766 if (!plane->rotation_property)
767 continue;
768
769 drm_object_property_set_value(&plane->base,
770 plane->rotation_property,
771 DRM_ROTATE_0);
Rob Clark3c810c62012-08-15 15:18:01 -0500772 }
773
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000774 if (priv->fbdev) {
775 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
776 if (ret)
777 DBG("failed to restore crtc mode");
778 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600779}
780
Laurent Pinchart78b68552012-05-17 13:27:22 +0200781static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600782 .fault = omap_gem_fault,
783 .open = drm_gem_vm_open,
784 .close = drm_gem_vm_close,
785};
786
Rob Clarkff4f3872012-01-16 12:51:14 -0600787static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200788 .owner = THIS_MODULE,
789 .open = drm_open,
790 .unlocked_ioctl = drm_ioctl,
791 .release = drm_release,
792 .mmap = omap_gem_mmap,
793 .poll = drm_poll,
794 .read = drm_read,
795 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600796};
797
Rob Clarkcd5351f2011-11-12 12:09:40 -0600798static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300799 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
800 DRIVER_ATOMIC,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200801 .load = dev_load,
802 .unload = dev_unload,
803 .open = dev_open,
804 .lastclose = dev_lastclose,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300805 .get_vblank_counter = drm_vblank_no_hw_counter,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200806 .enable_vblank = omap_irq_enable_vblank,
807 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600808#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200809 .debugfs_init = omap_debugfs_init,
810 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600811#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200812 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
813 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
814 .gem_prime_export = omap_gem_prime_export,
815 .gem_prime_import = omap_gem_prime_import,
816 .gem_free_object = omap_gem_free_object,
817 .gem_vm_ops = &omap_gem_vm_ops,
818 .dumb_create = omap_gem_dumb_create,
819 .dumb_map_offset = omap_gem_dumb_map_offset,
820 .dumb_destroy = drm_gem_dumb_destroy,
821 .ioctls = ioctls,
822 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
823 .fops = &omapdriver_fops,
824 .name = DRIVER_NAME,
825 .desc = DRIVER_DESC,
826 .date = DRIVER_DATE,
827 .major = DRIVER_MAJOR,
828 .minor = DRIVER_MINOR,
829 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600830};
831
Rob Clarkcd5351f2011-11-12 12:09:40 -0600832static int pdev_probe(struct platform_device *device)
833{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530834 int r;
835
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300836 if (omapdss_is_initialized() == false)
837 return -EPROBE_DEFER;
838
Archit Taneja3a01ab22014-01-02 14:49:51 +0530839 omap_crtc_pre_init();
840
841 r = omap_connect_dssdevs();
842 if (r) {
843 omap_crtc_pre_uninit();
844 return r;
845 }
846
Rob Clarkcd5351f2011-11-12 12:09:40 -0600847 DBG("%s", device->name);
848 return drm_platform_init(&omap_drm_driver, device);
849}
850
851static int pdev_remove(struct platform_device *device)
852{
853 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600854
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300855 drm_put_dev(platform_get_drvdata(device));
856
Archit Tanejacc823bd2014-01-02 14:49:52 +0530857 omap_disconnect_dssdevs();
858 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100859
Rob Clarkcd5351f2011-11-12 12:09:40 -0600860 return 0;
861}
862
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200863#ifdef CONFIG_PM_SLEEP
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300864static int omap_drm_suspend_all_displays(void)
865{
866 struct omap_dss_device *dssdev = NULL;
867
868 for_each_dss_dev(dssdev) {
869 if (!dssdev->driver)
870 continue;
871
872 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
873 dssdev->driver->disable(dssdev);
874 dssdev->activate_after_resume = true;
875 } else {
876 dssdev->activate_after_resume = false;
877 }
878 }
879
880 return 0;
881}
882
883static int omap_drm_resume_all_displays(void)
884{
885 struct omap_dss_device *dssdev = NULL;
886
887 for_each_dss_dev(dssdev) {
888 if (!dssdev->driver)
889 continue;
890
891 if (dssdev->activate_after_resume) {
892 dssdev->driver->enable(dssdev);
893 dssdev->activate_after_resume = false;
894 }
895 }
896
897 return 0;
898}
899
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200900static int omap_drm_suspend(struct device *dev)
901{
902 struct drm_device *drm_dev = dev_get_drvdata(dev);
903
904 drm_kms_helper_poll_disable(drm_dev);
905
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300906 drm_modeset_lock_all(drm_dev);
907 omap_drm_suspend_all_displays();
908 drm_modeset_unlock_all(drm_dev);
909
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200910 return 0;
911}
912
913static int omap_drm_resume(struct device *dev)
914{
915 struct drm_device *drm_dev = dev_get_drvdata(dev);
916
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300917 drm_modeset_lock_all(drm_dev);
918 omap_drm_resume_all_displays();
919 drm_modeset_unlock_all(drm_dev);
920
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200921 drm_kms_helper_poll_enable(drm_dev);
922
923 return omap_gem_resume(dev);
924}
Andy Grosse78edba2012-12-19 14:53:37 -0600925#endif
926
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200927static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
928
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300929static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200930 .driver = {
931 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200932 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200933 },
934 .probe = pdev_probe,
935 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600936};
937
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100938static struct platform_driver * const drivers[] = {
939 &omap_dmm_driver,
940 &pdev,
941};
942
Rob Clarkcd5351f2011-11-12 12:09:40 -0600943static int __init omap_drm_init(void)
944{
945 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300946
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100947 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600948}
949
950static void __exit omap_drm_fini(void)
951{
952 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300953
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100954 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600955}
956
957/* need late_initcall() so we load after dss_driver's are loaded */
958late_initcall(omap_drm_init);
959module_exit(omap_drm_fini);
960
961MODULE_AUTHOR("Rob Clark <rob@ti.com>");
962MODULE_DESCRIPTION("OMAP DRM Display Driver");
963MODULE_ALIAS("platform:" DRIVER_NAME);
964MODULE_LICENSE("GPL v2");