blob: 811bc825bf90a86d32d6b2cfd7f9ff7650db095e [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanc0c050c2015-10-22 16:01:17 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10#include <linux/module.h>
11
12#include <linux/stringify.h>
13#include <linux/kernel.h>
14#include <linux/timer.h>
15#include <linux/errno.h>
16#include <linux/ioport.h>
17#include <linux/slab.h>
18#include <linux/vmalloc.h>
19#include <linux/interrupt.h>
20#include <linux/pci.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/dma-mapping.h>
25#include <linux/bitops.h>
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/delay.h>
29#include <asm/byteorder.h>
30#include <asm/page.h>
31#include <linux/time.h>
32#include <linux/mii.h>
33#include <linux/if.h>
34#include <linux/if_vlan.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040035#include <linux/rtc.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040036#include <net/ip.h>
37#include <net/tcp.h>
38#include <net/udp.h>
39#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070041#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040042#include <linux/workqueue.h>
43#include <linux/prefetch.h>
44#include <linux/cache.h>
45#include <linux/log2.h>
46#include <linux/aer.h>
47#include <linux/bitmap.h>
48#include <linux/cpu_rmap.h>
49
50#include "bnxt_hsi.h"
51#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050052#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040053#include "bnxt_sriov.h"
54#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050055#include "bnxt_dcb.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040056
57#define BNXT_TX_TIMEOUT (5 * HZ)
58
59static const char version[] =
60 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
61
62MODULE_LICENSE("GPL");
63MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
64MODULE_VERSION(DRV_MODULE_VERSION);
65
66#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
67#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
68#define BNXT_RX_COPY_THRESH 256
69
Michael Chan4419dbe2016-02-10 17:33:49 -050070#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040071
72enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050073 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040074 BCM57302,
75 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040076 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040077 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040078 BCM57311,
79 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050080 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040081 BCM57404,
82 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040083 BCM57402_NPAR,
84 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040085 BCM57412,
86 BCM57414,
87 BCM57416,
88 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040089 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040090 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -040091 BCM57417_SFP,
92 BCM57416_SFP,
93 BCM57404_NPAR,
94 BCM57406_NPAR,
95 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -040096 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -040097 BCM57414_NPAR,
98 BCM57416_NPAR,
Michael Chanadbc8302016-09-19 03:58:01 -040099 NETXTREME_E_VF,
100 NETXTREME_C_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400101};
102
103/* indexed by enum above */
104static const struct {
105 char *name;
106} board_info[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400107 { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
108 { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
109 { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400110 { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400111 { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
112 { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
113 { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
114 { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
115 { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
116 { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400117 { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400118 { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
119 { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
120 { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
121 { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
122 { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400123 { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400124 { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
125 { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
126 { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400127 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
128 { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400129 { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
130 { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
Michael Chan1f681682016-07-25 12:33:37 -0400131 { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
132 { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400133 { "Broadcom NetXtreme-E Ethernet Virtual Function" },
134 { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400135};
136
137static const struct pci_device_id bnxt_pci_tbl[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400138 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500139 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400140 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
141 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400142 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400143 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400144 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
145 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500146 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400147 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
148 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400149 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
150 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400151 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
152 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
153 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
154 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400155 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400156 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400157 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
158 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
159 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
160 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
161 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400162 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
163 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400164 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400165 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400166 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400167 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Michael Chanc0c050c2015-10-22 16:01:17 -0400168#ifdef CONFIG_BNXT_SRIOV
Michael Chanadbc8302016-09-19 03:58:01 -0400169 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
170 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
171 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
172 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
173 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
174 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400175#endif
176 { 0 }
177};
178
179MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
180
181static const u16 bnxt_vf_req_snif[] = {
182 HWRM_FUNC_CFG,
183 HWRM_PORT_PHY_QCFG,
184 HWRM_CFA_L2_FILTER_ALLOC,
185};
186
Michael Chan25be8622016-04-05 14:09:00 -0400187static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500188 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
189 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
190 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
191 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
192 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400193};
194
Michael Chanc0c050c2015-10-22 16:01:17 -0400195static bool bnxt_vf_pciid(enum board_idx idx)
196{
Michael Chanadbc8302016-09-19 03:58:01 -0400197 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400198}
199
200#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
201#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
202#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
203
204#define BNXT_CP_DB_REARM(db, raw_cons) \
205 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
206
207#define BNXT_CP_DB(db, raw_cons) \
208 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
209
210#define BNXT_CP_DB_IRQ_DIS(db) \
211 writel(DB_CP_IRQ_DIS_FLAGS, db)
212
213static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
214{
215 /* Tell compiler to fetch tx indices from memory. */
216 barrier();
217
218 return bp->tx_ring_size -
219 ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
220}
221
222static const u16 bnxt_lhint_arr[] = {
223 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
224 TX_BD_FLAGS_LHINT_512_TO_1023,
225 TX_BD_FLAGS_LHINT_1024_TO_2047,
226 TX_BD_FLAGS_LHINT_1024_TO_2047,
227 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
228 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
229 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
230 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
231 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
232 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
233 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
234 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
235 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
236 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
237 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
238 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
239 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
240 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
241 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
242};
243
244static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
245{
246 struct bnxt *bp = netdev_priv(dev);
247 struct tx_bd *txbd;
248 struct tx_bd_ext *txbd1;
249 struct netdev_queue *txq;
250 int i;
251 dma_addr_t mapping;
252 unsigned int length, pad = 0;
253 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
254 u16 prod, last_frag;
255 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400256 struct bnxt_tx_ring_info *txr;
257 struct bnxt_sw_tx_bd *tx_buf;
258
259 i = skb_get_queue_mapping(skb);
260 if (unlikely(i >= bp->tx_nr_rings)) {
261 dev_kfree_skb_any(skb);
262 return NETDEV_TX_OK;
263 }
264
Michael Chanc0c050c2015-10-22 16:01:17 -0400265 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500266 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400267 prod = txr->tx_prod;
268
269 free_size = bnxt_tx_avail(bp, txr);
270 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
271 netif_tx_stop_queue(txq);
272 return NETDEV_TX_BUSY;
273 }
274
275 length = skb->len;
276 len = skb_headlen(skb);
277 last_frag = skb_shinfo(skb)->nr_frags;
278
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280
281 txbd->tx_bd_opaque = prod;
282
283 tx_buf = &txr->tx_buf_ring[prod];
284 tx_buf->skb = skb;
285 tx_buf->nr_frags = last_frag;
286
287 vlan_tag_flags = 0;
288 cfa_action = 0;
289 if (skb_vlan_tag_present(skb)) {
290 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
291 skb_vlan_tag_get(skb);
292 /* Currently supports 8021Q, 8021AD vlan offloads
293 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
294 */
295 if (skb->vlan_proto == htons(ETH_P_8021Q))
296 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
297 }
298
299 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500300 struct tx_push_buffer *tx_push_buf = txr->tx_push;
301 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
302 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
303 void *pdata = tx_push_buf->data;
304 u64 *end;
305 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400306
307 /* Set COAL_NOW to be ready quickly for the next push */
308 tx_push->tx_bd_len_flags_type =
309 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
310 TX_BD_TYPE_LONG_TX_BD |
311 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
312 TX_BD_FLAGS_COAL_NOW |
313 TX_BD_FLAGS_PACKET_END |
314 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
315
316 if (skb->ip_summed == CHECKSUM_PARTIAL)
317 tx_push1->tx_bd_hsize_lflags =
318 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
319 else
320 tx_push1->tx_bd_hsize_lflags = 0;
321
322 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
323 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
324
Michael Chanfbb0fa82016-02-22 02:10:26 -0500325 end = pdata + length;
326 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500327 *end = 0;
328
Michael Chanc0c050c2015-10-22 16:01:17 -0400329 skb_copy_from_linear_data(skb, pdata, len);
330 pdata += len;
331 for (j = 0; j < last_frag; j++) {
332 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
333 void *fptr;
334
335 fptr = skb_frag_address_safe(frag);
336 if (!fptr)
337 goto normal_tx;
338
339 memcpy(pdata, fptr, skb_frag_size(frag));
340 pdata += skb_frag_size(frag);
341 }
342
Michael Chan4419dbe2016-02-10 17:33:49 -0500343 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
344 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400345 prod = NEXT_TX(prod);
346 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
347 memcpy(txbd, tx_push1, sizeof(*txbd));
348 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500349 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400350 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
351 txr->tx_prod = prod;
352
Michael Chanb9a84602016-06-06 02:37:14 -0400353 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400354 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400355 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400356
Michael Chan4419dbe2016-02-10 17:33:49 -0500357 push_len = (length + sizeof(*tx_push) + 7) / 8;
358 if (push_len > 16) {
359 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400360 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
361 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500362 } else {
363 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
364 push_len);
365 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400366
Michael Chanc0c050c2015-10-22 16:01:17 -0400367 goto tx_done;
368 }
369
370normal_tx:
371 if (length < BNXT_MIN_PKT_SIZE) {
372 pad = BNXT_MIN_PKT_SIZE - length;
373 if (skb_pad(skb, pad)) {
374 /* SKB already freed. */
375 tx_buf->skb = NULL;
376 return NETDEV_TX_OK;
377 }
378 length = BNXT_MIN_PKT_SIZE;
379 }
380
381 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
382
383 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
384 dev_kfree_skb_any(skb);
385 tx_buf->skb = NULL;
386 return NETDEV_TX_OK;
387 }
388
389 dma_unmap_addr_set(tx_buf, mapping, mapping);
390 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
391 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
392
393 txbd->tx_bd_haddr = cpu_to_le64(mapping);
394
395 prod = NEXT_TX(prod);
396 txbd1 = (struct tx_bd_ext *)
397 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
398
399 txbd1->tx_bd_hsize_lflags = 0;
400 if (skb_is_gso(skb)) {
401 u32 hdr_len;
402
403 if (skb->encapsulation)
404 hdr_len = skb_inner_network_offset(skb) +
405 skb_inner_network_header_len(skb) +
406 inner_tcp_hdrlen(skb);
407 else
408 hdr_len = skb_transport_offset(skb) +
409 tcp_hdrlen(skb);
410
411 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
412 TX_BD_FLAGS_T_IPID |
413 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
414 length = skb_shinfo(skb)->gso_size;
415 txbd1->tx_bd_mss = cpu_to_le32(length);
416 length += hdr_len;
417 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
418 txbd1->tx_bd_hsize_lflags =
419 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
420 txbd1->tx_bd_mss = 0;
421 }
422
423 length >>= 9;
424 flags |= bnxt_lhint_arr[length];
425 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
426
427 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
428 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
429 for (i = 0; i < last_frag; i++) {
430 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
431
432 prod = NEXT_TX(prod);
433 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
434
435 len = skb_frag_size(frag);
436 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
437 DMA_TO_DEVICE);
438
439 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
440 goto tx_dma_error;
441
442 tx_buf = &txr->tx_buf_ring[prod];
443 dma_unmap_addr_set(tx_buf, mapping, mapping);
444
445 txbd->tx_bd_haddr = cpu_to_le64(mapping);
446
447 flags = len << TX_BD_LEN_SHIFT;
448 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
449 }
450
451 flags &= ~TX_BD_LEN;
452 txbd->tx_bd_len_flags_type =
453 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
454 TX_BD_FLAGS_PACKET_END);
455
456 netdev_tx_sent_queue(txq, skb->len);
457
458 /* Sync BD data before updating doorbell */
459 wmb();
460
461 prod = NEXT_TX(prod);
462 txr->tx_prod = prod;
463
464 writel(DB_KEY_TX | prod, txr->tx_doorbell);
465 writel(DB_KEY_TX | prod, txr->tx_doorbell);
466
467tx_done:
468
469 mmiowb();
470
471 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
472 netif_tx_stop_queue(txq);
473
474 /* netif_tx_stop_queue() must be done before checking
475 * tx index in bnxt_tx_avail() below, because in
476 * bnxt_tx_int(), we update tx index before checking for
477 * netif_tx_queue_stopped().
478 */
479 smp_mb();
480 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
481 netif_tx_wake_queue(txq);
482 }
483 return NETDEV_TX_OK;
484
485tx_dma_error:
486 last_frag = i;
487
488 /* start back at beginning and unmap skb */
489 prod = txr->tx_prod;
490 tx_buf = &txr->tx_buf_ring[prod];
491 tx_buf->skb = NULL;
492 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
493 skb_headlen(skb), PCI_DMA_TODEVICE);
494 prod = NEXT_TX(prod);
495
496 /* unmap remaining mapped pages */
497 for (i = 0; i < last_frag; i++) {
498 prod = NEXT_TX(prod);
499 tx_buf = &txr->tx_buf_ring[prod];
500 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
501 skb_frag_size(&skb_shinfo(skb)->frags[i]),
502 PCI_DMA_TODEVICE);
503 }
504
505 dev_kfree_skb_any(skb);
506 return NETDEV_TX_OK;
507}
508
509static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
510{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500511 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500512 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400513 u16 cons = txr->tx_cons;
514 struct pci_dev *pdev = bp->pdev;
515 int i;
516 unsigned int tx_bytes = 0;
517
518 for (i = 0; i < nr_pkts; i++) {
519 struct bnxt_sw_tx_bd *tx_buf;
520 struct sk_buff *skb;
521 int j, last;
522
523 tx_buf = &txr->tx_buf_ring[cons];
524 cons = NEXT_TX(cons);
525 skb = tx_buf->skb;
526 tx_buf->skb = NULL;
527
528 if (tx_buf->is_push) {
529 tx_buf->is_push = 0;
530 goto next_tx_int;
531 }
532
533 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
534 skb_headlen(skb), PCI_DMA_TODEVICE);
535 last = tx_buf->nr_frags;
536
537 for (j = 0; j < last; j++) {
538 cons = NEXT_TX(cons);
539 tx_buf = &txr->tx_buf_ring[cons];
540 dma_unmap_page(
541 &pdev->dev,
542 dma_unmap_addr(tx_buf, mapping),
543 skb_frag_size(&skb_shinfo(skb)->frags[j]),
544 PCI_DMA_TODEVICE);
545 }
546
547next_tx_int:
548 cons = NEXT_TX(cons);
549
550 tx_bytes += skb->len;
551 dev_kfree_skb_any(skb);
552 }
553
554 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
555 txr->tx_cons = cons;
556
557 /* Need to make the tx_cons update visible to bnxt_start_xmit()
558 * before checking for netif_tx_queue_stopped(). Without the
559 * memory barrier, there is a small possibility that bnxt_start_xmit()
560 * will miss it and cause the queue to be stopped forever.
561 */
562 smp_mb();
563
564 if (unlikely(netif_tx_queue_stopped(txq)) &&
565 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
566 __netif_tx_lock(txq, smp_processor_id());
567 if (netif_tx_queue_stopped(txq) &&
568 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
569 txr->dev_state != BNXT_DEV_STATE_CLOSING)
570 netif_tx_wake_queue(txq);
571 __netif_tx_unlock(txq);
572 }
573}
574
Michael Chanc61fb992017-02-06 16:55:36 -0500575static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
576 gfp_t gfp)
577{
578 struct device *dev = &bp->pdev->dev;
579 struct page *page;
580
581 page = alloc_page(gfp);
582 if (!page)
583 return NULL;
584
585 *mapping = dma_map_page(dev, page, 0, PAGE_SIZE, bp->rx_dir);
586 if (dma_mapping_error(dev, *mapping)) {
587 __free_page(page);
588 return NULL;
589 }
590 *mapping += bp->rx_dma_offset;
591 return page;
592}
593
Michael Chanc0c050c2015-10-22 16:01:17 -0400594static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
595 gfp_t gfp)
596{
597 u8 *data;
598 struct pci_dev *pdev = bp->pdev;
599
600 data = kmalloc(bp->rx_buf_size, gfp);
601 if (!data)
602 return NULL;
603
Michael Chanb3dba772017-02-06 16:55:35 -0500604 *mapping = dma_map_single(&pdev->dev, data + bp->rx_dma_offset,
Michael Chan745fc052017-02-06 16:55:34 -0500605 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400606
607 if (dma_mapping_error(&pdev->dev, *mapping)) {
608 kfree(data);
609 data = NULL;
610 }
611 return data;
612}
613
614static inline int bnxt_alloc_rx_data(struct bnxt *bp,
615 struct bnxt_rx_ring_info *rxr,
616 u16 prod, gfp_t gfp)
617{
618 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
619 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400620 dma_addr_t mapping;
621
Michael Chanc61fb992017-02-06 16:55:36 -0500622 if (BNXT_RX_PAGE_MODE(bp)) {
623 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400624
Michael Chanc61fb992017-02-06 16:55:36 -0500625 if (!page)
626 return -ENOMEM;
627
628 rx_buf->data = page;
629 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
630 } else {
631 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
632
633 if (!data)
634 return -ENOMEM;
635
636 rx_buf->data = data;
637 rx_buf->data_ptr = data + bp->rx_offset;
638 }
Michael Chan11cd1192017-02-06 16:55:33 -0500639 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400640
641 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400642 return 0;
643}
644
645static void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500646 void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400647{
648 u16 prod = rxr->rx_prod;
649 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
650 struct rx_bd *cons_bd, *prod_bd;
651
652 prod_rx_buf = &rxr->rx_buf_ring[prod];
653 cons_rx_buf = &rxr->rx_buf_ring[cons];
654
655 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500656 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400657
Michael Chan11cd1192017-02-06 16:55:33 -0500658 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400659
660 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
661 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
662
663 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
664}
665
666static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
667{
668 u16 next, max = rxr->rx_agg_bmap_size;
669
670 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
671 if (next >= max)
672 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
673 return next;
674}
675
676static inline int bnxt_alloc_rx_page(struct bnxt *bp,
677 struct bnxt_rx_ring_info *rxr,
678 u16 prod, gfp_t gfp)
679{
680 struct rx_bd *rxbd =
681 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
682 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
683 struct pci_dev *pdev = bp->pdev;
684 struct page *page;
685 dma_addr_t mapping;
686 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400687 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400688
Michael Chan89d0a062016-04-25 02:30:51 -0400689 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
690 page = rxr->rx_page;
691 if (!page) {
692 page = alloc_page(gfp);
693 if (!page)
694 return -ENOMEM;
695 rxr->rx_page = page;
696 rxr->rx_page_offset = 0;
697 }
698 offset = rxr->rx_page_offset;
699 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
700 if (rxr->rx_page_offset == PAGE_SIZE)
701 rxr->rx_page = NULL;
702 else
703 get_page(page);
704 } else {
705 page = alloc_page(gfp);
706 if (!page)
707 return -ENOMEM;
708 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400709
Michael Chan89d0a062016-04-25 02:30:51 -0400710 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400711 PCI_DMA_FROMDEVICE);
712 if (dma_mapping_error(&pdev->dev, mapping)) {
713 __free_page(page);
714 return -EIO;
715 }
716
717 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
718 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
719
720 __set_bit(sw_prod, rxr->rx_agg_bmap);
721 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
722 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
723
724 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400725 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400726 rx_agg_buf->mapping = mapping;
727 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
728 rxbd->rx_bd_opaque = sw_prod;
729 return 0;
730}
731
732static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
733 u32 agg_bufs)
734{
735 struct bnxt *bp = bnapi->bp;
736 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500737 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400738 u16 prod = rxr->rx_agg_prod;
739 u16 sw_prod = rxr->rx_sw_agg_prod;
740 u32 i;
741
742 for (i = 0; i < agg_bufs; i++) {
743 u16 cons;
744 struct rx_agg_cmp *agg;
745 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
746 struct rx_bd *prod_bd;
747 struct page *page;
748
749 agg = (struct rx_agg_cmp *)
750 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
751 cons = agg->rx_agg_cmp_opaque;
752 __clear_bit(cons, rxr->rx_agg_bmap);
753
754 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
755 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
756
757 __set_bit(sw_prod, rxr->rx_agg_bmap);
758 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
759 cons_rx_buf = &rxr->rx_agg_ring[cons];
760
761 /* It is possible for sw_prod to be equal to cons, so
762 * set cons_rx_buf->page to NULL first.
763 */
764 page = cons_rx_buf->page;
765 cons_rx_buf->page = NULL;
766 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400767 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400768
769 prod_rx_buf->mapping = cons_rx_buf->mapping;
770
771 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
772
773 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
774 prod_bd->rx_bd_opaque = sw_prod;
775
776 prod = NEXT_RX_AGG(prod);
777 sw_prod = NEXT_RX_AGG(sw_prod);
778 cp_cons = NEXT_CMP(cp_cons);
779 }
780 rxr->rx_agg_prod = prod;
781 rxr->rx_sw_agg_prod = sw_prod;
782}
783
Michael Chanc61fb992017-02-06 16:55:36 -0500784static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
785 struct bnxt_rx_ring_info *rxr,
786 u16 cons, void *data, u8 *data_ptr,
787 dma_addr_t dma_addr,
788 unsigned int offset_and_len)
789{
790 unsigned int payload = offset_and_len >> 16;
791 unsigned int len = offset_and_len & 0xffff;
792 struct skb_frag_struct *frag;
793 struct page *page = data;
794 u16 prod = rxr->rx_prod;
795 struct sk_buff *skb;
796 int off, err;
797
798 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
799 if (unlikely(err)) {
800 bnxt_reuse_rx_data(rxr, cons, data);
801 return NULL;
802 }
803 dma_addr -= bp->rx_dma_offset;
804 dma_unmap_page(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir);
805
806 if (unlikely(!payload))
807 payload = eth_get_headlen(data_ptr, len);
808
809 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
810 if (!skb) {
811 __free_page(page);
812 return NULL;
813 }
814
815 off = (void *)data_ptr - page_address(page);
816 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
817 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
818 payload + NET_IP_ALIGN);
819
820 frag = &skb_shinfo(skb)->frags[0];
821 skb_frag_size_sub(frag, payload);
822 frag->page_offset += payload;
823 skb->data_len -= payload;
824 skb->tail += payload;
825
826 return skb;
827}
828
Michael Chanc0c050c2015-10-22 16:01:17 -0400829static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
830 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500831 void *data, u8 *data_ptr,
832 dma_addr_t dma_addr,
833 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400834{
Michael Chan6bb19472017-02-06 16:55:32 -0500835 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400836 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500837 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400838
839 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
840 if (unlikely(err)) {
841 bnxt_reuse_rx_data(rxr, cons, data);
842 return NULL;
843 }
844
845 skb = build_skb(data, 0);
846 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -0500847 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400848 if (!skb) {
849 kfree(data);
850 return NULL;
851 }
852
Michael Chanb3dba772017-02-06 16:55:35 -0500853 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500854 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400855 return skb;
856}
857
858static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
859 struct sk_buff *skb, u16 cp_cons,
860 u32 agg_bufs)
861{
862 struct pci_dev *pdev = bp->pdev;
863 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500864 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400865 u16 prod = rxr->rx_agg_prod;
866 u32 i;
867
868 for (i = 0; i < agg_bufs; i++) {
869 u16 cons, frag_len;
870 struct rx_agg_cmp *agg;
871 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
872 struct page *page;
873 dma_addr_t mapping;
874
875 agg = (struct rx_agg_cmp *)
876 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
877 cons = agg->rx_agg_cmp_opaque;
878 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
879 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
880
881 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400882 skb_fill_page_desc(skb, i, cons_rx_buf->page,
883 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400884 __clear_bit(cons, rxr->rx_agg_bmap);
885
886 /* It is possible for bnxt_alloc_rx_page() to allocate
887 * a sw_prod index that equals the cons index, so we
888 * need to clear the cons entry now.
889 */
Michael Chan11cd1192017-02-06 16:55:33 -0500890 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400891 page = cons_rx_buf->page;
892 cons_rx_buf->page = NULL;
893
894 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
895 struct skb_shared_info *shinfo;
896 unsigned int nr_frags;
897
898 shinfo = skb_shinfo(skb);
899 nr_frags = --shinfo->nr_frags;
900 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
901
902 dev_kfree_skb(skb);
903
904 cons_rx_buf->page = page;
905
906 /* Update prod since possibly some pages have been
907 * allocated already.
908 */
909 rxr->rx_agg_prod = prod;
910 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
911 return NULL;
912 }
913
Michael Chan2839f282016-04-25 02:30:50 -0400914 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400915 PCI_DMA_FROMDEVICE);
916
917 skb->data_len += frag_len;
918 skb->len += frag_len;
919 skb->truesize += PAGE_SIZE;
920
921 prod = NEXT_RX_AGG(prod);
922 cp_cons = NEXT_CMP(cp_cons);
923 }
924 rxr->rx_agg_prod = prod;
925 return skb;
926}
927
928static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
929 u8 agg_bufs, u32 *raw_cons)
930{
931 u16 last;
932 struct rx_agg_cmp *agg;
933
934 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
935 last = RING_CMP(*raw_cons);
936 agg = (struct rx_agg_cmp *)
937 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
938 return RX_AGG_CMP_VALID(agg, *raw_cons);
939}
940
941static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
942 unsigned int len,
943 dma_addr_t mapping)
944{
945 struct bnxt *bp = bnapi->bp;
946 struct pci_dev *pdev = bp->pdev;
947 struct sk_buff *skb;
948
949 skb = napi_alloc_skb(&bnapi->napi, len);
950 if (!skb)
951 return NULL;
952
Michael Chan745fc052017-02-06 16:55:34 -0500953 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
954 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400955
Michael Chan6bb19472017-02-06 16:55:32 -0500956 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
957 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -0400958
Michael Chan745fc052017-02-06 16:55:34 -0500959 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
960 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400961
962 skb_put(skb, len);
963 return skb;
964}
965
Michael Chanfa7e2812016-05-10 19:18:00 -0400966static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
967 u32 *raw_cons, void *cmp)
968{
969 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
970 struct rx_cmp *rxcmp = cmp;
971 u32 tmp_raw_cons = *raw_cons;
972 u8 cmp_type, agg_bufs = 0;
973
974 cmp_type = RX_CMP_TYPE(rxcmp);
975
976 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
977 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
978 RX_CMP_AGG_BUFS) >>
979 RX_CMP_AGG_BUFS_SHIFT;
980 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
981 struct rx_tpa_end_cmp *tpa_end = cmp;
982
983 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
984 RX_TPA_END_CMP_AGG_BUFS) >>
985 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
986 }
987
988 if (agg_bufs) {
989 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
990 return -EBUSY;
991 }
992 *raw_cons = tmp_raw_cons;
993 return 0;
994}
995
996static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
997{
998 if (!rxr->bnapi->in_reset) {
999 rxr->bnapi->in_reset = true;
1000 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
1001 schedule_work(&bp->sp_task);
1002 }
1003 rxr->rx_next_cons = 0xffff;
1004}
1005
Michael Chanc0c050c2015-10-22 16:01:17 -04001006static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1007 struct rx_tpa_start_cmp *tpa_start,
1008 struct rx_tpa_start_cmp_ext *tpa_start1)
1009{
1010 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1011 u16 cons, prod;
1012 struct bnxt_tpa_info *tpa_info;
1013 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1014 struct rx_bd *prod_bd;
1015 dma_addr_t mapping;
1016
1017 cons = tpa_start->rx_tpa_start_cmp_opaque;
1018 prod = rxr->rx_prod;
1019 cons_rx_buf = &rxr->rx_buf_ring[cons];
1020 prod_rx_buf = &rxr->rx_buf_ring[prod];
1021 tpa_info = &rxr->rx_tpa[agg_id];
1022
Michael Chanfa7e2812016-05-10 19:18:00 -04001023 if (unlikely(cons != rxr->rx_next_cons)) {
1024 bnxt_sched_reset(bp, rxr);
1025 return;
1026 }
1027
Michael Chanc0c050c2015-10-22 16:01:17 -04001028 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001029 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001030
1031 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001032 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001033
1034 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1035
1036 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1037
1038 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001039 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001040 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001041 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001042
1043 tpa_info->len =
1044 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1045 RX_TPA_START_CMP_LEN_SHIFT;
1046 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1047 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1048
1049 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1050 tpa_info->gso_type = SKB_GSO_TCPV4;
1051 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1052 if (hash_type == 3)
1053 tpa_info->gso_type = SKB_GSO_TCPV6;
1054 tpa_info->rss_hash =
1055 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1056 } else {
1057 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1058 tpa_info->gso_type = 0;
1059 if (netif_msg_rx_err(bp))
1060 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1061 }
1062 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1063 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001064 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001065
1066 rxr->rx_prod = NEXT_RX(prod);
1067 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001068 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001069 cons_rx_buf = &rxr->rx_buf_ring[cons];
1070
1071 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1072 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1073 cons_rx_buf->data = NULL;
1074}
1075
1076static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1077 u16 cp_cons, u32 agg_bufs)
1078{
1079 if (agg_bufs)
1080 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1081}
1082
Michael Chan94758f82016-06-13 02:25:35 -04001083static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1084 int payload_off, int tcp_ts,
1085 struct sk_buff *skb)
1086{
1087#ifdef CONFIG_INET
1088 struct tcphdr *th;
1089 int len, nw_off;
1090 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1091 u32 hdr_info = tpa_info->hdr_info;
1092 bool loopback = false;
1093
1094 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1095 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1096 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1097
1098 /* If the packet is an internal loopback packet, the offsets will
1099 * have an extra 4 bytes.
1100 */
1101 if (inner_mac_off == 4) {
1102 loopback = true;
1103 } else if (inner_mac_off > 4) {
1104 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1105 ETH_HLEN - 2));
1106
1107 /* We only support inner iPv4/ipv6. If we don't see the
1108 * correct protocol ID, it must be a loopback packet where
1109 * the offsets are off by 4.
1110 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001111 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001112 loopback = true;
1113 }
1114 if (loopback) {
1115 /* internal loopback packet, subtract all offsets by 4 */
1116 inner_ip_off -= 4;
1117 inner_mac_off -= 4;
1118 outer_ip_off -= 4;
1119 }
1120
1121 nw_off = inner_ip_off - ETH_HLEN;
1122 skb_set_network_header(skb, nw_off);
1123 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1124 struct ipv6hdr *iph = ipv6_hdr(skb);
1125
1126 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1127 len = skb->len - skb_transport_offset(skb);
1128 th = tcp_hdr(skb);
1129 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1130 } else {
1131 struct iphdr *iph = ip_hdr(skb);
1132
1133 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1134 len = skb->len - skb_transport_offset(skb);
1135 th = tcp_hdr(skb);
1136 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1137 }
1138
1139 if (inner_mac_off) { /* tunnel */
1140 struct udphdr *uh = NULL;
1141 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1142 ETH_HLEN - 2));
1143
1144 if (proto == htons(ETH_P_IP)) {
1145 struct iphdr *iph = (struct iphdr *)skb->data;
1146
1147 if (iph->protocol == IPPROTO_UDP)
1148 uh = (struct udphdr *)(iph + 1);
1149 } else {
1150 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1151
1152 if (iph->nexthdr == IPPROTO_UDP)
1153 uh = (struct udphdr *)(iph + 1);
1154 }
1155 if (uh) {
1156 if (uh->check)
1157 skb_shinfo(skb)->gso_type |=
1158 SKB_GSO_UDP_TUNNEL_CSUM;
1159 else
1160 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1161 }
1162 }
1163#endif
1164 return skb;
1165}
1166
Michael Chanc0c050c2015-10-22 16:01:17 -04001167#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1168#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1169
Michael Chan309369c2016-06-13 02:25:34 -04001170static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1171 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001172 struct sk_buff *skb)
1173{
Michael Chand1611c32015-10-25 22:27:57 -04001174#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001175 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001176 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001177
Michael Chan309369c2016-06-13 02:25:34 -04001178 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001179 tcp_opt_len = 12;
1180
Michael Chanc0c050c2015-10-22 16:01:17 -04001181 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1182 struct iphdr *iph;
1183
1184 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1185 ETH_HLEN;
1186 skb_set_network_header(skb, nw_off);
1187 iph = ip_hdr(skb);
1188 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1189 len = skb->len - skb_transport_offset(skb);
1190 th = tcp_hdr(skb);
1191 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1192 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1193 struct ipv6hdr *iph;
1194
1195 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1196 ETH_HLEN;
1197 skb_set_network_header(skb, nw_off);
1198 iph = ipv6_hdr(skb);
1199 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1200 len = skb->len - skb_transport_offset(skb);
1201 th = tcp_hdr(skb);
1202 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1203 } else {
1204 dev_kfree_skb_any(skb);
1205 return NULL;
1206 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001207
1208 if (nw_off) { /* tunnel */
1209 struct udphdr *uh = NULL;
1210
1211 if (skb->protocol == htons(ETH_P_IP)) {
1212 struct iphdr *iph = (struct iphdr *)skb->data;
1213
1214 if (iph->protocol == IPPROTO_UDP)
1215 uh = (struct udphdr *)(iph + 1);
1216 } else {
1217 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1218
1219 if (iph->nexthdr == IPPROTO_UDP)
1220 uh = (struct udphdr *)(iph + 1);
1221 }
1222 if (uh) {
1223 if (uh->check)
1224 skb_shinfo(skb)->gso_type |=
1225 SKB_GSO_UDP_TUNNEL_CSUM;
1226 else
1227 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1228 }
1229 }
1230#endif
1231 return skb;
1232}
1233
Michael Chan309369c2016-06-13 02:25:34 -04001234static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1235 struct bnxt_tpa_info *tpa_info,
1236 struct rx_tpa_end_cmp *tpa_end,
1237 struct rx_tpa_end_cmp_ext *tpa_end1,
1238 struct sk_buff *skb)
1239{
1240#ifdef CONFIG_INET
1241 int payload_off;
1242 u16 segs;
1243
1244 segs = TPA_END_TPA_SEGS(tpa_end);
1245 if (segs == 1)
1246 return skb;
1247
1248 NAPI_GRO_CB(skb)->count = segs;
1249 skb_shinfo(skb)->gso_size =
1250 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1251 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1252 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1253 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1254 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1255 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001256 if (likely(skb))
1257 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001258#endif
1259 return skb;
1260}
1261
Michael Chanc0c050c2015-10-22 16:01:17 -04001262static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1263 struct bnxt_napi *bnapi,
1264 u32 *raw_cons,
1265 struct rx_tpa_end_cmp *tpa_end,
1266 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001267 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001268{
1269 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001270 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001271 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001272 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001273 u16 cp_cons = RING_CMP(*raw_cons);
1274 unsigned int len;
1275 struct bnxt_tpa_info *tpa_info;
1276 dma_addr_t mapping;
1277 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001278 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001279
Michael Chanfa7e2812016-05-10 19:18:00 -04001280 if (unlikely(bnapi->in_reset)) {
1281 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1282
1283 if (rc < 0)
1284 return ERR_PTR(-EBUSY);
1285 return NULL;
1286 }
1287
Michael Chanc0c050c2015-10-22 16:01:17 -04001288 tpa_info = &rxr->rx_tpa[agg_id];
1289 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001290 data_ptr = tpa_info->data_ptr;
1291 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001292 len = tpa_info->len;
1293 mapping = tpa_info->mapping;
1294
1295 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1296 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1297
1298 if (agg_bufs) {
1299 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1300 return ERR_PTR(-EBUSY);
1301
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001302 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001303 cp_cons = NEXT_CMP(cp_cons);
1304 }
1305
1306 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1307 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1308 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1309 agg_bufs, (int)MAX_SKB_FRAGS);
1310 return NULL;
1311 }
1312
1313 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001314 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001315 if (!skb) {
1316 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1317 return NULL;
1318 }
1319 } else {
1320 u8 *new_data;
1321 dma_addr_t new_mapping;
1322
1323 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1324 if (!new_data) {
1325 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1326 return NULL;
1327 }
1328
1329 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001330 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001331 tpa_info->mapping = new_mapping;
1332
1333 skb = build_skb(data, 0);
1334 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -05001335 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001336
1337 if (!skb) {
1338 kfree(data);
1339 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1340 return NULL;
1341 }
Michael Chanb3dba772017-02-06 16:55:35 -05001342 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001343 skb_put(skb, len);
1344 }
1345
1346 if (agg_bufs) {
1347 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1348 if (!skb) {
1349 /* Page reuse already handled by bnxt_rx_pages(). */
1350 return NULL;
1351 }
1352 }
1353 skb->protocol = eth_type_trans(skb, bp->dev);
1354
1355 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1356 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1357
Michael Chan8852ddb2016-06-06 02:37:16 -04001358 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1359 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001360 u16 vlan_proto = tpa_info->metadata >>
1361 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001362 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001363
Michael Chan8852ddb2016-06-06 02:37:16 -04001364 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001365 }
1366
1367 skb_checksum_none_assert(skb);
1368 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1369 skb->ip_summed = CHECKSUM_UNNECESSARY;
1370 skb->csum_level =
1371 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1372 }
1373
1374 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001375 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001376
1377 return skb;
1378}
1379
1380/* returns the following:
1381 * 1 - 1 packet successfully received
1382 * 0 - successful TPA_START, packet not completed yet
1383 * -EBUSY - completion ring does not have all the agg buffers yet
1384 * -ENOMEM - packet aborted due to out of memory
1385 * -EIO - packet aborted due to hw error indicated in BD
1386 */
1387static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001388 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001389{
1390 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001391 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001392 struct net_device *dev = bp->dev;
1393 struct rx_cmp *rxcmp;
1394 struct rx_cmp_ext *rxcmp1;
1395 u32 tmp_raw_cons = *raw_cons;
1396 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1397 struct bnxt_sw_rx_bd *rx_buf;
1398 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001399 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001400 dma_addr_t dma_addr;
1401 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001402 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001403 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001404 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001405
1406 rxcmp = (struct rx_cmp *)
1407 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1408
1409 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1410 cp_cons = RING_CMP(tmp_raw_cons);
1411 rxcmp1 = (struct rx_cmp_ext *)
1412 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1413
1414 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1415 return -EBUSY;
1416
1417 cmp_type = RX_CMP_TYPE(rxcmp);
1418
1419 prod = rxr->rx_prod;
1420
1421 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1422 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1423 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1424
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001425 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001426 goto next_rx_no_prod;
1427
1428 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1429 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1430 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001431 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001432
1433 if (unlikely(IS_ERR(skb)))
1434 return -EBUSY;
1435
1436 rc = -ENOMEM;
1437 if (likely(skb)) {
1438 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001439 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001440 rc = 1;
1441 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001442 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001443 goto next_rx_no_prod;
1444 }
1445
1446 cons = rxcmp->rx_cmp_opaque;
1447 rx_buf = &rxr->rx_buf_ring[cons];
1448 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001449 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001450 if (unlikely(cons != rxr->rx_next_cons)) {
1451 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1452
1453 bnxt_sched_reset(bp, rxr);
1454 return rc1;
1455 }
Michael Chan6bb19472017-02-06 16:55:32 -05001456 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001457
Michael Chanc61fb992017-02-06 16:55:36 -05001458 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1459 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001460
1461 if (agg_bufs) {
1462 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1463 return -EBUSY;
1464
1465 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001466 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001467 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001468 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001469
1470 rx_buf->data = NULL;
1471 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1472 bnxt_reuse_rx_data(rxr, cons, data);
1473 if (agg_bufs)
1474 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1475
1476 rc = -EIO;
1477 goto next_rx;
1478 }
1479
1480 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001481 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001482
1483 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001484 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001485 bnxt_reuse_rx_data(rxr, cons, data);
1486 if (!skb) {
1487 rc = -ENOMEM;
1488 goto next_rx;
1489 }
1490 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001491 u32 payload;
1492
1493 payload = misc & RX_CMP_PAYLOAD_OFFSET;
Michael Chan6bb19472017-02-06 16:55:32 -05001494 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001495 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001496 if (!skb) {
1497 rc = -ENOMEM;
1498 goto next_rx;
1499 }
1500 }
1501
1502 if (agg_bufs) {
1503 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1504 if (!skb) {
1505 rc = -ENOMEM;
1506 goto next_rx;
1507 }
1508 }
1509
1510 if (RX_CMP_HASH_VALID(rxcmp)) {
1511 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1512 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1513
1514 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1515 if (hash_type != 1 && hash_type != 3)
1516 type = PKT_HASH_TYPE_L3;
1517 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1518 }
1519
1520 skb->protocol = eth_type_trans(skb, dev);
1521
Michael Chan8852ddb2016-06-06 02:37:16 -04001522 if ((rxcmp1->rx_cmp_flags2 &
1523 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1524 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001525 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001526 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001527 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1528
Michael Chan8852ddb2016-06-06 02:37:16 -04001529 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001530 }
1531
1532 skb_checksum_none_assert(skb);
1533 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1534 if (dev->features & NETIF_F_RXCSUM) {
1535 skb->ip_summed = CHECKSUM_UNNECESSARY;
1536 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1537 }
1538 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001539 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1540 if (dev->features & NETIF_F_RXCSUM)
1541 cpr->rx_l4_csum_errors++;
1542 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001543 }
1544
1545 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001546 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001547 rc = 1;
1548
1549next_rx:
1550 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001551 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001552
1553next_rx_no_prod:
1554 *raw_cons = tmp_raw_cons;
1555
1556 return rc;
1557}
1558
Michael Chan4bb13ab2016-04-05 14:09:01 -04001559#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001560 ((data) & \
1561 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001562
Michael Chanc0c050c2015-10-22 16:01:17 -04001563static int bnxt_async_event_process(struct bnxt *bp,
1564 struct hwrm_async_event_cmpl *cmpl)
1565{
1566 u16 event_id = le16_to_cpu(cmpl->event_id);
1567
1568 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1569 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001570 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001571 u32 data1 = le32_to_cpu(cmpl->event_data1);
1572 struct bnxt_link_info *link_info = &bp->link_info;
1573
1574 if (BNXT_VF(bp))
1575 goto async_event_process_exit;
1576 if (data1 & 0x20000) {
1577 u16 fw_speed = link_info->force_link_speed;
1578 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1579
1580 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1581 speed);
1582 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001583 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001584 /* fall thru */
1585 }
Michael Chan87c374d2016-12-02 21:17:16 -05001586 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001587 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001588 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001589 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001590 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001591 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001592 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001593 u32 data1 = le32_to_cpu(cmpl->event_data1);
1594 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1595
1596 if (BNXT_VF(bp))
1597 break;
1598
1599 if (bp->pf.port_id != port_id)
1600 break;
1601
Michael Chan4bb13ab2016-04-05 14:09:01 -04001602 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1603 break;
1604 }
Michael Chan87c374d2016-12-02 21:17:16 -05001605 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001606 if (BNXT_PF(bp))
1607 goto async_event_process_exit;
1608 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1609 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001610 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001611 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001612 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001613 schedule_work(&bp->sp_task);
1614async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001615 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001616 return 0;
1617}
1618
1619static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1620{
1621 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1622 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1623 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1624 (struct hwrm_fwd_req_cmpl *)txcmp;
1625
1626 switch (cmpl_type) {
1627 case CMPL_BASE_TYPE_HWRM_DONE:
1628 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1629 if (seq_id == bp->hwrm_intr_seq_id)
1630 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1631 else
1632 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1633 break;
1634
1635 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1636 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1637
1638 if ((vf_id < bp->pf.first_vf_id) ||
1639 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1640 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1641 vf_id);
1642 return -EINVAL;
1643 }
1644
1645 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1646 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1647 schedule_work(&bp->sp_task);
1648 break;
1649
1650 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1651 bnxt_async_event_process(bp,
1652 (struct hwrm_async_event_cmpl *)txcmp);
1653
1654 default:
1655 break;
1656 }
1657
1658 return 0;
1659}
1660
1661static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1662{
1663 struct bnxt_napi *bnapi = dev_instance;
1664 struct bnxt *bp = bnapi->bp;
1665 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1666 u32 cons = RING_CMP(cpr->cp_raw_cons);
1667
1668 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1669 napi_schedule(&bnapi->napi);
1670 return IRQ_HANDLED;
1671}
1672
1673static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1674{
1675 u32 raw_cons = cpr->cp_raw_cons;
1676 u16 cons = RING_CMP(raw_cons);
1677 struct tx_cmp *txcmp;
1678
1679 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1680
1681 return TX_CMP_VALID(txcmp, raw_cons);
1682}
1683
Michael Chanc0c050c2015-10-22 16:01:17 -04001684static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1685{
1686 struct bnxt_napi *bnapi = dev_instance;
1687 struct bnxt *bp = bnapi->bp;
1688 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1689 u32 cons = RING_CMP(cpr->cp_raw_cons);
1690 u32 int_status;
1691
1692 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1693
1694 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001695 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001696 /* return if erroneous interrupt */
1697 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1698 return IRQ_NONE;
1699 }
1700
1701 /* disable ring IRQ */
1702 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1703
1704 /* Return here if interrupt is shared and is disabled. */
1705 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1706 return IRQ_HANDLED;
1707
1708 napi_schedule(&bnapi->napi);
1709 return IRQ_HANDLED;
1710}
1711
1712static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1713{
1714 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1715 u32 raw_cons = cpr->cp_raw_cons;
1716 u32 cons;
1717 int tx_pkts = 0;
1718 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001719 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001720 struct tx_cmp *txcmp;
1721
1722 while (1) {
1723 int rc;
1724
1725 cons = RING_CMP(raw_cons);
1726 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1727
1728 if (!TX_CMP_VALID(txcmp, raw_cons))
1729 break;
1730
Michael Chan67a95e22016-05-04 16:56:43 -04001731 /* The valid test of the entry must be done first before
1732 * reading any further.
1733 */
Michael Chanb67daab2016-05-15 03:04:51 -04001734 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001735 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1736 tx_pkts++;
1737 /* return full budget so NAPI will complete. */
1738 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1739 rx_pkts = budget;
1740 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001741 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001742 if (likely(rc >= 0))
1743 rx_pkts += rc;
1744 else if (rc == -EBUSY) /* partial completion */
1745 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001746 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1747 CMPL_BASE_TYPE_HWRM_DONE) ||
1748 (TX_CMP_TYPE(txcmp) ==
1749 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1750 (TX_CMP_TYPE(txcmp) ==
1751 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1752 bnxt_hwrm_handler(bp, txcmp);
1753 }
1754 raw_cons = NEXT_RAW_CMP(raw_cons);
1755
1756 if (rx_pkts == budget)
1757 break;
1758 }
1759
1760 cpr->cp_raw_cons = raw_cons;
1761 /* ACK completion ring before freeing tx ring and producing new
1762 * buffers in rx/agg rings to prevent overflowing the completion
1763 * ring.
1764 */
1765 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1766
1767 if (tx_pkts)
1768 bnxt_tx_int(bp, bnapi, tx_pkts);
1769
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001770 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001771 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001772
1773 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1774 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001775 if (event & BNXT_AGG_EVENT) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001776 writel(DB_KEY_RX | rxr->rx_agg_prod,
1777 rxr->rx_agg_doorbell);
1778 writel(DB_KEY_RX | rxr->rx_agg_prod,
1779 rxr->rx_agg_doorbell);
1780 }
1781 }
1782 return rx_pkts;
1783}
1784
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001785static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1786{
1787 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1788 struct bnxt *bp = bnapi->bp;
1789 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1790 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1791 struct tx_cmp *txcmp;
1792 struct rx_cmp_ext *rxcmp1;
1793 u32 cp_cons, tmp_raw_cons;
1794 u32 raw_cons = cpr->cp_raw_cons;
1795 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001796 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001797
1798 while (1) {
1799 int rc;
1800
1801 cp_cons = RING_CMP(raw_cons);
1802 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1803
1804 if (!TX_CMP_VALID(txcmp, raw_cons))
1805 break;
1806
1807 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1808 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1809 cp_cons = RING_CMP(tmp_raw_cons);
1810 rxcmp1 = (struct rx_cmp_ext *)
1811 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1812
1813 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1814 break;
1815
1816 /* force an error to recycle the buffer */
1817 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1818 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1819
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001820 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001821 if (likely(rc == -EIO))
1822 rx_pkts++;
1823 else if (rc == -EBUSY) /* partial completion */
1824 break;
1825 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1826 CMPL_BASE_TYPE_HWRM_DONE)) {
1827 bnxt_hwrm_handler(bp, txcmp);
1828 } else {
1829 netdev_err(bp->dev,
1830 "Invalid completion received on special ring\n");
1831 }
1832 raw_cons = NEXT_RAW_CMP(raw_cons);
1833
1834 if (rx_pkts == budget)
1835 break;
1836 }
1837
1838 cpr->cp_raw_cons = raw_cons;
1839 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1840 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1841 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1842
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001843 if (event & BNXT_AGG_EVENT) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001844 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1845 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1846 }
1847
1848 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001849 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001850 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1851 }
1852 return rx_pkts;
1853}
1854
Michael Chanc0c050c2015-10-22 16:01:17 -04001855static int bnxt_poll(struct napi_struct *napi, int budget)
1856{
1857 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1858 struct bnxt *bp = bnapi->bp;
1859 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1860 int work_done = 0;
1861
Michael Chanc0c050c2015-10-22 16:01:17 -04001862 while (1) {
1863 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1864
1865 if (work_done >= budget)
1866 break;
1867
1868 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05001869 if (napi_complete_done(napi, work_done))
1870 BNXT_CP_DB_REARM(cpr->cp_doorbell,
1871 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001872 break;
1873 }
1874 }
1875 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001876 return work_done;
1877}
1878
Michael Chanc0c050c2015-10-22 16:01:17 -04001879static void bnxt_free_tx_skbs(struct bnxt *bp)
1880{
1881 int i, max_idx;
1882 struct pci_dev *pdev = bp->pdev;
1883
Michael Chanb6ab4b02016-01-02 23:44:59 -05001884 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001885 return;
1886
1887 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1888 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001889 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001890 int j;
1891
Michael Chanc0c050c2015-10-22 16:01:17 -04001892 for (j = 0; j < max_idx;) {
1893 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1894 struct sk_buff *skb = tx_buf->skb;
1895 int k, last;
1896
1897 if (!skb) {
1898 j++;
1899 continue;
1900 }
1901
1902 tx_buf->skb = NULL;
1903
1904 if (tx_buf->is_push) {
1905 dev_kfree_skb(skb);
1906 j += 2;
1907 continue;
1908 }
1909
1910 dma_unmap_single(&pdev->dev,
1911 dma_unmap_addr(tx_buf, mapping),
1912 skb_headlen(skb),
1913 PCI_DMA_TODEVICE);
1914
1915 last = tx_buf->nr_frags;
1916 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001917 for (k = 0; k < last; k++, j++) {
1918 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001919 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1920
Michael Chand612a572016-01-28 03:11:22 -05001921 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001922 dma_unmap_page(
1923 &pdev->dev,
1924 dma_unmap_addr(tx_buf, mapping),
1925 skb_frag_size(frag), PCI_DMA_TODEVICE);
1926 }
1927 dev_kfree_skb(skb);
1928 }
1929 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1930 }
1931}
1932
1933static void bnxt_free_rx_skbs(struct bnxt *bp)
1934{
1935 int i, max_idx, max_agg_idx;
1936 struct pci_dev *pdev = bp->pdev;
1937
Michael Chanb6ab4b02016-01-02 23:44:59 -05001938 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001939 return;
1940
1941 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1942 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1943 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001944 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001945 int j;
1946
Michael Chanc0c050c2015-10-22 16:01:17 -04001947 if (rxr->rx_tpa) {
1948 for (j = 0; j < MAX_TPA; j++) {
1949 struct bnxt_tpa_info *tpa_info =
1950 &rxr->rx_tpa[j];
1951 u8 *data = tpa_info->data;
1952
1953 if (!data)
1954 continue;
1955
Michael Chan745fc052017-02-06 16:55:34 -05001956 dma_unmap_single(&pdev->dev, tpa_info->mapping,
1957 bp->rx_buf_use_size,
1958 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001959
1960 tpa_info->data = NULL;
1961
1962 kfree(data);
1963 }
1964 }
1965
1966 for (j = 0; j < max_idx; j++) {
1967 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan6bb19472017-02-06 16:55:32 -05001968 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001969
1970 if (!data)
1971 continue;
1972
Michael Chan11cd1192017-02-06 16:55:33 -05001973 dma_unmap_single(&pdev->dev, rx_buf->mapping,
Michael Chan745fc052017-02-06 16:55:34 -05001974 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001975
1976 rx_buf->data = NULL;
1977
Michael Chanc61fb992017-02-06 16:55:36 -05001978 if (BNXT_RX_PAGE_MODE(bp))
1979 __free_page(data);
1980 else
1981 kfree(data);
Michael Chanc0c050c2015-10-22 16:01:17 -04001982 }
1983
1984 for (j = 0; j < max_agg_idx; j++) {
1985 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
1986 &rxr->rx_agg_ring[j];
1987 struct page *page = rx_agg_buf->page;
1988
1989 if (!page)
1990 continue;
1991
Michael Chan11cd1192017-02-06 16:55:33 -05001992 dma_unmap_page(&pdev->dev, rx_agg_buf->mapping,
Michael Chan2839f282016-04-25 02:30:50 -04001993 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04001994
1995 rx_agg_buf->page = NULL;
1996 __clear_bit(j, rxr->rx_agg_bmap);
1997
1998 __free_page(page);
1999 }
Michael Chan89d0a062016-04-25 02:30:51 -04002000 if (rxr->rx_page) {
2001 __free_page(rxr->rx_page);
2002 rxr->rx_page = NULL;
2003 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002004 }
2005}
2006
2007static void bnxt_free_skbs(struct bnxt *bp)
2008{
2009 bnxt_free_tx_skbs(bp);
2010 bnxt_free_rx_skbs(bp);
2011}
2012
2013static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2014{
2015 struct pci_dev *pdev = bp->pdev;
2016 int i;
2017
2018 for (i = 0; i < ring->nr_pages; i++) {
2019 if (!ring->pg_arr[i])
2020 continue;
2021
2022 dma_free_coherent(&pdev->dev, ring->page_size,
2023 ring->pg_arr[i], ring->dma_arr[i]);
2024
2025 ring->pg_arr[i] = NULL;
2026 }
2027 if (ring->pg_tbl) {
2028 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2029 ring->pg_tbl, ring->pg_tbl_map);
2030 ring->pg_tbl = NULL;
2031 }
2032 if (ring->vmem_size && *ring->vmem) {
2033 vfree(*ring->vmem);
2034 *ring->vmem = NULL;
2035 }
2036}
2037
2038static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2039{
2040 int i;
2041 struct pci_dev *pdev = bp->pdev;
2042
2043 if (ring->nr_pages > 1) {
2044 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2045 ring->nr_pages * 8,
2046 &ring->pg_tbl_map,
2047 GFP_KERNEL);
2048 if (!ring->pg_tbl)
2049 return -ENOMEM;
2050 }
2051
2052 for (i = 0; i < ring->nr_pages; i++) {
2053 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2054 ring->page_size,
2055 &ring->dma_arr[i],
2056 GFP_KERNEL);
2057 if (!ring->pg_arr[i])
2058 return -ENOMEM;
2059
2060 if (ring->nr_pages > 1)
2061 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2062 }
2063
2064 if (ring->vmem_size) {
2065 *ring->vmem = vzalloc(ring->vmem_size);
2066 if (!(*ring->vmem))
2067 return -ENOMEM;
2068 }
2069 return 0;
2070}
2071
2072static void bnxt_free_rx_rings(struct bnxt *bp)
2073{
2074 int i;
2075
Michael Chanb6ab4b02016-01-02 23:44:59 -05002076 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002077 return;
2078
2079 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002080 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002081 struct bnxt_ring_struct *ring;
2082
Michael Chanc0c050c2015-10-22 16:01:17 -04002083 kfree(rxr->rx_tpa);
2084 rxr->rx_tpa = NULL;
2085
2086 kfree(rxr->rx_agg_bmap);
2087 rxr->rx_agg_bmap = NULL;
2088
2089 ring = &rxr->rx_ring_struct;
2090 bnxt_free_ring(bp, ring);
2091
2092 ring = &rxr->rx_agg_ring_struct;
2093 bnxt_free_ring(bp, ring);
2094 }
2095}
2096
2097static int bnxt_alloc_rx_rings(struct bnxt *bp)
2098{
2099 int i, rc, agg_rings = 0, tpa_rings = 0;
2100
Michael Chanb6ab4b02016-01-02 23:44:59 -05002101 if (!bp->rx_ring)
2102 return -ENOMEM;
2103
Michael Chanc0c050c2015-10-22 16:01:17 -04002104 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2105 agg_rings = 1;
2106
2107 if (bp->flags & BNXT_FLAG_TPA)
2108 tpa_rings = 1;
2109
2110 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002111 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002112 struct bnxt_ring_struct *ring;
2113
Michael Chanc0c050c2015-10-22 16:01:17 -04002114 ring = &rxr->rx_ring_struct;
2115
2116 rc = bnxt_alloc_ring(bp, ring);
2117 if (rc)
2118 return rc;
2119
2120 if (agg_rings) {
2121 u16 mem_size;
2122
2123 ring = &rxr->rx_agg_ring_struct;
2124 rc = bnxt_alloc_ring(bp, ring);
2125 if (rc)
2126 return rc;
2127
2128 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2129 mem_size = rxr->rx_agg_bmap_size / 8;
2130 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2131 if (!rxr->rx_agg_bmap)
2132 return -ENOMEM;
2133
2134 if (tpa_rings) {
2135 rxr->rx_tpa = kcalloc(MAX_TPA,
2136 sizeof(struct bnxt_tpa_info),
2137 GFP_KERNEL);
2138 if (!rxr->rx_tpa)
2139 return -ENOMEM;
2140 }
2141 }
2142 }
2143 return 0;
2144}
2145
2146static void bnxt_free_tx_rings(struct bnxt *bp)
2147{
2148 int i;
2149 struct pci_dev *pdev = bp->pdev;
2150
Michael Chanb6ab4b02016-01-02 23:44:59 -05002151 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002152 return;
2153
2154 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002155 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002156 struct bnxt_ring_struct *ring;
2157
Michael Chanc0c050c2015-10-22 16:01:17 -04002158 if (txr->tx_push) {
2159 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2160 txr->tx_push, txr->tx_push_mapping);
2161 txr->tx_push = NULL;
2162 }
2163
2164 ring = &txr->tx_ring_struct;
2165
2166 bnxt_free_ring(bp, ring);
2167 }
2168}
2169
2170static int bnxt_alloc_tx_rings(struct bnxt *bp)
2171{
2172 int i, j, rc;
2173 struct pci_dev *pdev = bp->pdev;
2174
2175 bp->tx_push_size = 0;
2176 if (bp->tx_push_thresh) {
2177 int push_size;
2178
2179 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2180 bp->tx_push_thresh);
2181
Michael Chan4419dbe2016-02-10 17:33:49 -05002182 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002183 push_size = 0;
2184 bp->tx_push_thresh = 0;
2185 }
2186
2187 bp->tx_push_size = push_size;
2188 }
2189
2190 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002191 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002192 struct bnxt_ring_struct *ring;
2193
Michael Chanc0c050c2015-10-22 16:01:17 -04002194 ring = &txr->tx_ring_struct;
2195
2196 rc = bnxt_alloc_ring(bp, ring);
2197 if (rc)
2198 return rc;
2199
2200 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002201 dma_addr_t mapping;
2202
2203 /* One pre-allocated DMA buffer to backup
2204 * TX push operation
2205 */
2206 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2207 bp->tx_push_size,
2208 &txr->tx_push_mapping,
2209 GFP_KERNEL);
2210
2211 if (!txr->tx_push)
2212 return -ENOMEM;
2213
Michael Chanc0c050c2015-10-22 16:01:17 -04002214 mapping = txr->tx_push_mapping +
2215 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002216 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002217
Michael Chan4419dbe2016-02-10 17:33:49 -05002218 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002219 }
2220 ring->queue_id = bp->q_info[j].queue_id;
2221 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2222 j++;
2223 }
2224 return 0;
2225}
2226
2227static void bnxt_free_cp_rings(struct bnxt *bp)
2228{
2229 int i;
2230
2231 if (!bp->bnapi)
2232 return;
2233
2234 for (i = 0; i < bp->cp_nr_rings; i++) {
2235 struct bnxt_napi *bnapi = bp->bnapi[i];
2236 struct bnxt_cp_ring_info *cpr;
2237 struct bnxt_ring_struct *ring;
2238
2239 if (!bnapi)
2240 continue;
2241
2242 cpr = &bnapi->cp_ring;
2243 ring = &cpr->cp_ring_struct;
2244
2245 bnxt_free_ring(bp, ring);
2246 }
2247}
2248
2249static int bnxt_alloc_cp_rings(struct bnxt *bp)
2250{
2251 int i, rc;
2252
2253 for (i = 0; i < bp->cp_nr_rings; i++) {
2254 struct bnxt_napi *bnapi = bp->bnapi[i];
2255 struct bnxt_cp_ring_info *cpr;
2256 struct bnxt_ring_struct *ring;
2257
2258 if (!bnapi)
2259 continue;
2260
2261 cpr = &bnapi->cp_ring;
2262 ring = &cpr->cp_ring_struct;
2263
2264 rc = bnxt_alloc_ring(bp, ring);
2265 if (rc)
2266 return rc;
2267 }
2268 return 0;
2269}
2270
2271static void bnxt_init_ring_struct(struct bnxt *bp)
2272{
2273 int i;
2274
2275 for (i = 0; i < bp->cp_nr_rings; i++) {
2276 struct bnxt_napi *bnapi = bp->bnapi[i];
2277 struct bnxt_cp_ring_info *cpr;
2278 struct bnxt_rx_ring_info *rxr;
2279 struct bnxt_tx_ring_info *txr;
2280 struct bnxt_ring_struct *ring;
2281
2282 if (!bnapi)
2283 continue;
2284
2285 cpr = &bnapi->cp_ring;
2286 ring = &cpr->cp_ring_struct;
2287 ring->nr_pages = bp->cp_nr_pages;
2288 ring->page_size = HW_CMPD_RING_SIZE;
2289 ring->pg_arr = (void **)cpr->cp_desc_ring;
2290 ring->dma_arr = cpr->cp_desc_mapping;
2291 ring->vmem_size = 0;
2292
Michael Chanb6ab4b02016-01-02 23:44:59 -05002293 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002294 if (!rxr)
2295 goto skip_rx;
2296
Michael Chanc0c050c2015-10-22 16:01:17 -04002297 ring = &rxr->rx_ring_struct;
2298 ring->nr_pages = bp->rx_nr_pages;
2299 ring->page_size = HW_RXBD_RING_SIZE;
2300 ring->pg_arr = (void **)rxr->rx_desc_ring;
2301 ring->dma_arr = rxr->rx_desc_mapping;
2302 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2303 ring->vmem = (void **)&rxr->rx_buf_ring;
2304
2305 ring = &rxr->rx_agg_ring_struct;
2306 ring->nr_pages = bp->rx_agg_nr_pages;
2307 ring->page_size = HW_RXBD_RING_SIZE;
2308 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2309 ring->dma_arr = rxr->rx_agg_desc_mapping;
2310 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2311 ring->vmem = (void **)&rxr->rx_agg_ring;
2312
Michael Chan3b2b7d92016-01-02 23:45:00 -05002313skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002314 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002315 if (!txr)
2316 continue;
2317
Michael Chanc0c050c2015-10-22 16:01:17 -04002318 ring = &txr->tx_ring_struct;
2319 ring->nr_pages = bp->tx_nr_pages;
2320 ring->page_size = HW_RXBD_RING_SIZE;
2321 ring->pg_arr = (void **)txr->tx_desc_ring;
2322 ring->dma_arr = txr->tx_desc_mapping;
2323 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2324 ring->vmem = (void **)&txr->tx_buf_ring;
2325 }
2326}
2327
2328static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2329{
2330 int i;
2331 u32 prod;
2332 struct rx_bd **rx_buf_ring;
2333
2334 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2335 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2336 int j;
2337 struct rx_bd *rxbd;
2338
2339 rxbd = rx_buf_ring[i];
2340 if (!rxbd)
2341 continue;
2342
2343 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2344 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2345 rxbd->rx_bd_opaque = prod;
2346 }
2347 }
2348}
2349
2350static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2351{
2352 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002353 struct bnxt_rx_ring_info *rxr;
2354 struct bnxt_ring_struct *ring;
2355 u32 prod, type;
2356 int i;
2357
Michael Chanc0c050c2015-10-22 16:01:17 -04002358 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2359 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2360
2361 if (NET_IP_ALIGN == 2)
2362 type |= RX_BD_FLAGS_SOP;
2363
Michael Chanb6ab4b02016-01-02 23:44:59 -05002364 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002365 ring = &rxr->rx_ring_struct;
2366 bnxt_init_rxbd_pages(ring, type);
2367
2368 prod = rxr->rx_prod;
2369 for (i = 0; i < bp->rx_ring_size; i++) {
2370 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2371 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2372 ring_nr, i, bp->rx_ring_size);
2373 break;
2374 }
2375 prod = NEXT_RX(prod);
2376 }
2377 rxr->rx_prod = prod;
2378 ring->fw_ring_id = INVALID_HW_RING_ID;
2379
Michael Chanedd0c2c2015-12-27 18:19:19 -05002380 ring = &rxr->rx_agg_ring_struct;
2381 ring->fw_ring_id = INVALID_HW_RING_ID;
2382
Michael Chanc0c050c2015-10-22 16:01:17 -04002383 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2384 return 0;
2385
Michael Chan2839f282016-04-25 02:30:50 -04002386 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002387 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2388
2389 bnxt_init_rxbd_pages(ring, type);
2390
2391 prod = rxr->rx_agg_prod;
2392 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2393 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2394 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2395 ring_nr, i, bp->rx_ring_size);
2396 break;
2397 }
2398 prod = NEXT_RX_AGG(prod);
2399 }
2400 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002401
2402 if (bp->flags & BNXT_FLAG_TPA) {
2403 if (rxr->rx_tpa) {
2404 u8 *data;
2405 dma_addr_t mapping;
2406
2407 for (i = 0; i < MAX_TPA; i++) {
2408 data = __bnxt_alloc_rx_data(bp, &mapping,
2409 GFP_KERNEL);
2410 if (!data)
2411 return -ENOMEM;
2412
2413 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002414 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002415 rxr->rx_tpa[i].mapping = mapping;
2416 }
2417 } else {
2418 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2419 return -ENOMEM;
2420 }
2421 }
2422
2423 return 0;
2424}
2425
2426static int bnxt_init_rx_rings(struct bnxt *bp)
2427{
2428 int i, rc = 0;
2429
Michael Chanc61fb992017-02-06 16:55:36 -05002430 if (BNXT_RX_PAGE_MODE(bp)) {
2431 bp->rx_offset = NET_IP_ALIGN;
2432 bp->rx_dma_offset = 0;
2433 } else {
2434 bp->rx_offset = BNXT_RX_OFFSET;
2435 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2436 }
Michael Chanb3dba772017-02-06 16:55:35 -05002437
Michael Chanc0c050c2015-10-22 16:01:17 -04002438 for (i = 0; i < bp->rx_nr_rings; i++) {
2439 rc = bnxt_init_one_rx_ring(bp, i);
2440 if (rc)
2441 break;
2442 }
2443
2444 return rc;
2445}
2446
2447static int bnxt_init_tx_rings(struct bnxt *bp)
2448{
2449 u16 i;
2450
2451 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2452 MAX_SKB_FRAGS + 1);
2453
2454 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002455 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002456 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2457
2458 ring->fw_ring_id = INVALID_HW_RING_ID;
2459 }
2460
2461 return 0;
2462}
2463
2464static void bnxt_free_ring_grps(struct bnxt *bp)
2465{
2466 kfree(bp->grp_info);
2467 bp->grp_info = NULL;
2468}
2469
2470static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2471{
2472 int i;
2473
2474 if (irq_re_init) {
2475 bp->grp_info = kcalloc(bp->cp_nr_rings,
2476 sizeof(struct bnxt_ring_grp_info),
2477 GFP_KERNEL);
2478 if (!bp->grp_info)
2479 return -ENOMEM;
2480 }
2481 for (i = 0; i < bp->cp_nr_rings; i++) {
2482 if (irq_re_init)
2483 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2484 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2485 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2486 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2487 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2488 }
2489 return 0;
2490}
2491
2492static void bnxt_free_vnics(struct bnxt *bp)
2493{
2494 kfree(bp->vnic_info);
2495 bp->vnic_info = NULL;
2496 bp->nr_vnics = 0;
2497}
2498
2499static int bnxt_alloc_vnics(struct bnxt *bp)
2500{
2501 int num_vnics = 1;
2502
2503#ifdef CONFIG_RFS_ACCEL
2504 if (bp->flags & BNXT_FLAG_RFS)
2505 num_vnics += bp->rx_nr_rings;
2506#endif
2507
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002508 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2509 num_vnics++;
2510
Michael Chanc0c050c2015-10-22 16:01:17 -04002511 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2512 GFP_KERNEL);
2513 if (!bp->vnic_info)
2514 return -ENOMEM;
2515
2516 bp->nr_vnics = num_vnics;
2517 return 0;
2518}
2519
2520static void bnxt_init_vnics(struct bnxt *bp)
2521{
2522 int i;
2523
2524 for (i = 0; i < bp->nr_vnics; i++) {
2525 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2526
2527 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002528 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2529 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002530 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2531
2532 if (bp->vnic_info[i].rss_hash_key) {
2533 if (i == 0)
2534 prandom_bytes(vnic->rss_hash_key,
2535 HW_HASH_KEY_SIZE);
2536 else
2537 memcpy(vnic->rss_hash_key,
2538 bp->vnic_info[0].rss_hash_key,
2539 HW_HASH_KEY_SIZE);
2540 }
2541 }
2542}
2543
2544static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2545{
2546 int pages;
2547
2548 pages = ring_size / desc_per_pg;
2549
2550 if (!pages)
2551 return 1;
2552
2553 pages++;
2554
2555 while (pages & (pages - 1))
2556 pages++;
2557
2558 return pages;
2559}
2560
2561static void bnxt_set_tpa_flags(struct bnxt *bp)
2562{
2563 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002564 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2565 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002566 if (bp->dev->features & NETIF_F_LRO)
2567 bp->flags |= BNXT_FLAG_LRO;
Michael Chan94758f82016-06-13 02:25:35 -04002568 if (bp->dev->features & NETIF_F_GRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04002569 bp->flags |= BNXT_FLAG_GRO;
2570}
2571
2572/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2573 * be set on entry.
2574 */
2575void bnxt_set_ring_params(struct bnxt *bp)
2576{
2577 u32 ring_size, rx_size, rx_space;
2578 u32 agg_factor = 0, agg_ring_size = 0;
2579
2580 /* 8 for CRC and VLAN */
2581 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2582
2583 rx_space = rx_size + NET_SKB_PAD +
2584 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2585
2586 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2587 ring_size = bp->rx_ring_size;
2588 bp->rx_agg_ring_size = 0;
2589 bp->rx_agg_nr_pages = 0;
2590
2591 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002592 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002593
2594 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002595 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002596 u32 jumbo_factor;
2597
2598 bp->flags |= BNXT_FLAG_JUMBO;
2599 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2600 if (jumbo_factor > agg_factor)
2601 agg_factor = jumbo_factor;
2602 }
2603 agg_ring_size = ring_size * agg_factor;
2604
2605 if (agg_ring_size) {
2606 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2607 RX_DESC_CNT);
2608 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2609 u32 tmp = agg_ring_size;
2610
2611 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2612 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2613 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2614 tmp, agg_ring_size);
2615 }
2616 bp->rx_agg_ring_size = agg_ring_size;
2617 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2618 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2619 rx_space = rx_size + NET_SKB_PAD +
2620 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2621 }
2622
2623 bp->rx_buf_use_size = rx_size;
2624 bp->rx_buf_size = rx_space;
2625
2626 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2627 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2628
2629 ring_size = bp->tx_ring_size;
2630 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2631 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2632
2633 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2634 bp->cp_ring_size = ring_size;
2635
2636 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2637 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2638 bp->cp_nr_pages = MAX_CP_PAGES;
2639 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2640 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2641 ring_size, bp->cp_ring_size);
2642 }
2643 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2644 bp->cp_ring_mask = bp->cp_bit - 1;
2645}
2646
Michael Chanc61fb992017-02-06 16:55:36 -05002647int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002648{
Michael Chanc61fb992017-02-06 16:55:36 -05002649 if (page_mode) {
2650 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2651 return -EOPNOTSUPP;
2652 bp->dev->max_mtu = BNXT_MAX_PAGE_MODE_MTU;
2653 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2654 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
2655 bp->dev->hw_features &= ~NETIF_F_LRO;
2656 bp->dev->features &= ~NETIF_F_LRO;
2657 bp->rx_dir = DMA_BIDIRECTIONAL;
2658 bp->rx_skb_func = bnxt_rx_page_skb;
2659 } else {
2660 bp->dev->max_mtu = BNXT_MAX_MTU;
2661 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2662 bp->rx_dir = DMA_FROM_DEVICE;
2663 bp->rx_skb_func = bnxt_rx_skb;
2664 }
Michael Chan6bb19472017-02-06 16:55:32 -05002665 return 0;
2666}
2667
Michael Chanc0c050c2015-10-22 16:01:17 -04002668static void bnxt_free_vnic_attributes(struct bnxt *bp)
2669{
2670 int i;
2671 struct bnxt_vnic_info *vnic;
2672 struct pci_dev *pdev = bp->pdev;
2673
2674 if (!bp->vnic_info)
2675 return;
2676
2677 for (i = 0; i < bp->nr_vnics; i++) {
2678 vnic = &bp->vnic_info[i];
2679
2680 kfree(vnic->fw_grp_ids);
2681 vnic->fw_grp_ids = NULL;
2682
2683 kfree(vnic->uc_list);
2684 vnic->uc_list = NULL;
2685
2686 if (vnic->mc_list) {
2687 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2688 vnic->mc_list, vnic->mc_list_mapping);
2689 vnic->mc_list = NULL;
2690 }
2691
2692 if (vnic->rss_table) {
2693 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2694 vnic->rss_table,
2695 vnic->rss_table_dma_addr);
2696 vnic->rss_table = NULL;
2697 }
2698
2699 vnic->rss_hash_key = NULL;
2700 vnic->flags = 0;
2701 }
2702}
2703
2704static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2705{
2706 int i, rc = 0, size;
2707 struct bnxt_vnic_info *vnic;
2708 struct pci_dev *pdev = bp->pdev;
2709 int max_rings;
2710
2711 for (i = 0; i < bp->nr_vnics; i++) {
2712 vnic = &bp->vnic_info[i];
2713
2714 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2715 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2716
2717 if (mem_size > 0) {
2718 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2719 if (!vnic->uc_list) {
2720 rc = -ENOMEM;
2721 goto out;
2722 }
2723 }
2724 }
2725
2726 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2727 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2728 vnic->mc_list =
2729 dma_alloc_coherent(&pdev->dev,
2730 vnic->mc_list_size,
2731 &vnic->mc_list_mapping,
2732 GFP_KERNEL);
2733 if (!vnic->mc_list) {
2734 rc = -ENOMEM;
2735 goto out;
2736 }
2737 }
2738
2739 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2740 max_rings = bp->rx_nr_rings;
2741 else
2742 max_rings = 1;
2743
2744 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2745 if (!vnic->fw_grp_ids) {
2746 rc = -ENOMEM;
2747 goto out;
2748 }
2749
Michael Chanae10ae72016-12-29 12:13:38 -05002750 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2751 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2752 continue;
2753
Michael Chanc0c050c2015-10-22 16:01:17 -04002754 /* Allocate rss table and hash key */
2755 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2756 &vnic->rss_table_dma_addr,
2757 GFP_KERNEL);
2758 if (!vnic->rss_table) {
2759 rc = -ENOMEM;
2760 goto out;
2761 }
2762
2763 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2764
2765 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2766 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2767 }
2768 return 0;
2769
2770out:
2771 return rc;
2772}
2773
2774static void bnxt_free_hwrm_resources(struct bnxt *bp)
2775{
2776 struct pci_dev *pdev = bp->pdev;
2777
2778 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2779 bp->hwrm_cmd_resp_dma_addr);
2780
2781 bp->hwrm_cmd_resp_addr = NULL;
2782 if (bp->hwrm_dbg_resp_addr) {
2783 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2784 bp->hwrm_dbg_resp_addr,
2785 bp->hwrm_dbg_resp_dma_addr);
2786
2787 bp->hwrm_dbg_resp_addr = NULL;
2788 }
2789}
2790
2791static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2792{
2793 struct pci_dev *pdev = bp->pdev;
2794
2795 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2796 &bp->hwrm_cmd_resp_dma_addr,
2797 GFP_KERNEL);
2798 if (!bp->hwrm_cmd_resp_addr)
2799 return -ENOMEM;
2800 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2801 HWRM_DBG_REG_BUF_SIZE,
2802 &bp->hwrm_dbg_resp_dma_addr,
2803 GFP_KERNEL);
2804 if (!bp->hwrm_dbg_resp_addr)
2805 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2806
2807 return 0;
2808}
2809
2810static void bnxt_free_stats(struct bnxt *bp)
2811{
2812 u32 size, i;
2813 struct pci_dev *pdev = bp->pdev;
2814
Michael Chan3bdf56c2016-03-07 15:38:45 -05002815 if (bp->hw_rx_port_stats) {
2816 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2817 bp->hw_rx_port_stats,
2818 bp->hw_rx_port_stats_map);
2819 bp->hw_rx_port_stats = NULL;
2820 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2821 }
2822
Michael Chanc0c050c2015-10-22 16:01:17 -04002823 if (!bp->bnapi)
2824 return;
2825
2826 size = sizeof(struct ctx_hw_stats);
2827
2828 for (i = 0; i < bp->cp_nr_rings; i++) {
2829 struct bnxt_napi *bnapi = bp->bnapi[i];
2830 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2831
2832 if (cpr->hw_stats) {
2833 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2834 cpr->hw_stats_map);
2835 cpr->hw_stats = NULL;
2836 }
2837 }
2838}
2839
2840static int bnxt_alloc_stats(struct bnxt *bp)
2841{
2842 u32 size, i;
2843 struct pci_dev *pdev = bp->pdev;
2844
2845 size = sizeof(struct ctx_hw_stats);
2846
2847 for (i = 0; i < bp->cp_nr_rings; i++) {
2848 struct bnxt_napi *bnapi = bp->bnapi[i];
2849 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2850
2851 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2852 &cpr->hw_stats_map,
2853 GFP_KERNEL);
2854 if (!cpr->hw_stats)
2855 return -ENOMEM;
2856
2857 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2858 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002859
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04002860 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05002861 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2862 sizeof(struct tx_port_stats) + 1024;
2863
2864 bp->hw_rx_port_stats =
2865 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2866 &bp->hw_rx_port_stats_map,
2867 GFP_KERNEL);
2868 if (!bp->hw_rx_port_stats)
2869 return -ENOMEM;
2870
2871 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2872 512;
2873 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2874 sizeof(struct rx_port_stats) + 512;
2875 bp->flags |= BNXT_FLAG_PORT_STATS;
2876 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002877 return 0;
2878}
2879
2880static void bnxt_clear_ring_indices(struct bnxt *bp)
2881{
2882 int i;
2883
2884 if (!bp->bnapi)
2885 return;
2886
2887 for (i = 0; i < bp->cp_nr_rings; i++) {
2888 struct bnxt_napi *bnapi = bp->bnapi[i];
2889 struct bnxt_cp_ring_info *cpr;
2890 struct bnxt_rx_ring_info *rxr;
2891 struct bnxt_tx_ring_info *txr;
2892
2893 if (!bnapi)
2894 continue;
2895
2896 cpr = &bnapi->cp_ring;
2897 cpr->cp_raw_cons = 0;
2898
Michael Chanb6ab4b02016-01-02 23:44:59 -05002899 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002900 if (txr) {
2901 txr->tx_prod = 0;
2902 txr->tx_cons = 0;
2903 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002904
Michael Chanb6ab4b02016-01-02 23:44:59 -05002905 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002906 if (rxr) {
2907 rxr->rx_prod = 0;
2908 rxr->rx_agg_prod = 0;
2909 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002910 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002911 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002912 }
2913}
2914
2915static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2916{
2917#ifdef CONFIG_RFS_ACCEL
2918 int i;
2919
2920 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2921 * safe to delete the hash table.
2922 */
2923 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2924 struct hlist_head *head;
2925 struct hlist_node *tmp;
2926 struct bnxt_ntuple_filter *fltr;
2927
2928 head = &bp->ntp_fltr_hash_tbl[i];
2929 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2930 hlist_del(&fltr->hash);
2931 kfree(fltr);
2932 }
2933 }
2934 if (irq_reinit) {
2935 kfree(bp->ntp_fltr_bmap);
2936 bp->ntp_fltr_bmap = NULL;
2937 }
2938 bp->ntp_fltr_count = 0;
2939#endif
2940}
2941
2942static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2943{
2944#ifdef CONFIG_RFS_ACCEL
2945 int i, rc = 0;
2946
2947 if (!(bp->flags & BNXT_FLAG_RFS))
2948 return 0;
2949
2950 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
2951 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
2952
2953 bp->ntp_fltr_count = 0;
2954 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
2955 GFP_KERNEL);
2956
2957 if (!bp->ntp_fltr_bmap)
2958 rc = -ENOMEM;
2959
2960 return rc;
2961#else
2962 return 0;
2963#endif
2964}
2965
2966static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
2967{
2968 bnxt_free_vnic_attributes(bp);
2969 bnxt_free_tx_rings(bp);
2970 bnxt_free_rx_rings(bp);
2971 bnxt_free_cp_rings(bp);
2972 bnxt_free_ntp_fltrs(bp, irq_re_init);
2973 if (irq_re_init) {
2974 bnxt_free_stats(bp);
2975 bnxt_free_ring_grps(bp);
2976 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05002977 kfree(bp->tx_ring_map);
2978 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05002979 kfree(bp->tx_ring);
2980 bp->tx_ring = NULL;
2981 kfree(bp->rx_ring);
2982 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04002983 kfree(bp->bnapi);
2984 bp->bnapi = NULL;
2985 } else {
2986 bnxt_clear_ring_indices(bp);
2987 }
2988}
2989
2990static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
2991{
Michael Chan01657bc2016-01-02 23:45:03 -05002992 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04002993 void *bnapi;
2994
2995 if (irq_re_init) {
2996 /* Allocate bnapi mem pointer array and mem block for
2997 * all queues
2998 */
2999 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3000 bp->cp_nr_rings);
3001 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3002 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3003 if (!bnapi)
3004 return -ENOMEM;
3005
3006 bp->bnapi = bnapi;
3007 bnapi += arr_size;
3008 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3009 bp->bnapi[i] = bnapi;
3010 bp->bnapi[i]->index = i;
3011 bp->bnapi[i]->bp = bp;
3012 }
3013
Michael Chanb6ab4b02016-01-02 23:44:59 -05003014 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3015 sizeof(struct bnxt_rx_ring_info),
3016 GFP_KERNEL);
3017 if (!bp->rx_ring)
3018 return -ENOMEM;
3019
3020 for (i = 0; i < bp->rx_nr_rings; i++) {
3021 bp->rx_ring[i].bnapi = bp->bnapi[i];
3022 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3023 }
3024
3025 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3026 sizeof(struct bnxt_tx_ring_info),
3027 GFP_KERNEL);
3028 if (!bp->tx_ring)
3029 return -ENOMEM;
3030
Michael Chana960dec2017-02-06 16:55:39 -05003031 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3032 GFP_KERNEL);
3033
3034 if (!bp->tx_ring_map)
3035 return -ENOMEM;
3036
Michael Chan01657bc2016-01-02 23:45:03 -05003037 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3038 j = 0;
3039 else
3040 j = bp->rx_nr_rings;
3041
3042 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3043 bp->tx_ring[i].bnapi = bp->bnapi[j];
3044 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chana960dec2017-02-06 16:55:39 -05003045 bp->tx_ring_map[i] = i;
3046 bp->tx_ring[i].txq_index = i;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003047 }
3048
Michael Chanc0c050c2015-10-22 16:01:17 -04003049 rc = bnxt_alloc_stats(bp);
3050 if (rc)
3051 goto alloc_mem_err;
3052
3053 rc = bnxt_alloc_ntp_fltrs(bp);
3054 if (rc)
3055 goto alloc_mem_err;
3056
3057 rc = bnxt_alloc_vnics(bp);
3058 if (rc)
3059 goto alloc_mem_err;
3060 }
3061
3062 bnxt_init_ring_struct(bp);
3063
3064 rc = bnxt_alloc_rx_rings(bp);
3065 if (rc)
3066 goto alloc_mem_err;
3067
3068 rc = bnxt_alloc_tx_rings(bp);
3069 if (rc)
3070 goto alloc_mem_err;
3071
3072 rc = bnxt_alloc_cp_rings(bp);
3073 if (rc)
3074 goto alloc_mem_err;
3075
3076 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3077 BNXT_VNIC_UCAST_FLAG;
3078 rc = bnxt_alloc_vnic_attributes(bp);
3079 if (rc)
3080 goto alloc_mem_err;
3081 return 0;
3082
3083alloc_mem_err:
3084 bnxt_free_mem(bp, true);
3085 return rc;
3086}
3087
Michael Chan9d8bc092016-12-29 12:13:33 -05003088static void bnxt_disable_int(struct bnxt *bp)
3089{
3090 int i;
3091
3092 if (!bp->bnapi)
3093 return;
3094
3095 for (i = 0; i < bp->cp_nr_rings; i++) {
3096 struct bnxt_napi *bnapi = bp->bnapi[i];
3097 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3098
3099 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3100 }
3101}
3102
3103static void bnxt_disable_int_sync(struct bnxt *bp)
3104{
3105 int i;
3106
3107 atomic_inc(&bp->intr_sem);
3108
3109 bnxt_disable_int(bp);
3110 for (i = 0; i < bp->cp_nr_rings; i++)
3111 synchronize_irq(bp->irq_tbl[i].vector);
3112}
3113
3114static void bnxt_enable_int(struct bnxt *bp)
3115{
3116 int i;
3117
3118 atomic_set(&bp->intr_sem, 0);
3119 for (i = 0; i < bp->cp_nr_rings; i++) {
3120 struct bnxt_napi *bnapi = bp->bnapi[i];
3121 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3122
3123 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3124 }
3125}
3126
Michael Chanc0c050c2015-10-22 16:01:17 -04003127void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3128 u16 cmpl_ring, u16 target_id)
3129{
Michael Chana8643e12016-02-26 04:00:05 -05003130 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003131
Michael Chana8643e12016-02-26 04:00:05 -05003132 req->req_type = cpu_to_le16(req_type);
3133 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3134 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003135 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3136}
3137
Michael Chanfbfbc482016-02-26 04:00:07 -05003138static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3139 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003140{
Michael Chana11fa2b2016-05-15 03:04:47 -04003141 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003142 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003143 u32 *data = msg;
3144 __le32 *resp_len, *valid;
3145 u16 cp_ring_id, len = 0;
3146 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
3147
Michael Chana8643e12016-02-26 04:00:05 -05003148 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003149 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003150 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003151 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3152
3153 /* Write request msg to hwrm channel */
3154 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3155
Michael Chane6ef2692016-03-28 19:46:05 -04003156 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003157 writel(0, bp->bar0 + i);
3158
Michael Chanc0c050c2015-10-22 16:01:17 -04003159 /* currently supports only one outstanding message */
3160 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003161 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003162
3163 /* Ring channel doorbell */
3164 writel(1, bp->bar0 + 0x100);
3165
Michael Chanff4fe812016-02-26 04:00:04 -05003166 if (!timeout)
3167 timeout = DFLT_HWRM_CMD_TIMEOUT;
3168
Michael Chanc0c050c2015-10-22 16:01:17 -04003169 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003170 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003171 if (intr_process) {
3172 /* Wait until hwrm response cmpl interrupt is processed */
3173 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003174 i++ < tmo_count) {
3175 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003176 }
3177
3178 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3179 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003180 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003181 return -1;
3182 }
3183 } else {
3184 /* Check if response len is updated */
3185 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003186 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003187 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3188 HWRM_RESP_LEN_SFT;
3189 if (len)
3190 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003191 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003192 }
3193
Michael Chana11fa2b2016-05-15 03:04:47 -04003194 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003195 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003196 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003197 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003198 return -1;
3199 }
3200
3201 /* Last word of resp contains valid bit */
3202 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003203 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003204 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3205 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003206 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003207 }
3208
Michael Chana11fa2b2016-05-15 03:04:47 -04003209 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003210 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003211 timeout, le16_to_cpu(req->req_type),
3212 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003213 return -1;
3214 }
3215 }
3216
3217 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003218 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003219 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3220 le16_to_cpu(resp->req_type),
3221 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003222 return rc;
3223}
3224
3225int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3226{
3227 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003228}
3229
3230int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3231{
3232 int rc;
3233
3234 mutex_lock(&bp->hwrm_cmd_lock);
3235 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3236 mutex_unlock(&bp->hwrm_cmd_lock);
3237 return rc;
3238}
3239
Michael Chan90e209212016-02-26 04:00:08 -05003240int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3241 int timeout)
3242{
3243 int rc;
3244
3245 mutex_lock(&bp->hwrm_cmd_lock);
3246 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3247 mutex_unlock(&bp->hwrm_cmd_lock);
3248 return rc;
3249}
3250
Michael Chana1653b12016-12-07 00:26:20 -05003251int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3252 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003253{
3254 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003255 DECLARE_BITMAP(async_events_bmap, 256);
3256 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003257 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003258
3259 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3260
3261 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003262 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003263
Michael Chan25be8622016-04-05 14:09:00 -04003264 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3265 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3266 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3267
Michael Chana1653b12016-12-07 00:26:20 -05003268 if (bmap && bmap_size) {
3269 for (i = 0; i < bmap_size; i++) {
3270 if (test_bit(i, bmap))
3271 __set_bit(i, async_events_bmap);
3272 }
3273 }
3274
Michael Chan25be8622016-04-05 14:09:00 -04003275 for (i = 0; i < 8; i++)
3276 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3277
Michael Chana1653b12016-12-07 00:26:20 -05003278 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3279}
3280
3281static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3282{
3283 struct hwrm_func_drv_rgtr_input req = {0};
3284
3285 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3286
3287 req.enables =
3288 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3289 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3290
Michael Chan11f15ed2016-04-05 14:08:55 -04003291 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003292 req.ver_maj = DRV_VER_MAJ;
3293 req.ver_min = DRV_VER_MIN;
3294 req.ver_upd = DRV_VER_UPD;
3295
3296 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05003297 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04003298 u32 *data = (u32 *)vf_req_snif_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003299 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003300
Michael Chande68f5de2015-12-09 19:35:41 -05003301 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04003302 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
3303 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
3304
Michael Chande68f5de2015-12-09 19:35:41 -05003305 for (i = 0; i < 8; i++)
3306 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3307
Michael Chanc0c050c2015-10-22 16:01:17 -04003308 req.enables |=
3309 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3310 }
3311
3312 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3313}
3314
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003315static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3316{
3317 struct hwrm_func_drv_unrgtr_input req = {0};
3318
3319 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3320 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3321}
3322
Michael Chanc0c050c2015-10-22 16:01:17 -04003323static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3324{
3325 u32 rc = 0;
3326 struct hwrm_tunnel_dst_port_free_input req = {0};
3327
3328 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3329 req.tunnel_type = tunnel_type;
3330
3331 switch (tunnel_type) {
3332 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3333 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3334 break;
3335 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3336 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3337 break;
3338 default:
3339 break;
3340 }
3341
3342 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3343 if (rc)
3344 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3345 rc);
3346 return rc;
3347}
3348
3349static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3350 u8 tunnel_type)
3351{
3352 u32 rc = 0;
3353 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3354 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3355
3356 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3357
3358 req.tunnel_type = tunnel_type;
3359 req.tunnel_dst_port_val = port;
3360
3361 mutex_lock(&bp->hwrm_cmd_lock);
3362 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3363 if (rc) {
3364 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3365 rc);
3366 goto err_out;
3367 }
3368
Christophe Jaillet57aac712016-11-22 06:14:40 +01003369 switch (tunnel_type) {
3370 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003371 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003372 break;
3373 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003374 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003375 break;
3376 default:
3377 break;
3378 }
3379
Michael Chanc0c050c2015-10-22 16:01:17 -04003380err_out:
3381 mutex_unlock(&bp->hwrm_cmd_lock);
3382 return rc;
3383}
3384
3385static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3386{
3387 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3388 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3389
3390 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003391 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003392
3393 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3394 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3395 req.mask = cpu_to_le32(vnic->rx_mask);
3396 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3397}
3398
3399#ifdef CONFIG_RFS_ACCEL
3400static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3401 struct bnxt_ntuple_filter *fltr)
3402{
3403 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3404
3405 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3406 req.ntuple_filter_id = fltr->filter_id;
3407 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3408}
3409
3410#define BNXT_NTP_FLTR_FLAGS \
3411 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3412 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3413 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3414 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3415 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3416 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3417 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3418 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3419 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3420 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3421 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3422 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3423 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003424 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003425
3426static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3427 struct bnxt_ntuple_filter *fltr)
3428{
3429 int rc = 0;
3430 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3431 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3432 bp->hwrm_cmd_resp_addr;
3433 struct flow_keys *keys = &fltr->fkeys;
3434 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3435
3436 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003437 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003438
3439 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3440
3441 req.ethertype = htons(ETH_P_IP);
3442 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003443 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003444 req.ip_protocol = keys->basic.ip_proto;
3445
Michael Chandda0e742016-12-29 12:13:40 -05003446 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3447 int i;
3448
3449 req.ethertype = htons(ETH_P_IPV6);
3450 req.ip_addr_type =
3451 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3452 *(struct in6_addr *)&req.src_ipaddr[0] =
3453 keys->addrs.v6addrs.src;
3454 *(struct in6_addr *)&req.dst_ipaddr[0] =
3455 keys->addrs.v6addrs.dst;
3456 for (i = 0; i < 4; i++) {
3457 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3458 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3459 }
3460 } else {
3461 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3462 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3463 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3464 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3465 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003466
3467 req.src_port = keys->ports.src;
3468 req.src_port_mask = cpu_to_be16(0xffff);
3469 req.dst_port = keys->ports.dst;
3470 req.dst_port_mask = cpu_to_be16(0xffff);
3471
Michael Chanc1935542015-12-27 18:19:28 -05003472 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003473 mutex_lock(&bp->hwrm_cmd_lock);
3474 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3475 if (!rc)
3476 fltr->filter_id = resp->ntuple_filter_id;
3477 mutex_unlock(&bp->hwrm_cmd_lock);
3478 return rc;
3479}
3480#endif
3481
3482static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3483 u8 *mac_addr)
3484{
3485 u32 rc = 0;
3486 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3487 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3488
3489 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003490 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3491 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3492 req.flags |=
3493 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003494 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003495 req.enables =
3496 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003497 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003498 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3499 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3500 req.l2_addr_mask[0] = 0xff;
3501 req.l2_addr_mask[1] = 0xff;
3502 req.l2_addr_mask[2] = 0xff;
3503 req.l2_addr_mask[3] = 0xff;
3504 req.l2_addr_mask[4] = 0xff;
3505 req.l2_addr_mask[5] = 0xff;
3506
3507 mutex_lock(&bp->hwrm_cmd_lock);
3508 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3509 if (!rc)
3510 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3511 resp->l2_filter_id;
3512 mutex_unlock(&bp->hwrm_cmd_lock);
3513 return rc;
3514}
3515
3516static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3517{
3518 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3519 int rc = 0;
3520
3521 /* Any associated ntuple filters will also be cleared by firmware. */
3522 mutex_lock(&bp->hwrm_cmd_lock);
3523 for (i = 0; i < num_of_vnics; i++) {
3524 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3525
3526 for (j = 0; j < vnic->uc_filter_count; j++) {
3527 struct hwrm_cfa_l2_filter_free_input req = {0};
3528
3529 bnxt_hwrm_cmd_hdr_init(bp, &req,
3530 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3531
3532 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3533
3534 rc = _hwrm_send_message(bp, &req, sizeof(req),
3535 HWRM_CMD_TIMEOUT);
3536 }
3537 vnic->uc_filter_count = 0;
3538 }
3539 mutex_unlock(&bp->hwrm_cmd_lock);
3540
3541 return rc;
3542}
3543
3544static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3545{
3546 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3547 struct hwrm_vnic_tpa_cfg_input req = {0};
3548
3549 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3550
3551 if (tpa_flags) {
3552 u16 mss = bp->dev->mtu - 40;
3553 u32 nsegs, n, segs = 0, flags;
3554
3555 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3556 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3557 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3558 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3559 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3560 if (tpa_flags & BNXT_FLAG_GRO)
3561 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3562
3563 req.flags = cpu_to_le32(flags);
3564
3565 req.enables =
3566 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003567 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3568 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003569
3570 /* Number of segs are log2 units, and first packet is not
3571 * included as part of this units.
3572 */
Michael Chan2839f282016-04-25 02:30:50 -04003573 if (mss <= BNXT_RX_PAGE_SIZE) {
3574 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003575 nsegs = (MAX_SKB_FRAGS - 1) * n;
3576 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003577 n = mss / BNXT_RX_PAGE_SIZE;
3578 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003579 n++;
3580 nsegs = (MAX_SKB_FRAGS - n) / n;
3581 }
3582
3583 segs = ilog2(nsegs);
3584 req.max_agg_segs = cpu_to_le16(segs);
3585 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003586
3587 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003588 }
3589 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3590
3591 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3592}
3593
3594static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3595{
3596 u32 i, j, max_rings;
3597 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3598 struct hwrm_vnic_rss_cfg_input req = {0};
3599
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003600 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003601 return 0;
3602
3603 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3604 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003605 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003606 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3607 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3608 max_rings = bp->rx_nr_rings - 1;
3609 else
3610 max_rings = bp->rx_nr_rings;
3611 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003612 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003613 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003614
3615 /* Fill the RSS indirection table with ring group ids */
3616 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3617 if (j == max_rings)
3618 j = 0;
3619 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3620 }
3621
3622 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3623 req.hash_key_tbl_addr =
3624 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3625 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003626 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003627 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3628}
3629
3630static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3631{
3632 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3633 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3634
3635 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3636 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3637 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3638 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3639 req.enables =
3640 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3641 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3642 /* thresholds not implemented in firmware yet */
3643 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3644 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3645 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3646 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3647}
3648
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003649static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3650 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003651{
3652 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3653
3654 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3655 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003656 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003657
3658 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003659 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003660}
3661
3662static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3663{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003664 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003665
3666 for (i = 0; i < bp->nr_vnics; i++) {
3667 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3668
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003669 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3670 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3671 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3672 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003673 }
3674 bp->rsscos_nr_ctxs = 0;
3675}
3676
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003677static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003678{
3679 int rc;
3680 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3681 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3682 bp->hwrm_cmd_resp_addr;
3683
3684 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3685 -1);
3686
3687 mutex_lock(&bp->hwrm_cmd_lock);
3688 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3689 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003690 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003691 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3692 mutex_unlock(&bp->hwrm_cmd_lock);
3693
3694 return rc;
3695}
3696
Michael Chana588e452016-12-07 00:26:21 -05003697int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04003698{
Michael Chanb81a90d2016-01-02 23:45:01 -05003699 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003700 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3701 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003702 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003703
3704 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003705
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003706 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
3707 /* Only RSS support for now TBD: COS & LB */
3708 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
3709 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
3710 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3711 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05003712 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
3713 req.rss_rule =
3714 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
3715 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3716 VNIC_CFG_REQ_ENABLES_MRU);
3717 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003718 } else {
3719 req.rss_rule = cpu_to_le16(0xffff);
3720 }
3721
3722 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
3723 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003724 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
3725 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
3726 } else {
3727 req.cos_rule = cpu_to_le16(0xffff);
3728 }
3729
Michael Chanc0c050c2015-10-22 16:01:17 -04003730 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003731 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003732 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003733 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04003734 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
3735 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003736
Michael Chanb81a90d2016-01-02 23:45:01 -05003737 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003738 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3739 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3740
3741 req.lb_rule = cpu_to_le16(0xffff);
3742 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3743 VLAN_HLEN);
3744
Michael Chancf6645f2016-06-13 02:25:28 -04003745#ifdef CONFIG_BNXT_SRIOV
3746 if (BNXT_VF(bp))
3747 def_vlan = bp->vf.vlan;
3748#endif
3749 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003750 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05003751 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
3752 req.flags |=
3753 cpu_to_le32(VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE);
Michael Chanc0c050c2015-10-22 16:01:17 -04003754
3755 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3756}
3757
3758static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3759{
3760 u32 rc = 0;
3761
3762 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3763 struct hwrm_vnic_free_input req = {0};
3764
3765 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3766 req.vnic_id =
3767 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3768
3769 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3770 if (rc)
3771 return rc;
3772 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3773 }
3774 return rc;
3775}
3776
3777static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3778{
3779 u16 i;
3780
3781 for (i = 0; i < bp->nr_vnics; i++)
3782 bnxt_hwrm_vnic_free_one(bp, i);
3783}
3784
Michael Chanb81a90d2016-01-02 23:45:01 -05003785static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3786 unsigned int start_rx_ring_idx,
3787 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003788{
Michael Chanb81a90d2016-01-02 23:45:01 -05003789 int rc = 0;
3790 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003791 struct hwrm_vnic_alloc_input req = {0};
3792 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3793
3794 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003795 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3796 grp_idx = bp->rx_ring[i].bnapi->index;
3797 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003798 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003799 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003800 break;
3801 }
3802 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003803 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003804 }
3805
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003806 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
3807 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003808 if (vnic_id == 0)
3809 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3810
3811 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3812
3813 mutex_lock(&bp->hwrm_cmd_lock);
3814 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3815 if (!rc)
3816 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3817 mutex_unlock(&bp->hwrm_cmd_lock);
3818 return rc;
3819}
3820
Michael Chan8fdefd62016-12-29 12:13:36 -05003821static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
3822{
3823 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3824 struct hwrm_vnic_qcaps_input req = {0};
3825 int rc;
3826
3827 if (bp->hwrm_spec_code < 0x10600)
3828 return 0;
3829
3830 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
3831 mutex_lock(&bp->hwrm_cmd_lock);
3832 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3833 if (!rc) {
3834 if (resp->flags &
3835 cpu_to_le32(VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
3836 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
3837 }
3838 mutex_unlock(&bp->hwrm_cmd_lock);
3839 return rc;
3840}
3841
Michael Chanc0c050c2015-10-22 16:01:17 -04003842static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3843{
3844 u16 i;
3845 u32 rc = 0;
3846
3847 mutex_lock(&bp->hwrm_cmd_lock);
3848 for (i = 0; i < bp->rx_nr_rings; i++) {
3849 struct hwrm_ring_grp_alloc_input req = {0};
3850 struct hwrm_ring_grp_alloc_output *resp =
3851 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003852 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003853
3854 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3855
Michael Chanb81a90d2016-01-02 23:45:01 -05003856 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3857 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3858 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3859 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003860
3861 rc = _hwrm_send_message(bp, &req, sizeof(req),
3862 HWRM_CMD_TIMEOUT);
3863 if (rc)
3864 break;
3865
Michael Chanb81a90d2016-01-02 23:45:01 -05003866 bp->grp_info[grp_idx].fw_grp_id =
3867 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003868 }
3869 mutex_unlock(&bp->hwrm_cmd_lock);
3870 return rc;
3871}
3872
3873static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3874{
3875 u16 i;
3876 u32 rc = 0;
3877 struct hwrm_ring_grp_free_input req = {0};
3878
3879 if (!bp->grp_info)
3880 return 0;
3881
3882 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3883
3884 mutex_lock(&bp->hwrm_cmd_lock);
3885 for (i = 0; i < bp->cp_nr_rings; i++) {
3886 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3887 continue;
3888 req.ring_group_id =
3889 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3890
3891 rc = _hwrm_send_message(bp, &req, sizeof(req),
3892 HWRM_CMD_TIMEOUT);
3893 if (rc)
3894 break;
3895 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3896 }
3897 mutex_unlock(&bp->hwrm_cmd_lock);
3898 return rc;
3899}
3900
3901static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3902 struct bnxt_ring_struct *ring,
3903 u32 ring_type, u32 map_index,
3904 u32 stats_ctx_id)
3905{
3906 int rc = 0, err = 0;
3907 struct hwrm_ring_alloc_input req = {0};
3908 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3909 u16 ring_id;
3910
3911 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3912
3913 req.enables = 0;
3914 if (ring->nr_pages > 1) {
3915 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3916 /* Page size is in log2 units */
3917 req.page_size = BNXT_PAGE_SHIFT;
3918 req.page_tbl_depth = 1;
3919 } else {
3920 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3921 }
3922 req.fbo = 0;
3923 /* Association of ring index with doorbell index and MSIX number */
3924 req.logical_id = cpu_to_le16(map_index);
3925
3926 switch (ring_type) {
3927 case HWRM_RING_ALLOC_TX:
3928 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3929 /* Association of transmit ring with completion ring */
3930 req.cmpl_ring_id =
3931 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3932 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3933 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
3934 req.queue_id = cpu_to_le16(ring->queue_id);
3935 break;
3936 case HWRM_RING_ALLOC_RX:
3937 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3938 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
3939 break;
3940 case HWRM_RING_ALLOC_AGG:
3941 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
3942 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
3943 break;
3944 case HWRM_RING_ALLOC_CMPL:
3945 req.ring_type = RING_ALLOC_REQ_RING_TYPE_CMPL;
3946 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
3947 if (bp->flags & BNXT_FLAG_USING_MSIX)
3948 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
3949 break;
3950 default:
3951 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
3952 ring_type);
3953 return -1;
3954 }
3955
3956 mutex_lock(&bp->hwrm_cmd_lock);
3957 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3958 err = le16_to_cpu(resp->error_code);
3959 ring_id = le16_to_cpu(resp->ring_id);
3960 mutex_unlock(&bp->hwrm_cmd_lock);
3961
3962 if (rc || err) {
3963 switch (ring_type) {
3964 case RING_FREE_REQ_RING_TYPE_CMPL:
3965 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
3966 rc, err);
3967 return -1;
3968
3969 case RING_FREE_REQ_RING_TYPE_RX:
3970 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
3971 rc, err);
3972 return -1;
3973
3974 case RING_FREE_REQ_RING_TYPE_TX:
3975 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
3976 rc, err);
3977 return -1;
3978
3979 default:
3980 netdev_err(bp->dev, "Invalid ring\n");
3981 return -1;
3982 }
3983 }
3984 ring->fw_ring_id = ring_id;
3985 return rc;
3986}
3987
Michael Chan486b5c22016-12-29 12:13:42 -05003988static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
3989{
3990 int rc;
3991
3992 if (BNXT_PF(bp)) {
3993 struct hwrm_func_cfg_input req = {0};
3994
3995 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
3996 req.fid = cpu_to_le16(0xffff);
3997 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
3998 req.async_event_cr = cpu_to_le16(idx);
3999 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4000 } else {
4001 struct hwrm_func_vf_cfg_input req = {0};
4002
4003 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4004 req.enables =
4005 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4006 req.async_event_cr = cpu_to_le16(idx);
4007 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4008 }
4009 return rc;
4010}
4011
Michael Chanc0c050c2015-10-22 16:01:17 -04004012static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4013{
4014 int i, rc = 0;
4015
Michael Chanedd0c2c2015-12-27 18:19:19 -05004016 for (i = 0; i < bp->cp_nr_rings; i++) {
4017 struct bnxt_napi *bnapi = bp->bnapi[i];
4018 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4019 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004020
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004021 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004022 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4023 INVALID_STATS_CTX_ID);
4024 if (rc)
4025 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004026 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4027 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004028
4029 if (!i) {
4030 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4031 if (rc)
4032 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4033 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004034 }
4035
Michael Chanedd0c2c2015-12-27 18:19:19 -05004036 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004037 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004038 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004039 u32 map_idx = txr->bnapi->index;
4040 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004041
Michael Chanb81a90d2016-01-02 23:45:01 -05004042 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4043 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004044 if (rc)
4045 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004046 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004047 }
4048
Michael Chanedd0c2c2015-12-27 18:19:19 -05004049 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004050 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004051 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004052 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004053
Michael Chanb81a90d2016-01-02 23:45:01 -05004054 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4055 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004056 if (rc)
4057 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004058 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004059 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004060 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004061 }
4062
4063 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4064 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004065 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004066 struct bnxt_ring_struct *ring =
4067 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004068 u32 grp_idx = rxr->bnapi->index;
4069 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004070
4071 rc = hwrm_ring_alloc_send_msg(bp, ring,
4072 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004073 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004074 INVALID_STATS_CTX_ID);
4075 if (rc)
4076 goto err_out;
4077
Michael Chanb81a90d2016-01-02 23:45:01 -05004078 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004079 writel(DB_KEY_RX | rxr->rx_agg_prod,
4080 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004081 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004082 }
4083 }
4084err_out:
4085 return rc;
4086}
4087
4088static int hwrm_ring_free_send_msg(struct bnxt *bp,
4089 struct bnxt_ring_struct *ring,
4090 u32 ring_type, int cmpl_ring_id)
4091{
4092 int rc;
4093 struct hwrm_ring_free_input req = {0};
4094 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4095 u16 error_code;
4096
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004097 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004098 req.ring_type = ring_type;
4099 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4100
4101 mutex_lock(&bp->hwrm_cmd_lock);
4102 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4103 error_code = le16_to_cpu(resp->error_code);
4104 mutex_unlock(&bp->hwrm_cmd_lock);
4105
4106 if (rc || error_code) {
4107 switch (ring_type) {
4108 case RING_FREE_REQ_RING_TYPE_CMPL:
4109 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4110 rc);
4111 return rc;
4112 case RING_FREE_REQ_RING_TYPE_RX:
4113 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4114 rc);
4115 return rc;
4116 case RING_FREE_REQ_RING_TYPE_TX:
4117 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4118 rc);
4119 return rc;
4120 default:
4121 netdev_err(bp->dev, "Invalid ring\n");
4122 return -1;
4123 }
4124 }
4125 return 0;
4126}
4127
Michael Chanedd0c2c2015-12-27 18:19:19 -05004128static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004129{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004130 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004131
4132 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004133 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004134
Michael Chanedd0c2c2015-12-27 18:19:19 -05004135 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004136 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004137 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004138 u32 grp_idx = txr->bnapi->index;
4139 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004140
Michael Chanedd0c2c2015-12-27 18:19:19 -05004141 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4142 hwrm_ring_free_send_msg(bp, ring,
4143 RING_FREE_REQ_RING_TYPE_TX,
4144 close_path ? cmpl_ring_id :
4145 INVALID_HW_RING_ID);
4146 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004147 }
4148 }
4149
Michael Chanedd0c2c2015-12-27 18:19:19 -05004150 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004151 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004152 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004153 u32 grp_idx = rxr->bnapi->index;
4154 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004155
Michael Chanedd0c2c2015-12-27 18:19:19 -05004156 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4157 hwrm_ring_free_send_msg(bp, ring,
4158 RING_FREE_REQ_RING_TYPE_RX,
4159 close_path ? cmpl_ring_id :
4160 INVALID_HW_RING_ID);
4161 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004162 bp->grp_info[grp_idx].rx_fw_ring_id =
4163 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004164 }
4165 }
4166
Michael Chanedd0c2c2015-12-27 18:19:19 -05004167 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004168 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004169 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004170 u32 grp_idx = rxr->bnapi->index;
4171 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004172
Michael Chanedd0c2c2015-12-27 18:19:19 -05004173 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4174 hwrm_ring_free_send_msg(bp, ring,
4175 RING_FREE_REQ_RING_TYPE_RX,
4176 close_path ? cmpl_ring_id :
4177 INVALID_HW_RING_ID);
4178 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004179 bp->grp_info[grp_idx].agg_fw_ring_id =
4180 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004181 }
4182 }
4183
Michael Chan9d8bc092016-12-29 12:13:33 -05004184 /* The completion rings are about to be freed. After that the
4185 * IRQ doorbell will not work anymore. So we need to disable
4186 * IRQ here.
4187 */
4188 bnxt_disable_int_sync(bp);
4189
Michael Chanedd0c2c2015-12-27 18:19:19 -05004190 for (i = 0; i < bp->cp_nr_rings; i++) {
4191 struct bnxt_napi *bnapi = bp->bnapi[i];
4192 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4193 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004194
Michael Chanedd0c2c2015-12-27 18:19:19 -05004195 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4196 hwrm_ring_free_send_msg(bp, ring,
4197 RING_FREE_REQ_RING_TYPE_CMPL,
4198 INVALID_HW_RING_ID);
4199 ring->fw_ring_id = INVALID_HW_RING_ID;
4200 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004201 }
4202 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004203}
4204
Michael Chan391be5c2016-12-29 12:13:41 -05004205/* Caller must hold bp->hwrm_cmd_lock */
4206int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4207{
4208 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4209 struct hwrm_func_qcfg_input req = {0};
4210 int rc;
4211
4212 if (bp->hwrm_spec_code < 0x10601)
4213 return 0;
4214
4215 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4216 req.fid = cpu_to_le16(fid);
4217 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4218 if (!rc)
4219 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4220
4221 return rc;
4222}
4223
Michael Chand1e79252017-02-06 16:55:38 -05004224static int bnxt_hwrm_reserve_tx_rings(struct bnxt *bp, int *tx_rings)
Michael Chan391be5c2016-12-29 12:13:41 -05004225{
4226 struct hwrm_func_cfg_input req = {0};
4227 int rc;
4228
4229 if (bp->hwrm_spec_code < 0x10601)
4230 return 0;
4231
4232 if (BNXT_VF(bp))
4233 return 0;
4234
4235 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4236 req.fid = cpu_to_le16(0xffff);
4237 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4238 req.num_tx_rings = cpu_to_le16(*tx_rings);
4239 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4240 if (rc)
4241 return rc;
4242
4243 mutex_lock(&bp->hwrm_cmd_lock);
4244 rc = __bnxt_hwrm_get_tx_rings(bp, 0xffff, tx_rings);
4245 mutex_unlock(&bp->hwrm_cmd_lock);
4246 return rc;
4247}
4248
Michael Chanbb053f52016-02-26 04:00:02 -05004249static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
4250 u32 buf_tmrs, u16 flags,
4251 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4252{
4253 req->flags = cpu_to_le16(flags);
4254 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
4255 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
4256 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
4257 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
4258 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
4259 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
4260 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
4261 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
4262}
4263
Michael Chanc0c050c2015-10-22 16:01:17 -04004264int bnxt_hwrm_set_coal(struct bnxt *bp)
4265{
4266 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004267 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4268 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004269 u16 max_buf, max_buf_irq;
4270 u16 buf_tmr, buf_tmr_irq;
4271 u32 flags;
4272
Michael Chandfc9c942016-02-26 04:00:03 -05004273 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4274 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4275 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4276 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004277
Michael Chandfb5b892016-02-26 04:00:01 -05004278 /* Each rx completion (2 records) should be DMAed immediately.
4279 * DMA 1/4 of the completion buffers at a time.
4280 */
4281 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04004282 /* max_buf must not be zero */
4283 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05004284 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
4285 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
4286 /* buf timer set to 1/4 of interrupt timer */
4287 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4288 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
4289 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004290
4291 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4292
4293 /* RING_IDLE generates more IRQs for lower latency. Enable it only
4294 * if coal_ticks is less than 25 us.
4295 */
Michael Chandfb5b892016-02-26 04:00:01 -05004296 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04004297 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
4298
Michael Chanbb053f52016-02-26 04:00:02 -05004299 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05004300 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
4301
4302 /* max_buf must not be zero */
4303 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
4304 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
4305 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
4306 /* buf timer set to 1/4 of interrupt timer */
4307 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4308 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
4309 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
4310
4311 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4312 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
4313 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004314
4315 mutex_lock(&bp->hwrm_cmd_lock);
4316 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004317 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004318
Michael Chandfc9c942016-02-26 04:00:03 -05004319 req = &req_rx;
4320 if (!bnapi->rx_ring)
4321 req = &req_tx;
4322 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4323
4324 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004325 HWRM_CMD_TIMEOUT);
4326 if (rc)
4327 break;
4328 }
4329 mutex_unlock(&bp->hwrm_cmd_lock);
4330 return rc;
4331}
4332
4333static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4334{
4335 int rc = 0, i;
4336 struct hwrm_stat_ctx_free_input req = {0};
4337
4338 if (!bp->bnapi)
4339 return 0;
4340
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004341 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4342 return 0;
4343
Michael Chanc0c050c2015-10-22 16:01:17 -04004344 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4345
4346 mutex_lock(&bp->hwrm_cmd_lock);
4347 for (i = 0; i < bp->cp_nr_rings; i++) {
4348 struct bnxt_napi *bnapi = bp->bnapi[i];
4349 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4350
4351 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4352 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4353
4354 rc = _hwrm_send_message(bp, &req, sizeof(req),
4355 HWRM_CMD_TIMEOUT);
4356 if (rc)
4357 break;
4358
4359 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4360 }
4361 }
4362 mutex_unlock(&bp->hwrm_cmd_lock);
4363 return rc;
4364}
4365
4366static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
4367{
4368 int rc = 0, i;
4369 struct hwrm_stat_ctx_alloc_input req = {0};
4370 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4371
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004372 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4373 return 0;
4374
Michael Chanc0c050c2015-10-22 16:01:17 -04004375 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
4376
Michael Chan51f30782016-07-01 18:46:29 -04004377 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04004378
4379 mutex_lock(&bp->hwrm_cmd_lock);
4380 for (i = 0; i < bp->cp_nr_rings; i++) {
4381 struct bnxt_napi *bnapi = bp->bnapi[i];
4382 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4383
4384 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
4385
4386 rc = _hwrm_send_message(bp, &req, sizeof(req),
4387 HWRM_CMD_TIMEOUT);
4388 if (rc)
4389 break;
4390
4391 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
4392
4393 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
4394 }
4395 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08004396 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004397}
4398
Michael Chancf6645f2016-06-13 02:25:28 -04004399static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
4400{
4401 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004402 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04004403 int rc;
4404
4405 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4406 req.fid = cpu_to_le16(0xffff);
4407 mutex_lock(&bp->hwrm_cmd_lock);
4408 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4409 if (rc)
4410 goto func_qcfg_exit;
4411
4412#ifdef CONFIG_BNXT_SRIOV
4413 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004414 struct bnxt_vf_info *vf = &bp->vf;
4415
4416 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4417 }
4418#endif
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004419 switch (resp->port_partition_type) {
4420 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4421 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4422 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4423 bp->port_partition_type = resp->port_partition_type;
4424 break;
4425 }
Michael Chancf6645f2016-06-13 02:25:28 -04004426
4427func_qcfg_exit:
4428 mutex_unlock(&bp->hwrm_cmd_lock);
4429 return rc;
4430}
4431
Michael Chan7b08f662016-12-07 00:26:18 -05004432static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004433{
4434 int rc = 0;
4435 struct hwrm_func_qcaps_input req = {0};
4436 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4437
4438 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4439 req.fid = cpu_to_le16(0xffff);
4440
4441 mutex_lock(&bp->hwrm_cmd_lock);
4442 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4443 if (rc)
4444 goto hwrm_func_qcaps_exit;
4445
Michael Chane4060d32016-12-07 00:26:19 -05004446 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED))
4447 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
4448 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED))
4449 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
4450
Michael Chan7cc5a202016-09-19 03:58:05 -04004451 bp->tx_push_thresh = 0;
4452 if (resp->flags &
4453 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4454 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4455
Michael Chanc0c050c2015-10-22 16:01:17 -04004456 if (BNXT_PF(bp)) {
4457 struct bnxt_pf_info *pf = &bp->pf;
4458
4459 pf->fw_fid = le16_to_cpu(resp->fid);
4460 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004461 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004462 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004463 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004464 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4465 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4466 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004467 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004468 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4469 if (!pf->max_hw_ring_grps)
4470 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004471 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4472 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4473 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4474 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4475 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4476 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4477 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4478 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4479 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4480 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4481 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
4482 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004483#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004484 struct bnxt_vf_info *vf = &bp->vf;
4485
4486 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chanc0c050c2015-10-22 16:01:17 -04004487
4488 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4489 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4490 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4491 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004492 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4493 if (!vf->max_hw_ring_grps)
4494 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004495 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4496 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4497 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan7cc5a202016-09-19 03:58:05 -04004498
4499 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004500 mutex_unlock(&bp->hwrm_cmd_lock);
4501
4502 if (is_valid_ether_addr(vf->mac_addr)) {
Michael Chan7cc5a202016-09-19 03:58:05 -04004503 /* overwrite netdev dev_adr with admin VF MAC */
4504 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004505 } else {
Michael Chan7cc5a202016-09-19 03:58:05 -04004506 random_ether_addr(bp->dev->dev_addr);
Michael Chan001154e2016-09-19 03:58:06 -04004507 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
4508 }
4509 return rc;
Michael Chan379a80a2015-10-23 15:06:19 -04004510#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004511 }
4512
Michael Chanc0c050c2015-10-22 16:01:17 -04004513hwrm_func_qcaps_exit:
4514 mutex_unlock(&bp->hwrm_cmd_lock);
4515 return rc;
4516}
4517
4518static int bnxt_hwrm_func_reset(struct bnxt *bp)
4519{
4520 struct hwrm_func_reset_input req = {0};
4521
4522 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4523 req.enables = 0;
4524
4525 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4526}
4527
4528static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4529{
4530 int rc = 0;
4531 struct hwrm_queue_qportcfg_input req = {0};
4532 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4533 u8 i, *qptr;
4534
4535 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4536
4537 mutex_lock(&bp->hwrm_cmd_lock);
4538 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4539 if (rc)
4540 goto qportcfg_exit;
4541
4542 if (!resp->max_configurable_queues) {
4543 rc = -EINVAL;
4544 goto qportcfg_exit;
4545 }
4546 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05004547 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04004548 if (bp->max_tc > BNXT_MAX_QUEUE)
4549 bp->max_tc = BNXT_MAX_QUEUE;
4550
Michael Chan441cabb2016-09-19 03:58:02 -04004551 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
4552 bp->max_tc = 1;
4553
Michael Chan87c374d2016-12-02 21:17:16 -05004554 if (bp->max_lltc > bp->max_tc)
4555 bp->max_lltc = bp->max_tc;
4556
Michael Chanc0c050c2015-10-22 16:01:17 -04004557 qptr = &resp->queue_id0;
4558 for (i = 0; i < bp->max_tc; i++) {
4559 bp->q_info[i].queue_id = *qptr++;
4560 bp->q_info[i].queue_profile = *qptr++;
4561 }
4562
4563qportcfg_exit:
4564 mutex_unlock(&bp->hwrm_cmd_lock);
4565 return rc;
4566}
4567
4568static int bnxt_hwrm_ver_get(struct bnxt *bp)
4569{
4570 int rc;
4571 struct hwrm_ver_get_input req = {0};
4572 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4573
Michael Chane6ef2692016-03-28 19:46:05 -04004574 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004575 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4576 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4577 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4578 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4579 mutex_lock(&bp->hwrm_cmd_lock);
4580 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4581 if (rc)
4582 goto hwrm_ver_get_exit;
4583
4584 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4585
Michael Chan11f15ed2016-04-05 14:08:55 -04004586 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4587 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004588 if (resp->hwrm_intf_maj < 1) {
4589 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004590 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004591 resp->hwrm_intf_upd);
4592 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004593 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004594 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004595 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4596 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4597
Michael Chanff4fe812016-02-26 04:00:04 -05004598 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4599 if (!bp->hwrm_cmd_timeout)
4600 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4601
Michael Chane6ef2692016-03-28 19:46:05 -04004602 if (resp->hwrm_intf_maj >= 1)
4603 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4604
Michael Chan659c8052016-06-13 02:25:33 -04004605 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004606 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4607 !resp->chip_metal)
4608 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004609
Michael Chanc0c050c2015-10-22 16:01:17 -04004610hwrm_ver_get_exit:
4611 mutex_unlock(&bp->hwrm_cmd_lock);
4612 return rc;
4613}
4614
Rob Swindell5ac67d82016-09-19 03:58:03 -04004615int bnxt_hwrm_fw_set_time(struct bnxt *bp)
4616{
Rob Swindell878786d2016-09-20 03:36:33 -04004617#if IS_ENABLED(CONFIG_RTC_LIB)
Rob Swindell5ac67d82016-09-19 03:58:03 -04004618 struct hwrm_fw_set_time_input req = {0};
4619 struct rtc_time tm;
4620 struct timeval tv;
4621
4622 if (bp->hwrm_spec_code < 0x10400)
4623 return -EOPNOTSUPP;
4624
4625 do_gettimeofday(&tv);
4626 rtc_time_to_tm(tv.tv_sec, &tm);
4627 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
4628 req.year = cpu_to_le16(1900 + tm.tm_year);
4629 req.month = 1 + tm.tm_mon;
4630 req.day = tm.tm_mday;
4631 req.hour = tm.tm_hour;
4632 req.minute = tm.tm_min;
4633 req.second = tm.tm_sec;
4634 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Rob Swindell878786d2016-09-20 03:36:33 -04004635#else
4636 return -EOPNOTSUPP;
4637#endif
Rob Swindell5ac67d82016-09-19 03:58:03 -04004638}
4639
Michael Chan3bdf56c2016-03-07 15:38:45 -05004640static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4641{
4642 int rc;
4643 struct bnxt_pf_info *pf = &bp->pf;
4644 struct hwrm_port_qstats_input req = {0};
4645
4646 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4647 return 0;
4648
4649 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4650 req.port_id = cpu_to_le16(pf->port_id);
4651 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4652 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4653 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4654 return rc;
4655}
4656
Michael Chanc0c050c2015-10-22 16:01:17 -04004657static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4658{
4659 if (bp->vxlan_port_cnt) {
4660 bnxt_hwrm_tunnel_dst_port_free(
4661 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4662 }
4663 bp->vxlan_port_cnt = 0;
4664 if (bp->nge_port_cnt) {
4665 bnxt_hwrm_tunnel_dst_port_free(
4666 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4667 }
4668 bp->nge_port_cnt = 0;
4669}
4670
4671static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4672{
4673 int rc, i;
4674 u32 tpa_flags = 0;
4675
4676 if (set_tpa)
4677 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4678 for (i = 0; i < bp->nr_vnics; i++) {
4679 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4680 if (rc) {
4681 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
4682 rc, i);
4683 return rc;
4684 }
4685 }
4686 return 0;
4687}
4688
4689static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4690{
4691 int i;
4692
4693 for (i = 0; i < bp->nr_vnics; i++)
4694 bnxt_hwrm_vnic_set_rss(bp, i, false);
4695}
4696
4697static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4698 bool irq_re_init)
4699{
4700 if (bp->vnic_info) {
4701 bnxt_hwrm_clear_vnic_filter(bp);
4702 /* clear all RSS setting before free vnic ctx */
4703 bnxt_hwrm_clear_vnic_rss(bp);
4704 bnxt_hwrm_vnic_ctx_free(bp);
4705 /* before free the vnic, undo the vnic tpa settings */
4706 if (bp->flags & BNXT_FLAG_TPA)
4707 bnxt_set_tpa(bp, false);
4708 bnxt_hwrm_vnic_free(bp);
4709 }
4710 bnxt_hwrm_ring_free(bp, close_path);
4711 bnxt_hwrm_ring_grp_free(bp);
4712 if (irq_re_init) {
4713 bnxt_hwrm_stat_ctx_free(bp);
4714 bnxt_hwrm_free_tunnel_ports(bp);
4715 }
4716}
4717
4718static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4719{
Michael Chanae10ae72016-12-29 12:13:38 -05004720 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04004721 int rc;
4722
Michael Chanae10ae72016-12-29 12:13:38 -05004723 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
4724 goto skip_rss_ctx;
4725
Michael Chanc0c050c2015-10-22 16:01:17 -04004726 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004727 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04004728 if (rc) {
4729 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4730 vnic_id, rc);
4731 goto vnic_setup_err;
4732 }
4733 bp->rsscos_nr_ctxs++;
4734
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004735 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4736 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
4737 if (rc) {
4738 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
4739 vnic_id, rc);
4740 goto vnic_setup_err;
4741 }
4742 bp->rsscos_nr_ctxs++;
4743 }
4744
Michael Chanae10ae72016-12-29 12:13:38 -05004745skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04004746 /* configure default vnic, ring grp */
4747 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4748 if (rc) {
4749 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4750 vnic_id, rc);
4751 goto vnic_setup_err;
4752 }
4753
4754 /* Enable RSS hashing on vnic */
4755 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4756 if (rc) {
4757 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4758 vnic_id, rc);
4759 goto vnic_setup_err;
4760 }
4761
4762 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4763 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4764 if (rc) {
4765 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4766 vnic_id, rc);
4767 }
4768 }
4769
4770vnic_setup_err:
4771 return rc;
4772}
4773
4774static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4775{
4776#ifdef CONFIG_RFS_ACCEL
4777 int i, rc = 0;
4778
4779 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05004780 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04004781 u16 vnic_id = i + 1;
4782 u16 ring_id = i;
4783
4784 if (vnic_id >= bp->nr_vnics)
4785 break;
4786
Michael Chanae10ae72016-12-29 12:13:38 -05004787 vnic = &bp->vnic_info[vnic_id];
4788 vnic->flags |= BNXT_VNIC_RFS_FLAG;
4789 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
4790 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004791 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004792 if (rc) {
4793 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4794 vnic_id, rc);
4795 break;
4796 }
4797 rc = bnxt_setup_vnic(bp, vnic_id);
4798 if (rc)
4799 break;
4800 }
4801 return rc;
4802#else
4803 return 0;
4804#endif
4805}
4806
Michael Chan17c71ac2016-07-01 18:46:27 -04004807/* Allow PF and VF with default VLAN to be in promiscuous mode */
4808static bool bnxt_promisc_ok(struct bnxt *bp)
4809{
4810#ifdef CONFIG_BNXT_SRIOV
4811 if (BNXT_VF(bp) && !bp->vf.vlan)
4812 return false;
4813#endif
4814 return true;
4815}
4816
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004817static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
4818{
4819 unsigned int rc = 0;
4820
4821 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
4822 if (rc) {
4823 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4824 rc);
4825 return rc;
4826 }
4827
4828 rc = bnxt_hwrm_vnic_cfg(bp, 1);
4829 if (rc) {
4830 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4831 rc);
4832 return rc;
4833 }
4834 return rc;
4835}
4836
Michael Chanb664f002015-12-02 01:54:08 -05004837static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004838static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004839
Michael Chanc0c050c2015-10-22 16:01:17 -04004840static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4841{
Michael Chan7d2837d2016-05-04 16:56:44 -04004842 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004843 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004844 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004845
4846 if (irq_re_init) {
4847 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4848 if (rc) {
4849 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4850 rc);
4851 goto err_out;
4852 }
4853 }
4854
4855 rc = bnxt_hwrm_ring_alloc(bp);
4856 if (rc) {
4857 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4858 goto err_out;
4859 }
4860
4861 rc = bnxt_hwrm_ring_grp_alloc(bp);
4862 if (rc) {
4863 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4864 goto err_out;
4865 }
4866
Prashant Sreedharan76595192016-07-18 07:15:22 -04004867 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4868 rx_nr_rings--;
4869
Michael Chanc0c050c2015-10-22 16:01:17 -04004870 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04004871 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004872 if (rc) {
4873 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4874 goto err_out;
4875 }
4876
4877 rc = bnxt_setup_vnic(bp, 0);
4878 if (rc)
4879 goto err_out;
4880
4881 if (bp->flags & BNXT_FLAG_RFS) {
4882 rc = bnxt_alloc_rfs_vnics(bp);
4883 if (rc)
4884 goto err_out;
4885 }
4886
4887 if (bp->flags & BNXT_FLAG_TPA) {
4888 rc = bnxt_set_tpa(bp, true);
4889 if (rc)
4890 goto err_out;
4891 }
4892
4893 if (BNXT_VF(bp))
4894 bnxt_update_vf_mac(bp);
4895
4896 /* Filter for default vnic 0 */
4897 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4898 if (rc) {
4899 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4900 goto err_out;
4901 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004902 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004903
Michael Chan7d2837d2016-05-04 16:56:44 -04004904 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004905
Michael Chan17c71ac2016-07-01 18:46:27 -04004906 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004907 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4908
4909 if (bp->dev->flags & IFF_ALLMULTI) {
4910 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4911 vnic->mc_list_count = 0;
4912 } else {
4913 u32 mask = 0;
4914
4915 bnxt_mc_list_updated(bp, &mask);
4916 vnic->rx_mask |= mask;
4917 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004918
Michael Chanb664f002015-12-02 01:54:08 -05004919 rc = bnxt_cfg_rx_mode(bp);
4920 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004921 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004922
4923 rc = bnxt_hwrm_set_coal(bp);
4924 if (rc)
4925 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004926 rc);
4927
4928 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4929 rc = bnxt_setup_nitroa0_vnic(bp);
4930 if (rc)
4931 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
4932 rc);
4933 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004934
Michael Chancf6645f2016-06-13 02:25:28 -04004935 if (BNXT_VF(bp)) {
4936 bnxt_hwrm_func_qcfg(bp);
4937 netdev_update_features(bp->dev);
4938 }
4939
Michael Chanc0c050c2015-10-22 16:01:17 -04004940 return 0;
4941
4942err_out:
4943 bnxt_hwrm_resource_free(bp, 0, true);
4944
4945 return rc;
4946}
4947
4948static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
4949{
4950 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
4951 return 0;
4952}
4953
4954static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
4955{
4956 bnxt_init_rx_rings(bp);
4957 bnxt_init_tx_rings(bp);
4958 bnxt_init_ring_grps(bp, irq_re_init);
4959 bnxt_init_vnics(bp);
4960
4961 return bnxt_init_chip(bp, irq_re_init);
4962}
4963
Michael Chanc0c050c2015-10-22 16:01:17 -04004964static int bnxt_set_real_num_queues(struct bnxt *bp)
4965{
4966 int rc;
4967 struct net_device *dev = bp->dev;
4968
4969 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings);
4970 if (rc)
4971 return rc;
4972
4973 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
4974 if (rc)
4975 return rc;
4976
4977#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05004978 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04004979 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004980#endif
4981
4982 return rc;
4983}
4984
Michael Chan6e6c5a52016-01-02 23:45:02 -05004985static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4986 bool shared)
4987{
4988 int _rx = *rx, _tx = *tx;
4989
4990 if (shared) {
4991 *rx = min_t(int, _rx, max);
4992 *tx = min_t(int, _tx, max);
4993 } else {
4994 if (max < 2)
4995 return -ENOMEM;
4996
4997 while (_rx + _tx > max) {
4998 if (_rx > _tx && _rx > 1)
4999 _rx--;
5000 else if (_tx > 1)
5001 _tx--;
5002 }
5003 *rx = _rx;
5004 *tx = _tx;
5005 }
5006 return 0;
5007}
5008
Michael Chan78095922016-12-07 00:26:16 -05005009static void bnxt_setup_msix(struct bnxt *bp)
5010{
5011 const int len = sizeof(bp->irq_tbl[0].name);
5012 struct net_device *dev = bp->dev;
5013 int tcs, i;
5014
5015 tcs = netdev_get_num_tc(dev);
5016 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005017 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005018
Michael Chand1e79252017-02-06 16:55:38 -05005019 for (i = 0; i < tcs; i++) {
5020 count = bp->tx_nr_rings_per_tc;
5021 off = i * count;
5022 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005023 }
5024 }
5025
5026 for (i = 0; i < bp->cp_nr_rings; i++) {
5027 char *attr;
5028
5029 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5030 attr = "TxRx";
5031 else if (i < bp->rx_nr_rings)
5032 attr = "rx";
5033 else
5034 attr = "tx";
5035
5036 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5037 i);
5038 bp->irq_tbl[i].handler = bnxt_msix;
5039 }
5040}
5041
5042static void bnxt_setup_inta(struct bnxt *bp)
5043{
5044 const int len = sizeof(bp->irq_tbl[0].name);
5045
5046 if (netdev_get_num_tc(bp->dev))
5047 netdev_reset_tc(bp->dev);
5048
5049 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5050 0);
5051 bp->irq_tbl[0].handler = bnxt_inta;
5052}
5053
5054static int bnxt_setup_int_mode(struct bnxt *bp)
5055{
5056 int rc;
5057
5058 if (bp->flags & BNXT_FLAG_USING_MSIX)
5059 bnxt_setup_msix(bp);
5060 else
5061 bnxt_setup_inta(bp);
5062
5063 rc = bnxt_set_real_num_queues(bp);
5064 return rc;
5065}
5066
Michael Chanb7429952017-01-13 01:32:00 -05005067#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005068static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5069{
5070#if defined(CONFIG_BNXT_SRIOV)
5071 if (BNXT_VF(bp))
5072 return bp->vf.max_rsscos_ctxs;
5073#endif
5074 return bp->pf.max_rsscos_ctxs;
5075}
5076
5077static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5078{
5079#if defined(CONFIG_BNXT_SRIOV)
5080 if (BNXT_VF(bp))
5081 return bp->vf.max_vnics;
5082#endif
5083 return bp->pf.max_vnics;
5084}
Michael Chanb7429952017-01-13 01:32:00 -05005085#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005086
Michael Chane4060d32016-12-07 00:26:19 -05005087unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5088{
5089#if defined(CONFIG_BNXT_SRIOV)
5090 if (BNXT_VF(bp))
5091 return bp->vf.max_stat_ctxs;
5092#endif
5093 return bp->pf.max_stat_ctxs;
5094}
5095
Michael Chana588e452016-12-07 00:26:21 -05005096void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5097{
5098#if defined(CONFIG_BNXT_SRIOV)
5099 if (BNXT_VF(bp))
5100 bp->vf.max_stat_ctxs = max;
5101 else
5102#endif
5103 bp->pf.max_stat_ctxs = max;
5104}
5105
Michael Chane4060d32016-12-07 00:26:19 -05005106unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5107{
5108#if defined(CONFIG_BNXT_SRIOV)
5109 if (BNXT_VF(bp))
5110 return bp->vf.max_cp_rings;
5111#endif
5112 return bp->pf.max_cp_rings;
5113}
5114
Michael Chana588e452016-12-07 00:26:21 -05005115void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5116{
5117#if defined(CONFIG_BNXT_SRIOV)
5118 if (BNXT_VF(bp))
5119 bp->vf.max_cp_rings = max;
5120 else
5121#endif
5122 bp->pf.max_cp_rings = max;
5123}
5124
Michael Chan78095922016-12-07 00:26:16 -05005125static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5126{
5127#if defined(CONFIG_BNXT_SRIOV)
5128 if (BNXT_VF(bp))
5129 return bp->vf.max_irqs;
5130#endif
5131 return bp->pf.max_irqs;
5132}
5133
Michael Chan33c26572016-12-07 00:26:15 -05005134void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5135{
5136#if defined(CONFIG_BNXT_SRIOV)
5137 if (BNXT_VF(bp))
5138 bp->vf.max_irqs = max_irqs;
5139 else
5140#endif
5141 bp->pf.max_irqs = max_irqs;
5142}
5143
Michael Chan78095922016-12-07 00:26:16 -05005144static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005145{
Michael Chan01657bc2016-01-02 23:45:03 -05005146 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005147 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005148
Michael Chan78095922016-12-07 00:26:16 -05005149 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005150 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5151 if (!msix_ent)
5152 return -ENOMEM;
5153
5154 for (i = 0; i < total_vecs; i++) {
5155 msix_ent[i].entry = i;
5156 msix_ent[i].vector = 0;
5157 }
5158
Michael Chan01657bc2016-01-02 23:45:03 -05005159 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5160 min = 2;
5161
5162 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005163 if (total_vecs < 0) {
5164 rc = -ENODEV;
5165 goto msix_setup_exit;
5166 }
5167
5168 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5169 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005170 for (i = 0; i < total_vecs; i++)
5171 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005172
Michael Chan78095922016-12-07 00:26:16 -05005173 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005174 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005175 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005176 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005177 if (rc)
5178 goto msix_setup_exit;
5179
Michael Chanc0c050c2015-10-22 16:01:17 -04005180 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan78095922016-12-07 00:26:16 -05005181 bp->cp_nr_rings = (min == 1) ?
5182 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5183 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005184
Michael Chanc0c050c2015-10-22 16:01:17 -04005185 } else {
5186 rc = -ENOMEM;
5187 goto msix_setup_exit;
5188 }
5189 bp->flags |= BNXT_FLAG_USING_MSIX;
5190 kfree(msix_ent);
5191 return 0;
5192
5193msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005194 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5195 kfree(bp->irq_tbl);
5196 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005197 pci_disable_msix(bp->pdev);
5198 kfree(msix_ent);
5199 return rc;
5200}
5201
Michael Chan78095922016-12-07 00:26:16 -05005202static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005203{
Michael Chanc0c050c2015-10-22 16:01:17 -04005204 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005205 if (!bp->irq_tbl)
5206 return -ENOMEM;
5207
5208 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005209 bp->rx_nr_rings = 1;
5210 bp->tx_nr_rings = 1;
5211 bp->cp_nr_rings = 1;
5212 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05005213 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005214 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005215 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005216}
5217
Michael Chan78095922016-12-07 00:26:16 -05005218static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005219{
5220 int rc = 0;
5221
5222 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005223 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005224
Michael Chan1fa72e22016-04-25 02:30:49 -04005225 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005226 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005227 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005228 }
5229 return rc;
5230}
5231
Michael Chan78095922016-12-07 00:26:16 -05005232static void bnxt_clear_int_mode(struct bnxt *bp)
5233{
5234 if (bp->flags & BNXT_FLAG_USING_MSIX)
5235 pci_disable_msix(bp->pdev);
5236
5237 kfree(bp->irq_tbl);
5238 bp->irq_tbl = NULL;
5239 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5240}
5241
Michael Chanc0c050c2015-10-22 16:01:17 -04005242static void bnxt_free_irq(struct bnxt *bp)
5243{
5244 struct bnxt_irq *irq;
5245 int i;
5246
5247#ifdef CONFIG_RFS_ACCEL
5248 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
5249 bp->dev->rx_cpu_rmap = NULL;
5250#endif
5251 if (!bp->irq_tbl)
5252 return;
5253
5254 for (i = 0; i < bp->cp_nr_rings; i++) {
5255 irq = &bp->irq_tbl[i];
5256 if (irq->requested)
5257 free_irq(irq->vector, bp->bnapi[i]);
5258 irq->requested = 0;
5259 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005260}
5261
5262static int bnxt_request_irq(struct bnxt *bp)
5263{
Michael Chanb81a90d2016-01-02 23:45:01 -05005264 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005265 unsigned long flags = 0;
5266#ifdef CONFIG_RFS_ACCEL
5267 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
5268#endif
5269
5270 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
5271 flags = IRQF_SHARED;
5272
Michael Chanb81a90d2016-01-02 23:45:01 -05005273 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005274 struct bnxt_irq *irq = &bp->irq_tbl[i];
5275#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05005276 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005277 rc = irq_cpu_rmap_add(rmap, irq->vector);
5278 if (rc)
5279 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05005280 j);
5281 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04005282 }
5283#endif
5284 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
5285 bp->bnapi[i]);
5286 if (rc)
5287 break;
5288
5289 irq->requested = 1;
5290 }
5291 return rc;
5292}
5293
5294static void bnxt_del_napi(struct bnxt *bp)
5295{
5296 int i;
5297
5298 if (!bp->bnapi)
5299 return;
5300
5301 for (i = 0; i < bp->cp_nr_rings; i++) {
5302 struct bnxt_napi *bnapi = bp->bnapi[i];
5303
5304 napi_hash_del(&bnapi->napi);
5305 netif_napi_del(&bnapi->napi);
5306 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08005307 /* We called napi_hash_del() before netif_napi_del(), we need
5308 * to respect an RCU grace period before freeing napi structures.
5309 */
5310 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04005311}
5312
5313static void bnxt_init_napi(struct bnxt *bp)
5314{
5315 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005316 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005317 struct bnxt_napi *bnapi;
5318
5319 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005320 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5321 cp_nr_rings--;
5322 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005323 bnapi = bp->bnapi[i];
5324 netif_napi_add(bp->dev, &bnapi->napi,
5325 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005326 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005327 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5328 bnapi = bp->bnapi[cp_nr_rings];
5329 netif_napi_add(bp->dev, &bnapi->napi,
5330 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005331 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005332 } else {
5333 bnapi = bp->bnapi[0];
5334 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005335 }
5336}
5337
5338static void bnxt_disable_napi(struct bnxt *bp)
5339{
5340 int i;
5341
5342 if (!bp->bnapi)
5343 return;
5344
Michael Chanb356a2e2016-12-29 12:13:31 -05005345 for (i = 0; i < bp->cp_nr_rings; i++)
Michael Chanc0c050c2015-10-22 16:01:17 -04005346 napi_disable(&bp->bnapi[i]->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005347}
5348
5349static void bnxt_enable_napi(struct bnxt *bp)
5350{
5351 int i;
5352
5353 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04005354 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005355 napi_enable(&bp->bnapi[i]->napi);
5356 }
5357}
5358
Michael Chan7df4ae92016-12-02 21:17:17 -05005359void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005360{
5361 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005362 struct bnxt_tx_ring_info *txr;
5363 struct netdev_queue *txq;
5364
Michael Chanb6ab4b02016-01-02 23:44:59 -05005365 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005366 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005367 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005368 txq = netdev_get_tx_queue(bp->dev, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04005369 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04005370 }
5371 }
5372 /* Stop all TX queues */
5373 netif_tx_disable(bp->dev);
5374 netif_carrier_off(bp->dev);
5375}
5376
Michael Chan7df4ae92016-12-02 21:17:17 -05005377void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005378{
5379 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005380 struct bnxt_tx_ring_info *txr;
5381 struct netdev_queue *txq;
5382
5383 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005384 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005385 txq = netdev_get_tx_queue(bp->dev, i);
5386 txr->dev_state = 0;
5387 }
5388 netif_tx_wake_all_queues(bp->dev);
5389 if (bp->link_info.link_up)
5390 netif_carrier_on(bp->dev);
5391}
5392
5393static void bnxt_report_link(struct bnxt *bp)
5394{
5395 if (bp->link_info.link_up) {
5396 const char *duplex;
5397 const char *flow_ctrl;
5398 u16 speed;
5399
5400 netif_carrier_on(bp->dev);
5401 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
5402 duplex = "full";
5403 else
5404 duplex = "half";
5405 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
5406 flow_ctrl = "ON - receive & transmit";
5407 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
5408 flow_ctrl = "ON - transmit";
5409 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
5410 flow_ctrl = "ON - receive";
5411 else
5412 flow_ctrl = "none";
5413 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
5414 netdev_info(bp->dev, "NIC Link is Up, %d Mbps %s duplex, Flow control: %s\n",
5415 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04005416 if (bp->flags & BNXT_FLAG_EEE_CAP)
5417 netdev_info(bp->dev, "EEE is %s\n",
5418 bp->eee.eee_active ? "active" :
5419 "not active");
Michael Chanc0c050c2015-10-22 16:01:17 -04005420 } else {
5421 netif_carrier_off(bp->dev);
5422 netdev_err(bp->dev, "NIC Link is Down\n");
5423 }
5424}
5425
Michael Chan170ce012016-04-05 14:08:57 -04005426static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
5427{
5428 int rc = 0;
5429 struct hwrm_port_phy_qcaps_input req = {0};
5430 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04005431 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04005432
5433 if (bp->hwrm_spec_code < 0x10201)
5434 return 0;
5435
5436 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
5437
5438 mutex_lock(&bp->hwrm_cmd_lock);
5439 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5440 if (rc)
5441 goto hwrm_phy_qcaps_exit;
5442
5443 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
5444 struct ethtool_eee *eee = &bp->eee;
5445 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
5446
5447 bp->flags |= BNXT_FLAG_EEE_CAP;
5448 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5449 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
5450 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
5451 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
5452 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
5453 }
Michael Chan93ed8112016-06-13 02:25:37 -04005454 link_info->support_auto_speeds =
5455 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04005456
5457hwrm_phy_qcaps_exit:
5458 mutex_unlock(&bp->hwrm_cmd_lock);
5459 return rc;
5460}
5461
Michael Chanc0c050c2015-10-22 16:01:17 -04005462static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
5463{
5464 int rc = 0;
5465 struct bnxt_link_info *link_info = &bp->link_info;
5466 struct hwrm_port_phy_qcfg_input req = {0};
5467 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5468 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05005469 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04005470
5471 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
5472
5473 mutex_lock(&bp->hwrm_cmd_lock);
5474 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5475 if (rc) {
5476 mutex_unlock(&bp->hwrm_cmd_lock);
5477 return rc;
5478 }
5479
5480 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
5481 link_info->phy_link_status = resp->link;
5482 link_info->duplex = resp->duplex;
5483 link_info->pause = resp->pause;
5484 link_info->auto_mode = resp->auto_mode;
5485 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05005486 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04005487 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05005488 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04005489 if (link_info->phy_link_status == BNXT_LINK_LINK)
5490 link_info->link_speed = le16_to_cpu(resp->link_speed);
5491 else
5492 link_info->link_speed = 0;
5493 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04005494 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
5495 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05005496 link_info->lp_auto_link_speeds =
5497 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04005498 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
5499 link_info->phy_ver[0] = resp->phy_maj;
5500 link_info->phy_ver[1] = resp->phy_min;
5501 link_info->phy_ver[2] = resp->phy_bld;
5502 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04005503 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04005504 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04005505 link_info->phy_addr = resp->eee_config_phy_addr &
5506 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04005507 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04005508
Michael Chan170ce012016-04-05 14:08:57 -04005509 if (bp->flags & BNXT_FLAG_EEE_CAP) {
5510 struct ethtool_eee *eee = &bp->eee;
5511 u16 fw_speeds;
5512
5513 eee->eee_active = 0;
5514 if (resp->eee_config_phy_addr &
5515 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
5516 eee->eee_active = 1;
5517 fw_speeds = le16_to_cpu(
5518 resp->link_partner_adv_eee_link_speed_mask);
5519 eee->lp_advertised =
5520 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5521 }
5522
5523 /* Pull initial EEE config */
5524 if (!chng_link_state) {
5525 if (resp->eee_config_phy_addr &
5526 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
5527 eee->eee_enabled = 1;
5528
5529 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
5530 eee->advertised =
5531 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5532
5533 if (resp->eee_config_phy_addr &
5534 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
5535 __le32 tmr;
5536
5537 eee->tx_lpi_enabled = 1;
5538 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
5539 eee->tx_lpi_timer = le32_to_cpu(tmr) &
5540 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
5541 }
5542 }
5543 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005544 /* TODO: need to add more logic to report VF link */
5545 if (chng_link_state) {
5546 if (link_info->phy_link_status == BNXT_LINK_LINK)
5547 link_info->link_up = 1;
5548 else
5549 link_info->link_up = 0;
5550 if (link_up != link_info->link_up)
5551 bnxt_report_link(bp);
5552 } else {
5553 /* alwasy link down if not require to update link state */
5554 link_info->link_up = 0;
5555 }
5556 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05005557
5558 diff = link_info->support_auto_speeds ^ link_info->advertising;
5559 if ((link_info->support_auto_speeds | diff) !=
5560 link_info->support_auto_speeds) {
5561 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05005562 * update the advertisement settings. Caller holds RTNL
5563 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05005564 */
Michael Chan286ef9d2016-11-16 21:13:08 -05005565 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05005566 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05005567 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05005568 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005569 return 0;
5570}
5571
Michael Chan10289be2016-05-15 03:04:49 -04005572static void bnxt_get_port_module_status(struct bnxt *bp)
5573{
5574 struct bnxt_link_info *link_info = &bp->link_info;
5575 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5576 u8 module_status;
5577
5578 if (bnxt_update_link(bp, true))
5579 return;
5580
5581 module_status = link_info->module_status;
5582 switch (module_status) {
5583 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
5584 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
5585 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
5586 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5587 bp->pf.port_id);
5588 if (bp->hwrm_spec_code >= 0x10201) {
5589 netdev_warn(bp->dev, "Module part number %s\n",
5590 resp->phy_vendor_partnumber);
5591 }
5592 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
5593 netdev_warn(bp->dev, "TX is disabled\n");
5594 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
5595 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
5596 }
5597}
5598
Michael Chanc0c050c2015-10-22 16:01:17 -04005599static void
5600bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
5601{
5602 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04005603 if (bp->hwrm_spec_code >= 0x10201)
5604 req->auto_pause =
5605 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005606 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5607 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
5608 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04005609 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04005610 req->enables |=
5611 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5612 } else {
5613 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5614 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
5615 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
5616 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
5617 req->enables |=
5618 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04005619 if (bp->hwrm_spec_code >= 0x10201) {
5620 req->auto_pause = req->force_pause;
5621 req->enables |= cpu_to_le32(
5622 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5623 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005624 }
5625}
5626
5627static void bnxt_hwrm_set_link_common(struct bnxt *bp,
5628 struct hwrm_port_phy_cfg_input *req)
5629{
5630 u8 autoneg = bp->link_info.autoneg;
5631 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05005632 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04005633
5634 if (autoneg & BNXT_AUTONEG_SPEED) {
5635 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04005636 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04005637
5638 req->enables |= cpu_to_le32(
5639 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
5640 req->auto_link_speed_mask = cpu_to_le16(advertising);
5641
5642 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
5643 req->flags |=
5644 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
5645 } else {
5646 req->force_link_speed = cpu_to_le16(fw_link_speed);
5647 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
5648 }
5649
Michael Chanc0c050c2015-10-22 16:01:17 -04005650 /* tell chimp that the setting takes effect immediately */
5651 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
5652}
5653
5654int bnxt_hwrm_set_pause(struct bnxt *bp)
5655{
5656 struct hwrm_port_phy_cfg_input req = {0};
5657 int rc;
5658
5659 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5660 bnxt_hwrm_set_pause_common(bp, &req);
5661
5662 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
5663 bp->link_info.force_link_chng)
5664 bnxt_hwrm_set_link_common(bp, &req);
5665
5666 mutex_lock(&bp->hwrm_cmd_lock);
5667 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5668 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
5669 /* since changing of pause setting doesn't trigger any link
5670 * change event, the driver needs to update the current pause
5671 * result upon successfully return of the phy_cfg command
5672 */
5673 bp->link_info.pause =
5674 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
5675 bp->link_info.auto_pause_setting = 0;
5676 if (!bp->link_info.force_link_chng)
5677 bnxt_report_link(bp);
5678 }
5679 bp->link_info.force_link_chng = false;
5680 mutex_unlock(&bp->hwrm_cmd_lock);
5681 return rc;
5682}
5683
Michael Chan939f7f02016-04-05 14:08:58 -04005684static void bnxt_hwrm_set_eee(struct bnxt *bp,
5685 struct hwrm_port_phy_cfg_input *req)
5686{
5687 struct ethtool_eee *eee = &bp->eee;
5688
5689 if (eee->eee_enabled) {
5690 u16 eee_speeds;
5691 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
5692
5693 if (eee->tx_lpi_enabled)
5694 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
5695 else
5696 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
5697
5698 req->flags |= cpu_to_le32(flags);
5699 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
5700 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
5701 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
5702 } else {
5703 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
5704 }
5705}
5706
5707int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04005708{
5709 struct hwrm_port_phy_cfg_input req = {0};
5710
5711 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5712 if (set_pause)
5713 bnxt_hwrm_set_pause_common(bp, &req);
5714
5715 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04005716
5717 if (set_eee)
5718 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04005719 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5720}
5721
Michael Chan33f7d552016-04-11 04:11:12 -04005722static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
5723{
5724 struct hwrm_port_phy_cfg_input req = {0};
5725
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005726 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04005727 return 0;
5728
5729 if (pci_num_vf(bp->pdev))
5730 return 0;
5731
5732 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05005733 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04005734 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5735}
5736
Michael Chan5ad2cbe2017-01-13 01:32:03 -05005737static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
5738{
5739 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5740 struct hwrm_port_led_qcaps_input req = {0};
5741 struct bnxt_pf_info *pf = &bp->pf;
5742 int rc;
5743
5744 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
5745 return 0;
5746
5747 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
5748 req.port_id = cpu_to_le16(pf->port_id);
5749 mutex_lock(&bp->hwrm_cmd_lock);
5750 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5751 if (rc) {
5752 mutex_unlock(&bp->hwrm_cmd_lock);
5753 return rc;
5754 }
5755 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
5756 int i;
5757
5758 bp->num_leds = resp->num_leds;
5759 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
5760 bp->num_leds);
5761 for (i = 0; i < bp->num_leds; i++) {
5762 struct bnxt_led_info *led = &bp->leds[i];
5763 __le16 caps = led->led_state_caps;
5764
5765 if (!led->led_group_id ||
5766 !BNXT_LED_ALT_BLINK_CAP(caps)) {
5767 bp->num_leds = 0;
5768 break;
5769 }
5770 }
5771 }
5772 mutex_unlock(&bp->hwrm_cmd_lock);
5773 return 0;
5774}
5775
Michael Chan939f7f02016-04-05 14:08:58 -04005776static bool bnxt_eee_config_ok(struct bnxt *bp)
5777{
5778 struct ethtool_eee *eee = &bp->eee;
5779 struct bnxt_link_info *link_info = &bp->link_info;
5780
5781 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
5782 return true;
5783
5784 if (eee->eee_enabled) {
5785 u32 advertising =
5786 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5787
5788 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5789 eee->eee_enabled = 0;
5790 return false;
5791 }
5792 if (eee->advertised & ~advertising) {
5793 eee->advertised = advertising & eee->supported;
5794 return false;
5795 }
5796 }
5797 return true;
5798}
5799
Michael Chanc0c050c2015-10-22 16:01:17 -04005800static int bnxt_update_phy_setting(struct bnxt *bp)
5801{
5802 int rc;
5803 bool update_link = false;
5804 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005805 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005806 struct bnxt_link_info *link_info = &bp->link_info;
5807
5808 rc = bnxt_update_link(bp, true);
5809 if (rc) {
5810 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5811 rc);
5812 return rc;
5813 }
5814 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005815 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5816 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005817 update_pause = true;
5818 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5819 link_info->force_pause_setting != link_info->req_flow_ctrl)
5820 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005821 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5822 if (BNXT_AUTO_MODE(link_info->auto_mode))
5823 update_link = true;
5824 if (link_info->req_link_speed != link_info->force_link_speed)
5825 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005826 if (link_info->req_duplex != link_info->duplex_setting)
5827 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005828 } else {
5829 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5830 update_link = true;
5831 if (link_info->advertising != link_info->auto_link_speeds)
5832 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005833 }
5834
Michael Chan16d663a2016-11-16 21:13:07 -05005835 /* The last close may have shutdown the link, so need to call
5836 * PHY_CFG to bring it back up.
5837 */
5838 if (!netif_carrier_ok(bp->dev))
5839 update_link = true;
5840
Michael Chan939f7f02016-04-05 14:08:58 -04005841 if (!bnxt_eee_config_ok(bp))
5842 update_eee = true;
5843
Michael Chanc0c050c2015-10-22 16:01:17 -04005844 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04005845 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04005846 else if (update_pause)
5847 rc = bnxt_hwrm_set_pause(bp);
5848 if (rc) {
5849 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
5850 rc);
5851 return rc;
5852 }
5853
5854 return rc;
5855}
5856
Jeffrey Huang11809492015-11-05 16:25:49 -05005857/* Common routine to pre-map certain register block to different GRC window.
5858 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
5859 * in PF and 3 windows in VF that can be customized to map in different
5860 * register blocks.
5861 */
5862static void bnxt_preset_reg_win(struct bnxt *bp)
5863{
5864 if (BNXT_PF(bp)) {
5865 /* CAG registers map to GRC window #4 */
5866 writel(BNXT_CAG_REG_BASE,
5867 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
5868 }
5869}
5870
Michael Chanc0c050c2015-10-22 16:01:17 -04005871static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5872{
5873 int rc = 0;
5874
Jeffrey Huang11809492015-11-05 16:25:49 -05005875 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005876 netif_carrier_off(bp->dev);
5877 if (irq_re_init) {
5878 rc = bnxt_setup_int_mode(bp);
5879 if (rc) {
5880 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
5881 rc);
5882 return rc;
5883 }
5884 }
5885 if ((bp->flags & BNXT_FLAG_RFS) &&
5886 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
5887 /* disable RFS if falling back to INTA */
5888 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
5889 bp->flags &= ~BNXT_FLAG_RFS;
5890 }
5891
5892 rc = bnxt_alloc_mem(bp, irq_re_init);
5893 if (rc) {
5894 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
5895 goto open_err_free_mem;
5896 }
5897
5898 if (irq_re_init) {
5899 bnxt_init_napi(bp);
5900 rc = bnxt_request_irq(bp);
5901 if (rc) {
5902 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
5903 goto open_err;
5904 }
5905 }
5906
5907 bnxt_enable_napi(bp);
5908
5909 rc = bnxt_init_nic(bp, irq_re_init);
5910 if (rc) {
5911 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
5912 goto open_err;
5913 }
5914
5915 if (link_re_init) {
5916 rc = bnxt_update_phy_setting(bp);
5917 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05005918 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04005919 }
5920
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07005921 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07005922 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04005923
Michael Chancaefe522015-12-09 19:35:42 -05005924 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04005925 bnxt_enable_int(bp);
5926 /* Enable TX queues */
5927 bnxt_tx_enable(bp);
5928 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04005929 /* Poll link status and check for SFP+ module status */
5930 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005931
5932 return 0;
5933
5934open_err:
5935 bnxt_disable_napi(bp);
5936 bnxt_del_napi(bp);
5937
5938open_err_free_mem:
5939 bnxt_free_skbs(bp);
5940 bnxt_free_irq(bp);
5941 bnxt_free_mem(bp, true);
5942 return rc;
5943}
5944
5945/* rtnl_lock held */
5946int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5947{
5948 int rc = 0;
5949
5950 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
5951 if (rc) {
5952 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
5953 dev_close(bp->dev);
5954 }
5955 return rc;
5956}
5957
5958static int bnxt_open(struct net_device *dev)
5959{
5960 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04005961
Michael Chanc0c050c2015-10-22 16:01:17 -04005962 return __bnxt_open_nic(bp, true, true);
5963}
5964
Michael Chanc0c050c2015-10-22 16:01:17 -04005965int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
5966{
5967 int rc = 0;
5968
5969#ifdef CONFIG_BNXT_SRIOV
5970 if (bp->sriov_cfg) {
5971 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
5972 !bp->sriov_cfg,
5973 BNXT_SRIOV_CFG_WAIT_TMO);
5974 if (rc)
5975 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
5976 }
5977#endif
5978 /* Change device state to avoid TX queue wake up's */
5979 bnxt_tx_disable(bp);
5980
Michael Chancaefe522015-12-09 19:35:42 -05005981 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05005982 smp_mb__after_atomic();
5983 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
5984 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04005985
Michael Chan9d8bc092016-12-29 12:13:33 -05005986 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04005987 bnxt_shutdown_nic(bp, irq_re_init);
5988
5989 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
5990
5991 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005992 del_timer_sync(&bp->timer);
5993 bnxt_free_skbs(bp);
5994
5995 if (irq_re_init) {
5996 bnxt_free_irq(bp);
5997 bnxt_del_napi(bp);
5998 }
5999 bnxt_free_mem(bp, irq_re_init);
6000 return rc;
6001}
6002
6003static int bnxt_close(struct net_device *dev)
6004{
6005 struct bnxt *bp = netdev_priv(dev);
6006
6007 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006008 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006009 return 0;
6010}
6011
6012/* rtnl_lock held */
6013static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6014{
6015 switch (cmd) {
6016 case SIOCGMIIPHY:
6017 /* fallthru */
6018 case SIOCGMIIREG: {
6019 if (!netif_running(dev))
6020 return -EAGAIN;
6021
6022 return 0;
6023 }
6024
6025 case SIOCSMIIREG:
6026 if (!netif_running(dev))
6027 return -EAGAIN;
6028
6029 return 0;
6030
6031 default:
6032 /* do nothing */
6033 break;
6034 }
6035 return -EOPNOTSUPP;
6036}
6037
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006038static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006039bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6040{
6041 u32 i;
6042 struct bnxt *bp = netdev_priv(dev);
6043
Michael Chanc0c050c2015-10-22 16:01:17 -04006044 if (!bp->bnapi)
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006045 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006046
6047 /* TODO check if we need to synchronize with bnxt_close path */
6048 for (i = 0; i < bp->cp_nr_rings; i++) {
6049 struct bnxt_napi *bnapi = bp->bnapi[i];
6050 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6051 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
6052
6053 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
6054 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
6055 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
6056
6057 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
6058 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
6059 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
6060
6061 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
6062 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
6063 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
6064
6065 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
6066 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
6067 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
6068
6069 stats->rx_missed_errors +=
6070 le64_to_cpu(hw_stats->rx_discard_pkts);
6071
6072 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
6073
Michael Chanc0c050c2015-10-22 16:01:17 -04006074 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
6075 }
6076
Michael Chan9947f832016-03-07 15:38:46 -05006077 if (bp->flags & BNXT_FLAG_PORT_STATS) {
6078 struct rx_port_stats *rx = bp->hw_rx_port_stats;
6079 struct tx_port_stats *tx = bp->hw_tx_port_stats;
6080
6081 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
6082 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
6083 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
6084 le64_to_cpu(rx->rx_ovrsz_frames) +
6085 le64_to_cpu(rx->rx_runt_frames);
6086 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
6087 le64_to_cpu(rx->rx_jbr_frames);
6088 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
6089 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
6090 stats->tx_errors = le64_to_cpu(tx->tx_err);
6091 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006092}
6093
6094static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
6095{
6096 struct net_device *dev = bp->dev;
6097 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6098 struct netdev_hw_addr *ha;
6099 u8 *haddr;
6100 int mc_count = 0;
6101 bool update = false;
6102 int off = 0;
6103
6104 netdev_for_each_mc_addr(ha, dev) {
6105 if (mc_count >= BNXT_MAX_MC_ADDRS) {
6106 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6107 vnic->mc_list_count = 0;
6108 return false;
6109 }
6110 haddr = ha->addr;
6111 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
6112 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
6113 update = true;
6114 }
6115 off += ETH_ALEN;
6116 mc_count++;
6117 }
6118 if (mc_count)
6119 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
6120
6121 if (mc_count != vnic->mc_list_count) {
6122 vnic->mc_list_count = mc_count;
6123 update = true;
6124 }
6125 return update;
6126}
6127
6128static bool bnxt_uc_list_updated(struct bnxt *bp)
6129{
6130 struct net_device *dev = bp->dev;
6131 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6132 struct netdev_hw_addr *ha;
6133 int off = 0;
6134
6135 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
6136 return true;
6137
6138 netdev_for_each_uc_addr(ha, dev) {
6139 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
6140 return true;
6141
6142 off += ETH_ALEN;
6143 }
6144 return false;
6145}
6146
6147static void bnxt_set_rx_mode(struct net_device *dev)
6148{
6149 struct bnxt *bp = netdev_priv(dev);
6150 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6151 u32 mask = vnic->rx_mask;
6152 bool mc_update = false;
6153 bool uc_update;
6154
6155 if (!netif_running(dev))
6156 return;
6157
6158 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
6159 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
6160 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
6161
Michael Chan17c71ac2016-07-01 18:46:27 -04006162 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006163 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6164
6165 uc_update = bnxt_uc_list_updated(bp);
6166
6167 if (dev->flags & IFF_ALLMULTI) {
6168 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6169 vnic->mc_list_count = 0;
6170 } else {
6171 mc_update = bnxt_mc_list_updated(bp, &mask);
6172 }
6173
6174 if (mask != vnic->rx_mask || uc_update || mc_update) {
6175 vnic->rx_mask = mask;
6176
6177 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
6178 schedule_work(&bp->sp_task);
6179 }
6180}
6181
Michael Chanb664f002015-12-02 01:54:08 -05006182static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006183{
6184 struct net_device *dev = bp->dev;
6185 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6186 struct netdev_hw_addr *ha;
6187 int i, off = 0, rc;
6188 bool uc_update;
6189
6190 netif_addr_lock_bh(dev);
6191 uc_update = bnxt_uc_list_updated(bp);
6192 netif_addr_unlock_bh(dev);
6193
6194 if (!uc_update)
6195 goto skip_uc;
6196
6197 mutex_lock(&bp->hwrm_cmd_lock);
6198 for (i = 1; i < vnic->uc_filter_count; i++) {
6199 struct hwrm_cfa_l2_filter_free_input req = {0};
6200
6201 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
6202 -1);
6203
6204 req.l2_filter_id = vnic->fw_l2_filter_id[i];
6205
6206 rc = _hwrm_send_message(bp, &req, sizeof(req),
6207 HWRM_CMD_TIMEOUT);
6208 }
6209 mutex_unlock(&bp->hwrm_cmd_lock);
6210
6211 vnic->uc_filter_count = 1;
6212
6213 netif_addr_lock_bh(dev);
6214 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
6215 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6216 } else {
6217 netdev_for_each_uc_addr(ha, dev) {
6218 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
6219 off += ETH_ALEN;
6220 vnic->uc_filter_count++;
6221 }
6222 }
6223 netif_addr_unlock_bh(dev);
6224
6225 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
6226 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
6227 if (rc) {
6228 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
6229 rc);
6230 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05006231 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006232 }
6233 }
6234
6235skip_uc:
6236 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
6237 if (rc)
6238 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
6239 rc);
Michael Chanb664f002015-12-02 01:54:08 -05006240
6241 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006242}
6243
Michael Chan8079e8f2016-12-29 12:13:37 -05006244/* If the chip and firmware supports RFS */
6245static bool bnxt_rfs_supported(struct bnxt *bp)
6246{
6247 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
6248 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05006249 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6250 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05006251 return false;
6252}
6253
6254/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006255static bool bnxt_rfs_capable(struct bnxt *bp)
6256{
6257#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05006258 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006259
6260 if (BNXT_VF(bp) || !(bp->flags & BNXT_FLAG_MSIX_CAP))
6261 return false;
6262
6263 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05006264 max_vnics = bnxt_get_max_func_vnics(bp);
6265 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05006266
6267 /* RSS contexts not a limiting factor */
6268 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6269 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05006270 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Vasundhara Volama2304902016-07-25 12:33:36 -04006271 netdev_warn(bp->dev,
6272 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
Michael Chan8079e8f2016-12-29 12:13:37 -05006273 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006274 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04006275 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006276
6277 return true;
6278#else
6279 return false;
6280#endif
6281}
6282
Michael Chanc0c050c2015-10-22 16:01:17 -04006283static netdev_features_t bnxt_fix_features(struct net_device *dev,
6284 netdev_features_t features)
6285{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006286 struct bnxt *bp = netdev_priv(dev);
6287
Vasundhara Volama2304902016-07-25 12:33:36 -04006288 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006289 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04006290
6291 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
6292 * turned on or off together.
6293 */
6294 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
6295 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
6296 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
6297 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6298 NETIF_F_HW_VLAN_STAG_RX);
6299 else
6300 features |= NETIF_F_HW_VLAN_CTAG_RX |
6301 NETIF_F_HW_VLAN_STAG_RX;
6302 }
Michael Chancf6645f2016-06-13 02:25:28 -04006303#ifdef CONFIG_BNXT_SRIOV
6304 if (BNXT_VF(bp)) {
6305 if (bp->vf.vlan) {
6306 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6307 NETIF_F_HW_VLAN_STAG_RX);
6308 }
6309 }
6310#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04006311 return features;
6312}
6313
6314static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
6315{
6316 struct bnxt *bp = netdev_priv(dev);
6317 u32 flags = bp->flags;
6318 u32 changes;
6319 int rc = 0;
6320 bool re_init = false;
6321 bool update_tpa = false;
6322
6323 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006324 if ((features & NETIF_F_GRO) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006325 flags |= BNXT_FLAG_GRO;
6326 if (features & NETIF_F_LRO)
6327 flags |= BNXT_FLAG_LRO;
6328
Michael Chanbdbd1eb2016-12-29 12:13:43 -05006329 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6330 flags &= ~BNXT_FLAG_TPA;
6331
Michael Chanc0c050c2015-10-22 16:01:17 -04006332 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6333 flags |= BNXT_FLAG_STRIP_VLAN;
6334
6335 if (features & NETIF_F_NTUPLE)
6336 flags |= BNXT_FLAG_RFS;
6337
6338 changes = flags ^ bp->flags;
6339 if (changes & BNXT_FLAG_TPA) {
6340 update_tpa = true;
6341 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
6342 (flags & BNXT_FLAG_TPA) == 0)
6343 re_init = true;
6344 }
6345
6346 if (changes & ~BNXT_FLAG_TPA)
6347 re_init = true;
6348
6349 if (flags != bp->flags) {
6350 u32 old_flags = bp->flags;
6351
6352 bp->flags = flags;
6353
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006354 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006355 if (update_tpa)
6356 bnxt_set_ring_params(bp);
6357 return rc;
6358 }
6359
6360 if (re_init) {
6361 bnxt_close_nic(bp, false, false);
6362 if (update_tpa)
6363 bnxt_set_ring_params(bp);
6364
6365 return bnxt_open_nic(bp, false, false);
6366 }
6367 if (update_tpa) {
6368 rc = bnxt_set_tpa(bp,
6369 (flags & BNXT_FLAG_TPA) ?
6370 true : false);
6371 if (rc)
6372 bp->flags = old_flags;
6373 }
6374 }
6375 return rc;
6376}
6377
Michael Chan9f554592016-01-02 23:44:58 -05006378static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
6379{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006380 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006381 int i = bnapi->index;
6382
Michael Chan3b2b7d92016-01-02 23:45:00 -05006383 if (!txr)
6384 return;
6385
Michael Chan9f554592016-01-02 23:44:58 -05006386 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
6387 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
6388 txr->tx_cons);
6389}
6390
6391static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
6392{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006393 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006394 int i = bnapi->index;
6395
Michael Chan3b2b7d92016-01-02 23:45:00 -05006396 if (!rxr)
6397 return;
6398
Michael Chan9f554592016-01-02 23:44:58 -05006399 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
6400 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
6401 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
6402 rxr->rx_sw_agg_prod);
6403}
6404
6405static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
6406{
6407 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6408 int i = bnapi->index;
6409
6410 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
6411 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
6412}
6413
Michael Chanc0c050c2015-10-22 16:01:17 -04006414static void bnxt_dbg_dump_states(struct bnxt *bp)
6415{
6416 int i;
6417 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04006418
6419 for (i = 0; i < bp->cp_nr_rings; i++) {
6420 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006421 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05006422 bnxt_dump_tx_sw_state(bnapi);
6423 bnxt_dump_rx_sw_state(bnapi);
6424 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04006425 }
6426 }
6427}
6428
Michael Chan6988bd92016-06-13 02:25:29 -04006429static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04006430{
Michael Chan6988bd92016-06-13 02:25:29 -04006431 if (!silent)
6432 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05006433 if (netif_running(bp->dev)) {
6434 bnxt_close_nic(bp, false, false);
6435 bnxt_open_nic(bp, false, false);
6436 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006437}
6438
6439static void bnxt_tx_timeout(struct net_device *dev)
6440{
6441 struct bnxt *bp = netdev_priv(dev);
6442
6443 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
6444 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
6445 schedule_work(&bp->sp_task);
6446}
6447
6448#ifdef CONFIG_NET_POLL_CONTROLLER
6449static void bnxt_poll_controller(struct net_device *dev)
6450{
6451 struct bnxt *bp = netdev_priv(dev);
6452 int i;
6453
6454 for (i = 0; i < bp->cp_nr_rings; i++) {
6455 struct bnxt_irq *irq = &bp->irq_tbl[i];
6456
6457 disable_irq(irq->vector);
6458 irq->handler(irq->vector, bp->bnapi[i]);
6459 enable_irq(irq->vector);
6460 }
6461}
6462#endif
6463
6464static void bnxt_timer(unsigned long data)
6465{
6466 struct bnxt *bp = (struct bnxt *)data;
6467 struct net_device *dev = bp->dev;
6468
6469 if (!netif_running(dev))
6470 return;
6471
6472 if (atomic_read(&bp->intr_sem) != 0)
6473 goto bnxt_restart_timer;
6474
Michael Chan3bdf56c2016-03-07 15:38:45 -05006475 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
6476 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
6477 schedule_work(&bp->sp_task);
6478 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006479bnxt_restart_timer:
6480 mod_timer(&bp->timer, jiffies + bp->current_interval);
6481}
6482
Michael Chana551ee92017-01-25 02:55:07 -05006483static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04006484{
Michael Chana551ee92017-01-25 02:55:07 -05006485 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
6486 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04006487 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
6488 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
6489 */
6490 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6491 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05006492}
6493
6494static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
6495{
Michael Chan6988bd92016-06-13 02:25:29 -04006496 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6497 rtnl_unlock();
6498}
6499
Michael Chana551ee92017-01-25 02:55:07 -05006500/* Only called from bnxt_sp_task() */
6501static void bnxt_reset(struct bnxt *bp, bool silent)
6502{
6503 bnxt_rtnl_lock_sp(bp);
6504 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6505 bnxt_reset_task(bp, silent);
6506 bnxt_rtnl_unlock_sp(bp);
6507}
6508
Michael Chanc0c050c2015-10-22 16:01:17 -04006509static void bnxt_cfg_ntp_filters(struct bnxt *);
6510
6511static void bnxt_sp_task(struct work_struct *work)
6512{
6513 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04006514
Michael Chan4cebdce2015-12-09 19:35:43 -05006515 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6516 smp_mb__after_atomic();
6517 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6518 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006519 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05006520 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006521
6522 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
6523 bnxt_cfg_rx_mode(bp);
6524
6525 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
6526 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006527 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
6528 bnxt_hwrm_exec_fwd_req(bp);
6529 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6530 bnxt_hwrm_tunnel_dst_port_alloc(
6531 bp, bp->vxlan_port,
6532 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6533 }
6534 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6535 bnxt_hwrm_tunnel_dst_port_free(
6536 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6537 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006538 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6539 bnxt_hwrm_tunnel_dst_port_alloc(
6540 bp, bp->nge_port,
6541 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6542 }
6543 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6544 bnxt_hwrm_tunnel_dst_port_free(
6545 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6546 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05006547 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
6548 bnxt_hwrm_port_qstats(bp);
6549
Michael Chana551ee92017-01-25 02:55:07 -05006550 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
6551 * must be the last functions to be called before exiting.
6552 */
Michael Chan0eaa24b2017-01-25 02:55:08 -05006553 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
6554 int rc = 0;
6555
6556 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
6557 &bp->sp_event))
6558 bnxt_hwrm_phy_qcaps(bp);
6559
6560 bnxt_rtnl_lock_sp(bp);
6561 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6562 rc = bnxt_update_link(bp, true);
6563 bnxt_rtnl_unlock_sp(bp);
6564 if (rc)
6565 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
6566 rc);
6567 }
Michael Chan90c694b2017-01-25 02:55:09 -05006568 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
6569 bnxt_rtnl_lock_sp(bp);
6570 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6571 bnxt_get_port_module_status(bp);
6572 bnxt_rtnl_unlock_sp(bp);
6573 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006574 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
6575 bnxt_reset(bp, false);
6576
6577 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
6578 bnxt_reset(bp, true);
6579
Michael Chanc0c050c2015-10-22 16:01:17 -04006580 smp_mb__before_atomic();
6581 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6582}
6583
Michael Chand1e79252017-02-06 16:55:38 -05006584/* Under rtnl_lock */
6585int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs)
6586{
6587 int max_rx, max_tx, tx_sets = 1;
6588 int tx_rings_needed;
6589 bool sh = true;
6590 int rc;
6591
6592 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
6593 sh = false;
6594
6595 if (tcs)
6596 tx_sets = tcs;
6597
6598 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
6599 if (rc)
6600 return rc;
6601
6602 if (max_rx < rx)
6603 return -ENOMEM;
6604
6605 tx_rings_needed = tx * tx_sets;
6606 if (max_tx < tx_rings_needed)
6607 return -ENOMEM;
6608
6609 if (bnxt_hwrm_reserve_tx_rings(bp, &tx_rings_needed) ||
6610 tx_rings_needed < (tx * tx_sets))
6611 return -ENOMEM;
6612 return 0;
6613}
6614
Michael Chanc0c050c2015-10-22 16:01:17 -04006615static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
6616{
6617 int rc;
6618 struct bnxt *bp = netdev_priv(dev);
6619
6620 SET_NETDEV_DEV(dev, &pdev->dev);
6621
6622 /* enable device (incl. PCI PM wakeup), and bus-mastering */
6623 rc = pci_enable_device(pdev);
6624 if (rc) {
6625 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
6626 goto init_err;
6627 }
6628
6629 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
6630 dev_err(&pdev->dev,
6631 "Cannot find PCI device base address, aborting\n");
6632 rc = -ENODEV;
6633 goto init_err_disable;
6634 }
6635
6636 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6637 if (rc) {
6638 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
6639 goto init_err_disable;
6640 }
6641
6642 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
6643 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
6644 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
6645 goto init_err_disable;
6646 }
6647
6648 pci_set_master(pdev);
6649
6650 bp->dev = dev;
6651 bp->pdev = pdev;
6652
6653 bp->bar0 = pci_ioremap_bar(pdev, 0);
6654 if (!bp->bar0) {
6655 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
6656 rc = -ENOMEM;
6657 goto init_err_release;
6658 }
6659
6660 bp->bar1 = pci_ioremap_bar(pdev, 2);
6661 if (!bp->bar1) {
6662 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
6663 rc = -ENOMEM;
6664 goto init_err_release;
6665 }
6666
6667 bp->bar2 = pci_ioremap_bar(pdev, 4);
6668 if (!bp->bar2) {
6669 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
6670 rc = -ENOMEM;
6671 goto init_err_release;
6672 }
6673
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006674 pci_enable_pcie_error_reporting(pdev);
6675
Michael Chanc0c050c2015-10-22 16:01:17 -04006676 INIT_WORK(&bp->sp_task, bnxt_sp_task);
6677
6678 spin_lock_init(&bp->ntp_fltr_lock);
6679
6680 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
6681 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
6682
Michael Chandfb5b892016-02-26 04:00:01 -05006683 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05006684 bp->rx_coal_ticks = 12;
6685 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05006686 bp->rx_coal_ticks_irq = 1;
6687 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04006688
Michael Chandfc9c942016-02-26 04:00:03 -05006689 bp->tx_coal_ticks = 25;
6690 bp->tx_coal_bufs = 30;
6691 bp->tx_coal_ticks_irq = 2;
6692 bp->tx_coal_bufs_irq = 2;
6693
Michael Chan51f30782016-07-01 18:46:29 -04006694 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
6695
Michael Chanc0c050c2015-10-22 16:01:17 -04006696 init_timer(&bp->timer);
6697 bp->timer.data = (unsigned long)bp;
6698 bp->timer.function = bnxt_timer;
6699 bp->current_interval = BNXT_TIMER_INTERVAL;
6700
Michael Chancaefe522015-12-09 19:35:42 -05006701 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006702
6703 return 0;
6704
6705init_err_release:
6706 if (bp->bar2) {
6707 pci_iounmap(pdev, bp->bar2);
6708 bp->bar2 = NULL;
6709 }
6710
6711 if (bp->bar1) {
6712 pci_iounmap(pdev, bp->bar1);
6713 bp->bar1 = NULL;
6714 }
6715
6716 if (bp->bar0) {
6717 pci_iounmap(pdev, bp->bar0);
6718 bp->bar0 = NULL;
6719 }
6720
6721 pci_release_regions(pdev);
6722
6723init_err_disable:
6724 pci_disable_device(pdev);
6725
6726init_err:
6727 return rc;
6728}
6729
6730/* rtnl_lock held */
6731static int bnxt_change_mac_addr(struct net_device *dev, void *p)
6732{
6733 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006734 struct bnxt *bp = netdev_priv(dev);
6735 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006736
6737 if (!is_valid_ether_addr(addr->sa_data))
6738 return -EADDRNOTAVAIL;
6739
Michael Chan84c33dd2016-04-11 04:11:13 -04006740 rc = bnxt_approve_mac(bp, addr->sa_data);
6741 if (rc)
6742 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006743
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006744 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
6745 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006746
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006747 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6748 if (netif_running(dev)) {
6749 bnxt_close_nic(bp, false, false);
6750 rc = bnxt_open_nic(bp, false, false);
6751 }
6752
6753 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006754}
6755
6756/* rtnl_lock held */
6757static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
6758{
6759 struct bnxt *bp = netdev_priv(dev);
6760
Michael Chanc0c050c2015-10-22 16:01:17 -04006761 if (netif_running(dev))
6762 bnxt_close_nic(bp, false, false);
6763
6764 dev->mtu = new_mtu;
6765 bnxt_set_ring_params(bp);
6766
6767 if (netif_running(dev))
6768 return bnxt_open_nic(bp, false, false);
6769
6770 return 0;
6771}
6772
Michael Chanc5e3deb2016-12-02 21:17:15 -05006773int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04006774{
6775 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05006776 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05006777 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08006778
Michael Chanc0c050c2015-10-22 16:01:17 -04006779 if (tc > bp->max_tc) {
6780 netdev_err(dev, "too many traffic classes requested: %d Max supported is %d\n",
6781 tc, bp->max_tc);
6782 return -EINVAL;
6783 }
6784
6785 if (netdev_get_num_tc(dev) == tc)
6786 return 0;
6787
Michael Chan3ffb6a32016-11-11 00:11:42 -05006788 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
6789 sh = true;
6790
Michael Chand1e79252017-02-06 16:55:38 -05006791 rc = bnxt_reserve_rings(bp, bp->tx_nr_rings_per_tc,
6792 bp->rx_nr_rings, tc);
6793 if (rc)
6794 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006795
6796 /* Needs to close the device and do hw resource re-allocations */
6797 if (netif_running(bp->dev))
6798 bnxt_close_nic(bp, true, false);
6799
6800 if (tc) {
6801 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
6802 netdev_set_num_tc(dev, tc);
6803 } else {
6804 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
6805 netdev_reset_tc(dev);
6806 }
Michael Chan3ffb6a32016-11-11 00:11:42 -05006807 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6808 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04006809 bp->num_stat_ctxs = bp->cp_nr_rings;
6810
6811 if (netif_running(bp->dev))
6812 return bnxt_open_nic(bp, true, false);
6813
6814 return 0;
6815}
6816
Michael Chanc5e3deb2016-12-02 21:17:15 -05006817static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
6818 struct tc_to_netdev *ntc)
6819{
6820 if (ntc->type != TC_SETUP_MQPRIO)
6821 return -EINVAL;
6822
6823 return bnxt_setup_mq_tc(dev, ntc->tc);
6824}
6825
Michael Chanc0c050c2015-10-22 16:01:17 -04006826#ifdef CONFIG_RFS_ACCEL
6827static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
6828 struct bnxt_ntuple_filter *f2)
6829{
6830 struct flow_keys *keys1 = &f1->fkeys;
6831 struct flow_keys *keys2 = &f2->fkeys;
6832
6833 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
6834 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
6835 keys1->ports.ports == keys2->ports.ports &&
6836 keys1->basic.ip_proto == keys2->basic.ip_proto &&
6837 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chana54c4d72016-07-25 12:33:35 -04006838 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
6839 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04006840 return true;
6841
6842 return false;
6843}
6844
6845static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
6846 u16 rxq_index, u32 flow_id)
6847{
6848 struct bnxt *bp = netdev_priv(dev);
6849 struct bnxt_ntuple_filter *fltr, *new_fltr;
6850 struct flow_keys *fkeys;
6851 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04006852 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006853 struct hlist_head *head;
6854
6855 if (skb->encapsulation)
6856 return -EPROTONOSUPPORT;
6857
Michael Chana54c4d72016-07-25 12:33:35 -04006858 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
6859 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6860 int off = 0, j;
6861
6862 netif_addr_lock_bh(dev);
6863 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
6864 if (ether_addr_equal(eth->h_dest,
6865 vnic->uc_list + off)) {
6866 l2_idx = j + 1;
6867 break;
6868 }
6869 }
6870 netif_addr_unlock_bh(dev);
6871 if (!l2_idx)
6872 return -EINVAL;
6873 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006874 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
6875 if (!new_fltr)
6876 return -ENOMEM;
6877
6878 fkeys = &new_fltr->fkeys;
6879 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
6880 rc = -EPROTONOSUPPORT;
6881 goto err_free;
6882 }
6883
Michael Chandda0e742016-12-29 12:13:40 -05006884 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
6885 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04006886 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
6887 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
6888 rc = -EPROTONOSUPPORT;
6889 goto err_free;
6890 }
Michael Chandda0e742016-12-29 12:13:40 -05006891 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
6892 bp->hwrm_spec_code < 0x10601) {
6893 rc = -EPROTONOSUPPORT;
6894 goto err_free;
6895 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006896
Michael Chana54c4d72016-07-25 12:33:35 -04006897 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04006898 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
6899
6900 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
6901 head = &bp->ntp_fltr_hash_tbl[idx];
6902 rcu_read_lock();
6903 hlist_for_each_entry_rcu(fltr, head, hash) {
6904 if (bnxt_fltr_match(fltr, new_fltr)) {
6905 rcu_read_unlock();
6906 rc = 0;
6907 goto err_free;
6908 }
6909 }
6910 rcu_read_unlock();
6911
6912 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05006913 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6914 BNXT_NTP_FLTR_MAX_FLTR, 0);
6915 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006916 spin_unlock_bh(&bp->ntp_fltr_lock);
6917 rc = -ENOMEM;
6918 goto err_free;
6919 }
6920
Michael Chan84e86b92015-11-05 16:25:50 -05006921 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04006922 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04006923 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04006924 new_fltr->rxq = rxq_index;
6925 hlist_add_head_rcu(&new_fltr->hash, head);
6926 bp->ntp_fltr_count++;
6927 spin_unlock_bh(&bp->ntp_fltr_lock);
6928
6929 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
6930 schedule_work(&bp->sp_task);
6931
6932 return new_fltr->sw_id;
6933
6934err_free:
6935 kfree(new_fltr);
6936 return rc;
6937}
6938
6939static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6940{
6941 int i;
6942
6943 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
6944 struct hlist_head *head;
6945 struct hlist_node *tmp;
6946 struct bnxt_ntuple_filter *fltr;
6947 int rc;
6948
6949 head = &bp->ntp_fltr_hash_tbl[i];
6950 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
6951 bool del = false;
6952
6953 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
6954 if (rps_may_expire_flow(bp->dev, fltr->rxq,
6955 fltr->flow_id,
6956 fltr->sw_id)) {
6957 bnxt_hwrm_cfa_ntuple_filter_free(bp,
6958 fltr);
6959 del = true;
6960 }
6961 } else {
6962 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
6963 fltr);
6964 if (rc)
6965 del = true;
6966 else
6967 set_bit(BNXT_FLTR_VALID, &fltr->state);
6968 }
6969
6970 if (del) {
6971 spin_lock_bh(&bp->ntp_fltr_lock);
6972 hlist_del_rcu(&fltr->hash);
6973 bp->ntp_fltr_count--;
6974 spin_unlock_bh(&bp->ntp_fltr_lock);
6975 synchronize_rcu();
6976 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
6977 kfree(fltr);
6978 }
6979 }
6980 }
Jeffrey Huang19241362016-02-26 04:00:00 -05006981 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
6982 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04006983}
6984
6985#else
6986
6987static void bnxt_cfg_ntp_filters(struct bnxt *bp)
6988{
6989}
6990
6991#endif /* CONFIG_RFS_ACCEL */
6992
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006993static void bnxt_udp_tunnel_add(struct net_device *dev,
6994 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04006995{
6996 struct bnxt *bp = netdev_priv(dev);
6997
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006998 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
6999 return;
7000
Michael Chanc0c050c2015-10-22 16:01:17 -04007001 if (!netif_running(dev))
7002 return;
7003
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007004 switch (ti->type) {
7005 case UDP_TUNNEL_TYPE_VXLAN:
7006 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
7007 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007008
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007009 bp->vxlan_port_cnt++;
7010 if (bp->vxlan_port_cnt == 1) {
7011 bp->vxlan_port = ti->port;
7012 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04007013 schedule_work(&bp->sp_task);
7014 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007015 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007016 case UDP_TUNNEL_TYPE_GENEVE:
7017 if (bp->nge_port_cnt && bp->nge_port != ti->port)
7018 return;
7019
7020 bp->nge_port_cnt++;
7021 if (bp->nge_port_cnt == 1) {
7022 bp->nge_port = ti->port;
7023 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
7024 }
7025 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007026 default:
7027 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007028 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007029
7030 schedule_work(&bp->sp_task);
7031}
7032
7033static void bnxt_udp_tunnel_del(struct net_device *dev,
7034 struct udp_tunnel_info *ti)
7035{
7036 struct bnxt *bp = netdev_priv(dev);
7037
7038 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7039 return;
7040
7041 if (!netif_running(dev))
7042 return;
7043
7044 switch (ti->type) {
7045 case UDP_TUNNEL_TYPE_VXLAN:
7046 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
7047 return;
7048 bp->vxlan_port_cnt--;
7049
7050 if (bp->vxlan_port_cnt != 0)
7051 return;
7052
7053 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
7054 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007055 case UDP_TUNNEL_TYPE_GENEVE:
7056 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
7057 return;
7058 bp->nge_port_cnt--;
7059
7060 if (bp->nge_port_cnt != 0)
7061 return;
7062
7063 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
7064 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007065 default:
7066 return;
7067 }
7068
7069 schedule_work(&bp->sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007070}
7071
7072static const struct net_device_ops bnxt_netdev_ops = {
7073 .ndo_open = bnxt_open,
7074 .ndo_start_xmit = bnxt_start_xmit,
7075 .ndo_stop = bnxt_close,
7076 .ndo_get_stats64 = bnxt_get_stats64,
7077 .ndo_set_rx_mode = bnxt_set_rx_mode,
7078 .ndo_do_ioctl = bnxt_ioctl,
7079 .ndo_validate_addr = eth_validate_addr,
7080 .ndo_set_mac_address = bnxt_change_mac_addr,
7081 .ndo_change_mtu = bnxt_change_mtu,
7082 .ndo_fix_features = bnxt_fix_features,
7083 .ndo_set_features = bnxt_set_features,
7084 .ndo_tx_timeout = bnxt_tx_timeout,
7085#ifdef CONFIG_BNXT_SRIOV
7086 .ndo_get_vf_config = bnxt_get_vf_config,
7087 .ndo_set_vf_mac = bnxt_set_vf_mac,
7088 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
7089 .ndo_set_vf_rate = bnxt_set_vf_bw,
7090 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
7091 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
7092#endif
7093#ifdef CONFIG_NET_POLL_CONTROLLER
7094 .ndo_poll_controller = bnxt_poll_controller,
7095#endif
7096 .ndo_setup_tc = bnxt_setup_tc,
7097#ifdef CONFIG_RFS_ACCEL
7098 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
7099#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007100 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
7101 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Michael Chanc0c050c2015-10-22 16:01:17 -04007102};
7103
7104static void bnxt_remove_one(struct pci_dev *pdev)
7105{
7106 struct net_device *dev = pci_get_drvdata(pdev);
7107 struct bnxt *bp = netdev_priv(dev);
7108
7109 if (BNXT_PF(bp))
7110 bnxt_sriov_disable(bp);
7111
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007112 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007113 unregister_netdev(dev);
7114 cancel_work_sync(&bp->sp_task);
7115 bp->sp_event = 0;
7116
Michael Chan78095922016-12-07 00:26:16 -05007117 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05007118 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007119 bnxt_free_hwrm_resources(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05007120 bnxt_dcb_free(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007121 pci_iounmap(pdev, bp->bar2);
7122 pci_iounmap(pdev, bp->bar1);
7123 pci_iounmap(pdev, bp->bar0);
Michael Chana588e452016-12-07 00:26:21 -05007124 kfree(bp->edev);
7125 bp->edev = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04007126 free_netdev(dev);
7127
7128 pci_release_regions(pdev);
7129 pci_disable_device(pdev);
7130}
7131
7132static int bnxt_probe_phy(struct bnxt *bp)
7133{
7134 int rc = 0;
7135 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04007136
Michael Chan170ce012016-04-05 14:08:57 -04007137 rc = bnxt_hwrm_phy_qcaps(bp);
7138 if (rc) {
7139 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
7140 rc);
7141 return rc;
7142 }
7143
Michael Chanc0c050c2015-10-22 16:01:17 -04007144 rc = bnxt_update_link(bp, false);
7145 if (rc) {
7146 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
7147 rc);
7148 return rc;
7149 }
7150
Michael Chan93ed8112016-06-13 02:25:37 -04007151 /* Older firmware does not have supported_auto_speeds, so assume
7152 * that all supported speeds can be autonegotiated.
7153 */
7154 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
7155 link_info->support_auto_speeds = link_info->support_speeds;
7156
Michael Chanc0c050c2015-10-22 16:01:17 -04007157 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05007158 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04007159 link_info->autoneg = BNXT_AUTONEG_SPEED;
7160 if (bp->hwrm_spec_code >= 0x10201) {
7161 if (link_info->auto_pause_setting &
7162 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
7163 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7164 } else {
7165 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7166 }
Michael Chan0d8abf02016-02-10 17:33:47 -05007167 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05007168 } else {
7169 link_info->req_link_speed = link_info->force_link_speed;
7170 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007171 }
Michael Chanc9ee9512016-04-05 14:08:56 -04007172 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
7173 link_info->req_flow_ctrl =
7174 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
7175 else
7176 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007177 return rc;
7178}
7179
7180static int bnxt_get_max_irq(struct pci_dev *pdev)
7181{
7182 u16 ctrl;
7183
7184 if (!pdev->msix_cap)
7185 return 1;
7186
7187 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
7188 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
7189}
7190
Michael Chan6e6c5a52016-01-02 23:45:02 -05007191static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7192 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007193{
Michael Chan6e6c5a52016-01-02 23:45:02 -05007194 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007195
Michael Chan379a80a2015-10-23 15:06:19 -04007196#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007197 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007198 *max_tx = bp->vf.max_tx_rings;
7199 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007200 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
7201 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05007202 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007203 } else
Michael Chan379a80a2015-10-23 15:06:19 -04007204#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007205 {
7206 *max_tx = bp->pf.max_tx_rings;
7207 *max_rx = bp->pf.max_rx_rings;
7208 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
7209 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
7210 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04007211 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04007212 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
7213 *max_cp -= 1;
7214 *max_rx -= 2;
7215 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007216 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7217 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05007218 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007219}
7220
7221int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
7222{
7223 int rx, tx, cp;
7224
7225 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
7226 if (!rx || !tx || !cp)
7227 return -ENOMEM;
7228
7229 *max_rx = rx;
7230 *max_tx = tx;
7231 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
7232}
7233
Michael Chane4060d32016-12-07 00:26:19 -05007234static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7235 bool shared)
7236{
7237 int rc;
7238
7239 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007240 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
7241 /* Not enough rings, try disabling agg rings. */
7242 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
7243 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
7244 if (rc)
7245 return rc;
7246 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
7247 bp->dev->hw_features &= ~NETIF_F_LRO;
7248 bp->dev->features &= ~NETIF_F_LRO;
7249 bnxt_set_ring_params(bp);
7250 }
Michael Chane4060d32016-12-07 00:26:19 -05007251
7252 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
7253 int max_cp, max_stat, max_irq;
7254
7255 /* Reserve minimum resources for RoCE */
7256 max_cp = bnxt_get_max_func_cp_rings(bp);
7257 max_stat = bnxt_get_max_func_stat_ctxs(bp);
7258 max_irq = bnxt_get_max_func_irqs(bp);
7259 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
7260 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
7261 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
7262 return 0;
7263
7264 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
7265 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
7266 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
7267 max_cp = min_t(int, max_cp, max_irq);
7268 max_cp = min_t(int, max_cp, max_stat);
7269 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
7270 if (rc)
7271 rc = 0;
7272 }
7273 return rc;
7274}
7275
Michael Chan6e6c5a52016-01-02 23:45:02 -05007276static int bnxt_set_dflt_rings(struct bnxt *bp)
7277{
7278 int dflt_rings, max_rx_rings, max_tx_rings, rc;
7279 bool sh = true;
7280
7281 if (sh)
7282 bp->flags |= BNXT_FLAG_SHARED_RINGS;
7283 dflt_rings = netif_get_num_default_rss_queues();
Michael Chane4060d32016-12-07 00:26:19 -05007284 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007285 if (rc)
7286 return rc;
7287 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
7288 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan391be5c2016-12-29 12:13:41 -05007289
7290 rc = bnxt_hwrm_reserve_tx_rings(bp, &bp->tx_nr_rings_per_tc);
7291 if (rc)
7292 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
7293
Michael Chan6e6c5a52016-01-02 23:45:02 -05007294 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7295 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7296 bp->tx_nr_rings + bp->rx_nr_rings;
7297 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04007298 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7299 bp->rx_nr_rings++;
7300 bp->cp_nr_rings++;
7301 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05007302 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007303}
7304
Michael Chan7b08f662016-12-07 00:26:18 -05007305void bnxt_restore_pf_fw_resources(struct bnxt *bp)
7306{
7307 ASSERT_RTNL();
7308 bnxt_hwrm_func_qcaps(bp);
Michael Chana588e452016-12-07 00:26:21 -05007309 bnxt_subtract_ulp_resources(bp, BNXT_ROCE_ULP);
Michael Chan7b08f662016-12-07 00:26:18 -05007310}
7311
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007312static void bnxt_parse_log_pcie_link(struct bnxt *bp)
7313{
7314 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
7315 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
7316
7317 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
7318 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
7319 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
7320 else
7321 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
7322 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
7323 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
7324 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
7325 "Unknown", width);
7326}
7327
Michael Chanc0c050c2015-10-22 16:01:17 -04007328static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7329{
7330 static int version_printed;
7331 struct net_device *dev;
7332 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007333 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04007334
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04007335 if (pdev->device == 0x16cd && pci_is_bridge(pdev))
7336 return -ENODEV;
7337
Michael Chanc0c050c2015-10-22 16:01:17 -04007338 if (version_printed++ == 0)
7339 pr_info("%s", version);
7340
7341 max_irqs = bnxt_get_max_irq(pdev);
7342 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
7343 if (!dev)
7344 return -ENOMEM;
7345
7346 bp = netdev_priv(dev);
7347
7348 if (bnxt_vf_pciid(ent->driver_data))
7349 bp->flags |= BNXT_FLAG_VF;
7350
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007351 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04007352 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04007353
7354 rc = bnxt_init_board(pdev, dev);
7355 if (rc < 0)
7356 goto init_err_free;
7357
7358 dev->netdev_ops = &bnxt_netdev_ops;
7359 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
7360 dev->ethtool_ops = &bnxt_ethtool_ops;
7361
7362 pci_set_drvdata(pdev, dev);
7363
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007364 rc = bnxt_alloc_hwrm_resources(bp);
7365 if (rc)
7366 goto init_err;
7367
7368 mutex_init(&bp->hwrm_cmd_lock);
7369 rc = bnxt_hwrm_ver_get(bp);
7370 if (rc)
7371 goto init_err;
7372
Rob Swindell5ac67d82016-09-19 03:58:03 -04007373 bnxt_hwrm_fw_set_time(bp);
7374
Michael Chanc0c050c2015-10-22 16:01:17 -04007375 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7376 NETIF_F_TSO | NETIF_F_TSO6 |
7377 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07007378 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07007379 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
7380 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007381 NETIF_F_RXCSUM | NETIF_F_GRO;
7382
7383 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
7384 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04007385
Michael Chanc0c050c2015-10-22 16:01:17 -04007386 dev->hw_enc_features =
7387 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7388 NETIF_F_TSO | NETIF_F_TSO6 |
7389 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07007390 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07007391 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07007392 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
7393 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04007394 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
7395 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
7396 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
7397 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
7398 dev->priv_flags |= IFF_UNICAST_FLT;
7399
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007400 /* MTU range: 60 - 9500 */
7401 dev->min_mtu = ETH_ZLEN;
Michael Chanc61fb992017-02-06 16:55:36 -05007402 dev->max_mtu = BNXT_MAX_MTU;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007403
Michael Chan7df4ae92016-12-02 21:17:17 -05007404 bnxt_dcb_init(bp);
7405
Michael Chanc0c050c2015-10-22 16:01:17 -04007406#ifdef CONFIG_BNXT_SRIOV
7407 init_waitqueue_head(&bp->sriov_cfg_wait);
7408#endif
Michael Chan309369c2016-06-13 02:25:34 -04007409 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan94758f82016-06-13 02:25:35 -04007410 if (BNXT_CHIP_NUM_57X1X(bp->chip_num))
7411 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan309369c2016-06-13 02:25:34 -04007412
Michael Chanc0c050c2015-10-22 16:01:17 -04007413 rc = bnxt_hwrm_func_drv_rgtr(bp);
7414 if (rc)
7415 goto init_err;
7416
Michael Chana1653b12016-12-07 00:26:20 -05007417 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
7418 if (rc)
7419 goto init_err;
7420
Michael Chana588e452016-12-07 00:26:21 -05007421 bp->ulp_probe = bnxt_ulp_probe;
7422
Michael Chanc0c050c2015-10-22 16:01:17 -04007423 /* Get the MAX capabilities for this function */
7424 rc = bnxt_hwrm_func_qcaps(bp);
7425 if (rc) {
7426 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
7427 rc);
7428 rc = -1;
7429 goto init_err;
7430 }
7431
7432 rc = bnxt_hwrm_queue_qportcfg(bp);
7433 if (rc) {
7434 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
7435 rc);
7436 rc = -1;
7437 goto init_err;
7438 }
7439
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007440 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05007441 bnxt_hwrm_port_led_qcaps(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007442
Michael Chanc61fb992017-02-06 16:55:36 -05007443 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04007444 bnxt_set_tpa_flags(bp);
7445 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05007446 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007447 rc = bnxt_set_dflt_rings(bp);
7448 if (rc) {
7449 netdev_err(bp->dev, "Not enough rings available.\n");
7450 rc = -ENOMEM;
7451 goto init_err;
7452 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007453
Michael Chan87da7f72016-11-16 21:13:09 -05007454 /* Default RSS hash cfg. */
7455 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
7456 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
7457 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
7458 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
7459 if (!BNXT_CHIP_NUM_57X0X(bp->chip_num) &&
7460 !BNXT_CHIP_TYPE_NITRO_A0(bp) &&
7461 bp->hwrm_spec_code >= 0x10501) {
7462 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
7463 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
7464 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
7465 }
7466
Michael Chan8fdefd62016-12-29 12:13:36 -05007467 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05007468 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007469 dev->hw_features |= NETIF_F_NTUPLE;
7470 if (bnxt_rfs_capable(bp)) {
7471 bp->flags |= BNXT_FLAG_RFS;
7472 dev->features |= NETIF_F_NTUPLE;
7473 }
7474 }
7475
Michael Chanc0c050c2015-10-22 16:01:17 -04007476 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
7477 bp->flags |= BNXT_FLAG_STRIP_VLAN;
7478
7479 rc = bnxt_probe_phy(bp);
7480 if (rc)
7481 goto init_err;
7482
Michael Chanaa8ed022016-12-07 00:26:17 -05007483 rc = bnxt_hwrm_func_reset(bp);
7484 if (rc)
7485 goto init_err;
7486
Michael Chan78095922016-12-07 00:26:16 -05007487 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007488 if (rc)
7489 goto init_err;
7490
Michael Chan78095922016-12-07 00:26:16 -05007491 rc = register_netdev(dev);
7492 if (rc)
7493 goto init_err_clr_int;
7494
Michael Chanc0c050c2015-10-22 16:01:17 -04007495 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
7496 board_info[ent->driver_data].name,
7497 (long)pci_resource_start(pdev, 0), dev->dev_addr);
7498
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007499 bnxt_parse_log_pcie_link(bp);
7500
Michael Chanc0c050c2015-10-22 16:01:17 -04007501 return 0;
7502
Michael Chan78095922016-12-07 00:26:16 -05007503init_err_clr_int:
7504 bnxt_clear_int_mode(bp);
7505
Michael Chanc0c050c2015-10-22 16:01:17 -04007506init_err:
7507 pci_iounmap(pdev, bp->bar0);
7508 pci_release_regions(pdev);
7509 pci_disable_device(pdev);
7510
7511init_err_free:
7512 free_netdev(dev);
7513 return rc;
7514}
7515
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007516/**
7517 * bnxt_io_error_detected - called when PCI error is detected
7518 * @pdev: Pointer to PCI device
7519 * @state: The current pci connection state
7520 *
7521 * This function is called after a PCI bus error affecting
7522 * this device has been detected.
7523 */
7524static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
7525 pci_channel_state_t state)
7526{
7527 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05007528 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007529
7530 netdev_info(netdev, "PCI I/O error detected\n");
7531
7532 rtnl_lock();
7533 netif_device_detach(netdev);
7534
Michael Chana588e452016-12-07 00:26:21 -05007535 bnxt_ulp_stop(bp);
7536
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007537 if (state == pci_channel_io_perm_failure) {
7538 rtnl_unlock();
7539 return PCI_ERS_RESULT_DISCONNECT;
7540 }
7541
7542 if (netif_running(netdev))
7543 bnxt_close(netdev);
7544
7545 pci_disable_device(pdev);
7546 rtnl_unlock();
7547
7548 /* Request a slot slot reset. */
7549 return PCI_ERS_RESULT_NEED_RESET;
7550}
7551
7552/**
7553 * bnxt_io_slot_reset - called after the pci bus has been reset.
7554 * @pdev: Pointer to PCI device
7555 *
7556 * Restart the card from scratch, as if from a cold-boot.
7557 * At this point, the card has exprienced a hard reset,
7558 * followed by fixups by BIOS, and has its config space
7559 * set up identically to what it was at cold boot.
7560 */
7561static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
7562{
7563 struct net_device *netdev = pci_get_drvdata(pdev);
7564 struct bnxt *bp = netdev_priv(netdev);
7565 int err = 0;
7566 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
7567
7568 netdev_info(bp->dev, "PCI Slot Reset\n");
7569
7570 rtnl_lock();
7571
7572 if (pci_enable_device(pdev)) {
7573 dev_err(&pdev->dev,
7574 "Cannot re-enable PCI device after reset.\n");
7575 } else {
7576 pci_set_master(pdev);
7577
Michael Chanaa8ed022016-12-07 00:26:17 -05007578 err = bnxt_hwrm_func_reset(bp);
7579 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007580 err = bnxt_open(netdev);
7581
Michael Chana588e452016-12-07 00:26:21 -05007582 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007583 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05007584 bnxt_ulp_start(bp);
7585 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007586 }
7587
7588 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
7589 dev_close(netdev);
7590
7591 rtnl_unlock();
7592
7593 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7594 if (err) {
7595 dev_err(&pdev->dev,
7596 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7597 err); /* non-fatal, continue */
7598 }
7599
7600 return PCI_ERS_RESULT_RECOVERED;
7601}
7602
7603/**
7604 * bnxt_io_resume - called when traffic can start flowing again.
7605 * @pdev: Pointer to PCI device
7606 *
7607 * This callback is called when the error recovery driver tells
7608 * us that its OK to resume normal operation.
7609 */
7610static void bnxt_io_resume(struct pci_dev *pdev)
7611{
7612 struct net_device *netdev = pci_get_drvdata(pdev);
7613
7614 rtnl_lock();
7615
7616 netif_device_attach(netdev);
7617
7618 rtnl_unlock();
7619}
7620
7621static const struct pci_error_handlers bnxt_err_handler = {
7622 .error_detected = bnxt_io_error_detected,
7623 .slot_reset = bnxt_io_slot_reset,
7624 .resume = bnxt_io_resume
7625};
7626
Michael Chanc0c050c2015-10-22 16:01:17 -04007627static struct pci_driver bnxt_pci_driver = {
7628 .name = DRV_MODULE_NAME,
7629 .id_table = bnxt_pci_tbl,
7630 .probe = bnxt_init_one,
7631 .remove = bnxt_remove_one,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007632 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04007633#if defined(CONFIG_BNXT_SRIOV)
7634 .sriov_configure = bnxt_sriov_configure,
7635#endif
7636};
7637
7638module_pci_driver(bnxt_pci_driver);