blob: 7c39238322e034958aaef2d6b08f3409974b0780 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070028#include <plat-omap/dma-omap.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070040#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070041#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060043#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070044#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070045#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060046#include "cm2xxx.h"
47#include "cm3xxx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060048#include "prm.h"
49#include "cm.h"
50#include "prcm_mpu44xx.h"
51#include "prminst44xx.h"
52#include "cminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070053#include "prm2xxx.h"
54#include "prm3xxx.h"
55#include "prm44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000056
Tony Lindgren1dbae812005-11-10 14:26:51 +000057/*
58 * The machine specific code may provide the extra mapping besides the
59 * default mapping provided here.
60 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030061
Tony Lindgrene48f8142012-03-06 11:49:22 -080062#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030063static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000064 {
65 .virtual = L3_24XX_VIRT,
66 .pfn = __phys_to_pfn(L3_24XX_PHYS),
67 .length = L3_24XX_SIZE,
68 .type = MT_DEVICE
69 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080070 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030071 .virtual = L4_24XX_VIRT,
72 .pfn = __phys_to_pfn(L4_24XX_PHYS),
73 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080074 .type = MT_DEVICE
75 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030076};
77
Tony Lindgren59b479e2011-01-27 16:39:40 -080078#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030079static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000080 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070081 .virtual = DSP_MEM_2420_VIRT,
82 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
83 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080084 .type = MT_DEVICE
85 },
86 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070087 .virtual = DSP_IPI_2420_VIRT,
88 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
89 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080090 .type = MT_DEVICE
91 },
92 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070093 .virtual = DSP_MMU_2420_VIRT,
94 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
95 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000096 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030097 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000098};
99
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300100#endif
101
Tony Lindgren59b479e2011-01-27 16:39:40 -0800102#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300103static struct map_desc omap243x_io_desc[] __initdata = {
104 {
105 .virtual = L4_WK_243X_VIRT,
106 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
107 .length = L4_WK_243X_SIZE,
108 .type = MT_DEVICE
109 },
110 {
111 .virtual = OMAP243X_GPMC_VIRT,
112 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
113 .length = OMAP243X_GPMC_SIZE,
114 .type = MT_DEVICE
115 },
116 {
117 .virtual = OMAP243X_SDRC_VIRT,
118 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
119 .length = OMAP243X_SDRC_SIZE,
120 .type = MT_DEVICE
121 },
122 {
123 .virtual = OMAP243X_SMS_VIRT,
124 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
125 .length = OMAP243X_SMS_SIZE,
126 .type = MT_DEVICE
127 },
128};
129#endif
130#endif
131
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800132#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300133static struct map_desc omap34xx_io_desc[] __initdata = {
134 {
135 .virtual = L3_34XX_VIRT,
136 .pfn = __phys_to_pfn(L3_34XX_PHYS),
137 .length = L3_34XX_SIZE,
138 .type = MT_DEVICE
139 },
140 {
141 .virtual = L4_34XX_VIRT,
142 .pfn = __phys_to_pfn(L4_34XX_PHYS),
143 .length = L4_34XX_SIZE,
144 .type = MT_DEVICE
145 },
146 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300147 .virtual = OMAP34XX_GPMC_VIRT,
148 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
149 .length = OMAP34XX_GPMC_SIZE,
150 .type = MT_DEVICE
151 },
152 {
153 .virtual = OMAP343X_SMS_VIRT,
154 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
155 .length = OMAP343X_SMS_SIZE,
156 .type = MT_DEVICE
157 },
158 {
159 .virtual = OMAP343X_SDRC_VIRT,
160 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
161 .length = OMAP343X_SDRC_SIZE,
162 .type = MT_DEVICE
163 },
164 {
165 .virtual = L4_PER_34XX_VIRT,
166 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
167 .length = L4_PER_34XX_SIZE,
168 .type = MT_DEVICE
169 },
170 {
171 .virtual = L4_EMU_34XX_VIRT,
172 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
173 .length = L4_EMU_34XX_SIZE,
174 .type = MT_DEVICE
175 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700176#if defined(CONFIG_DEBUG_LL) && \
177 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
178 {
179 .virtual = ZOOM_UART_VIRT,
180 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
181 .length = SZ_1M,
182 .type = MT_DEVICE
183 },
184#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300185};
186#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800187
Kevin Hilman33959552012-05-10 11:10:07 -0700188#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800189static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800190 {
191 .virtual = L4_34XX_VIRT,
192 .pfn = __phys_to_pfn(L4_34XX_PHYS),
193 .length = L4_34XX_SIZE,
194 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800195 }
196};
197#endif
198
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700199#ifdef CONFIG_SOC_AM33XX
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800200static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800201 {
202 .virtual = L4_34XX_VIRT,
203 .pfn = __phys_to_pfn(L4_34XX_PHYS),
204 .length = L4_34XX_SIZE,
205 .type = MT_DEVICE
206 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800207 {
208 .virtual = L4_WK_AM33XX_VIRT,
209 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
210 .length = L4_WK_AM33XX_SIZE,
211 .type = MT_DEVICE
212 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800213};
214#endif
215
Santosh Shilimkar44169072009-05-28 14:16:04 -0700216#ifdef CONFIG_ARCH_OMAP4
217static struct map_desc omap44xx_io_desc[] __initdata = {
218 {
219 .virtual = L3_44XX_VIRT,
220 .pfn = __phys_to_pfn(L3_44XX_PHYS),
221 .length = L3_44XX_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
225 .virtual = L4_44XX_VIRT,
226 .pfn = __phys_to_pfn(L4_44XX_PHYS),
227 .length = L4_44XX_SIZE,
228 .type = MT_DEVICE,
229 },
230 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700231 .virtual = L4_PER_44XX_VIRT,
232 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
233 .length = L4_PER_44XX_SIZE,
234 .type = MT_DEVICE,
235 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700236#ifdef CONFIG_OMAP4_ERRATA_I688
237 {
238 .virtual = OMAP4_SRAM_VA,
239 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
240 .length = PAGE_SIZE,
241 .type = MT_MEMORY_SO,
242 },
243#endif
244
Santosh Shilimkar44169072009-05-28 14:16:04 -0700245};
246#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300247
R Sricharan05e152c2012-06-05 16:21:32 +0530248#ifdef CONFIG_SOC_OMAP5
249static struct map_desc omap54xx_io_desc[] __initdata = {
250 {
251 .virtual = L3_54XX_VIRT,
252 .pfn = __phys_to_pfn(L3_54XX_PHYS),
253 .length = L3_54XX_SIZE,
254 .type = MT_DEVICE,
255 },
256 {
257 .virtual = L4_54XX_VIRT,
258 .pfn = __phys_to_pfn(L4_54XX_PHYS),
259 .length = L4_54XX_SIZE,
260 .type = MT_DEVICE,
261 },
262 {
263 .virtual = L4_WK_54XX_VIRT,
264 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
265 .length = L4_WK_54XX_SIZE,
266 .type = MT_DEVICE,
267 },
268 {
269 .virtual = L4_PER_54XX_VIRT,
270 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
271 .length = L4_PER_54XX_SIZE,
272 .type = MT_DEVICE,
273 },
274};
275#endif
276
Tony Lindgren59b479e2011-01-27 16:39:40 -0800277#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600278void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800279{
280 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
281 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800282}
283#endif
284
Tony Lindgren59b479e2011-01-27 16:39:40 -0800285#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600286void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800287{
288 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
289 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800290}
291#endif
292
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800293#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600294void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800295{
296 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800297}
298#endif
299
Kevin Hilman33959552012-05-10 11:10:07 -0700300#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600301void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800302{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800303 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800304}
305#endif
306
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700307#ifdef CONFIG_SOC_AM33XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600308void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800309{
310 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800311}
312#endif
313
314#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600315void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800316{
317 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530318 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800319}
320#endif
321
R Sricharan05e152c2012-06-05 16:21:32 +0530322#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600323void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530324{
325 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
326}
327#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600328/*
329 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
330 *
331 * Sets the CORE DPLL3 M2 divider to the same value that it's at
332 * currently. This has the effect of setting the SDRC SDRAM AC timing
333 * registers to the values currently defined by the kernel. Currently
334 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
335 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
336 * or passes along the return value of clk_set_rate().
337 */
338static int __init _omap2_init_reprogram_sdrc(void)
339{
340 struct clk *dpll3_m2_ck;
341 int v = -EINVAL;
342 long rate;
343
344 if (!cpu_is_omap34xx())
345 return 0;
346
347 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000348 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600349 return -EINVAL;
350
351 rate = clk_get_rate(dpll3_m2_ck);
352 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
353 v = clk_set_rate(dpll3_m2_ck, rate);
354 if (v)
355 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
356
357 clk_put(dpll3_m2_ck);
358
359 return v;
360}
361
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700362static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
363{
364 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
365}
366
Tony Lindgren7b250af2011-10-04 18:26:28 -0700367static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100368{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700369 u8 postsetup_state;
370
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700371 /* Set the default postsetup state for all hwmods */
372#ifdef CONFIG_PM_RUNTIME
373 postsetup_state = _HWMOD_STATE_IDLE;
374#else
375 postsetup_state = _HWMOD_STATE_ENABLED;
376#endif
377 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200378
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600379 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700380}
381
Paul Walmsley16110792012-01-25 12:57:46 -0700382#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700383void __init omap2420_init_early(void)
384{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600385 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
386 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
387 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
388 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
389 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600390 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
391 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530392 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700393 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600394 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700395 omap2xxx_voltagedomains_init();
396 omap242x_powerdomains_init();
397 omap242x_clockdomains_init();
398 omap2420_hwmod_init();
399 omap_hwmod_init_postsetup();
400 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700401}
Shawn Guobbd707a2012-04-26 16:06:50 +0800402
403void __init omap2420_init_late(void)
404{
405 omap_mux_late_init();
406 omap2_common_pm_late_init();
407 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530408 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800409}
Paul Walmsley16110792012-01-25 12:57:46 -0700410#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700411
Paul Walmsley16110792012-01-25 12:57:46 -0700412#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700413void __init omap2430_init_early(void)
414{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600415 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
416 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
417 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
418 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
419 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600420 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
421 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530422 omap2xxx_check_revision();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700423 omap2xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600424 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700425 omap2xxx_voltagedomains_init();
426 omap243x_powerdomains_init();
427 omap243x_clockdomains_init();
428 omap2430_hwmod_init();
429 omap_hwmod_init_postsetup();
430 omap2430_clk_init();
431}
Shawn Guobbd707a2012-04-26 16:06:50 +0800432
433void __init omap2430_init_late(void)
434{
435 omap_mux_late_init();
436 omap2_common_pm_late_init();
437 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530438 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800439}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530440#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700441
442/*
443 * Currently only board-omap3beagle.c should call this because of the
444 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
445 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530446#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700447void __init omap3_init_early(void)
448{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600449 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
450 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
451 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
452 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
453 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600454 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
455 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530456 omap3xxx_check_revision();
457 omap3xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700458 omap3xxx_prm_init();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600459 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700460 omap3xxx_voltagedomains_init();
461 omap3xxx_powerdomains_init();
462 omap3xxx_clockdomains_init();
463 omap3xxx_hwmod_init();
464 omap_hwmod_init_postsetup();
465 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700466}
467
468void __init omap3430_init_early(void)
469{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700470 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700471}
472
473void __init omap35xx_init_early(void)
474{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700475 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700476}
477
478void __init omap3630_init_early(void)
479{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700480 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700481}
482
483void __init am35xx_init_early(void)
484{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700485 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700486}
487
Hemant Pedanekara9203602011-12-13 10:46:44 -0800488void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700489{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600490 omap2_set_globals_tap(OMAP343X_CLASS,
491 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
492 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
493 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600494 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
495 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530496 omap3xxx_check_revision();
497 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700498 omap3xxx_voltagedomains_init();
499 omap3xxx_powerdomains_init();
500 omap3xxx_clockdomains_init();
501 omap3xxx_hwmod_init();
502 omap_hwmod_init_postsetup();
503 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700504}
Shawn Guobbd707a2012-04-26 16:06:50 +0800505
506void __init omap3_init_late(void)
507{
508 omap_mux_late_init();
509 omap2_common_pm_late_init();
510 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530511 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800512}
513
514void __init omap3430_init_late(void)
515{
516 omap_mux_late_init();
517 omap2_common_pm_late_init();
518 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530519 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800520}
521
522void __init omap35xx_init_late(void)
523{
524 omap_mux_late_init();
525 omap2_common_pm_late_init();
526 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530527 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800528}
529
530void __init omap3630_init_late(void)
531{
532 omap_mux_late_init();
533 omap2_common_pm_late_init();
534 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530535 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800536}
537
538void __init am35xx_init_late(void)
539{
540 omap_mux_late_init();
541 omap2_common_pm_late_init();
542 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530543 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800544}
545
546void __init ti81xx_init_late(void)
547{
548 omap_mux_late_init();
549 omap2_common_pm_late_init();
550 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530551 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800552}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530553#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700554
Afzal Mohammed08f30982012-05-11 00:38:49 +0530555#ifdef CONFIG_SOC_AM33XX
556void __init am33xx_init_early(void)
557{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600558 omap2_set_globals_tap(AM335X_CLASS,
559 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
560 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
561 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600562 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
563 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530564 omap3xxx_check_revision();
565 ti81xx_check_features();
Vaibhav Hiremathce3fc892012-06-18 00:47:26 -0600566 am33xx_voltagedomains_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600567 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600568 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600569 am33xx_hwmod_init();
570 omap_hwmod_init_postsetup();
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +0530571 am33xx_clk_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530572}
573#endif
574
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530575#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700576void __init omap4430_init_early(void)
577{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600578 omap2_set_globals_tap(OMAP443X_CLASS,
579 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
580 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
581 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600582 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
583 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
584 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
585 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
586 omap_prm_base_init();
587 omap_cm_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530588 omap4xxx_check_revision();
589 omap4xxx_check_features();
Paul Walmsley63a293e2012-11-21 16:15:16 -0700590 omap44xx_prm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700591 omap44xx_voltagedomains_init();
592 omap44xx_powerdomains_init();
593 omap44xx_clockdomains_init();
594 omap44xx_hwmod_init();
595 omap_hwmod_init_postsetup();
596 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700597}
Shawn Guobbd707a2012-04-26 16:06:50 +0800598
599void __init omap4430_init_late(void)
600{
601 omap_mux_late_init();
602 omap2_common_pm_late_init();
603 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530604 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800605}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530606#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700607
R Sricharan05e152c2012-06-05 16:21:32 +0530608#ifdef CONFIG_SOC_OMAP5
609void __init omap5_init_early(void)
610{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600611 omap2_set_globals_tap(OMAP54XX_CLASS,
612 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
613 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
614 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600615 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
616 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
617 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
618 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
619 omap_prm_base_init();
620 omap_cm_base_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530621 omap5xxx_check_revision();
R Sricharan05e152c2012-06-05 16:21:32 +0530622}
623#endif
624
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700625void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700626 struct omap_sdrc_params *sdrc_cs1)
627{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700628 omap_sram_init();
629
Hemant Pedanekar01001712011-02-16 08:31:39 -0800630 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000631 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
632 _omap2_init_reprogram_sdrc();
633 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000634}